18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Copyright (C) 2012 Avionic Design GmbH
48c2ecf20Sopenharmony_ci * Copyright (C) 2012 NVIDIA CORPORATION.  All rights reserved.
58c2ecf20Sopenharmony_ci */
68c2ecf20Sopenharmony_ci
78c2ecf20Sopenharmony_ci#include <linux/clk.h>
88c2ecf20Sopenharmony_ci#include <linux/debugfs.h>
98c2ecf20Sopenharmony_ci#include <linux/delay.h>
108c2ecf20Sopenharmony_ci#include <linux/hdmi.h>
118c2ecf20Sopenharmony_ci#include <linux/math64.h>
128c2ecf20Sopenharmony_ci#include <linux/module.h>
138c2ecf20Sopenharmony_ci#include <linux/of_device.h>
148c2ecf20Sopenharmony_ci#include <linux/pm_runtime.h>
158c2ecf20Sopenharmony_ci#include <linux/regulator/consumer.h>
168c2ecf20Sopenharmony_ci#include <linux/reset.h>
178c2ecf20Sopenharmony_ci
188c2ecf20Sopenharmony_ci#include <drm/drm_atomic_helper.h>
198c2ecf20Sopenharmony_ci#include <drm/drm_crtc.h>
208c2ecf20Sopenharmony_ci#include <drm/drm_debugfs.h>
218c2ecf20Sopenharmony_ci#include <drm/drm_file.h>
228c2ecf20Sopenharmony_ci#include <drm/drm_fourcc.h>
238c2ecf20Sopenharmony_ci#include <drm/drm_probe_helper.h>
248c2ecf20Sopenharmony_ci#include <drm/drm_simple_kms_helper.h>
258c2ecf20Sopenharmony_ci
268c2ecf20Sopenharmony_ci#include "hda.h"
278c2ecf20Sopenharmony_ci#include "hdmi.h"
288c2ecf20Sopenharmony_ci#include "drm.h"
298c2ecf20Sopenharmony_ci#include "dc.h"
308c2ecf20Sopenharmony_ci#include "trace.h"
318c2ecf20Sopenharmony_ci
328c2ecf20Sopenharmony_ci#define HDMI_ELD_BUFFER_SIZE 96
338c2ecf20Sopenharmony_ci
348c2ecf20Sopenharmony_cistruct tmds_config {
358c2ecf20Sopenharmony_ci	unsigned int pclk;
368c2ecf20Sopenharmony_ci	u32 pll0;
378c2ecf20Sopenharmony_ci	u32 pll1;
388c2ecf20Sopenharmony_ci	u32 pe_current;
398c2ecf20Sopenharmony_ci	u32 drive_current;
408c2ecf20Sopenharmony_ci	u32 peak_current;
418c2ecf20Sopenharmony_ci};
428c2ecf20Sopenharmony_ci
438c2ecf20Sopenharmony_cistruct tegra_hdmi_config {
448c2ecf20Sopenharmony_ci	const struct tmds_config *tmds;
458c2ecf20Sopenharmony_ci	unsigned int num_tmds;
468c2ecf20Sopenharmony_ci
478c2ecf20Sopenharmony_ci	unsigned long fuse_override_offset;
488c2ecf20Sopenharmony_ci	u32 fuse_override_value;
498c2ecf20Sopenharmony_ci
508c2ecf20Sopenharmony_ci	bool has_sor_io_peak_current;
518c2ecf20Sopenharmony_ci	bool has_hda;
528c2ecf20Sopenharmony_ci	bool has_hbr;
538c2ecf20Sopenharmony_ci};
548c2ecf20Sopenharmony_ci
558c2ecf20Sopenharmony_cistruct tegra_hdmi {
568c2ecf20Sopenharmony_ci	struct host1x_client client;
578c2ecf20Sopenharmony_ci	struct tegra_output output;
588c2ecf20Sopenharmony_ci	struct device *dev;
598c2ecf20Sopenharmony_ci
608c2ecf20Sopenharmony_ci	struct regulator *hdmi;
618c2ecf20Sopenharmony_ci	struct regulator *pll;
628c2ecf20Sopenharmony_ci	struct regulator *vdd;
638c2ecf20Sopenharmony_ci
648c2ecf20Sopenharmony_ci	void __iomem *regs;
658c2ecf20Sopenharmony_ci	unsigned int irq;
668c2ecf20Sopenharmony_ci
678c2ecf20Sopenharmony_ci	struct clk *clk_parent;
688c2ecf20Sopenharmony_ci	struct clk *clk;
698c2ecf20Sopenharmony_ci	struct reset_control *rst;
708c2ecf20Sopenharmony_ci
718c2ecf20Sopenharmony_ci	const struct tegra_hdmi_config *config;
728c2ecf20Sopenharmony_ci
738c2ecf20Sopenharmony_ci	unsigned int audio_source;
748c2ecf20Sopenharmony_ci	struct tegra_hda_format format;
758c2ecf20Sopenharmony_ci
768c2ecf20Sopenharmony_ci	unsigned int pixel_clock;
778c2ecf20Sopenharmony_ci	bool stereo;
788c2ecf20Sopenharmony_ci	bool dvi;
798c2ecf20Sopenharmony_ci
808c2ecf20Sopenharmony_ci	struct drm_info_list *debugfs_files;
818c2ecf20Sopenharmony_ci};
828c2ecf20Sopenharmony_ci
838c2ecf20Sopenharmony_cistatic inline struct tegra_hdmi *
848c2ecf20Sopenharmony_cihost1x_client_to_hdmi(struct host1x_client *client)
858c2ecf20Sopenharmony_ci{
868c2ecf20Sopenharmony_ci	return container_of(client, struct tegra_hdmi, client);
878c2ecf20Sopenharmony_ci}
888c2ecf20Sopenharmony_ci
898c2ecf20Sopenharmony_cistatic inline struct tegra_hdmi *to_hdmi(struct tegra_output *output)
908c2ecf20Sopenharmony_ci{
918c2ecf20Sopenharmony_ci	return container_of(output, struct tegra_hdmi, output);
928c2ecf20Sopenharmony_ci}
938c2ecf20Sopenharmony_ci
948c2ecf20Sopenharmony_ci#define HDMI_AUDIOCLK_FREQ 216000000
958c2ecf20Sopenharmony_ci#define HDMI_REKEY_DEFAULT 56
968c2ecf20Sopenharmony_ci
978c2ecf20Sopenharmony_cienum {
988c2ecf20Sopenharmony_ci	AUTO = 0,
998c2ecf20Sopenharmony_ci	SPDIF,
1008c2ecf20Sopenharmony_ci	HDA,
1018c2ecf20Sopenharmony_ci};
1028c2ecf20Sopenharmony_ci
1038c2ecf20Sopenharmony_cistatic inline u32 tegra_hdmi_readl(struct tegra_hdmi *hdmi,
1048c2ecf20Sopenharmony_ci				   unsigned int offset)
1058c2ecf20Sopenharmony_ci{
1068c2ecf20Sopenharmony_ci	u32 value = readl(hdmi->regs + (offset << 2));
1078c2ecf20Sopenharmony_ci
1088c2ecf20Sopenharmony_ci	trace_hdmi_readl(hdmi->dev, offset, value);
1098c2ecf20Sopenharmony_ci
1108c2ecf20Sopenharmony_ci	return value;
1118c2ecf20Sopenharmony_ci}
1128c2ecf20Sopenharmony_ci
1138c2ecf20Sopenharmony_cistatic inline void tegra_hdmi_writel(struct tegra_hdmi *hdmi, u32 value,
1148c2ecf20Sopenharmony_ci				     unsigned int offset)
1158c2ecf20Sopenharmony_ci{
1168c2ecf20Sopenharmony_ci	trace_hdmi_writel(hdmi->dev, offset, value);
1178c2ecf20Sopenharmony_ci	writel(value, hdmi->regs + (offset << 2));
1188c2ecf20Sopenharmony_ci}
1198c2ecf20Sopenharmony_ci
1208c2ecf20Sopenharmony_cistruct tegra_hdmi_audio_config {
1218c2ecf20Sopenharmony_ci	unsigned int n;
1228c2ecf20Sopenharmony_ci	unsigned int cts;
1238c2ecf20Sopenharmony_ci	unsigned int aval;
1248c2ecf20Sopenharmony_ci};
1258c2ecf20Sopenharmony_ci
1268c2ecf20Sopenharmony_cistatic const struct tmds_config tegra20_tmds_config[] = {
1278c2ecf20Sopenharmony_ci	{ /* slow pixel clock modes */
1288c2ecf20Sopenharmony_ci		.pclk = 27000000,
1298c2ecf20Sopenharmony_ci		.pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
1308c2ecf20Sopenharmony_ci			SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(0) |
1318c2ecf20Sopenharmony_ci			SOR_PLL_TX_REG_LOAD(3),
1328c2ecf20Sopenharmony_ci		.pll1 = SOR_PLL_TMDS_TERM_ENABLE,
1338c2ecf20Sopenharmony_ci		.pe_current = PE_CURRENT0(PE_CURRENT_0_0_mA) |
1348c2ecf20Sopenharmony_ci			PE_CURRENT1(PE_CURRENT_0_0_mA) |
1358c2ecf20Sopenharmony_ci			PE_CURRENT2(PE_CURRENT_0_0_mA) |
1368c2ecf20Sopenharmony_ci			PE_CURRENT3(PE_CURRENT_0_0_mA),
1378c2ecf20Sopenharmony_ci		.drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_7_125_mA) |
1388c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE1(DRIVE_CURRENT_7_125_mA) |
1398c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE2(DRIVE_CURRENT_7_125_mA) |
1408c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE3(DRIVE_CURRENT_7_125_mA),
1418c2ecf20Sopenharmony_ci	},
1428c2ecf20Sopenharmony_ci	{ /* high pixel clock modes */
1438c2ecf20Sopenharmony_ci		.pclk = UINT_MAX,
1448c2ecf20Sopenharmony_ci		.pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
1458c2ecf20Sopenharmony_ci			SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(1) |
1468c2ecf20Sopenharmony_ci			SOR_PLL_TX_REG_LOAD(3),
1478c2ecf20Sopenharmony_ci		.pll1 = SOR_PLL_TMDS_TERM_ENABLE | SOR_PLL_PE_EN,
1488c2ecf20Sopenharmony_ci		.pe_current = PE_CURRENT0(PE_CURRENT_6_0_mA) |
1498c2ecf20Sopenharmony_ci			PE_CURRENT1(PE_CURRENT_6_0_mA) |
1508c2ecf20Sopenharmony_ci			PE_CURRENT2(PE_CURRENT_6_0_mA) |
1518c2ecf20Sopenharmony_ci			PE_CURRENT3(PE_CURRENT_6_0_mA),
1528c2ecf20Sopenharmony_ci		.drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_7_125_mA) |
1538c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE1(DRIVE_CURRENT_7_125_mA) |
1548c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE2(DRIVE_CURRENT_7_125_mA) |
1558c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE3(DRIVE_CURRENT_7_125_mA),
1568c2ecf20Sopenharmony_ci	},
1578c2ecf20Sopenharmony_ci};
1588c2ecf20Sopenharmony_ci
1598c2ecf20Sopenharmony_cistatic const struct tmds_config tegra30_tmds_config[] = {
1608c2ecf20Sopenharmony_ci	{ /* 480p modes */
1618c2ecf20Sopenharmony_ci		.pclk = 27000000,
1628c2ecf20Sopenharmony_ci		.pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
1638c2ecf20Sopenharmony_ci			SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(0) |
1648c2ecf20Sopenharmony_ci			SOR_PLL_TX_REG_LOAD(0),
1658c2ecf20Sopenharmony_ci		.pll1 = SOR_PLL_TMDS_TERM_ENABLE,
1668c2ecf20Sopenharmony_ci		.pe_current = PE_CURRENT0(PE_CURRENT_0_0_mA) |
1678c2ecf20Sopenharmony_ci			PE_CURRENT1(PE_CURRENT_0_0_mA) |
1688c2ecf20Sopenharmony_ci			PE_CURRENT2(PE_CURRENT_0_0_mA) |
1698c2ecf20Sopenharmony_ci			PE_CURRENT3(PE_CURRENT_0_0_mA),
1708c2ecf20Sopenharmony_ci		.drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_5_250_mA) |
1718c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE1(DRIVE_CURRENT_5_250_mA) |
1728c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE2(DRIVE_CURRENT_5_250_mA) |
1738c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE3(DRIVE_CURRENT_5_250_mA),
1748c2ecf20Sopenharmony_ci	}, { /* 720p modes */
1758c2ecf20Sopenharmony_ci		.pclk = 74250000,
1768c2ecf20Sopenharmony_ci		.pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
1778c2ecf20Sopenharmony_ci			SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(1) |
1788c2ecf20Sopenharmony_ci			SOR_PLL_TX_REG_LOAD(0),
1798c2ecf20Sopenharmony_ci		.pll1 = SOR_PLL_TMDS_TERM_ENABLE | SOR_PLL_PE_EN,
1808c2ecf20Sopenharmony_ci		.pe_current = PE_CURRENT0(PE_CURRENT_5_0_mA) |
1818c2ecf20Sopenharmony_ci			PE_CURRENT1(PE_CURRENT_5_0_mA) |
1828c2ecf20Sopenharmony_ci			PE_CURRENT2(PE_CURRENT_5_0_mA) |
1838c2ecf20Sopenharmony_ci			PE_CURRENT3(PE_CURRENT_5_0_mA),
1848c2ecf20Sopenharmony_ci		.drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_5_250_mA) |
1858c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE1(DRIVE_CURRENT_5_250_mA) |
1868c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE2(DRIVE_CURRENT_5_250_mA) |
1878c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE3(DRIVE_CURRENT_5_250_mA),
1888c2ecf20Sopenharmony_ci	}, { /* 1080p modes */
1898c2ecf20Sopenharmony_ci		.pclk = UINT_MAX,
1908c2ecf20Sopenharmony_ci		.pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
1918c2ecf20Sopenharmony_ci			SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(3) |
1928c2ecf20Sopenharmony_ci			SOR_PLL_TX_REG_LOAD(0),
1938c2ecf20Sopenharmony_ci		.pll1 = SOR_PLL_TMDS_TERM_ENABLE | SOR_PLL_PE_EN,
1948c2ecf20Sopenharmony_ci		.pe_current = PE_CURRENT0(PE_CURRENT_5_0_mA) |
1958c2ecf20Sopenharmony_ci			PE_CURRENT1(PE_CURRENT_5_0_mA) |
1968c2ecf20Sopenharmony_ci			PE_CURRENT2(PE_CURRENT_5_0_mA) |
1978c2ecf20Sopenharmony_ci			PE_CURRENT3(PE_CURRENT_5_0_mA),
1988c2ecf20Sopenharmony_ci		.drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_5_250_mA) |
1998c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE1(DRIVE_CURRENT_5_250_mA) |
2008c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE2(DRIVE_CURRENT_5_250_mA) |
2018c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE3(DRIVE_CURRENT_5_250_mA),
2028c2ecf20Sopenharmony_ci	},
2038c2ecf20Sopenharmony_ci};
2048c2ecf20Sopenharmony_ci
2058c2ecf20Sopenharmony_cistatic const struct tmds_config tegra114_tmds_config[] = {
2068c2ecf20Sopenharmony_ci	{ /* 480p/576p / 25.2MHz/27MHz modes */
2078c2ecf20Sopenharmony_ci		.pclk = 27000000,
2088c2ecf20Sopenharmony_ci		.pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
2098c2ecf20Sopenharmony_ci			SOR_PLL_VCOCAP(0) | SOR_PLL_RESISTORSEL,
2108c2ecf20Sopenharmony_ci		.pll1 = SOR_PLL_LOADADJ(3) | SOR_PLL_TMDS_TERMADJ(0),
2118c2ecf20Sopenharmony_ci		.pe_current = PE_CURRENT0(PE_CURRENT_0_mA_T114) |
2128c2ecf20Sopenharmony_ci			PE_CURRENT1(PE_CURRENT_0_mA_T114) |
2138c2ecf20Sopenharmony_ci			PE_CURRENT2(PE_CURRENT_0_mA_T114) |
2148c2ecf20Sopenharmony_ci			PE_CURRENT3(PE_CURRENT_0_mA_T114),
2158c2ecf20Sopenharmony_ci		.drive_current =
2168c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_10_400_mA_T114) |
2178c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_10_400_mA_T114) |
2188c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_10_400_mA_T114) |
2198c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_10_400_mA_T114),
2208c2ecf20Sopenharmony_ci		.peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_0_000_mA) |
2218c2ecf20Sopenharmony_ci			PEAK_CURRENT_LANE1(PEAK_CURRENT_0_000_mA) |
2228c2ecf20Sopenharmony_ci			PEAK_CURRENT_LANE2(PEAK_CURRENT_0_000_mA) |
2238c2ecf20Sopenharmony_ci			PEAK_CURRENT_LANE3(PEAK_CURRENT_0_000_mA),
2248c2ecf20Sopenharmony_ci	}, { /* 720p / 74.25MHz modes */
2258c2ecf20Sopenharmony_ci		.pclk = 74250000,
2268c2ecf20Sopenharmony_ci		.pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
2278c2ecf20Sopenharmony_ci			SOR_PLL_VCOCAP(1) | SOR_PLL_RESISTORSEL,
2288c2ecf20Sopenharmony_ci		.pll1 = SOR_PLL_PE_EN | SOR_PLL_LOADADJ(3) |
2298c2ecf20Sopenharmony_ci			SOR_PLL_TMDS_TERMADJ(0),
2308c2ecf20Sopenharmony_ci		.pe_current = PE_CURRENT0(PE_CURRENT_15_mA_T114) |
2318c2ecf20Sopenharmony_ci			PE_CURRENT1(PE_CURRENT_15_mA_T114) |
2328c2ecf20Sopenharmony_ci			PE_CURRENT2(PE_CURRENT_15_mA_T114) |
2338c2ecf20Sopenharmony_ci			PE_CURRENT3(PE_CURRENT_15_mA_T114),
2348c2ecf20Sopenharmony_ci		.drive_current =
2358c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_10_400_mA_T114) |
2368c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_10_400_mA_T114) |
2378c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_10_400_mA_T114) |
2388c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_10_400_mA_T114),
2398c2ecf20Sopenharmony_ci		.peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_0_000_mA) |
2408c2ecf20Sopenharmony_ci			PEAK_CURRENT_LANE1(PEAK_CURRENT_0_000_mA) |
2418c2ecf20Sopenharmony_ci			PEAK_CURRENT_LANE2(PEAK_CURRENT_0_000_mA) |
2428c2ecf20Sopenharmony_ci			PEAK_CURRENT_LANE3(PEAK_CURRENT_0_000_mA),
2438c2ecf20Sopenharmony_ci	}, { /* 1080p / 148.5MHz modes */
2448c2ecf20Sopenharmony_ci		.pclk = 148500000,
2458c2ecf20Sopenharmony_ci		.pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
2468c2ecf20Sopenharmony_ci			SOR_PLL_VCOCAP(3) | SOR_PLL_RESISTORSEL,
2478c2ecf20Sopenharmony_ci		.pll1 = SOR_PLL_PE_EN | SOR_PLL_LOADADJ(3) |
2488c2ecf20Sopenharmony_ci			SOR_PLL_TMDS_TERMADJ(0),
2498c2ecf20Sopenharmony_ci		.pe_current = PE_CURRENT0(PE_CURRENT_10_mA_T114) |
2508c2ecf20Sopenharmony_ci			PE_CURRENT1(PE_CURRENT_10_mA_T114) |
2518c2ecf20Sopenharmony_ci			PE_CURRENT2(PE_CURRENT_10_mA_T114) |
2528c2ecf20Sopenharmony_ci			PE_CURRENT3(PE_CURRENT_10_mA_T114),
2538c2ecf20Sopenharmony_ci		.drive_current =
2548c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_12_400_mA_T114) |
2558c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_12_400_mA_T114) |
2568c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_12_400_mA_T114) |
2578c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_12_400_mA_T114),
2588c2ecf20Sopenharmony_ci		.peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_0_000_mA) |
2598c2ecf20Sopenharmony_ci			PEAK_CURRENT_LANE1(PEAK_CURRENT_0_000_mA) |
2608c2ecf20Sopenharmony_ci			PEAK_CURRENT_LANE2(PEAK_CURRENT_0_000_mA) |
2618c2ecf20Sopenharmony_ci			PEAK_CURRENT_LANE3(PEAK_CURRENT_0_000_mA),
2628c2ecf20Sopenharmony_ci	}, { /* 225/297MHz modes */
2638c2ecf20Sopenharmony_ci		.pclk = UINT_MAX,
2648c2ecf20Sopenharmony_ci		.pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
2658c2ecf20Sopenharmony_ci			SOR_PLL_VCOCAP(0xf) | SOR_PLL_RESISTORSEL,
2668c2ecf20Sopenharmony_ci		.pll1 = SOR_PLL_LOADADJ(3) | SOR_PLL_TMDS_TERMADJ(7)
2678c2ecf20Sopenharmony_ci			| SOR_PLL_TMDS_TERM_ENABLE,
2688c2ecf20Sopenharmony_ci		.pe_current = PE_CURRENT0(PE_CURRENT_0_mA_T114) |
2698c2ecf20Sopenharmony_ci			PE_CURRENT1(PE_CURRENT_0_mA_T114) |
2708c2ecf20Sopenharmony_ci			PE_CURRENT2(PE_CURRENT_0_mA_T114) |
2718c2ecf20Sopenharmony_ci			PE_CURRENT3(PE_CURRENT_0_mA_T114),
2728c2ecf20Sopenharmony_ci		.drive_current =
2738c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_25_200_mA_T114) |
2748c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_25_200_mA_T114) |
2758c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_25_200_mA_T114) |
2768c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_19_200_mA_T114),
2778c2ecf20Sopenharmony_ci		.peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_3_000_mA) |
2788c2ecf20Sopenharmony_ci			PEAK_CURRENT_LANE1(PEAK_CURRENT_3_000_mA) |
2798c2ecf20Sopenharmony_ci			PEAK_CURRENT_LANE2(PEAK_CURRENT_3_000_mA) |
2808c2ecf20Sopenharmony_ci			PEAK_CURRENT_LANE3(PEAK_CURRENT_0_800_mA),
2818c2ecf20Sopenharmony_ci	},
2828c2ecf20Sopenharmony_ci};
2838c2ecf20Sopenharmony_ci
2848c2ecf20Sopenharmony_cistatic const struct tmds_config tegra124_tmds_config[] = {
2858c2ecf20Sopenharmony_ci	{ /* 480p/576p / 25.2MHz/27MHz modes */
2868c2ecf20Sopenharmony_ci		.pclk = 27000000,
2878c2ecf20Sopenharmony_ci		.pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
2888c2ecf20Sopenharmony_ci			SOR_PLL_VCOCAP(0) | SOR_PLL_RESISTORSEL,
2898c2ecf20Sopenharmony_ci		.pll1 = SOR_PLL_LOADADJ(3) | SOR_PLL_TMDS_TERMADJ(0),
2908c2ecf20Sopenharmony_ci		.pe_current = PE_CURRENT0(PE_CURRENT_0_mA_T114) |
2918c2ecf20Sopenharmony_ci			PE_CURRENT1(PE_CURRENT_0_mA_T114) |
2928c2ecf20Sopenharmony_ci			PE_CURRENT2(PE_CURRENT_0_mA_T114) |
2938c2ecf20Sopenharmony_ci			PE_CURRENT3(PE_CURRENT_0_mA_T114),
2948c2ecf20Sopenharmony_ci		.drive_current =
2958c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_10_400_mA_T114) |
2968c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_10_400_mA_T114) |
2978c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_10_400_mA_T114) |
2988c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_10_400_mA_T114),
2998c2ecf20Sopenharmony_ci		.peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_0_000_mA) |
3008c2ecf20Sopenharmony_ci			PEAK_CURRENT_LANE1(PEAK_CURRENT_0_000_mA) |
3018c2ecf20Sopenharmony_ci			PEAK_CURRENT_LANE2(PEAK_CURRENT_0_000_mA) |
3028c2ecf20Sopenharmony_ci			PEAK_CURRENT_LANE3(PEAK_CURRENT_0_000_mA),
3038c2ecf20Sopenharmony_ci	}, { /* 720p / 74.25MHz modes */
3048c2ecf20Sopenharmony_ci		.pclk = 74250000,
3058c2ecf20Sopenharmony_ci		.pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
3068c2ecf20Sopenharmony_ci			SOR_PLL_VCOCAP(1) | SOR_PLL_RESISTORSEL,
3078c2ecf20Sopenharmony_ci		.pll1 = SOR_PLL_PE_EN | SOR_PLL_LOADADJ(3) |
3088c2ecf20Sopenharmony_ci			SOR_PLL_TMDS_TERMADJ(0),
3098c2ecf20Sopenharmony_ci		.pe_current = PE_CURRENT0(PE_CURRENT_15_mA_T114) |
3108c2ecf20Sopenharmony_ci			PE_CURRENT1(PE_CURRENT_15_mA_T114) |
3118c2ecf20Sopenharmony_ci			PE_CURRENT2(PE_CURRENT_15_mA_T114) |
3128c2ecf20Sopenharmony_ci			PE_CURRENT3(PE_CURRENT_15_mA_T114),
3138c2ecf20Sopenharmony_ci		.drive_current =
3148c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_10_400_mA_T114) |
3158c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_10_400_mA_T114) |
3168c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_10_400_mA_T114) |
3178c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_10_400_mA_T114),
3188c2ecf20Sopenharmony_ci		.peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_0_000_mA) |
3198c2ecf20Sopenharmony_ci			PEAK_CURRENT_LANE1(PEAK_CURRENT_0_000_mA) |
3208c2ecf20Sopenharmony_ci			PEAK_CURRENT_LANE2(PEAK_CURRENT_0_000_mA) |
3218c2ecf20Sopenharmony_ci			PEAK_CURRENT_LANE3(PEAK_CURRENT_0_000_mA),
3228c2ecf20Sopenharmony_ci	}, { /* 1080p / 148.5MHz modes */
3238c2ecf20Sopenharmony_ci		.pclk = 148500000,
3248c2ecf20Sopenharmony_ci		.pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
3258c2ecf20Sopenharmony_ci			SOR_PLL_VCOCAP(3) | SOR_PLL_RESISTORSEL,
3268c2ecf20Sopenharmony_ci		.pll1 = SOR_PLL_PE_EN | SOR_PLL_LOADADJ(3) |
3278c2ecf20Sopenharmony_ci			SOR_PLL_TMDS_TERMADJ(0),
3288c2ecf20Sopenharmony_ci		.pe_current = PE_CURRENT0(PE_CURRENT_10_mA_T114) |
3298c2ecf20Sopenharmony_ci			PE_CURRENT1(PE_CURRENT_10_mA_T114) |
3308c2ecf20Sopenharmony_ci			PE_CURRENT2(PE_CURRENT_10_mA_T114) |
3318c2ecf20Sopenharmony_ci			PE_CURRENT3(PE_CURRENT_10_mA_T114),
3328c2ecf20Sopenharmony_ci		.drive_current =
3338c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_12_400_mA_T114) |
3348c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_12_400_mA_T114) |
3358c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_12_400_mA_T114) |
3368c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_12_400_mA_T114),
3378c2ecf20Sopenharmony_ci		.peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_0_000_mA) |
3388c2ecf20Sopenharmony_ci			PEAK_CURRENT_LANE1(PEAK_CURRENT_0_000_mA) |
3398c2ecf20Sopenharmony_ci			PEAK_CURRENT_LANE2(PEAK_CURRENT_0_000_mA) |
3408c2ecf20Sopenharmony_ci			PEAK_CURRENT_LANE3(PEAK_CURRENT_0_000_mA),
3418c2ecf20Sopenharmony_ci	}, { /* 225/297MHz modes */
3428c2ecf20Sopenharmony_ci		.pclk = UINT_MAX,
3438c2ecf20Sopenharmony_ci		.pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
3448c2ecf20Sopenharmony_ci			SOR_PLL_VCOCAP(0xf) | SOR_PLL_RESISTORSEL,
3458c2ecf20Sopenharmony_ci		.pll1 = SOR_PLL_LOADADJ(3) | SOR_PLL_TMDS_TERMADJ(7)
3468c2ecf20Sopenharmony_ci			| SOR_PLL_TMDS_TERM_ENABLE,
3478c2ecf20Sopenharmony_ci		.pe_current = PE_CURRENT0(PE_CURRENT_0_mA_T114) |
3488c2ecf20Sopenharmony_ci			PE_CURRENT1(PE_CURRENT_0_mA_T114) |
3498c2ecf20Sopenharmony_ci			PE_CURRENT2(PE_CURRENT_0_mA_T114) |
3508c2ecf20Sopenharmony_ci			PE_CURRENT3(PE_CURRENT_0_mA_T114),
3518c2ecf20Sopenharmony_ci		.drive_current =
3528c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_25_200_mA_T114) |
3538c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_25_200_mA_T114) |
3548c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_25_200_mA_T114) |
3558c2ecf20Sopenharmony_ci			DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_19_200_mA_T114),
3568c2ecf20Sopenharmony_ci		.peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_3_000_mA) |
3578c2ecf20Sopenharmony_ci			PEAK_CURRENT_LANE1(PEAK_CURRENT_3_000_mA) |
3588c2ecf20Sopenharmony_ci			PEAK_CURRENT_LANE2(PEAK_CURRENT_3_000_mA) |
3598c2ecf20Sopenharmony_ci			PEAK_CURRENT_LANE3(PEAK_CURRENT_0_800_mA),
3608c2ecf20Sopenharmony_ci	},
3618c2ecf20Sopenharmony_ci};
3628c2ecf20Sopenharmony_ci
3638c2ecf20Sopenharmony_cistatic int
3648c2ecf20Sopenharmony_citegra_hdmi_get_audio_config(unsigned int audio_freq, unsigned int pix_clock,
3658c2ecf20Sopenharmony_ci			    struct tegra_hdmi_audio_config *config)
3668c2ecf20Sopenharmony_ci{
3678c2ecf20Sopenharmony_ci	const unsigned int afreq = 128 * audio_freq;
3688c2ecf20Sopenharmony_ci	const unsigned int min_n = afreq / 1500;
3698c2ecf20Sopenharmony_ci	const unsigned int max_n = afreq / 300;
3708c2ecf20Sopenharmony_ci	const unsigned int ideal_n = afreq / 1000;
3718c2ecf20Sopenharmony_ci	int64_t min_err = (uint64_t)-1 >> 1;
3728c2ecf20Sopenharmony_ci	unsigned int min_delta = -1;
3738c2ecf20Sopenharmony_ci	int n;
3748c2ecf20Sopenharmony_ci
3758c2ecf20Sopenharmony_ci	memset(config, 0, sizeof(*config));
3768c2ecf20Sopenharmony_ci	config->n = -1;
3778c2ecf20Sopenharmony_ci
3788c2ecf20Sopenharmony_ci	for (n = min_n; n <= max_n; n++) {
3798c2ecf20Sopenharmony_ci		uint64_t cts_f, aval_f;
3808c2ecf20Sopenharmony_ci		unsigned int delta;
3818c2ecf20Sopenharmony_ci		int64_t cts, err;
3828c2ecf20Sopenharmony_ci
3838c2ecf20Sopenharmony_ci		/* compute aval in 48.16 fixed point */
3848c2ecf20Sopenharmony_ci		aval_f = ((int64_t)24000000 << 16) * n;
3858c2ecf20Sopenharmony_ci		do_div(aval_f, afreq);
3868c2ecf20Sopenharmony_ci		/* It should round without any rest */
3878c2ecf20Sopenharmony_ci		if (aval_f & 0xFFFF)
3888c2ecf20Sopenharmony_ci			continue;
3898c2ecf20Sopenharmony_ci
3908c2ecf20Sopenharmony_ci		/* Compute cts in 48.16 fixed point */
3918c2ecf20Sopenharmony_ci		cts_f = ((int64_t)pix_clock << 16) * n;
3928c2ecf20Sopenharmony_ci		do_div(cts_f, afreq);
3938c2ecf20Sopenharmony_ci		/* Round it to the nearest integer */
3948c2ecf20Sopenharmony_ci		cts = (cts_f & ~0xFFFF) + ((cts_f & BIT(15)) << 1);
3958c2ecf20Sopenharmony_ci
3968c2ecf20Sopenharmony_ci		delta = abs(n - ideal_n);
3978c2ecf20Sopenharmony_ci
3988c2ecf20Sopenharmony_ci		/* Compute the absolute error */
3998c2ecf20Sopenharmony_ci		err = abs((int64_t)cts_f - cts);
4008c2ecf20Sopenharmony_ci		if (err < min_err || (err == min_err && delta < min_delta)) {
4018c2ecf20Sopenharmony_ci			config->n = n;
4028c2ecf20Sopenharmony_ci			config->cts = cts >> 16;
4038c2ecf20Sopenharmony_ci			config->aval = aval_f >> 16;
4048c2ecf20Sopenharmony_ci			min_delta = delta;
4058c2ecf20Sopenharmony_ci			min_err = err;
4068c2ecf20Sopenharmony_ci		}
4078c2ecf20Sopenharmony_ci	}
4088c2ecf20Sopenharmony_ci
4098c2ecf20Sopenharmony_ci	return config->n != -1 ? 0 : -EINVAL;
4108c2ecf20Sopenharmony_ci}
4118c2ecf20Sopenharmony_ci
4128c2ecf20Sopenharmony_cistatic void tegra_hdmi_setup_audio_fs_tables(struct tegra_hdmi *hdmi)
4138c2ecf20Sopenharmony_ci{
4148c2ecf20Sopenharmony_ci	const unsigned int freqs[] = {
4158c2ecf20Sopenharmony_ci		32000, 44100, 48000, 88200, 96000, 176400, 192000
4168c2ecf20Sopenharmony_ci	};
4178c2ecf20Sopenharmony_ci	unsigned int i;
4188c2ecf20Sopenharmony_ci
4198c2ecf20Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(freqs); i++) {
4208c2ecf20Sopenharmony_ci		unsigned int f = freqs[i];
4218c2ecf20Sopenharmony_ci		unsigned int eight_half;
4228c2ecf20Sopenharmony_ci		unsigned int delta;
4238c2ecf20Sopenharmony_ci		u32 value;
4248c2ecf20Sopenharmony_ci
4258c2ecf20Sopenharmony_ci		if (f > 96000)
4268c2ecf20Sopenharmony_ci			delta = 2;
4278c2ecf20Sopenharmony_ci		else if (f > 48000)
4288c2ecf20Sopenharmony_ci			delta = 6;
4298c2ecf20Sopenharmony_ci		else
4308c2ecf20Sopenharmony_ci			delta = 9;
4318c2ecf20Sopenharmony_ci
4328c2ecf20Sopenharmony_ci		eight_half = (8 * HDMI_AUDIOCLK_FREQ) / (f * 128);
4338c2ecf20Sopenharmony_ci		value = AUDIO_FS_LOW(eight_half - delta) |
4348c2ecf20Sopenharmony_ci			AUDIO_FS_HIGH(eight_half + delta);
4358c2ecf20Sopenharmony_ci		tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_FS(i));
4368c2ecf20Sopenharmony_ci	}
4378c2ecf20Sopenharmony_ci}
4388c2ecf20Sopenharmony_ci
4398c2ecf20Sopenharmony_cistatic void tegra_hdmi_write_aval(struct tegra_hdmi *hdmi, u32 value)
4408c2ecf20Sopenharmony_ci{
4418c2ecf20Sopenharmony_ci	static const struct {
4428c2ecf20Sopenharmony_ci		unsigned int sample_rate;
4438c2ecf20Sopenharmony_ci		unsigned int offset;
4448c2ecf20Sopenharmony_ci	} regs[] = {
4458c2ecf20Sopenharmony_ci		{  32000, HDMI_NV_PDISP_SOR_AUDIO_AVAL_0320 },
4468c2ecf20Sopenharmony_ci		{  44100, HDMI_NV_PDISP_SOR_AUDIO_AVAL_0441 },
4478c2ecf20Sopenharmony_ci		{  48000, HDMI_NV_PDISP_SOR_AUDIO_AVAL_0480 },
4488c2ecf20Sopenharmony_ci		{  88200, HDMI_NV_PDISP_SOR_AUDIO_AVAL_0882 },
4498c2ecf20Sopenharmony_ci		{  96000, HDMI_NV_PDISP_SOR_AUDIO_AVAL_0960 },
4508c2ecf20Sopenharmony_ci		{ 176400, HDMI_NV_PDISP_SOR_AUDIO_AVAL_1764 },
4518c2ecf20Sopenharmony_ci		{ 192000, HDMI_NV_PDISP_SOR_AUDIO_AVAL_1920 },
4528c2ecf20Sopenharmony_ci	};
4538c2ecf20Sopenharmony_ci	unsigned int i;
4548c2ecf20Sopenharmony_ci
4558c2ecf20Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(regs); i++) {
4568c2ecf20Sopenharmony_ci		if (regs[i].sample_rate == hdmi->format.sample_rate) {
4578c2ecf20Sopenharmony_ci			tegra_hdmi_writel(hdmi, value, regs[i].offset);
4588c2ecf20Sopenharmony_ci			break;
4598c2ecf20Sopenharmony_ci		}
4608c2ecf20Sopenharmony_ci	}
4618c2ecf20Sopenharmony_ci}
4628c2ecf20Sopenharmony_ci
4638c2ecf20Sopenharmony_cistatic int tegra_hdmi_setup_audio(struct tegra_hdmi *hdmi)
4648c2ecf20Sopenharmony_ci{
4658c2ecf20Sopenharmony_ci	struct tegra_hdmi_audio_config config;
4668c2ecf20Sopenharmony_ci	u32 source, value;
4678c2ecf20Sopenharmony_ci	int err;
4688c2ecf20Sopenharmony_ci
4698c2ecf20Sopenharmony_ci	switch (hdmi->audio_source) {
4708c2ecf20Sopenharmony_ci	case HDA:
4718c2ecf20Sopenharmony_ci		if (hdmi->config->has_hda)
4728c2ecf20Sopenharmony_ci			source = SOR_AUDIO_CNTRL0_SOURCE_SELECT_HDAL;
4738c2ecf20Sopenharmony_ci		else
4748c2ecf20Sopenharmony_ci			return -EINVAL;
4758c2ecf20Sopenharmony_ci
4768c2ecf20Sopenharmony_ci		break;
4778c2ecf20Sopenharmony_ci
4788c2ecf20Sopenharmony_ci	case SPDIF:
4798c2ecf20Sopenharmony_ci		if (hdmi->config->has_hda)
4808c2ecf20Sopenharmony_ci			source = SOR_AUDIO_CNTRL0_SOURCE_SELECT_SPDIF;
4818c2ecf20Sopenharmony_ci		else
4828c2ecf20Sopenharmony_ci			source = AUDIO_CNTRL0_SOURCE_SELECT_SPDIF;
4838c2ecf20Sopenharmony_ci		break;
4848c2ecf20Sopenharmony_ci
4858c2ecf20Sopenharmony_ci	default:
4868c2ecf20Sopenharmony_ci		if (hdmi->config->has_hda)
4878c2ecf20Sopenharmony_ci			source = SOR_AUDIO_CNTRL0_SOURCE_SELECT_AUTO;
4888c2ecf20Sopenharmony_ci		else
4898c2ecf20Sopenharmony_ci			source = AUDIO_CNTRL0_SOURCE_SELECT_AUTO;
4908c2ecf20Sopenharmony_ci		break;
4918c2ecf20Sopenharmony_ci	}
4928c2ecf20Sopenharmony_ci
4938c2ecf20Sopenharmony_ci	/*
4948c2ecf20Sopenharmony_ci	 * Tegra30 and later use a slightly modified version of the register
4958c2ecf20Sopenharmony_ci	 * layout to accomodate for changes related to supporting HDA as the
4968c2ecf20Sopenharmony_ci	 * audio input source for HDMI. The source select field has moved to
4978c2ecf20Sopenharmony_ci	 * the SOR_AUDIO_CNTRL0 register, but the error tolerance and frames
4988c2ecf20Sopenharmony_ci	 * per block fields remain in the AUDIO_CNTRL0 register.
4998c2ecf20Sopenharmony_ci	 */
5008c2ecf20Sopenharmony_ci	if (hdmi->config->has_hda) {
5018c2ecf20Sopenharmony_ci		/*
5028c2ecf20Sopenharmony_ci		 * Inject null samples into the audio FIFO for every frame in
5038c2ecf20Sopenharmony_ci		 * which the codec did not receive any samples. This applies
5048c2ecf20Sopenharmony_ci		 * to stereo LPCM only.
5058c2ecf20Sopenharmony_ci		 *
5068c2ecf20Sopenharmony_ci		 * XXX: This seems to be a remnant of MCP days when this was
5078c2ecf20Sopenharmony_ci		 * used to work around issues with monitors not being able to
5088c2ecf20Sopenharmony_ci		 * play back system startup sounds early. It is possibly not
5098c2ecf20Sopenharmony_ci		 * needed on Linux at all.
5108c2ecf20Sopenharmony_ci		 */
5118c2ecf20Sopenharmony_ci		if (hdmi->format.channels == 2)
5128c2ecf20Sopenharmony_ci			value = SOR_AUDIO_CNTRL0_INJECT_NULLSMPL;
5138c2ecf20Sopenharmony_ci		else
5148c2ecf20Sopenharmony_ci			value = 0;
5158c2ecf20Sopenharmony_ci
5168c2ecf20Sopenharmony_ci		value |= source;
5178c2ecf20Sopenharmony_ci
5188c2ecf20Sopenharmony_ci		tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_AUDIO_CNTRL0);
5198c2ecf20Sopenharmony_ci	}
5208c2ecf20Sopenharmony_ci
5218c2ecf20Sopenharmony_ci	/*
5228c2ecf20Sopenharmony_ci	 * On Tegra20, HDA is not a supported audio source and the source
5238c2ecf20Sopenharmony_ci	 * select field is part of the AUDIO_CNTRL0 register.
5248c2ecf20Sopenharmony_ci	 */
5258c2ecf20Sopenharmony_ci	value = AUDIO_CNTRL0_FRAMES_PER_BLOCK(0xc0) |
5268c2ecf20Sopenharmony_ci		AUDIO_CNTRL0_ERROR_TOLERANCE(6);
5278c2ecf20Sopenharmony_ci
5288c2ecf20Sopenharmony_ci	if (!hdmi->config->has_hda)
5298c2ecf20Sopenharmony_ci		value |= source;
5308c2ecf20Sopenharmony_ci
5318c2ecf20Sopenharmony_ci	tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_CNTRL0);
5328c2ecf20Sopenharmony_ci
5338c2ecf20Sopenharmony_ci	/*
5348c2ecf20Sopenharmony_ci	 * Advertise support for High Bit-Rate on Tegra114 and later.
5358c2ecf20Sopenharmony_ci	 */
5368c2ecf20Sopenharmony_ci	if (hdmi->config->has_hbr) {
5378c2ecf20Sopenharmony_ci		value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_SOR_AUDIO_SPARE0);
5388c2ecf20Sopenharmony_ci		value |= SOR_AUDIO_SPARE0_HBR_ENABLE;
5398c2ecf20Sopenharmony_ci		tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_AUDIO_SPARE0);
5408c2ecf20Sopenharmony_ci	}
5418c2ecf20Sopenharmony_ci
5428c2ecf20Sopenharmony_ci	err = tegra_hdmi_get_audio_config(hdmi->format.sample_rate,
5438c2ecf20Sopenharmony_ci					  hdmi->pixel_clock, &config);
5448c2ecf20Sopenharmony_ci	if (err < 0) {
5458c2ecf20Sopenharmony_ci		dev_err(hdmi->dev,
5468c2ecf20Sopenharmony_ci			"cannot set audio to %u Hz at %u Hz pixel clock\n",
5478c2ecf20Sopenharmony_ci			hdmi->format.sample_rate, hdmi->pixel_clock);
5488c2ecf20Sopenharmony_ci		return err;
5498c2ecf20Sopenharmony_ci	}
5508c2ecf20Sopenharmony_ci
5518c2ecf20Sopenharmony_ci	dev_dbg(hdmi->dev, "audio: pixclk=%u, n=%u, cts=%u, aval=%u\n",
5528c2ecf20Sopenharmony_ci		hdmi->pixel_clock, config.n, config.cts, config.aval);
5538c2ecf20Sopenharmony_ci
5548c2ecf20Sopenharmony_ci	tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_HDMI_ACR_CTRL);
5558c2ecf20Sopenharmony_ci
5568c2ecf20Sopenharmony_ci	value = AUDIO_N_RESETF | AUDIO_N_GENERATE_ALTERNATE |
5578c2ecf20Sopenharmony_ci		AUDIO_N_VALUE(config.n - 1);
5588c2ecf20Sopenharmony_ci	tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_N);
5598c2ecf20Sopenharmony_ci
5608c2ecf20Sopenharmony_ci	tegra_hdmi_writel(hdmi, ACR_SUBPACK_N(config.n) | ACR_ENABLE,
5618c2ecf20Sopenharmony_ci			  HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_HIGH);
5628c2ecf20Sopenharmony_ci
5638c2ecf20Sopenharmony_ci	tegra_hdmi_writel(hdmi, ACR_SUBPACK_CTS(config.cts),
5648c2ecf20Sopenharmony_ci			  HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_LOW);
5658c2ecf20Sopenharmony_ci
5668c2ecf20Sopenharmony_ci	value = SPARE_HW_CTS | SPARE_FORCE_SW_CTS | SPARE_CTS_RESET_VAL(1);
5678c2ecf20Sopenharmony_ci	tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_SPARE);
5688c2ecf20Sopenharmony_ci
5698c2ecf20Sopenharmony_ci	value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_AUDIO_N);
5708c2ecf20Sopenharmony_ci	value &= ~AUDIO_N_RESETF;
5718c2ecf20Sopenharmony_ci	tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_N);
5728c2ecf20Sopenharmony_ci
5738c2ecf20Sopenharmony_ci	if (hdmi->config->has_hda)
5748c2ecf20Sopenharmony_ci		tegra_hdmi_write_aval(hdmi, config.aval);
5758c2ecf20Sopenharmony_ci
5768c2ecf20Sopenharmony_ci	tegra_hdmi_setup_audio_fs_tables(hdmi);
5778c2ecf20Sopenharmony_ci
5788c2ecf20Sopenharmony_ci	return 0;
5798c2ecf20Sopenharmony_ci}
5808c2ecf20Sopenharmony_ci
5818c2ecf20Sopenharmony_cistatic void tegra_hdmi_disable_audio(struct tegra_hdmi *hdmi)
5828c2ecf20Sopenharmony_ci{
5838c2ecf20Sopenharmony_ci	u32 value;
5848c2ecf20Sopenharmony_ci
5858c2ecf20Sopenharmony_ci	value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
5868c2ecf20Sopenharmony_ci	value &= ~GENERIC_CTRL_AUDIO;
5878c2ecf20Sopenharmony_ci	tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
5888c2ecf20Sopenharmony_ci}
5898c2ecf20Sopenharmony_ci
5908c2ecf20Sopenharmony_cistatic void tegra_hdmi_enable_audio(struct tegra_hdmi *hdmi)
5918c2ecf20Sopenharmony_ci{
5928c2ecf20Sopenharmony_ci	u32 value;
5938c2ecf20Sopenharmony_ci
5948c2ecf20Sopenharmony_ci	value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
5958c2ecf20Sopenharmony_ci	value |= GENERIC_CTRL_AUDIO;
5968c2ecf20Sopenharmony_ci	tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
5978c2ecf20Sopenharmony_ci}
5988c2ecf20Sopenharmony_ci
5998c2ecf20Sopenharmony_cistatic void tegra_hdmi_write_eld(struct tegra_hdmi *hdmi)
6008c2ecf20Sopenharmony_ci{
6018c2ecf20Sopenharmony_ci	size_t length = drm_eld_size(hdmi->output.connector.eld), i;
6028c2ecf20Sopenharmony_ci	u32 value;
6038c2ecf20Sopenharmony_ci
6048c2ecf20Sopenharmony_ci	for (i = 0; i < length; i++)
6058c2ecf20Sopenharmony_ci		tegra_hdmi_writel(hdmi, i << 8 | hdmi->output.connector.eld[i],
6068c2ecf20Sopenharmony_ci				  HDMI_NV_PDISP_SOR_AUDIO_HDA_ELD_BUFWR);
6078c2ecf20Sopenharmony_ci
6088c2ecf20Sopenharmony_ci	/*
6098c2ecf20Sopenharmony_ci	 * The HDA codec will always report an ELD buffer size of 96 bytes and
6108c2ecf20Sopenharmony_ci	 * the HDA codec driver will check that each byte read from the buffer
6118c2ecf20Sopenharmony_ci	 * is valid. Therefore every byte must be written, even if no 96 bytes
6128c2ecf20Sopenharmony_ci	 * were parsed from EDID.
6138c2ecf20Sopenharmony_ci	 */
6148c2ecf20Sopenharmony_ci	for (i = length; i < HDMI_ELD_BUFFER_SIZE; i++)
6158c2ecf20Sopenharmony_ci		tegra_hdmi_writel(hdmi, i << 8 | 0,
6168c2ecf20Sopenharmony_ci				  HDMI_NV_PDISP_SOR_AUDIO_HDA_ELD_BUFWR);
6178c2ecf20Sopenharmony_ci
6188c2ecf20Sopenharmony_ci	value = SOR_AUDIO_HDA_PRESENSE_VALID | SOR_AUDIO_HDA_PRESENSE_PRESENT;
6198c2ecf20Sopenharmony_ci	tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_AUDIO_HDA_PRESENSE);
6208c2ecf20Sopenharmony_ci}
6218c2ecf20Sopenharmony_ci
6228c2ecf20Sopenharmony_cistatic inline u32 tegra_hdmi_subpack(const u8 *ptr, size_t size)
6238c2ecf20Sopenharmony_ci{
6248c2ecf20Sopenharmony_ci	u32 value = 0;
6258c2ecf20Sopenharmony_ci	size_t i;
6268c2ecf20Sopenharmony_ci
6278c2ecf20Sopenharmony_ci	for (i = size; i > 0; i--)
6288c2ecf20Sopenharmony_ci		value = (value << 8) | ptr[i - 1];
6298c2ecf20Sopenharmony_ci
6308c2ecf20Sopenharmony_ci	return value;
6318c2ecf20Sopenharmony_ci}
6328c2ecf20Sopenharmony_ci
6338c2ecf20Sopenharmony_cistatic void tegra_hdmi_write_infopack(struct tegra_hdmi *hdmi, const void *data,
6348c2ecf20Sopenharmony_ci				      size_t size)
6358c2ecf20Sopenharmony_ci{
6368c2ecf20Sopenharmony_ci	const u8 *ptr = data;
6378c2ecf20Sopenharmony_ci	unsigned long offset;
6388c2ecf20Sopenharmony_ci	size_t i, j;
6398c2ecf20Sopenharmony_ci	u32 value;
6408c2ecf20Sopenharmony_ci
6418c2ecf20Sopenharmony_ci	switch (ptr[0]) {
6428c2ecf20Sopenharmony_ci	case HDMI_INFOFRAME_TYPE_AVI:
6438c2ecf20Sopenharmony_ci		offset = HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_HEADER;
6448c2ecf20Sopenharmony_ci		break;
6458c2ecf20Sopenharmony_ci
6468c2ecf20Sopenharmony_ci	case HDMI_INFOFRAME_TYPE_AUDIO:
6478c2ecf20Sopenharmony_ci		offset = HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_HEADER;
6488c2ecf20Sopenharmony_ci		break;
6498c2ecf20Sopenharmony_ci
6508c2ecf20Sopenharmony_ci	case HDMI_INFOFRAME_TYPE_VENDOR:
6518c2ecf20Sopenharmony_ci		offset = HDMI_NV_PDISP_HDMI_GENERIC_HEADER;
6528c2ecf20Sopenharmony_ci		break;
6538c2ecf20Sopenharmony_ci
6548c2ecf20Sopenharmony_ci	default:
6558c2ecf20Sopenharmony_ci		dev_err(hdmi->dev, "unsupported infoframe type: %02x\n",
6568c2ecf20Sopenharmony_ci			ptr[0]);
6578c2ecf20Sopenharmony_ci		return;
6588c2ecf20Sopenharmony_ci	}
6598c2ecf20Sopenharmony_ci
6608c2ecf20Sopenharmony_ci	value = INFOFRAME_HEADER_TYPE(ptr[0]) |
6618c2ecf20Sopenharmony_ci		INFOFRAME_HEADER_VERSION(ptr[1]) |
6628c2ecf20Sopenharmony_ci		INFOFRAME_HEADER_LEN(ptr[2]);
6638c2ecf20Sopenharmony_ci	tegra_hdmi_writel(hdmi, value, offset);
6648c2ecf20Sopenharmony_ci	offset++;
6658c2ecf20Sopenharmony_ci
6668c2ecf20Sopenharmony_ci	/*
6678c2ecf20Sopenharmony_ci	 * Each subpack contains 7 bytes, divided into:
6688c2ecf20Sopenharmony_ci	 * - subpack_low: bytes 0 - 3
6698c2ecf20Sopenharmony_ci	 * - subpack_high: bytes 4 - 6 (with byte 7 padded to 0x00)
6708c2ecf20Sopenharmony_ci	 */
6718c2ecf20Sopenharmony_ci	for (i = 3, j = 0; i < size; i += 7, j += 8) {
6728c2ecf20Sopenharmony_ci		size_t rem = size - i, num = min_t(size_t, rem, 4);
6738c2ecf20Sopenharmony_ci
6748c2ecf20Sopenharmony_ci		value = tegra_hdmi_subpack(&ptr[i], num);
6758c2ecf20Sopenharmony_ci		tegra_hdmi_writel(hdmi, value, offset++);
6768c2ecf20Sopenharmony_ci
6778c2ecf20Sopenharmony_ci		num = min_t(size_t, rem - num, 3);
6788c2ecf20Sopenharmony_ci
6798c2ecf20Sopenharmony_ci		value = tegra_hdmi_subpack(&ptr[i + 4], num);
6808c2ecf20Sopenharmony_ci		tegra_hdmi_writel(hdmi, value, offset++);
6818c2ecf20Sopenharmony_ci	}
6828c2ecf20Sopenharmony_ci}
6838c2ecf20Sopenharmony_ci
6848c2ecf20Sopenharmony_cistatic void tegra_hdmi_setup_avi_infoframe(struct tegra_hdmi *hdmi,
6858c2ecf20Sopenharmony_ci					   struct drm_display_mode *mode)
6868c2ecf20Sopenharmony_ci{
6878c2ecf20Sopenharmony_ci	struct hdmi_avi_infoframe frame;
6888c2ecf20Sopenharmony_ci	u8 buffer[17];
6898c2ecf20Sopenharmony_ci	ssize_t err;
6908c2ecf20Sopenharmony_ci
6918c2ecf20Sopenharmony_ci	err = drm_hdmi_avi_infoframe_from_display_mode(&frame,
6928c2ecf20Sopenharmony_ci						       &hdmi->output.connector, mode);
6938c2ecf20Sopenharmony_ci	if (err < 0) {
6948c2ecf20Sopenharmony_ci		dev_err(hdmi->dev, "failed to setup AVI infoframe: %zd\n", err);
6958c2ecf20Sopenharmony_ci		return;
6968c2ecf20Sopenharmony_ci	}
6978c2ecf20Sopenharmony_ci
6988c2ecf20Sopenharmony_ci	err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
6998c2ecf20Sopenharmony_ci	if (err < 0) {
7008c2ecf20Sopenharmony_ci		dev_err(hdmi->dev, "failed to pack AVI infoframe: %zd\n", err);
7018c2ecf20Sopenharmony_ci		return;
7028c2ecf20Sopenharmony_ci	}
7038c2ecf20Sopenharmony_ci
7048c2ecf20Sopenharmony_ci	tegra_hdmi_write_infopack(hdmi, buffer, err);
7058c2ecf20Sopenharmony_ci}
7068c2ecf20Sopenharmony_ci
7078c2ecf20Sopenharmony_cistatic void tegra_hdmi_disable_avi_infoframe(struct tegra_hdmi *hdmi)
7088c2ecf20Sopenharmony_ci{
7098c2ecf20Sopenharmony_ci	u32 value;
7108c2ecf20Sopenharmony_ci
7118c2ecf20Sopenharmony_ci	value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
7128c2ecf20Sopenharmony_ci	value &= ~INFOFRAME_CTRL_ENABLE;
7138c2ecf20Sopenharmony_ci	tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
7148c2ecf20Sopenharmony_ci}
7158c2ecf20Sopenharmony_ci
7168c2ecf20Sopenharmony_cistatic void tegra_hdmi_enable_avi_infoframe(struct tegra_hdmi *hdmi)
7178c2ecf20Sopenharmony_ci{
7188c2ecf20Sopenharmony_ci	u32 value;
7198c2ecf20Sopenharmony_ci
7208c2ecf20Sopenharmony_ci	value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
7218c2ecf20Sopenharmony_ci	value |= INFOFRAME_CTRL_ENABLE;
7228c2ecf20Sopenharmony_ci	tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
7238c2ecf20Sopenharmony_ci}
7248c2ecf20Sopenharmony_ci
7258c2ecf20Sopenharmony_cistatic void tegra_hdmi_setup_audio_infoframe(struct tegra_hdmi *hdmi)
7268c2ecf20Sopenharmony_ci{
7278c2ecf20Sopenharmony_ci	struct hdmi_audio_infoframe frame;
7288c2ecf20Sopenharmony_ci	u8 buffer[14];
7298c2ecf20Sopenharmony_ci	ssize_t err;
7308c2ecf20Sopenharmony_ci
7318c2ecf20Sopenharmony_ci	err = hdmi_audio_infoframe_init(&frame);
7328c2ecf20Sopenharmony_ci	if (err < 0) {
7338c2ecf20Sopenharmony_ci		dev_err(hdmi->dev, "failed to setup audio infoframe: %zd\n",
7348c2ecf20Sopenharmony_ci			err);
7358c2ecf20Sopenharmony_ci		return;
7368c2ecf20Sopenharmony_ci	}
7378c2ecf20Sopenharmony_ci
7388c2ecf20Sopenharmony_ci	frame.channels = hdmi->format.channels;
7398c2ecf20Sopenharmony_ci
7408c2ecf20Sopenharmony_ci	err = hdmi_audio_infoframe_pack(&frame, buffer, sizeof(buffer));
7418c2ecf20Sopenharmony_ci	if (err < 0) {
7428c2ecf20Sopenharmony_ci		dev_err(hdmi->dev, "failed to pack audio infoframe: %zd\n",
7438c2ecf20Sopenharmony_ci			err);
7448c2ecf20Sopenharmony_ci		return;
7458c2ecf20Sopenharmony_ci	}
7468c2ecf20Sopenharmony_ci
7478c2ecf20Sopenharmony_ci	/*
7488c2ecf20Sopenharmony_ci	 * The audio infoframe has only one set of subpack registers, so the
7498c2ecf20Sopenharmony_ci	 * infoframe needs to be truncated. One set of subpack registers can
7508c2ecf20Sopenharmony_ci	 * contain 7 bytes. Including the 3 byte header only the first 10
7518c2ecf20Sopenharmony_ci	 * bytes can be programmed.
7528c2ecf20Sopenharmony_ci	 */
7538c2ecf20Sopenharmony_ci	tegra_hdmi_write_infopack(hdmi, buffer, min_t(size_t, 10, err));
7548c2ecf20Sopenharmony_ci}
7558c2ecf20Sopenharmony_ci
7568c2ecf20Sopenharmony_cistatic void tegra_hdmi_disable_audio_infoframe(struct tegra_hdmi *hdmi)
7578c2ecf20Sopenharmony_ci{
7588c2ecf20Sopenharmony_ci	u32 value;
7598c2ecf20Sopenharmony_ci
7608c2ecf20Sopenharmony_ci	value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
7618c2ecf20Sopenharmony_ci	value &= ~INFOFRAME_CTRL_ENABLE;
7628c2ecf20Sopenharmony_ci	tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
7638c2ecf20Sopenharmony_ci}
7648c2ecf20Sopenharmony_ci
7658c2ecf20Sopenharmony_cistatic void tegra_hdmi_enable_audio_infoframe(struct tegra_hdmi *hdmi)
7668c2ecf20Sopenharmony_ci{
7678c2ecf20Sopenharmony_ci	u32 value;
7688c2ecf20Sopenharmony_ci
7698c2ecf20Sopenharmony_ci	value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
7708c2ecf20Sopenharmony_ci	value |= INFOFRAME_CTRL_ENABLE;
7718c2ecf20Sopenharmony_ci	tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
7728c2ecf20Sopenharmony_ci}
7738c2ecf20Sopenharmony_ci
7748c2ecf20Sopenharmony_cistatic void tegra_hdmi_setup_stereo_infoframe(struct tegra_hdmi *hdmi)
7758c2ecf20Sopenharmony_ci{
7768c2ecf20Sopenharmony_ci	struct hdmi_vendor_infoframe frame;
7778c2ecf20Sopenharmony_ci	u8 buffer[10];
7788c2ecf20Sopenharmony_ci	ssize_t err;
7798c2ecf20Sopenharmony_ci
7808c2ecf20Sopenharmony_ci	hdmi_vendor_infoframe_init(&frame);
7818c2ecf20Sopenharmony_ci	frame.s3d_struct = HDMI_3D_STRUCTURE_FRAME_PACKING;
7828c2ecf20Sopenharmony_ci
7838c2ecf20Sopenharmony_ci	err = hdmi_vendor_infoframe_pack(&frame, buffer, sizeof(buffer));
7848c2ecf20Sopenharmony_ci	if (err < 0) {
7858c2ecf20Sopenharmony_ci		dev_err(hdmi->dev, "failed to pack vendor infoframe: %zd\n",
7868c2ecf20Sopenharmony_ci			err);
7878c2ecf20Sopenharmony_ci		return;
7888c2ecf20Sopenharmony_ci	}
7898c2ecf20Sopenharmony_ci
7908c2ecf20Sopenharmony_ci	tegra_hdmi_write_infopack(hdmi, buffer, err);
7918c2ecf20Sopenharmony_ci}
7928c2ecf20Sopenharmony_ci
7938c2ecf20Sopenharmony_cistatic void tegra_hdmi_disable_stereo_infoframe(struct tegra_hdmi *hdmi)
7948c2ecf20Sopenharmony_ci{
7958c2ecf20Sopenharmony_ci	u32 value;
7968c2ecf20Sopenharmony_ci
7978c2ecf20Sopenharmony_ci	value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
7988c2ecf20Sopenharmony_ci	value &= ~GENERIC_CTRL_ENABLE;
7998c2ecf20Sopenharmony_ci	tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
8008c2ecf20Sopenharmony_ci}
8018c2ecf20Sopenharmony_ci
8028c2ecf20Sopenharmony_cistatic void tegra_hdmi_enable_stereo_infoframe(struct tegra_hdmi *hdmi)
8038c2ecf20Sopenharmony_ci{
8048c2ecf20Sopenharmony_ci	u32 value;
8058c2ecf20Sopenharmony_ci
8068c2ecf20Sopenharmony_ci	value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
8078c2ecf20Sopenharmony_ci	value |= GENERIC_CTRL_ENABLE;
8088c2ecf20Sopenharmony_ci	tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
8098c2ecf20Sopenharmony_ci}
8108c2ecf20Sopenharmony_ci
8118c2ecf20Sopenharmony_cistatic void tegra_hdmi_setup_tmds(struct tegra_hdmi *hdmi,
8128c2ecf20Sopenharmony_ci				  const struct tmds_config *tmds)
8138c2ecf20Sopenharmony_ci{
8148c2ecf20Sopenharmony_ci	u32 value;
8158c2ecf20Sopenharmony_ci
8168c2ecf20Sopenharmony_ci	tegra_hdmi_writel(hdmi, tmds->pll0, HDMI_NV_PDISP_SOR_PLL0);
8178c2ecf20Sopenharmony_ci	tegra_hdmi_writel(hdmi, tmds->pll1, HDMI_NV_PDISP_SOR_PLL1);
8188c2ecf20Sopenharmony_ci	tegra_hdmi_writel(hdmi, tmds->pe_current, HDMI_NV_PDISP_PE_CURRENT);
8198c2ecf20Sopenharmony_ci
8208c2ecf20Sopenharmony_ci	tegra_hdmi_writel(hdmi, tmds->drive_current,
8218c2ecf20Sopenharmony_ci			  HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT);
8228c2ecf20Sopenharmony_ci
8238c2ecf20Sopenharmony_ci	value = tegra_hdmi_readl(hdmi, hdmi->config->fuse_override_offset);
8248c2ecf20Sopenharmony_ci	value |= hdmi->config->fuse_override_value;
8258c2ecf20Sopenharmony_ci	tegra_hdmi_writel(hdmi, value, hdmi->config->fuse_override_offset);
8268c2ecf20Sopenharmony_ci
8278c2ecf20Sopenharmony_ci	if (hdmi->config->has_sor_io_peak_current)
8288c2ecf20Sopenharmony_ci		tegra_hdmi_writel(hdmi, tmds->peak_current,
8298c2ecf20Sopenharmony_ci				  HDMI_NV_PDISP_SOR_IO_PEAK_CURRENT);
8308c2ecf20Sopenharmony_ci}
8318c2ecf20Sopenharmony_ci
8328c2ecf20Sopenharmony_cistatic bool tegra_output_is_hdmi(struct tegra_output *output)
8338c2ecf20Sopenharmony_ci{
8348c2ecf20Sopenharmony_ci	struct edid *edid;
8358c2ecf20Sopenharmony_ci
8368c2ecf20Sopenharmony_ci	if (!output->connector.edid_blob_ptr)
8378c2ecf20Sopenharmony_ci		return false;
8388c2ecf20Sopenharmony_ci
8398c2ecf20Sopenharmony_ci	edid = (struct edid *)output->connector.edid_blob_ptr->data;
8408c2ecf20Sopenharmony_ci
8418c2ecf20Sopenharmony_ci	return drm_detect_hdmi_monitor(edid);
8428c2ecf20Sopenharmony_ci}
8438c2ecf20Sopenharmony_ci
8448c2ecf20Sopenharmony_cistatic enum drm_connector_status
8458c2ecf20Sopenharmony_citegra_hdmi_connector_detect(struct drm_connector *connector, bool force)
8468c2ecf20Sopenharmony_ci{
8478c2ecf20Sopenharmony_ci	struct tegra_output *output = connector_to_output(connector);
8488c2ecf20Sopenharmony_ci	struct tegra_hdmi *hdmi = to_hdmi(output);
8498c2ecf20Sopenharmony_ci	enum drm_connector_status status;
8508c2ecf20Sopenharmony_ci
8518c2ecf20Sopenharmony_ci	status = tegra_output_connector_detect(connector, force);
8528c2ecf20Sopenharmony_ci	if (status == connector_status_connected)
8538c2ecf20Sopenharmony_ci		return status;
8548c2ecf20Sopenharmony_ci
8558c2ecf20Sopenharmony_ci	tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_SOR_AUDIO_HDA_PRESENSE);
8568c2ecf20Sopenharmony_ci	return status;
8578c2ecf20Sopenharmony_ci}
8588c2ecf20Sopenharmony_ci
8598c2ecf20Sopenharmony_ci#define DEBUGFS_REG32(_name) { .name = #_name, .offset = _name }
8608c2ecf20Sopenharmony_ci
8618c2ecf20Sopenharmony_cistatic const struct debugfs_reg32 tegra_hdmi_regs[] = {
8628c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_CTXSW),
8638c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_STATE0),
8648c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_STATE1),
8658c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_STATE2),
8668c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_RG_HDCP_AN_MSB),
8678c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_RG_HDCP_AN_LSB),
8688c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_RG_HDCP_CN_MSB),
8698c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_RG_HDCP_CN_LSB),
8708c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_RG_HDCP_AKSV_MSB),
8718c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_RG_HDCP_AKSV_LSB),
8728c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_RG_HDCP_BKSV_MSB),
8738c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_RG_HDCP_BKSV_LSB),
8748c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_RG_HDCP_CKSV_MSB),
8758c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_RG_HDCP_CKSV_LSB),
8768c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_RG_HDCP_DKSV_MSB),
8778c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_RG_HDCP_DKSV_LSB),
8788c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_RG_HDCP_CTRL),
8798c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_RG_HDCP_CMODE),
8808c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_RG_HDCP_MPRIME_MSB),
8818c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_RG_HDCP_MPRIME_LSB),
8828c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_RG_HDCP_SPRIME_MSB),
8838c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_RG_HDCP_SPRIME_LSB2),
8848c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_RG_HDCP_SPRIME_LSB1),
8858c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_RG_HDCP_RI),
8868c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_RG_HDCP_CS_MSB),
8878c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_RG_HDCP_CS_LSB),
8888c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_AUDIO_EMU0),
8898c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_AUDIO_EMU_RDATA0),
8908c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_AUDIO_EMU1),
8918c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_AUDIO_EMU2),
8928c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL),
8938c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_STATUS),
8948c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_HEADER),
8958c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_SUBPACK0_LOW),
8968c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_SUBPACK0_HIGH),
8978c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL),
8988c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_STATUS),
8998c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_HEADER),
9008c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK0_LOW),
9018c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK0_HIGH),
9028c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK1_LOW),
9038c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK1_HIGH),
9048c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_GENERIC_CTRL),
9058c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_GENERIC_STATUS),
9068c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_GENERIC_HEADER),
9078c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK0_LOW),
9088c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK0_HIGH),
9098c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK1_LOW),
9108c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK1_HIGH),
9118c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK2_LOW),
9128c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK2_HIGH),
9138c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK3_LOW),
9148c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK3_HIGH),
9158c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_ACR_CTRL),
9168c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_ACR_0320_SUBPACK_LOW),
9178c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_ACR_0320_SUBPACK_HIGH),
9188c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_LOW),
9198c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_HIGH),
9208c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_ACR_0882_SUBPACK_LOW),
9218c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_ACR_0882_SUBPACK_HIGH),
9228c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_ACR_1764_SUBPACK_LOW),
9238c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_ACR_1764_SUBPACK_HIGH),
9248c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_ACR_0480_SUBPACK_LOW),
9258c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_ACR_0480_SUBPACK_HIGH),
9268c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_ACR_0960_SUBPACK_LOW),
9278c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_ACR_0960_SUBPACK_HIGH),
9288c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_ACR_1920_SUBPACK_LOW),
9298c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_ACR_1920_SUBPACK_HIGH),
9308c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_CTRL),
9318c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_VSYNC_KEEPOUT),
9328c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_VSYNC_WINDOW),
9338c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_GCP_CTRL),
9348c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_GCP_STATUS),
9358c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_GCP_SUBPACK),
9368c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_CHANNEL_STATUS1),
9378c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_CHANNEL_STATUS2),
9388c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_EMU0),
9398c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_EMU1),
9408c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_EMU1_RDATA),
9418c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_SPARE),
9428c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_SPDIF_CHN_STATUS1),
9438c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_SPDIF_CHN_STATUS2),
9448c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_HDCPRIF_ROM_CTRL),
9458c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_CAP),
9468c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_PWR),
9478c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_TEST),
9488c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_PLL0),
9498c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_PLL1),
9508c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_PLL2),
9518c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_CSTM),
9528c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_LVDS),
9538c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_CRCA),
9548c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_CRCB),
9558c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_BLANK),
9568c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_SEQ_CTL),
9578c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_SEQ_INST(0)),
9588c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_SEQ_INST(1)),
9598c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_SEQ_INST(2)),
9608c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_SEQ_INST(3)),
9618c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_SEQ_INST(4)),
9628c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_SEQ_INST(5)),
9638c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_SEQ_INST(6)),
9648c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_SEQ_INST(7)),
9658c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_SEQ_INST(8)),
9668c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_SEQ_INST(9)),
9678c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_SEQ_INST(10)),
9688c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_SEQ_INST(11)),
9698c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_SEQ_INST(12)),
9708c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_SEQ_INST(13)),
9718c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_SEQ_INST(14)),
9728c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_SEQ_INST(15)),
9738c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_VCRCA0),
9748c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_VCRCA1),
9758c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_CCRCA0),
9768c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_CCRCA1),
9778c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_EDATAA0),
9788c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_EDATAA1),
9798c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_COUNTA0),
9808c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_COUNTA1),
9818c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_DEBUGA0),
9828c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_DEBUGA1),
9838c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_TRIG),
9848c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_MSCHECK),
9858c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT),
9868c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_AUDIO_DEBUG0),
9878c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_AUDIO_DEBUG1),
9888c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_AUDIO_DEBUG2),
9898c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_AUDIO_FS(0)),
9908c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_AUDIO_FS(1)),
9918c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_AUDIO_FS(2)),
9928c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_AUDIO_FS(3)),
9938c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_AUDIO_FS(4)),
9948c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_AUDIO_FS(5)),
9958c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_AUDIO_FS(6)),
9968c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_AUDIO_PULSE_WIDTH),
9978c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_AUDIO_THRESHOLD),
9988c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_AUDIO_CNTRL0),
9998c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_AUDIO_N),
10008c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_HDCPRIF_ROM_TIMING),
10018c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_REFCLK),
10028c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_CRC_CONTROL),
10038c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_INPUT_CONTROL),
10048c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SCRATCH),
10058c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_PE_CURRENT),
10068c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_KEY_CTRL),
10078c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_KEY_DEBUG0),
10088c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_KEY_DEBUG1),
10098c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_KEY_DEBUG2),
10108c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_KEY_HDCP_KEY_0),
10118c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_KEY_HDCP_KEY_1),
10128c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_KEY_HDCP_KEY_2),
10138c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_KEY_HDCP_KEY_3),
10148c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_KEY_HDCP_KEY_TRIG),
10158c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_KEY_SKEY_INDEX),
10168c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_AUDIO_CNTRL0),
10178c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_AUDIO_SPARE0),
10188c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_AUDIO_HDA_CODEC_SCRATCH0),
10198c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_AUDIO_HDA_CODEC_SCRATCH1),
10208c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_AUDIO_HDA_ELD_BUFWR),
10218c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_AUDIO_HDA_PRESENSE),
10228c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_INT_STATUS),
10238c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_INT_MASK),
10248c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_INT_ENABLE),
10258c2ecf20Sopenharmony_ci	DEBUGFS_REG32(HDMI_NV_PDISP_SOR_IO_PEAK_CURRENT),
10268c2ecf20Sopenharmony_ci};
10278c2ecf20Sopenharmony_ci
10288c2ecf20Sopenharmony_cistatic int tegra_hdmi_show_regs(struct seq_file *s, void *data)
10298c2ecf20Sopenharmony_ci{
10308c2ecf20Sopenharmony_ci	struct drm_info_node *node = s->private;
10318c2ecf20Sopenharmony_ci	struct tegra_hdmi *hdmi = node->info_ent->data;
10328c2ecf20Sopenharmony_ci	struct drm_crtc *crtc = hdmi->output.encoder.crtc;
10338c2ecf20Sopenharmony_ci	struct drm_device *drm = node->minor->dev;
10348c2ecf20Sopenharmony_ci	unsigned int i;
10358c2ecf20Sopenharmony_ci	int err = 0;
10368c2ecf20Sopenharmony_ci
10378c2ecf20Sopenharmony_ci	drm_modeset_lock_all(drm);
10388c2ecf20Sopenharmony_ci
10398c2ecf20Sopenharmony_ci	if (!crtc || !crtc->state->active) {
10408c2ecf20Sopenharmony_ci		err = -EBUSY;
10418c2ecf20Sopenharmony_ci		goto unlock;
10428c2ecf20Sopenharmony_ci	}
10438c2ecf20Sopenharmony_ci
10448c2ecf20Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(tegra_hdmi_regs); i++) {
10458c2ecf20Sopenharmony_ci		unsigned int offset = tegra_hdmi_regs[i].offset;
10468c2ecf20Sopenharmony_ci
10478c2ecf20Sopenharmony_ci		seq_printf(s, "%-56s %#05x %08x\n", tegra_hdmi_regs[i].name,
10488c2ecf20Sopenharmony_ci			   offset, tegra_hdmi_readl(hdmi, offset));
10498c2ecf20Sopenharmony_ci	}
10508c2ecf20Sopenharmony_ci
10518c2ecf20Sopenharmony_ciunlock:
10528c2ecf20Sopenharmony_ci	drm_modeset_unlock_all(drm);
10538c2ecf20Sopenharmony_ci	return err;
10548c2ecf20Sopenharmony_ci}
10558c2ecf20Sopenharmony_ci
10568c2ecf20Sopenharmony_cistatic struct drm_info_list debugfs_files[] = {
10578c2ecf20Sopenharmony_ci	{ "regs", tegra_hdmi_show_regs, 0, NULL },
10588c2ecf20Sopenharmony_ci};
10598c2ecf20Sopenharmony_ci
10608c2ecf20Sopenharmony_cistatic int tegra_hdmi_late_register(struct drm_connector *connector)
10618c2ecf20Sopenharmony_ci{
10628c2ecf20Sopenharmony_ci	struct tegra_output *output = connector_to_output(connector);
10638c2ecf20Sopenharmony_ci	unsigned int i, count = ARRAY_SIZE(debugfs_files);
10648c2ecf20Sopenharmony_ci	struct drm_minor *minor = connector->dev->primary;
10658c2ecf20Sopenharmony_ci	struct dentry *root = connector->debugfs_entry;
10668c2ecf20Sopenharmony_ci	struct tegra_hdmi *hdmi = to_hdmi(output);
10678c2ecf20Sopenharmony_ci
10688c2ecf20Sopenharmony_ci	hdmi->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files),
10698c2ecf20Sopenharmony_ci				      GFP_KERNEL);
10708c2ecf20Sopenharmony_ci	if (!hdmi->debugfs_files)
10718c2ecf20Sopenharmony_ci		return -ENOMEM;
10728c2ecf20Sopenharmony_ci
10738c2ecf20Sopenharmony_ci	for (i = 0; i < count; i++)
10748c2ecf20Sopenharmony_ci		hdmi->debugfs_files[i].data = hdmi;
10758c2ecf20Sopenharmony_ci
10768c2ecf20Sopenharmony_ci	drm_debugfs_create_files(hdmi->debugfs_files, count, root, minor);
10778c2ecf20Sopenharmony_ci
10788c2ecf20Sopenharmony_ci	return 0;
10798c2ecf20Sopenharmony_ci}
10808c2ecf20Sopenharmony_ci
10818c2ecf20Sopenharmony_cistatic void tegra_hdmi_early_unregister(struct drm_connector *connector)
10828c2ecf20Sopenharmony_ci{
10838c2ecf20Sopenharmony_ci	struct tegra_output *output = connector_to_output(connector);
10848c2ecf20Sopenharmony_ci	struct drm_minor *minor = connector->dev->primary;
10858c2ecf20Sopenharmony_ci	unsigned int count = ARRAY_SIZE(debugfs_files);
10868c2ecf20Sopenharmony_ci	struct tegra_hdmi *hdmi = to_hdmi(output);
10878c2ecf20Sopenharmony_ci
10888c2ecf20Sopenharmony_ci	drm_debugfs_remove_files(hdmi->debugfs_files, count, minor);
10898c2ecf20Sopenharmony_ci	kfree(hdmi->debugfs_files);
10908c2ecf20Sopenharmony_ci	hdmi->debugfs_files = NULL;
10918c2ecf20Sopenharmony_ci}
10928c2ecf20Sopenharmony_ci
10938c2ecf20Sopenharmony_cistatic const struct drm_connector_funcs tegra_hdmi_connector_funcs = {
10948c2ecf20Sopenharmony_ci	.reset = drm_atomic_helper_connector_reset,
10958c2ecf20Sopenharmony_ci	.detect = tegra_hdmi_connector_detect,
10968c2ecf20Sopenharmony_ci	.fill_modes = drm_helper_probe_single_connector_modes,
10978c2ecf20Sopenharmony_ci	.destroy = tegra_output_connector_destroy,
10988c2ecf20Sopenharmony_ci	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
10998c2ecf20Sopenharmony_ci	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
11008c2ecf20Sopenharmony_ci	.late_register = tegra_hdmi_late_register,
11018c2ecf20Sopenharmony_ci	.early_unregister = tegra_hdmi_early_unregister,
11028c2ecf20Sopenharmony_ci};
11038c2ecf20Sopenharmony_ci
11048c2ecf20Sopenharmony_cistatic enum drm_mode_status
11058c2ecf20Sopenharmony_citegra_hdmi_connector_mode_valid(struct drm_connector *connector,
11068c2ecf20Sopenharmony_ci				struct drm_display_mode *mode)
11078c2ecf20Sopenharmony_ci{
11088c2ecf20Sopenharmony_ci	struct tegra_output *output = connector_to_output(connector);
11098c2ecf20Sopenharmony_ci	struct tegra_hdmi *hdmi = to_hdmi(output);
11108c2ecf20Sopenharmony_ci	unsigned long pclk = mode->clock * 1000;
11118c2ecf20Sopenharmony_ci	enum drm_mode_status status = MODE_OK;
11128c2ecf20Sopenharmony_ci	struct clk *parent;
11138c2ecf20Sopenharmony_ci	long err;
11148c2ecf20Sopenharmony_ci
11158c2ecf20Sopenharmony_ci	parent = clk_get_parent(hdmi->clk_parent);
11168c2ecf20Sopenharmony_ci
11178c2ecf20Sopenharmony_ci	err = clk_round_rate(parent, pclk * 4);
11188c2ecf20Sopenharmony_ci	if (err <= 0)
11198c2ecf20Sopenharmony_ci		status = MODE_NOCLOCK;
11208c2ecf20Sopenharmony_ci
11218c2ecf20Sopenharmony_ci	return status;
11228c2ecf20Sopenharmony_ci}
11238c2ecf20Sopenharmony_ci
11248c2ecf20Sopenharmony_cistatic const struct drm_connector_helper_funcs
11258c2ecf20Sopenharmony_citegra_hdmi_connector_helper_funcs = {
11268c2ecf20Sopenharmony_ci	.get_modes = tegra_output_connector_get_modes,
11278c2ecf20Sopenharmony_ci	.mode_valid = tegra_hdmi_connector_mode_valid,
11288c2ecf20Sopenharmony_ci};
11298c2ecf20Sopenharmony_ci
11308c2ecf20Sopenharmony_cistatic void tegra_hdmi_encoder_disable(struct drm_encoder *encoder)
11318c2ecf20Sopenharmony_ci{
11328c2ecf20Sopenharmony_ci	struct tegra_output *output = encoder_to_output(encoder);
11338c2ecf20Sopenharmony_ci	struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
11348c2ecf20Sopenharmony_ci	struct tegra_hdmi *hdmi = to_hdmi(output);
11358c2ecf20Sopenharmony_ci	u32 value;
11368c2ecf20Sopenharmony_ci	int err;
11378c2ecf20Sopenharmony_ci
11388c2ecf20Sopenharmony_ci	/*
11398c2ecf20Sopenharmony_ci	 * The following accesses registers of the display controller, so make
11408c2ecf20Sopenharmony_ci	 * sure it's only executed when the output is attached to one.
11418c2ecf20Sopenharmony_ci	 */
11428c2ecf20Sopenharmony_ci	if (dc) {
11438c2ecf20Sopenharmony_ci		value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
11448c2ecf20Sopenharmony_ci		value &= ~HDMI_ENABLE;
11458c2ecf20Sopenharmony_ci		tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
11468c2ecf20Sopenharmony_ci
11478c2ecf20Sopenharmony_ci		tegra_dc_commit(dc);
11488c2ecf20Sopenharmony_ci	}
11498c2ecf20Sopenharmony_ci
11508c2ecf20Sopenharmony_ci	if (!hdmi->dvi) {
11518c2ecf20Sopenharmony_ci		if (hdmi->stereo)
11528c2ecf20Sopenharmony_ci			tegra_hdmi_disable_stereo_infoframe(hdmi);
11538c2ecf20Sopenharmony_ci
11548c2ecf20Sopenharmony_ci		tegra_hdmi_disable_audio_infoframe(hdmi);
11558c2ecf20Sopenharmony_ci		tegra_hdmi_disable_avi_infoframe(hdmi);
11568c2ecf20Sopenharmony_ci		tegra_hdmi_disable_audio(hdmi);
11578c2ecf20Sopenharmony_ci	}
11588c2ecf20Sopenharmony_ci
11598c2ecf20Sopenharmony_ci	tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_INT_ENABLE);
11608c2ecf20Sopenharmony_ci	tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_INT_MASK);
11618c2ecf20Sopenharmony_ci
11628c2ecf20Sopenharmony_ci	err = host1x_client_suspend(&hdmi->client);
11638c2ecf20Sopenharmony_ci	if (err < 0)
11648c2ecf20Sopenharmony_ci		dev_err(hdmi->dev, "failed to suspend: %d\n", err);
11658c2ecf20Sopenharmony_ci}
11668c2ecf20Sopenharmony_ci
11678c2ecf20Sopenharmony_cistatic void tegra_hdmi_encoder_enable(struct drm_encoder *encoder)
11688c2ecf20Sopenharmony_ci{
11698c2ecf20Sopenharmony_ci	struct drm_display_mode *mode = &encoder->crtc->state->adjusted_mode;
11708c2ecf20Sopenharmony_ci	unsigned int h_sync_width, h_front_porch, h_back_porch, i, rekey;
11718c2ecf20Sopenharmony_ci	struct tegra_output *output = encoder_to_output(encoder);
11728c2ecf20Sopenharmony_ci	struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
11738c2ecf20Sopenharmony_ci	struct tegra_hdmi *hdmi = to_hdmi(output);
11748c2ecf20Sopenharmony_ci	unsigned int pulse_start, div82;
11758c2ecf20Sopenharmony_ci	int retries = 1000;
11768c2ecf20Sopenharmony_ci	u32 value;
11778c2ecf20Sopenharmony_ci	int err;
11788c2ecf20Sopenharmony_ci
11798c2ecf20Sopenharmony_ci	err = host1x_client_resume(&hdmi->client);
11808c2ecf20Sopenharmony_ci	if (err < 0) {
11818c2ecf20Sopenharmony_ci		dev_err(hdmi->dev, "failed to resume: %d\n", err);
11828c2ecf20Sopenharmony_ci		return;
11838c2ecf20Sopenharmony_ci	}
11848c2ecf20Sopenharmony_ci
11858c2ecf20Sopenharmony_ci	/*
11868c2ecf20Sopenharmony_ci	 * Enable and unmask the HDA codec SCRATCH0 register interrupt. This
11878c2ecf20Sopenharmony_ci	 * is used for interoperability between the HDA codec driver and the
11888c2ecf20Sopenharmony_ci	 * HDMI driver.
11898c2ecf20Sopenharmony_ci	 */
11908c2ecf20Sopenharmony_ci	tegra_hdmi_writel(hdmi, INT_CODEC_SCRATCH0, HDMI_NV_PDISP_INT_ENABLE);
11918c2ecf20Sopenharmony_ci	tegra_hdmi_writel(hdmi, INT_CODEC_SCRATCH0, HDMI_NV_PDISP_INT_MASK);
11928c2ecf20Sopenharmony_ci
11938c2ecf20Sopenharmony_ci	hdmi->pixel_clock = mode->clock * 1000;
11948c2ecf20Sopenharmony_ci	h_sync_width = mode->hsync_end - mode->hsync_start;
11958c2ecf20Sopenharmony_ci	h_back_porch = mode->htotal - mode->hsync_end;
11968c2ecf20Sopenharmony_ci	h_front_porch = mode->hsync_start - mode->hdisplay;
11978c2ecf20Sopenharmony_ci
11988c2ecf20Sopenharmony_ci	err = clk_set_rate(hdmi->clk, hdmi->pixel_clock);
11998c2ecf20Sopenharmony_ci	if (err < 0) {
12008c2ecf20Sopenharmony_ci		dev_err(hdmi->dev, "failed to set HDMI clock frequency: %d\n",
12018c2ecf20Sopenharmony_ci			err);
12028c2ecf20Sopenharmony_ci	}
12038c2ecf20Sopenharmony_ci
12048c2ecf20Sopenharmony_ci	DRM_DEBUG_KMS("HDMI clock rate: %lu Hz\n", clk_get_rate(hdmi->clk));
12058c2ecf20Sopenharmony_ci
12068c2ecf20Sopenharmony_ci	/* power up sequence */
12078c2ecf20Sopenharmony_ci	value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_SOR_PLL0);
12088c2ecf20Sopenharmony_ci	value &= ~SOR_PLL_PDBG;
12098c2ecf20Sopenharmony_ci	tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_PLL0);
12108c2ecf20Sopenharmony_ci
12118c2ecf20Sopenharmony_ci	usleep_range(10, 20);
12128c2ecf20Sopenharmony_ci
12138c2ecf20Sopenharmony_ci	value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_SOR_PLL0);
12148c2ecf20Sopenharmony_ci	value &= ~SOR_PLL_PWR;
12158c2ecf20Sopenharmony_ci	tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_PLL0);
12168c2ecf20Sopenharmony_ci
12178c2ecf20Sopenharmony_ci	tegra_dc_writel(dc, VSYNC_H_POSITION(1),
12188c2ecf20Sopenharmony_ci			DC_DISP_DISP_TIMING_OPTIONS);
12198c2ecf20Sopenharmony_ci	tegra_dc_writel(dc, DITHER_CONTROL_DISABLE | BASE_COLOR_SIZE_888,
12208c2ecf20Sopenharmony_ci			DC_DISP_DISP_COLOR_CONTROL);
12218c2ecf20Sopenharmony_ci
12228c2ecf20Sopenharmony_ci	/* video_preamble uses h_pulse2 */
12238c2ecf20Sopenharmony_ci	pulse_start = 1 + h_sync_width + h_back_porch - 10;
12248c2ecf20Sopenharmony_ci
12258c2ecf20Sopenharmony_ci	tegra_dc_writel(dc, H_PULSE2_ENABLE, DC_DISP_DISP_SIGNAL_OPTIONS0);
12268c2ecf20Sopenharmony_ci
12278c2ecf20Sopenharmony_ci	value = PULSE_MODE_NORMAL | PULSE_POLARITY_HIGH | PULSE_QUAL_VACTIVE |
12288c2ecf20Sopenharmony_ci		PULSE_LAST_END_A;
12298c2ecf20Sopenharmony_ci	tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_CONTROL);
12308c2ecf20Sopenharmony_ci
12318c2ecf20Sopenharmony_ci	value = PULSE_START(pulse_start) | PULSE_END(pulse_start + 8);
12328c2ecf20Sopenharmony_ci	tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_POSITION_A);
12338c2ecf20Sopenharmony_ci
12348c2ecf20Sopenharmony_ci	value = VSYNC_WINDOW_END(0x210) | VSYNC_WINDOW_START(0x200) |
12358c2ecf20Sopenharmony_ci		VSYNC_WINDOW_ENABLE;
12368c2ecf20Sopenharmony_ci	tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_VSYNC_WINDOW);
12378c2ecf20Sopenharmony_ci
12388c2ecf20Sopenharmony_ci	if (dc->pipe)
12398c2ecf20Sopenharmony_ci		value = HDMI_SRC_DISPLAYB;
12408c2ecf20Sopenharmony_ci	else
12418c2ecf20Sopenharmony_ci		value = HDMI_SRC_DISPLAYA;
12428c2ecf20Sopenharmony_ci
12438c2ecf20Sopenharmony_ci	if ((mode->hdisplay == 720) && ((mode->vdisplay == 480) ||
12448c2ecf20Sopenharmony_ci					(mode->vdisplay == 576)))
12458c2ecf20Sopenharmony_ci		tegra_hdmi_writel(hdmi,
12468c2ecf20Sopenharmony_ci				  value | ARM_VIDEO_RANGE_FULL,
12478c2ecf20Sopenharmony_ci				  HDMI_NV_PDISP_INPUT_CONTROL);
12488c2ecf20Sopenharmony_ci	else
12498c2ecf20Sopenharmony_ci		tegra_hdmi_writel(hdmi,
12508c2ecf20Sopenharmony_ci				  value | ARM_VIDEO_RANGE_LIMITED,
12518c2ecf20Sopenharmony_ci				  HDMI_NV_PDISP_INPUT_CONTROL);
12528c2ecf20Sopenharmony_ci
12538c2ecf20Sopenharmony_ci	div82 = clk_get_rate(hdmi->clk) / 1000000 * 4;
12548c2ecf20Sopenharmony_ci	value = SOR_REFCLK_DIV_INT(div82 >> 2) | SOR_REFCLK_DIV_FRAC(div82);
12558c2ecf20Sopenharmony_ci	tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_REFCLK);
12568c2ecf20Sopenharmony_ci
12578c2ecf20Sopenharmony_ci	hdmi->dvi = !tegra_output_is_hdmi(output);
12588c2ecf20Sopenharmony_ci	if (!hdmi->dvi) {
12598c2ecf20Sopenharmony_ci		/*
12608c2ecf20Sopenharmony_ci		 * Make sure that the audio format has been configured before
12618c2ecf20Sopenharmony_ci		 * enabling audio, otherwise we may try to divide by zero.
12628c2ecf20Sopenharmony_ci		*/
12638c2ecf20Sopenharmony_ci		if (hdmi->format.sample_rate > 0) {
12648c2ecf20Sopenharmony_ci			err = tegra_hdmi_setup_audio(hdmi);
12658c2ecf20Sopenharmony_ci			if (err < 0)
12668c2ecf20Sopenharmony_ci				hdmi->dvi = true;
12678c2ecf20Sopenharmony_ci		}
12688c2ecf20Sopenharmony_ci	}
12698c2ecf20Sopenharmony_ci
12708c2ecf20Sopenharmony_ci	if (hdmi->config->has_hda)
12718c2ecf20Sopenharmony_ci		tegra_hdmi_write_eld(hdmi);
12728c2ecf20Sopenharmony_ci
12738c2ecf20Sopenharmony_ci	rekey = HDMI_REKEY_DEFAULT;
12748c2ecf20Sopenharmony_ci	value = HDMI_CTRL_REKEY(rekey);
12758c2ecf20Sopenharmony_ci	value |= HDMI_CTRL_MAX_AC_PACKET((h_sync_width + h_back_porch +
12768c2ecf20Sopenharmony_ci					  h_front_porch - rekey - 18) / 32);
12778c2ecf20Sopenharmony_ci
12788c2ecf20Sopenharmony_ci	if (!hdmi->dvi)
12798c2ecf20Sopenharmony_ci		value |= HDMI_CTRL_ENABLE;
12808c2ecf20Sopenharmony_ci
12818c2ecf20Sopenharmony_ci	tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_CTRL);
12828c2ecf20Sopenharmony_ci
12838c2ecf20Sopenharmony_ci	if (!hdmi->dvi) {
12848c2ecf20Sopenharmony_ci		tegra_hdmi_setup_avi_infoframe(hdmi, mode);
12858c2ecf20Sopenharmony_ci		tegra_hdmi_setup_audio_infoframe(hdmi);
12868c2ecf20Sopenharmony_ci
12878c2ecf20Sopenharmony_ci		if (hdmi->stereo)
12888c2ecf20Sopenharmony_ci			tegra_hdmi_setup_stereo_infoframe(hdmi);
12898c2ecf20Sopenharmony_ci	}
12908c2ecf20Sopenharmony_ci
12918c2ecf20Sopenharmony_ci	/* TMDS CONFIG */
12928c2ecf20Sopenharmony_ci	for (i = 0; i < hdmi->config->num_tmds; i++) {
12938c2ecf20Sopenharmony_ci		if (hdmi->pixel_clock <= hdmi->config->tmds[i].pclk) {
12948c2ecf20Sopenharmony_ci			tegra_hdmi_setup_tmds(hdmi, &hdmi->config->tmds[i]);
12958c2ecf20Sopenharmony_ci			break;
12968c2ecf20Sopenharmony_ci		}
12978c2ecf20Sopenharmony_ci	}
12988c2ecf20Sopenharmony_ci
12998c2ecf20Sopenharmony_ci	tegra_hdmi_writel(hdmi,
13008c2ecf20Sopenharmony_ci			  SOR_SEQ_PU_PC(0) |
13018c2ecf20Sopenharmony_ci			  SOR_SEQ_PU_PC_ALT(0) |
13028c2ecf20Sopenharmony_ci			  SOR_SEQ_PD_PC(8) |
13038c2ecf20Sopenharmony_ci			  SOR_SEQ_PD_PC_ALT(8),
13048c2ecf20Sopenharmony_ci			  HDMI_NV_PDISP_SOR_SEQ_CTL);
13058c2ecf20Sopenharmony_ci
13068c2ecf20Sopenharmony_ci	value = SOR_SEQ_INST_WAIT_TIME(1) |
13078c2ecf20Sopenharmony_ci		SOR_SEQ_INST_WAIT_UNITS_VSYNC |
13088c2ecf20Sopenharmony_ci		SOR_SEQ_INST_HALT |
13098c2ecf20Sopenharmony_ci		SOR_SEQ_INST_PIN_A_LOW |
13108c2ecf20Sopenharmony_ci		SOR_SEQ_INST_PIN_B_LOW |
13118c2ecf20Sopenharmony_ci		SOR_SEQ_INST_DRIVE_PWM_OUT_LO;
13128c2ecf20Sopenharmony_ci
13138c2ecf20Sopenharmony_ci	tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_SEQ_INST(0));
13148c2ecf20Sopenharmony_ci	tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_SEQ_INST(8));
13158c2ecf20Sopenharmony_ci
13168c2ecf20Sopenharmony_ci	value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_SOR_CSTM);
13178c2ecf20Sopenharmony_ci	value &= ~SOR_CSTM_ROTCLK(~0);
13188c2ecf20Sopenharmony_ci	value |= SOR_CSTM_ROTCLK(2);
13198c2ecf20Sopenharmony_ci	value |= SOR_CSTM_PLLDIV;
13208c2ecf20Sopenharmony_ci	value &= ~SOR_CSTM_LVDS_ENABLE;
13218c2ecf20Sopenharmony_ci	value &= ~SOR_CSTM_MODE_MASK;
13228c2ecf20Sopenharmony_ci	value |= SOR_CSTM_MODE_TMDS;
13238c2ecf20Sopenharmony_ci	tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_CSTM);
13248c2ecf20Sopenharmony_ci
13258c2ecf20Sopenharmony_ci	/* start SOR */
13268c2ecf20Sopenharmony_ci	tegra_hdmi_writel(hdmi,
13278c2ecf20Sopenharmony_ci			  SOR_PWR_NORMAL_STATE_PU |
13288c2ecf20Sopenharmony_ci			  SOR_PWR_NORMAL_START_NORMAL |
13298c2ecf20Sopenharmony_ci			  SOR_PWR_SAFE_STATE_PD |
13308c2ecf20Sopenharmony_ci			  SOR_PWR_SETTING_NEW_TRIGGER,
13318c2ecf20Sopenharmony_ci			  HDMI_NV_PDISP_SOR_PWR);
13328c2ecf20Sopenharmony_ci	tegra_hdmi_writel(hdmi,
13338c2ecf20Sopenharmony_ci			  SOR_PWR_NORMAL_STATE_PU |
13348c2ecf20Sopenharmony_ci			  SOR_PWR_NORMAL_START_NORMAL |
13358c2ecf20Sopenharmony_ci			  SOR_PWR_SAFE_STATE_PD |
13368c2ecf20Sopenharmony_ci			  SOR_PWR_SETTING_NEW_DONE,
13378c2ecf20Sopenharmony_ci			  HDMI_NV_PDISP_SOR_PWR);
13388c2ecf20Sopenharmony_ci
13398c2ecf20Sopenharmony_ci	do {
13408c2ecf20Sopenharmony_ci		BUG_ON(--retries < 0);
13418c2ecf20Sopenharmony_ci		value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_SOR_PWR);
13428c2ecf20Sopenharmony_ci	} while (value & SOR_PWR_SETTING_NEW_PENDING);
13438c2ecf20Sopenharmony_ci
13448c2ecf20Sopenharmony_ci	value = SOR_STATE_ASY_CRCMODE_COMPLETE |
13458c2ecf20Sopenharmony_ci		SOR_STATE_ASY_OWNER_HEAD0 |
13468c2ecf20Sopenharmony_ci		SOR_STATE_ASY_SUBOWNER_BOTH |
13478c2ecf20Sopenharmony_ci		SOR_STATE_ASY_PROTOCOL_SINGLE_TMDS_A |
13488c2ecf20Sopenharmony_ci		SOR_STATE_ASY_DEPOL_POS;
13498c2ecf20Sopenharmony_ci
13508c2ecf20Sopenharmony_ci	/* setup sync polarities */
13518c2ecf20Sopenharmony_ci	if (mode->flags & DRM_MODE_FLAG_PHSYNC)
13528c2ecf20Sopenharmony_ci		value |= SOR_STATE_ASY_HSYNCPOL_POS;
13538c2ecf20Sopenharmony_ci
13548c2ecf20Sopenharmony_ci	if (mode->flags & DRM_MODE_FLAG_NHSYNC)
13558c2ecf20Sopenharmony_ci		value |= SOR_STATE_ASY_HSYNCPOL_NEG;
13568c2ecf20Sopenharmony_ci
13578c2ecf20Sopenharmony_ci	if (mode->flags & DRM_MODE_FLAG_PVSYNC)
13588c2ecf20Sopenharmony_ci		value |= SOR_STATE_ASY_VSYNCPOL_POS;
13598c2ecf20Sopenharmony_ci
13608c2ecf20Sopenharmony_ci	if (mode->flags & DRM_MODE_FLAG_NVSYNC)
13618c2ecf20Sopenharmony_ci		value |= SOR_STATE_ASY_VSYNCPOL_NEG;
13628c2ecf20Sopenharmony_ci
13638c2ecf20Sopenharmony_ci	tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_STATE2);
13648c2ecf20Sopenharmony_ci
13658c2ecf20Sopenharmony_ci	value = SOR_STATE_ASY_HEAD_OPMODE_AWAKE | SOR_STATE_ASY_ORMODE_NORMAL;
13668c2ecf20Sopenharmony_ci	tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_STATE1);
13678c2ecf20Sopenharmony_ci
13688c2ecf20Sopenharmony_ci	tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_SOR_STATE0);
13698c2ecf20Sopenharmony_ci	tegra_hdmi_writel(hdmi, SOR_STATE_UPDATE, HDMI_NV_PDISP_SOR_STATE0);
13708c2ecf20Sopenharmony_ci	tegra_hdmi_writel(hdmi, value | SOR_STATE_ATTACHED,
13718c2ecf20Sopenharmony_ci			  HDMI_NV_PDISP_SOR_STATE1);
13728c2ecf20Sopenharmony_ci	tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_SOR_STATE0);
13738c2ecf20Sopenharmony_ci
13748c2ecf20Sopenharmony_ci	value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
13758c2ecf20Sopenharmony_ci	value |= HDMI_ENABLE;
13768c2ecf20Sopenharmony_ci	tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
13778c2ecf20Sopenharmony_ci
13788c2ecf20Sopenharmony_ci	tegra_dc_commit(dc);
13798c2ecf20Sopenharmony_ci
13808c2ecf20Sopenharmony_ci	if (!hdmi->dvi) {
13818c2ecf20Sopenharmony_ci		tegra_hdmi_enable_avi_infoframe(hdmi);
13828c2ecf20Sopenharmony_ci		tegra_hdmi_enable_audio_infoframe(hdmi);
13838c2ecf20Sopenharmony_ci		tegra_hdmi_enable_audio(hdmi);
13848c2ecf20Sopenharmony_ci
13858c2ecf20Sopenharmony_ci		if (hdmi->stereo)
13868c2ecf20Sopenharmony_ci			tegra_hdmi_enable_stereo_infoframe(hdmi);
13878c2ecf20Sopenharmony_ci	}
13888c2ecf20Sopenharmony_ci
13898c2ecf20Sopenharmony_ci	/* TODO: add HDCP support */
13908c2ecf20Sopenharmony_ci}
13918c2ecf20Sopenharmony_ci
13928c2ecf20Sopenharmony_cistatic int
13938c2ecf20Sopenharmony_citegra_hdmi_encoder_atomic_check(struct drm_encoder *encoder,
13948c2ecf20Sopenharmony_ci				struct drm_crtc_state *crtc_state,
13958c2ecf20Sopenharmony_ci				struct drm_connector_state *conn_state)
13968c2ecf20Sopenharmony_ci{
13978c2ecf20Sopenharmony_ci	struct tegra_output *output = encoder_to_output(encoder);
13988c2ecf20Sopenharmony_ci	struct tegra_dc *dc = to_tegra_dc(conn_state->crtc);
13998c2ecf20Sopenharmony_ci	unsigned long pclk = crtc_state->mode.clock * 1000;
14008c2ecf20Sopenharmony_ci	struct tegra_hdmi *hdmi = to_hdmi(output);
14018c2ecf20Sopenharmony_ci	int err;
14028c2ecf20Sopenharmony_ci
14038c2ecf20Sopenharmony_ci	err = tegra_dc_state_setup_clock(dc, crtc_state, hdmi->clk_parent,
14048c2ecf20Sopenharmony_ci					 pclk, 0);
14058c2ecf20Sopenharmony_ci	if (err < 0) {
14068c2ecf20Sopenharmony_ci		dev_err(output->dev, "failed to setup CRTC state: %d\n", err);
14078c2ecf20Sopenharmony_ci		return err;
14088c2ecf20Sopenharmony_ci	}
14098c2ecf20Sopenharmony_ci
14108c2ecf20Sopenharmony_ci	return err;
14118c2ecf20Sopenharmony_ci}
14128c2ecf20Sopenharmony_ci
14138c2ecf20Sopenharmony_cistatic const struct drm_encoder_helper_funcs tegra_hdmi_encoder_helper_funcs = {
14148c2ecf20Sopenharmony_ci	.disable = tegra_hdmi_encoder_disable,
14158c2ecf20Sopenharmony_ci	.enable = tegra_hdmi_encoder_enable,
14168c2ecf20Sopenharmony_ci	.atomic_check = tegra_hdmi_encoder_atomic_check,
14178c2ecf20Sopenharmony_ci};
14188c2ecf20Sopenharmony_ci
14198c2ecf20Sopenharmony_cistatic int tegra_hdmi_init(struct host1x_client *client)
14208c2ecf20Sopenharmony_ci{
14218c2ecf20Sopenharmony_ci	struct tegra_hdmi *hdmi = host1x_client_to_hdmi(client);
14228c2ecf20Sopenharmony_ci	struct drm_device *drm = dev_get_drvdata(client->host);
14238c2ecf20Sopenharmony_ci	int err;
14248c2ecf20Sopenharmony_ci
14258c2ecf20Sopenharmony_ci	hdmi->output.dev = client->dev;
14268c2ecf20Sopenharmony_ci
14278c2ecf20Sopenharmony_ci	drm_connector_init_with_ddc(drm, &hdmi->output.connector,
14288c2ecf20Sopenharmony_ci				    &tegra_hdmi_connector_funcs,
14298c2ecf20Sopenharmony_ci				    DRM_MODE_CONNECTOR_HDMIA,
14308c2ecf20Sopenharmony_ci				    hdmi->output.ddc);
14318c2ecf20Sopenharmony_ci	drm_connector_helper_add(&hdmi->output.connector,
14328c2ecf20Sopenharmony_ci				 &tegra_hdmi_connector_helper_funcs);
14338c2ecf20Sopenharmony_ci	hdmi->output.connector.dpms = DRM_MODE_DPMS_OFF;
14348c2ecf20Sopenharmony_ci
14358c2ecf20Sopenharmony_ci	drm_simple_encoder_init(drm, &hdmi->output.encoder,
14368c2ecf20Sopenharmony_ci				DRM_MODE_ENCODER_TMDS);
14378c2ecf20Sopenharmony_ci	drm_encoder_helper_add(&hdmi->output.encoder,
14388c2ecf20Sopenharmony_ci			       &tegra_hdmi_encoder_helper_funcs);
14398c2ecf20Sopenharmony_ci
14408c2ecf20Sopenharmony_ci	drm_connector_attach_encoder(&hdmi->output.connector,
14418c2ecf20Sopenharmony_ci					  &hdmi->output.encoder);
14428c2ecf20Sopenharmony_ci	drm_connector_register(&hdmi->output.connector);
14438c2ecf20Sopenharmony_ci
14448c2ecf20Sopenharmony_ci	err = tegra_output_init(drm, &hdmi->output);
14458c2ecf20Sopenharmony_ci	if (err < 0) {
14468c2ecf20Sopenharmony_ci		dev_err(client->dev, "failed to initialize output: %d\n", err);
14478c2ecf20Sopenharmony_ci		return err;
14488c2ecf20Sopenharmony_ci	}
14498c2ecf20Sopenharmony_ci
14508c2ecf20Sopenharmony_ci	hdmi->output.encoder.possible_crtcs = 0x3;
14518c2ecf20Sopenharmony_ci
14528c2ecf20Sopenharmony_ci	err = regulator_enable(hdmi->hdmi);
14538c2ecf20Sopenharmony_ci	if (err < 0) {
14548c2ecf20Sopenharmony_ci		dev_err(client->dev, "failed to enable HDMI regulator: %d\n",
14558c2ecf20Sopenharmony_ci			err);
14568c2ecf20Sopenharmony_ci		return err;
14578c2ecf20Sopenharmony_ci	}
14588c2ecf20Sopenharmony_ci
14598c2ecf20Sopenharmony_ci	err = regulator_enable(hdmi->pll);
14608c2ecf20Sopenharmony_ci	if (err < 0) {
14618c2ecf20Sopenharmony_ci		dev_err(hdmi->dev, "failed to enable PLL regulator: %d\n", err);
14628c2ecf20Sopenharmony_ci		return err;
14638c2ecf20Sopenharmony_ci	}
14648c2ecf20Sopenharmony_ci
14658c2ecf20Sopenharmony_ci	err = regulator_enable(hdmi->vdd);
14668c2ecf20Sopenharmony_ci	if (err < 0) {
14678c2ecf20Sopenharmony_ci		dev_err(hdmi->dev, "failed to enable VDD regulator: %d\n", err);
14688c2ecf20Sopenharmony_ci		return err;
14698c2ecf20Sopenharmony_ci	}
14708c2ecf20Sopenharmony_ci
14718c2ecf20Sopenharmony_ci	return 0;
14728c2ecf20Sopenharmony_ci}
14738c2ecf20Sopenharmony_ci
14748c2ecf20Sopenharmony_cistatic int tegra_hdmi_exit(struct host1x_client *client)
14758c2ecf20Sopenharmony_ci{
14768c2ecf20Sopenharmony_ci	struct tegra_hdmi *hdmi = host1x_client_to_hdmi(client);
14778c2ecf20Sopenharmony_ci
14788c2ecf20Sopenharmony_ci	tegra_output_exit(&hdmi->output);
14798c2ecf20Sopenharmony_ci
14808c2ecf20Sopenharmony_ci	regulator_disable(hdmi->vdd);
14818c2ecf20Sopenharmony_ci	regulator_disable(hdmi->pll);
14828c2ecf20Sopenharmony_ci	regulator_disable(hdmi->hdmi);
14838c2ecf20Sopenharmony_ci
14848c2ecf20Sopenharmony_ci	return 0;
14858c2ecf20Sopenharmony_ci}
14868c2ecf20Sopenharmony_ci
14878c2ecf20Sopenharmony_cistatic int tegra_hdmi_runtime_suspend(struct host1x_client *client)
14888c2ecf20Sopenharmony_ci{
14898c2ecf20Sopenharmony_ci	struct tegra_hdmi *hdmi = host1x_client_to_hdmi(client);
14908c2ecf20Sopenharmony_ci	struct device *dev = client->dev;
14918c2ecf20Sopenharmony_ci	int err;
14928c2ecf20Sopenharmony_ci
14938c2ecf20Sopenharmony_ci	err = reset_control_assert(hdmi->rst);
14948c2ecf20Sopenharmony_ci	if (err < 0) {
14958c2ecf20Sopenharmony_ci		dev_err(dev, "failed to assert reset: %d\n", err);
14968c2ecf20Sopenharmony_ci		return err;
14978c2ecf20Sopenharmony_ci	}
14988c2ecf20Sopenharmony_ci
14998c2ecf20Sopenharmony_ci	usleep_range(1000, 2000);
15008c2ecf20Sopenharmony_ci
15018c2ecf20Sopenharmony_ci	clk_disable_unprepare(hdmi->clk);
15028c2ecf20Sopenharmony_ci	pm_runtime_put_sync(dev);
15038c2ecf20Sopenharmony_ci
15048c2ecf20Sopenharmony_ci	return 0;
15058c2ecf20Sopenharmony_ci}
15068c2ecf20Sopenharmony_ci
15078c2ecf20Sopenharmony_cistatic int tegra_hdmi_runtime_resume(struct host1x_client *client)
15088c2ecf20Sopenharmony_ci{
15098c2ecf20Sopenharmony_ci	struct tegra_hdmi *hdmi = host1x_client_to_hdmi(client);
15108c2ecf20Sopenharmony_ci	struct device *dev = client->dev;
15118c2ecf20Sopenharmony_ci	int err;
15128c2ecf20Sopenharmony_ci
15138c2ecf20Sopenharmony_ci	err = pm_runtime_resume_and_get(dev);
15148c2ecf20Sopenharmony_ci	if (err < 0) {
15158c2ecf20Sopenharmony_ci		dev_err(dev, "failed to get runtime PM: %d\n", err);
15168c2ecf20Sopenharmony_ci		return err;
15178c2ecf20Sopenharmony_ci	}
15188c2ecf20Sopenharmony_ci
15198c2ecf20Sopenharmony_ci	err = clk_prepare_enable(hdmi->clk);
15208c2ecf20Sopenharmony_ci	if (err < 0) {
15218c2ecf20Sopenharmony_ci		dev_err(dev, "failed to enable clock: %d\n", err);
15228c2ecf20Sopenharmony_ci		goto put_rpm;
15238c2ecf20Sopenharmony_ci	}
15248c2ecf20Sopenharmony_ci
15258c2ecf20Sopenharmony_ci	usleep_range(1000, 2000);
15268c2ecf20Sopenharmony_ci
15278c2ecf20Sopenharmony_ci	err = reset_control_deassert(hdmi->rst);
15288c2ecf20Sopenharmony_ci	if (err < 0) {
15298c2ecf20Sopenharmony_ci		dev_err(dev, "failed to deassert reset: %d\n", err);
15308c2ecf20Sopenharmony_ci		goto disable_clk;
15318c2ecf20Sopenharmony_ci	}
15328c2ecf20Sopenharmony_ci
15338c2ecf20Sopenharmony_ci	return 0;
15348c2ecf20Sopenharmony_ci
15358c2ecf20Sopenharmony_cidisable_clk:
15368c2ecf20Sopenharmony_ci	clk_disable_unprepare(hdmi->clk);
15378c2ecf20Sopenharmony_ciput_rpm:
15388c2ecf20Sopenharmony_ci	pm_runtime_put_sync(dev);
15398c2ecf20Sopenharmony_ci	return err;
15408c2ecf20Sopenharmony_ci}
15418c2ecf20Sopenharmony_ci
15428c2ecf20Sopenharmony_cistatic const struct host1x_client_ops hdmi_client_ops = {
15438c2ecf20Sopenharmony_ci	.init = tegra_hdmi_init,
15448c2ecf20Sopenharmony_ci	.exit = tegra_hdmi_exit,
15458c2ecf20Sopenharmony_ci	.suspend = tegra_hdmi_runtime_suspend,
15468c2ecf20Sopenharmony_ci	.resume = tegra_hdmi_runtime_resume,
15478c2ecf20Sopenharmony_ci};
15488c2ecf20Sopenharmony_ci
15498c2ecf20Sopenharmony_cistatic const struct tegra_hdmi_config tegra20_hdmi_config = {
15508c2ecf20Sopenharmony_ci	.tmds = tegra20_tmds_config,
15518c2ecf20Sopenharmony_ci	.num_tmds = ARRAY_SIZE(tegra20_tmds_config),
15528c2ecf20Sopenharmony_ci	.fuse_override_offset = HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT,
15538c2ecf20Sopenharmony_ci	.fuse_override_value = 1 << 31,
15548c2ecf20Sopenharmony_ci	.has_sor_io_peak_current = false,
15558c2ecf20Sopenharmony_ci	.has_hda = false,
15568c2ecf20Sopenharmony_ci	.has_hbr = false,
15578c2ecf20Sopenharmony_ci};
15588c2ecf20Sopenharmony_ci
15598c2ecf20Sopenharmony_cistatic const struct tegra_hdmi_config tegra30_hdmi_config = {
15608c2ecf20Sopenharmony_ci	.tmds = tegra30_tmds_config,
15618c2ecf20Sopenharmony_ci	.num_tmds = ARRAY_SIZE(tegra30_tmds_config),
15628c2ecf20Sopenharmony_ci	.fuse_override_offset = HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT,
15638c2ecf20Sopenharmony_ci	.fuse_override_value = 1 << 31,
15648c2ecf20Sopenharmony_ci	.has_sor_io_peak_current = false,
15658c2ecf20Sopenharmony_ci	.has_hda = true,
15668c2ecf20Sopenharmony_ci	.has_hbr = false,
15678c2ecf20Sopenharmony_ci};
15688c2ecf20Sopenharmony_ci
15698c2ecf20Sopenharmony_cistatic const struct tegra_hdmi_config tegra114_hdmi_config = {
15708c2ecf20Sopenharmony_ci	.tmds = tegra114_tmds_config,
15718c2ecf20Sopenharmony_ci	.num_tmds = ARRAY_SIZE(tegra114_tmds_config),
15728c2ecf20Sopenharmony_ci	.fuse_override_offset = HDMI_NV_PDISP_SOR_PAD_CTLS0,
15738c2ecf20Sopenharmony_ci	.fuse_override_value = 1 << 31,
15748c2ecf20Sopenharmony_ci	.has_sor_io_peak_current = true,
15758c2ecf20Sopenharmony_ci	.has_hda = true,
15768c2ecf20Sopenharmony_ci	.has_hbr = true,
15778c2ecf20Sopenharmony_ci};
15788c2ecf20Sopenharmony_ci
15798c2ecf20Sopenharmony_cistatic const struct tegra_hdmi_config tegra124_hdmi_config = {
15808c2ecf20Sopenharmony_ci	.tmds = tegra124_tmds_config,
15818c2ecf20Sopenharmony_ci	.num_tmds = ARRAY_SIZE(tegra124_tmds_config),
15828c2ecf20Sopenharmony_ci	.fuse_override_offset = HDMI_NV_PDISP_SOR_PAD_CTLS0,
15838c2ecf20Sopenharmony_ci	.fuse_override_value = 1 << 31,
15848c2ecf20Sopenharmony_ci	.has_sor_io_peak_current = true,
15858c2ecf20Sopenharmony_ci	.has_hda = true,
15868c2ecf20Sopenharmony_ci	.has_hbr = true,
15878c2ecf20Sopenharmony_ci};
15888c2ecf20Sopenharmony_ci
15898c2ecf20Sopenharmony_cistatic const struct of_device_id tegra_hdmi_of_match[] = {
15908c2ecf20Sopenharmony_ci	{ .compatible = "nvidia,tegra124-hdmi", .data = &tegra124_hdmi_config },
15918c2ecf20Sopenharmony_ci	{ .compatible = "nvidia,tegra114-hdmi", .data = &tegra114_hdmi_config },
15928c2ecf20Sopenharmony_ci	{ .compatible = "nvidia,tegra30-hdmi", .data = &tegra30_hdmi_config },
15938c2ecf20Sopenharmony_ci	{ .compatible = "nvidia,tegra20-hdmi", .data = &tegra20_hdmi_config },
15948c2ecf20Sopenharmony_ci	{ },
15958c2ecf20Sopenharmony_ci};
15968c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, tegra_hdmi_of_match);
15978c2ecf20Sopenharmony_ci
15988c2ecf20Sopenharmony_cistatic irqreturn_t tegra_hdmi_irq(int irq, void *data)
15998c2ecf20Sopenharmony_ci{
16008c2ecf20Sopenharmony_ci	struct tegra_hdmi *hdmi = data;
16018c2ecf20Sopenharmony_ci	u32 value;
16028c2ecf20Sopenharmony_ci	int err;
16038c2ecf20Sopenharmony_ci
16048c2ecf20Sopenharmony_ci	value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_INT_STATUS);
16058c2ecf20Sopenharmony_ci	tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_INT_STATUS);
16068c2ecf20Sopenharmony_ci
16078c2ecf20Sopenharmony_ci	if (value & INT_CODEC_SCRATCH0) {
16088c2ecf20Sopenharmony_ci		unsigned int format;
16098c2ecf20Sopenharmony_ci		u32 value;
16108c2ecf20Sopenharmony_ci
16118c2ecf20Sopenharmony_ci		value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_SOR_AUDIO_HDA_CODEC_SCRATCH0);
16128c2ecf20Sopenharmony_ci
16138c2ecf20Sopenharmony_ci		if (value & SOR_AUDIO_HDA_CODEC_SCRATCH0_VALID) {
16148c2ecf20Sopenharmony_ci			format = value & SOR_AUDIO_HDA_CODEC_SCRATCH0_FMT_MASK;
16158c2ecf20Sopenharmony_ci
16168c2ecf20Sopenharmony_ci			tegra_hda_parse_format(format, &hdmi->format);
16178c2ecf20Sopenharmony_ci
16188c2ecf20Sopenharmony_ci			err = tegra_hdmi_setup_audio(hdmi);
16198c2ecf20Sopenharmony_ci			if (err < 0) {
16208c2ecf20Sopenharmony_ci				tegra_hdmi_disable_audio_infoframe(hdmi);
16218c2ecf20Sopenharmony_ci				tegra_hdmi_disable_audio(hdmi);
16228c2ecf20Sopenharmony_ci			} else {
16238c2ecf20Sopenharmony_ci				tegra_hdmi_setup_audio_infoframe(hdmi);
16248c2ecf20Sopenharmony_ci				tegra_hdmi_enable_audio_infoframe(hdmi);
16258c2ecf20Sopenharmony_ci				tegra_hdmi_enable_audio(hdmi);
16268c2ecf20Sopenharmony_ci			}
16278c2ecf20Sopenharmony_ci		} else {
16288c2ecf20Sopenharmony_ci			tegra_hdmi_disable_audio_infoframe(hdmi);
16298c2ecf20Sopenharmony_ci			tegra_hdmi_disable_audio(hdmi);
16308c2ecf20Sopenharmony_ci		}
16318c2ecf20Sopenharmony_ci	}
16328c2ecf20Sopenharmony_ci
16338c2ecf20Sopenharmony_ci	return IRQ_HANDLED;
16348c2ecf20Sopenharmony_ci}
16358c2ecf20Sopenharmony_ci
16368c2ecf20Sopenharmony_cistatic int tegra_hdmi_probe(struct platform_device *pdev)
16378c2ecf20Sopenharmony_ci{
16388c2ecf20Sopenharmony_ci	const char *level = KERN_ERR;
16398c2ecf20Sopenharmony_ci	struct tegra_hdmi *hdmi;
16408c2ecf20Sopenharmony_ci	struct resource *regs;
16418c2ecf20Sopenharmony_ci	int err;
16428c2ecf20Sopenharmony_ci
16438c2ecf20Sopenharmony_ci	hdmi = devm_kzalloc(&pdev->dev, sizeof(*hdmi), GFP_KERNEL);
16448c2ecf20Sopenharmony_ci	if (!hdmi)
16458c2ecf20Sopenharmony_ci		return -ENOMEM;
16468c2ecf20Sopenharmony_ci
16478c2ecf20Sopenharmony_ci	hdmi->config = of_device_get_match_data(&pdev->dev);
16488c2ecf20Sopenharmony_ci	hdmi->dev = &pdev->dev;
16498c2ecf20Sopenharmony_ci
16508c2ecf20Sopenharmony_ci	hdmi->audio_source = AUTO;
16518c2ecf20Sopenharmony_ci	hdmi->stereo = false;
16528c2ecf20Sopenharmony_ci	hdmi->dvi = false;
16538c2ecf20Sopenharmony_ci
16548c2ecf20Sopenharmony_ci	hdmi->clk = devm_clk_get(&pdev->dev, NULL);
16558c2ecf20Sopenharmony_ci	if (IS_ERR(hdmi->clk)) {
16568c2ecf20Sopenharmony_ci		dev_err(&pdev->dev, "failed to get clock\n");
16578c2ecf20Sopenharmony_ci		return PTR_ERR(hdmi->clk);
16588c2ecf20Sopenharmony_ci	}
16598c2ecf20Sopenharmony_ci
16608c2ecf20Sopenharmony_ci	hdmi->rst = devm_reset_control_get(&pdev->dev, "hdmi");
16618c2ecf20Sopenharmony_ci	if (IS_ERR(hdmi->rst)) {
16628c2ecf20Sopenharmony_ci		dev_err(&pdev->dev, "failed to get reset\n");
16638c2ecf20Sopenharmony_ci		return PTR_ERR(hdmi->rst);
16648c2ecf20Sopenharmony_ci	}
16658c2ecf20Sopenharmony_ci
16668c2ecf20Sopenharmony_ci	hdmi->clk_parent = devm_clk_get(&pdev->dev, "parent");
16678c2ecf20Sopenharmony_ci	if (IS_ERR(hdmi->clk_parent))
16688c2ecf20Sopenharmony_ci		return PTR_ERR(hdmi->clk_parent);
16698c2ecf20Sopenharmony_ci
16708c2ecf20Sopenharmony_ci	err = clk_set_parent(hdmi->clk, hdmi->clk_parent);
16718c2ecf20Sopenharmony_ci	if (err < 0) {
16728c2ecf20Sopenharmony_ci		dev_err(&pdev->dev, "failed to setup clocks: %d\n", err);
16738c2ecf20Sopenharmony_ci		return err;
16748c2ecf20Sopenharmony_ci	}
16758c2ecf20Sopenharmony_ci
16768c2ecf20Sopenharmony_ci	hdmi->hdmi = devm_regulator_get(&pdev->dev, "hdmi");
16778c2ecf20Sopenharmony_ci	err = PTR_ERR_OR_ZERO(hdmi->hdmi);
16788c2ecf20Sopenharmony_ci	if (err) {
16798c2ecf20Sopenharmony_ci		if (err == -EPROBE_DEFER)
16808c2ecf20Sopenharmony_ci			level = KERN_DEBUG;
16818c2ecf20Sopenharmony_ci
16828c2ecf20Sopenharmony_ci		dev_printk(level, &pdev->dev,
16838c2ecf20Sopenharmony_ci			   "failed to get HDMI regulator: %d\n", err);
16848c2ecf20Sopenharmony_ci		return err;
16858c2ecf20Sopenharmony_ci	}
16868c2ecf20Sopenharmony_ci
16878c2ecf20Sopenharmony_ci	hdmi->pll = devm_regulator_get(&pdev->dev, "pll");
16888c2ecf20Sopenharmony_ci	err = PTR_ERR_OR_ZERO(hdmi->pll);
16898c2ecf20Sopenharmony_ci	if (err) {
16908c2ecf20Sopenharmony_ci		if (err == -EPROBE_DEFER)
16918c2ecf20Sopenharmony_ci			level = KERN_DEBUG;
16928c2ecf20Sopenharmony_ci
16938c2ecf20Sopenharmony_ci		dev_printk(level, &pdev->dev,
16948c2ecf20Sopenharmony_ci			   "failed to get PLL regulator: %d\n", err);
16958c2ecf20Sopenharmony_ci		return err;
16968c2ecf20Sopenharmony_ci	}
16978c2ecf20Sopenharmony_ci
16988c2ecf20Sopenharmony_ci	hdmi->vdd = devm_regulator_get(&pdev->dev, "vdd");
16998c2ecf20Sopenharmony_ci	err = PTR_ERR_OR_ZERO(hdmi->vdd);
17008c2ecf20Sopenharmony_ci	if (err) {
17018c2ecf20Sopenharmony_ci		if (err == -EPROBE_DEFER)
17028c2ecf20Sopenharmony_ci			level = KERN_DEBUG;
17038c2ecf20Sopenharmony_ci
17048c2ecf20Sopenharmony_ci		dev_printk(level, &pdev->dev,
17058c2ecf20Sopenharmony_ci			   "failed to get VDD regulator: %d\n", err);
17068c2ecf20Sopenharmony_ci		return err;
17078c2ecf20Sopenharmony_ci	}
17088c2ecf20Sopenharmony_ci
17098c2ecf20Sopenharmony_ci	hdmi->output.dev = &pdev->dev;
17108c2ecf20Sopenharmony_ci
17118c2ecf20Sopenharmony_ci	err = tegra_output_probe(&hdmi->output);
17128c2ecf20Sopenharmony_ci	if (err < 0)
17138c2ecf20Sopenharmony_ci		return err;
17148c2ecf20Sopenharmony_ci
17158c2ecf20Sopenharmony_ci	regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
17168c2ecf20Sopenharmony_ci	hdmi->regs = devm_ioremap_resource(&pdev->dev, regs);
17178c2ecf20Sopenharmony_ci	if (IS_ERR(hdmi->regs))
17188c2ecf20Sopenharmony_ci		return PTR_ERR(hdmi->regs);
17198c2ecf20Sopenharmony_ci
17208c2ecf20Sopenharmony_ci	err = platform_get_irq(pdev, 0);
17218c2ecf20Sopenharmony_ci	if (err < 0)
17228c2ecf20Sopenharmony_ci		return err;
17238c2ecf20Sopenharmony_ci
17248c2ecf20Sopenharmony_ci	hdmi->irq = err;
17258c2ecf20Sopenharmony_ci
17268c2ecf20Sopenharmony_ci	err = devm_request_irq(hdmi->dev, hdmi->irq, tegra_hdmi_irq, 0,
17278c2ecf20Sopenharmony_ci			       dev_name(hdmi->dev), hdmi);
17288c2ecf20Sopenharmony_ci	if (err < 0) {
17298c2ecf20Sopenharmony_ci		dev_err(&pdev->dev, "failed to request IRQ#%u: %d\n",
17308c2ecf20Sopenharmony_ci			hdmi->irq, err);
17318c2ecf20Sopenharmony_ci		return err;
17328c2ecf20Sopenharmony_ci	}
17338c2ecf20Sopenharmony_ci
17348c2ecf20Sopenharmony_ci	platform_set_drvdata(pdev, hdmi);
17358c2ecf20Sopenharmony_ci	pm_runtime_enable(&pdev->dev);
17368c2ecf20Sopenharmony_ci
17378c2ecf20Sopenharmony_ci	INIT_LIST_HEAD(&hdmi->client.list);
17388c2ecf20Sopenharmony_ci	hdmi->client.ops = &hdmi_client_ops;
17398c2ecf20Sopenharmony_ci	hdmi->client.dev = &pdev->dev;
17408c2ecf20Sopenharmony_ci
17418c2ecf20Sopenharmony_ci	err = host1x_client_register(&hdmi->client);
17428c2ecf20Sopenharmony_ci	if (err < 0) {
17438c2ecf20Sopenharmony_ci		dev_err(&pdev->dev, "failed to register host1x client: %d\n",
17448c2ecf20Sopenharmony_ci			err);
17458c2ecf20Sopenharmony_ci		return err;
17468c2ecf20Sopenharmony_ci	}
17478c2ecf20Sopenharmony_ci
17488c2ecf20Sopenharmony_ci	return 0;
17498c2ecf20Sopenharmony_ci}
17508c2ecf20Sopenharmony_ci
17518c2ecf20Sopenharmony_cistatic int tegra_hdmi_remove(struct platform_device *pdev)
17528c2ecf20Sopenharmony_ci{
17538c2ecf20Sopenharmony_ci	struct tegra_hdmi *hdmi = platform_get_drvdata(pdev);
17548c2ecf20Sopenharmony_ci	int err;
17558c2ecf20Sopenharmony_ci
17568c2ecf20Sopenharmony_ci	pm_runtime_disable(&pdev->dev);
17578c2ecf20Sopenharmony_ci
17588c2ecf20Sopenharmony_ci	err = host1x_client_unregister(&hdmi->client);
17598c2ecf20Sopenharmony_ci	if (err < 0) {
17608c2ecf20Sopenharmony_ci		dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
17618c2ecf20Sopenharmony_ci			err);
17628c2ecf20Sopenharmony_ci		return err;
17638c2ecf20Sopenharmony_ci	}
17648c2ecf20Sopenharmony_ci
17658c2ecf20Sopenharmony_ci	tegra_output_remove(&hdmi->output);
17668c2ecf20Sopenharmony_ci
17678c2ecf20Sopenharmony_ci	return 0;
17688c2ecf20Sopenharmony_ci}
17698c2ecf20Sopenharmony_ci
17708c2ecf20Sopenharmony_cistruct platform_driver tegra_hdmi_driver = {
17718c2ecf20Sopenharmony_ci	.driver = {
17728c2ecf20Sopenharmony_ci		.name = "tegra-hdmi",
17738c2ecf20Sopenharmony_ci		.of_match_table = tegra_hdmi_of_match,
17748c2ecf20Sopenharmony_ci	},
17758c2ecf20Sopenharmony_ci	.probe = tegra_hdmi_probe,
17768c2ecf20Sopenharmony_ci	.remove = tegra_hdmi_remove,
17778c2ecf20Sopenharmony_ci};
1778