18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Copyright (C) STMicroelectronics SA 2014
48c2ecf20Sopenharmony_ci * Authors: Fabien Dessenne <fabien.dessenne@st.com> for STMicroelectronics.
58c2ecf20Sopenharmony_ci */
68c2ecf20Sopenharmony_ci
78c2ecf20Sopenharmony_ci#include <linux/component.h>
88c2ecf20Sopenharmony_ci#include <linux/delay.h>
98c2ecf20Sopenharmony_ci#include <linux/dma-mapping.h>
108c2ecf20Sopenharmony_ci#include <linux/firmware.h>
118c2ecf20Sopenharmony_ci#include <linux/io.h>
128c2ecf20Sopenharmony_ci#include <linux/module.h>
138c2ecf20Sopenharmony_ci#include <linux/reset.h>
148c2ecf20Sopenharmony_ci#include <linux/seq_file.h>
158c2ecf20Sopenharmony_ci
168c2ecf20Sopenharmony_ci#include <drm/drm_atomic.h>
178c2ecf20Sopenharmony_ci#include <drm/drm_device.h>
188c2ecf20Sopenharmony_ci#include <drm/drm_fb_cma_helper.h>
198c2ecf20Sopenharmony_ci#include <drm/drm_fourcc.h>
208c2ecf20Sopenharmony_ci#include <drm/drm_gem_cma_helper.h>
218c2ecf20Sopenharmony_ci
228c2ecf20Sopenharmony_ci#include "sti_compositor.h"
238c2ecf20Sopenharmony_ci#include "sti_drv.h"
248c2ecf20Sopenharmony_ci#include "sti_hqvdp_lut.h"
258c2ecf20Sopenharmony_ci#include "sti_plane.h"
268c2ecf20Sopenharmony_ci#include "sti_vtg.h"
278c2ecf20Sopenharmony_ci
288c2ecf20Sopenharmony_ci/* Firmware name */
298c2ecf20Sopenharmony_ci#define HQVDP_FMW_NAME          "hqvdp-stih407.bin"
308c2ecf20Sopenharmony_ci
318c2ecf20Sopenharmony_ci/* Regs address */
328c2ecf20Sopenharmony_ci#define HQVDP_DMEM              0x00000000               /* 0x00000000 */
338c2ecf20Sopenharmony_ci#define HQVDP_PMEM              0x00040000               /* 0x00040000 */
348c2ecf20Sopenharmony_ci#define HQVDP_RD_PLUG           0x000E0000               /* 0x000E0000 */
358c2ecf20Sopenharmony_ci#define HQVDP_RD_PLUG_CONTROL   (HQVDP_RD_PLUG + 0x1000) /* 0x000E1000 */
368c2ecf20Sopenharmony_ci#define HQVDP_RD_PLUG_PAGE_SIZE (HQVDP_RD_PLUG + 0x1004) /* 0x000E1004 */
378c2ecf20Sopenharmony_ci#define HQVDP_RD_PLUG_MIN_OPC   (HQVDP_RD_PLUG + 0x1008) /* 0x000E1008 */
388c2ecf20Sopenharmony_ci#define HQVDP_RD_PLUG_MAX_OPC   (HQVDP_RD_PLUG + 0x100C) /* 0x000E100C */
398c2ecf20Sopenharmony_ci#define HQVDP_RD_PLUG_MAX_CHK   (HQVDP_RD_PLUG + 0x1010) /* 0x000E1010 */
408c2ecf20Sopenharmony_ci#define HQVDP_RD_PLUG_MAX_MSG   (HQVDP_RD_PLUG + 0x1014) /* 0x000E1014 */
418c2ecf20Sopenharmony_ci#define HQVDP_RD_PLUG_MIN_SPACE (HQVDP_RD_PLUG + 0x1018) /* 0x000E1018 */
428c2ecf20Sopenharmony_ci#define HQVDP_WR_PLUG           0x000E2000               /* 0x000E2000 */
438c2ecf20Sopenharmony_ci#define HQVDP_WR_PLUG_CONTROL   (HQVDP_WR_PLUG + 0x1000) /* 0x000E3000 */
448c2ecf20Sopenharmony_ci#define HQVDP_WR_PLUG_PAGE_SIZE (HQVDP_WR_PLUG + 0x1004) /* 0x000E3004 */
458c2ecf20Sopenharmony_ci#define HQVDP_WR_PLUG_MIN_OPC   (HQVDP_WR_PLUG + 0x1008) /* 0x000E3008 */
468c2ecf20Sopenharmony_ci#define HQVDP_WR_PLUG_MAX_OPC   (HQVDP_WR_PLUG + 0x100C) /* 0x000E300C */
478c2ecf20Sopenharmony_ci#define HQVDP_WR_PLUG_MAX_CHK   (HQVDP_WR_PLUG + 0x1010) /* 0x000E3010 */
488c2ecf20Sopenharmony_ci#define HQVDP_WR_PLUG_MAX_MSG   (HQVDP_WR_PLUG + 0x1014) /* 0x000E3014 */
498c2ecf20Sopenharmony_ci#define HQVDP_WR_PLUG_MIN_SPACE (HQVDP_WR_PLUG + 0x1018) /* 0x000E3018 */
508c2ecf20Sopenharmony_ci#define HQVDP_MBX               0x000E4000               /* 0x000E4000 */
518c2ecf20Sopenharmony_ci#define HQVDP_MBX_IRQ_TO_XP70   (HQVDP_MBX + 0x0000)     /* 0x000E4000 */
528c2ecf20Sopenharmony_ci#define HQVDP_MBX_INFO_HOST     (HQVDP_MBX + 0x0004)     /* 0x000E4004 */
538c2ecf20Sopenharmony_ci#define HQVDP_MBX_IRQ_TO_HOST   (HQVDP_MBX + 0x0008)     /* 0x000E4008 */
548c2ecf20Sopenharmony_ci#define HQVDP_MBX_INFO_XP70     (HQVDP_MBX + 0x000C)     /* 0x000E400C */
558c2ecf20Sopenharmony_ci#define HQVDP_MBX_SW_RESET_CTRL (HQVDP_MBX + 0x0010)     /* 0x000E4010 */
568c2ecf20Sopenharmony_ci#define HQVDP_MBX_STARTUP_CTRL1 (HQVDP_MBX + 0x0014)     /* 0x000E4014 */
578c2ecf20Sopenharmony_ci#define HQVDP_MBX_STARTUP_CTRL2 (HQVDP_MBX + 0x0018)     /* 0x000E4018 */
588c2ecf20Sopenharmony_ci#define HQVDP_MBX_GP_STATUS     (HQVDP_MBX + 0x001C)     /* 0x000E401C */
598c2ecf20Sopenharmony_ci#define HQVDP_MBX_NEXT_CMD      (HQVDP_MBX + 0x0020)     /* 0x000E4020 */
608c2ecf20Sopenharmony_ci#define HQVDP_MBX_CURRENT_CMD   (HQVDP_MBX + 0x0024)     /* 0x000E4024 */
618c2ecf20Sopenharmony_ci#define HQVDP_MBX_SOFT_VSYNC    (HQVDP_MBX + 0x0028)     /* 0x000E4028 */
628c2ecf20Sopenharmony_ci
638c2ecf20Sopenharmony_ci/* Plugs config */
648c2ecf20Sopenharmony_ci#define PLUG_CONTROL_ENABLE     0x00000001
658c2ecf20Sopenharmony_ci#define PLUG_PAGE_SIZE_256      0x00000002
668c2ecf20Sopenharmony_ci#define PLUG_MIN_OPC_8          0x00000003
678c2ecf20Sopenharmony_ci#define PLUG_MAX_OPC_64         0x00000006
688c2ecf20Sopenharmony_ci#define PLUG_MAX_CHK_2X         0x00000001
698c2ecf20Sopenharmony_ci#define PLUG_MAX_MSG_1X         0x00000000
708c2ecf20Sopenharmony_ci#define PLUG_MIN_SPACE_1        0x00000000
718c2ecf20Sopenharmony_ci
728c2ecf20Sopenharmony_ci/* SW reset CTRL */
738c2ecf20Sopenharmony_ci#define SW_RESET_CTRL_FULL      BIT(0)
748c2ecf20Sopenharmony_ci#define SW_RESET_CTRL_CORE      BIT(1)
758c2ecf20Sopenharmony_ci
768c2ecf20Sopenharmony_ci/* Startup ctrl 1 */
778c2ecf20Sopenharmony_ci#define STARTUP_CTRL1_RST_DONE  BIT(0)
788c2ecf20Sopenharmony_ci#define STARTUP_CTRL1_AUTH_IDLE BIT(2)
798c2ecf20Sopenharmony_ci
808c2ecf20Sopenharmony_ci/* Startup ctrl 2 */
818c2ecf20Sopenharmony_ci#define STARTUP_CTRL2_FETCH_EN  BIT(1)
828c2ecf20Sopenharmony_ci
838c2ecf20Sopenharmony_ci/* Info xP70 */
848c2ecf20Sopenharmony_ci#define INFO_XP70_FW_READY      BIT(15)
858c2ecf20Sopenharmony_ci#define INFO_XP70_FW_PROCESSING BIT(14)
868c2ecf20Sopenharmony_ci#define INFO_XP70_FW_INITQUEUES BIT(13)
878c2ecf20Sopenharmony_ci
888c2ecf20Sopenharmony_ci/* SOFT_VSYNC */
898c2ecf20Sopenharmony_ci#define SOFT_VSYNC_HW           0x00000000
908c2ecf20Sopenharmony_ci#define SOFT_VSYNC_SW_CMD       0x00000001
918c2ecf20Sopenharmony_ci#define SOFT_VSYNC_SW_CTRL_IRQ  0x00000003
928c2ecf20Sopenharmony_ci
938c2ecf20Sopenharmony_ci/* Reset & boot poll config */
948c2ecf20Sopenharmony_ci#define POLL_MAX_ATTEMPT        50
958c2ecf20Sopenharmony_ci#define POLL_DELAY_MS           20
968c2ecf20Sopenharmony_ci
978c2ecf20Sopenharmony_ci#define SCALE_FACTOR            8192
988c2ecf20Sopenharmony_ci#define SCALE_MAX_FOR_LEG_LUT_F 4096
998c2ecf20Sopenharmony_ci#define SCALE_MAX_FOR_LEG_LUT_E 4915
1008c2ecf20Sopenharmony_ci#define SCALE_MAX_FOR_LEG_LUT_D 6654
1018c2ecf20Sopenharmony_ci#define SCALE_MAX_FOR_LEG_LUT_C 8192
1028c2ecf20Sopenharmony_ci
1038c2ecf20Sopenharmony_cienum sti_hvsrc_orient {
1048c2ecf20Sopenharmony_ci	HVSRC_HORI,
1058c2ecf20Sopenharmony_ci	HVSRC_VERT
1068c2ecf20Sopenharmony_ci};
1078c2ecf20Sopenharmony_ci
1088c2ecf20Sopenharmony_ci/* Command structures */
1098c2ecf20Sopenharmony_cistruct sti_hqvdp_top {
1108c2ecf20Sopenharmony_ci	u32 config;
1118c2ecf20Sopenharmony_ci	u32 mem_format;
1128c2ecf20Sopenharmony_ci	u32 current_luma;
1138c2ecf20Sopenharmony_ci	u32 current_enh_luma;
1148c2ecf20Sopenharmony_ci	u32 current_right_luma;
1158c2ecf20Sopenharmony_ci	u32 current_enh_right_luma;
1168c2ecf20Sopenharmony_ci	u32 current_chroma;
1178c2ecf20Sopenharmony_ci	u32 current_enh_chroma;
1188c2ecf20Sopenharmony_ci	u32 current_right_chroma;
1198c2ecf20Sopenharmony_ci	u32 current_enh_right_chroma;
1208c2ecf20Sopenharmony_ci	u32 output_luma;
1218c2ecf20Sopenharmony_ci	u32 output_chroma;
1228c2ecf20Sopenharmony_ci	u32 luma_src_pitch;
1238c2ecf20Sopenharmony_ci	u32 luma_enh_src_pitch;
1248c2ecf20Sopenharmony_ci	u32 luma_right_src_pitch;
1258c2ecf20Sopenharmony_ci	u32 luma_enh_right_src_pitch;
1268c2ecf20Sopenharmony_ci	u32 chroma_src_pitch;
1278c2ecf20Sopenharmony_ci	u32 chroma_enh_src_pitch;
1288c2ecf20Sopenharmony_ci	u32 chroma_right_src_pitch;
1298c2ecf20Sopenharmony_ci	u32 chroma_enh_right_src_pitch;
1308c2ecf20Sopenharmony_ci	u32 luma_processed_pitch;
1318c2ecf20Sopenharmony_ci	u32 chroma_processed_pitch;
1328c2ecf20Sopenharmony_ci	u32 input_frame_size;
1338c2ecf20Sopenharmony_ci	u32 input_viewport_ori;
1348c2ecf20Sopenharmony_ci	u32 input_viewport_ori_right;
1358c2ecf20Sopenharmony_ci	u32 input_viewport_size;
1368c2ecf20Sopenharmony_ci	u32 left_view_border_width;
1378c2ecf20Sopenharmony_ci	u32 right_view_border_width;
1388c2ecf20Sopenharmony_ci	u32 left_view_3d_offset_width;
1398c2ecf20Sopenharmony_ci	u32 right_view_3d_offset_width;
1408c2ecf20Sopenharmony_ci	u32 side_stripe_color;
1418c2ecf20Sopenharmony_ci	u32 crc_reset_ctrl;
1428c2ecf20Sopenharmony_ci};
1438c2ecf20Sopenharmony_ci
1448c2ecf20Sopenharmony_ci/* Configs for interlaced : no IT, no pass thru, 3 fields */
1458c2ecf20Sopenharmony_ci#define TOP_CONFIG_INTER_BTM            0x00000000
1468c2ecf20Sopenharmony_ci#define TOP_CONFIG_INTER_TOP            0x00000002
1478c2ecf20Sopenharmony_ci
1488c2ecf20Sopenharmony_ci/* Config for progressive : no IT, no pass thru, 3 fields */
1498c2ecf20Sopenharmony_ci#define TOP_CONFIG_PROGRESSIVE          0x00000001
1508c2ecf20Sopenharmony_ci
1518c2ecf20Sopenharmony_ci/* Default MemFormat: in=420_raster_dual out=444_raster;opaque Mem2Tv mode */
1528c2ecf20Sopenharmony_ci#define TOP_MEM_FORMAT_DFLT             0x00018060
1538c2ecf20Sopenharmony_ci
1548c2ecf20Sopenharmony_ci/* Min/Max size */
1558c2ecf20Sopenharmony_ci#define MAX_WIDTH                       0x1FFF
1568c2ecf20Sopenharmony_ci#define MAX_HEIGHT                      0x0FFF
1578c2ecf20Sopenharmony_ci#define MIN_WIDTH                       0x0030
1588c2ecf20Sopenharmony_ci#define MIN_HEIGHT                      0x0010
1598c2ecf20Sopenharmony_ci
1608c2ecf20Sopenharmony_cistruct sti_hqvdp_vc1re {
1618c2ecf20Sopenharmony_ci	u32 ctrl_prv_csdi;
1628c2ecf20Sopenharmony_ci	u32 ctrl_cur_csdi;
1638c2ecf20Sopenharmony_ci	u32 ctrl_nxt_csdi;
1648c2ecf20Sopenharmony_ci	u32 ctrl_cur_fmd;
1658c2ecf20Sopenharmony_ci	u32 ctrl_nxt_fmd;
1668c2ecf20Sopenharmony_ci};
1678c2ecf20Sopenharmony_ci
1688c2ecf20Sopenharmony_cistruct sti_hqvdp_fmd {
1698c2ecf20Sopenharmony_ci	u32 config;
1708c2ecf20Sopenharmony_ci	u32 viewport_ori;
1718c2ecf20Sopenharmony_ci	u32 viewport_size;
1728c2ecf20Sopenharmony_ci	u32 next_next_luma;
1738c2ecf20Sopenharmony_ci	u32 next_next_right_luma;
1748c2ecf20Sopenharmony_ci	u32 next_next_next_luma;
1758c2ecf20Sopenharmony_ci	u32 next_next_next_right_luma;
1768c2ecf20Sopenharmony_ci	u32 threshold_scd;
1778c2ecf20Sopenharmony_ci	u32 threshold_rfd;
1788c2ecf20Sopenharmony_ci	u32 threshold_move;
1798c2ecf20Sopenharmony_ci	u32 threshold_cfd;
1808c2ecf20Sopenharmony_ci};
1818c2ecf20Sopenharmony_ci
1828c2ecf20Sopenharmony_cistruct sti_hqvdp_csdi {
1838c2ecf20Sopenharmony_ci	u32 config;
1848c2ecf20Sopenharmony_ci	u32 config2;
1858c2ecf20Sopenharmony_ci	u32 dcdi_config;
1868c2ecf20Sopenharmony_ci	u32 prev_luma;
1878c2ecf20Sopenharmony_ci	u32 prev_enh_luma;
1888c2ecf20Sopenharmony_ci	u32 prev_right_luma;
1898c2ecf20Sopenharmony_ci	u32 prev_enh_right_luma;
1908c2ecf20Sopenharmony_ci	u32 next_luma;
1918c2ecf20Sopenharmony_ci	u32 next_enh_luma;
1928c2ecf20Sopenharmony_ci	u32 next_right_luma;
1938c2ecf20Sopenharmony_ci	u32 next_enh_right_luma;
1948c2ecf20Sopenharmony_ci	u32 prev_chroma;
1958c2ecf20Sopenharmony_ci	u32 prev_enh_chroma;
1968c2ecf20Sopenharmony_ci	u32 prev_right_chroma;
1978c2ecf20Sopenharmony_ci	u32 prev_enh_right_chroma;
1988c2ecf20Sopenharmony_ci	u32 next_chroma;
1998c2ecf20Sopenharmony_ci	u32 next_enh_chroma;
2008c2ecf20Sopenharmony_ci	u32 next_right_chroma;
2018c2ecf20Sopenharmony_ci	u32 next_enh_right_chroma;
2028c2ecf20Sopenharmony_ci	u32 prev_motion;
2038c2ecf20Sopenharmony_ci	u32 prev_right_motion;
2048c2ecf20Sopenharmony_ci	u32 cur_motion;
2058c2ecf20Sopenharmony_ci	u32 cur_right_motion;
2068c2ecf20Sopenharmony_ci	u32 next_motion;
2078c2ecf20Sopenharmony_ci	u32 next_right_motion;
2088c2ecf20Sopenharmony_ci};
2098c2ecf20Sopenharmony_ci
2108c2ecf20Sopenharmony_ci/* Config for progressive: by pass */
2118c2ecf20Sopenharmony_ci#define CSDI_CONFIG_PROG                0x00000000
2128c2ecf20Sopenharmony_ci/* Config for directional deinterlacing without motion */
2138c2ecf20Sopenharmony_ci#define CSDI_CONFIG_INTER_DIR           0x00000016
2148c2ecf20Sopenharmony_ci/* Additional configs for fader, blender, motion,... deinterlace algorithms */
2158c2ecf20Sopenharmony_ci#define CSDI_CONFIG2_DFLT               0x000001B3
2168c2ecf20Sopenharmony_ci#define CSDI_DCDI_CONFIG_DFLT           0x00203803
2178c2ecf20Sopenharmony_ci
2188c2ecf20Sopenharmony_cistruct sti_hqvdp_hvsrc {
2198c2ecf20Sopenharmony_ci	u32 hor_panoramic_ctrl;
2208c2ecf20Sopenharmony_ci	u32 output_picture_size;
2218c2ecf20Sopenharmony_ci	u32 init_horizontal;
2228c2ecf20Sopenharmony_ci	u32 init_vertical;
2238c2ecf20Sopenharmony_ci	u32 param_ctrl;
2248c2ecf20Sopenharmony_ci	u32 yh_coef[NB_COEF];
2258c2ecf20Sopenharmony_ci	u32 ch_coef[NB_COEF];
2268c2ecf20Sopenharmony_ci	u32 yv_coef[NB_COEF];
2278c2ecf20Sopenharmony_ci	u32 cv_coef[NB_COEF];
2288c2ecf20Sopenharmony_ci	u32 hori_shift;
2298c2ecf20Sopenharmony_ci	u32 vert_shift;
2308c2ecf20Sopenharmony_ci};
2318c2ecf20Sopenharmony_ci
2328c2ecf20Sopenharmony_ci/* Default ParamCtrl: all controls enabled */
2338c2ecf20Sopenharmony_ci#define HVSRC_PARAM_CTRL_DFLT           0xFFFFFFFF
2348c2ecf20Sopenharmony_ci
2358c2ecf20Sopenharmony_cistruct sti_hqvdp_iqi {
2368c2ecf20Sopenharmony_ci	u32 config;
2378c2ecf20Sopenharmony_ci	u32 demo_wind_size;
2388c2ecf20Sopenharmony_ci	u32 pk_config;
2398c2ecf20Sopenharmony_ci	u32 coeff0_coeff1;
2408c2ecf20Sopenharmony_ci	u32 coeff2_coeff3;
2418c2ecf20Sopenharmony_ci	u32 coeff4;
2428c2ecf20Sopenharmony_ci	u32 pk_lut;
2438c2ecf20Sopenharmony_ci	u32 pk_gain;
2448c2ecf20Sopenharmony_ci	u32 pk_coring_level;
2458c2ecf20Sopenharmony_ci	u32 cti_config;
2468c2ecf20Sopenharmony_ci	u32 le_config;
2478c2ecf20Sopenharmony_ci	u32 le_lut[64];
2488c2ecf20Sopenharmony_ci	u32 con_bri;
2498c2ecf20Sopenharmony_ci	u32 sat_gain;
2508c2ecf20Sopenharmony_ci	u32 pxf_conf;
2518c2ecf20Sopenharmony_ci	u32 default_color;
2528c2ecf20Sopenharmony_ci};
2538c2ecf20Sopenharmony_ci
2548c2ecf20Sopenharmony_ci/* Default Config : IQI bypassed */
2558c2ecf20Sopenharmony_ci#define IQI_CONFIG_DFLT                 0x00000001
2568c2ecf20Sopenharmony_ci/* Default Contrast & Brightness gain = 256 */
2578c2ecf20Sopenharmony_ci#define IQI_CON_BRI_DFLT                0x00000100
2588c2ecf20Sopenharmony_ci/* Default Saturation gain = 256 */
2598c2ecf20Sopenharmony_ci#define IQI_SAT_GAIN_DFLT               0x00000100
2608c2ecf20Sopenharmony_ci/* Default PxfConf : P2I bypassed */
2618c2ecf20Sopenharmony_ci#define IQI_PXF_CONF_DFLT               0x00000001
2628c2ecf20Sopenharmony_ci
2638c2ecf20Sopenharmony_cistruct sti_hqvdp_top_status {
2648c2ecf20Sopenharmony_ci	u32 processing_time;
2658c2ecf20Sopenharmony_ci	u32 input_y_crc;
2668c2ecf20Sopenharmony_ci	u32 input_uv_crc;
2678c2ecf20Sopenharmony_ci};
2688c2ecf20Sopenharmony_ci
2698c2ecf20Sopenharmony_cistruct sti_hqvdp_fmd_status {
2708c2ecf20Sopenharmony_ci	u32 fmd_repeat_move_status;
2718c2ecf20Sopenharmony_ci	u32 fmd_scene_count_status;
2728c2ecf20Sopenharmony_ci	u32 cfd_sum;
2738c2ecf20Sopenharmony_ci	u32 field_sum;
2748c2ecf20Sopenharmony_ci	u32 next_y_fmd_crc;
2758c2ecf20Sopenharmony_ci	u32 next_next_y_fmd_crc;
2768c2ecf20Sopenharmony_ci	u32 next_next_next_y_fmd_crc;
2778c2ecf20Sopenharmony_ci};
2788c2ecf20Sopenharmony_ci
2798c2ecf20Sopenharmony_cistruct sti_hqvdp_csdi_status {
2808c2ecf20Sopenharmony_ci	u32 prev_y_csdi_crc;
2818c2ecf20Sopenharmony_ci	u32 cur_y_csdi_crc;
2828c2ecf20Sopenharmony_ci	u32 next_y_csdi_crc;
2838c2ecf20Sopenharmony_ci	u32 prev_uv_csdi_crc;
2848c2ecf20Sopenharmony_ci	u32 cur_uv_csdi_crc;
2858c2ecf20Sopenharmony_ci	u32 next_uv_csdi_crc;
2868c2ecf20Sopenharmony_ci	u32 y_csdi_crc;
2878c2ecf20Sopenharmony_ci	u32 uv_csdi_crc;
2888c2ecf20Sopenharmony_ci	u32 uv_cup_crc;
2898c2ecf20Sopenharmony_ci	u32 mot_csdi_crc;
2908c2ecf20Sopenharmony_ci	u32 mot_cur_csdi_crc;
2918c2ecf20Sopenharmony_ci	u32 mot_prev_csdi_crc;
2928c2ecf20Sopenharmony_ci};
2938c2ecf20Sopenharmony_ci
2948c2ecf20Sopenharmony_cistruct sti_hqvdp_hvsrc_status {
2958c2ecf20Sopenharmony_ci	u32 y_hvsrc_crc;
2968c2ecf20Sopenharmony_ci	u32 u_hvsrc_crc;
2978c2ecf20Sopenharmony_ci	u32 v_hvsrc_crc;
2988c2ecf20Sopenharmony_ci};
2998c2ecf20Sopenharmony_ci
3008c2ecf20Sopenharmony_cistruct sti_hqvdp_iqi_status {
3018c2ecf20Sopenharmony_ci	u32 pxf_it_status;
3028c2ecf20Sopenharmony_ci	u32 y_iqi_crc;
3038c2ecf20Sopenharmony_ci	u32 u_iqi_crc;
3048c2ecf20Sopenharmony_ci	u32 v_iqi_crc;
3058c2ecf20Sopenharmony_ci};
3068c2ecf20Sopenharmony_ci
3078c2ecf20Sopenharmony_ci/* Main commands. We use 2 commands one being processed by the firmware, one
3088c2ecf20Sopenharmony_ci * ready to be fetched upon next Vsync*/
3098c2ecf20Sopenharmony_ci#define NB_VDP_CMD	2
3108c2ecf20Sopenharmony_ci
3118c2ecf20Sopenharmony_cistruct sti_hqvdp_cmd {
3128c2ecf20Sopenharmony_ci	struct sti_hqvdp_top top;
3138c2ecf20Sopenharmony_ci	struct sti_hqvdp_vc1re vc1re;
3148c2ecf20Sopenharmony_ci	struct sti_hqvdp_fmd fmd;
3158c2ecf20Sopenharmony_ci	struct sti_hqvdp_csdi csdi;
3168c2ecf20Sopenharmony_ci	struct sti_hqvdp_hvsrc hvsrc;
3178c2ecf20Sopenharmony_ci	struct sti_hqvdp_iqi iqi;
3188c2ecf20Sopenharmony_ci	struct sti_hqvdp_top_status top_status;
3198c2ecf20Sopenharmony_ci	struct sti_hqvdp_fmd_status fmd_status;
3208c2ecf20Sopenharmony_ci	struct sti_hqvdp_csdi_status csdi_status;
3218c2ecf20Sopenharmony_ci	struct sti_hqvdp_hvsrc_status hvsrc_status;
3228c2ecf20Sopenharmony_ci	struct sti_hqvdp_iqi_status iqi_status;
3238c2ecf20Sopenharmony_ci};
3248c2ecf20Sopenharmony_ci
3258c2ecf20Sopenharmony_ci/*
3268c2ecf20Sopenharmony_ci * STI HQVDP structure
3278c2ecf20Sopenharmony_ci *
3288c2ecf20Sopenharmony_ci * @dev:               driver device
3298c2ecf20Sopenharmony_ci * @drm_dev:           the drm device
3308c2ecf20Sopenharmony_ci * @regs:              registers
3318c2ecf20Sopenharmony_ci * @plane:             plane structure for hqvdp it self
3328c2ecf20Sopenharmony_ci * @clk:               IP clock
3338c2ecf20Sopenharmony_ci * @clk_pix_main:      pix main clock
3348c2ecf20Sopenharmony_ci * @reset:             reset control
3358c2ecf20Sopenharmony_ci * @vtg_nb:            notifier to handle VTG Vsync
3368c2ecf20Sopenharmony_ci * @btm_field_pending: is there any bottom field (interlaced frame) to display
3378c2ecf20Sopenharmony_ci * @hqvdp_cmd:         buffer of commands
3388c2ecf20Sopenharmony_ci * @hqvdp_cmd_paddr:   physical address of hqvdp_cmd
3398c2ecf20Sopenharmony_ci * @vtg:               vtg for main data path
3408c2ecf20Sopenharmony_ci * @xp70_initialized:  true if xp70 is already initialized
3418c2ecf20Sopenharmony_ci * @vtg_registered:    true if registered to VTG
3428c2ecf20Sopenharmony_ci */
3438c2ecf20Sopenharmony_cistruct sti_hqvdp {
3448c2ecf20Sopenharmony_ci	struct device *dev;
3458c2ecf20Sopenharmony_ci	struct drm_device *drm_dev;
3468c2ecf20Sopenharmony_ci	void __iomem *regs;
3478c2ecf20Sopenharmony_ci	struct sti_plane plane;
3488c2ecf20Sopenharmony_ci	struct clk *clk;
3498c2ecf20Sopenharmony_ci	struct clk *clk_pix_main;
3508c2ecf20Sopenharmony_ci	struct reset_control *reset;
3518c2ecf20Sopenharmony_ci	struct notifier_block vtg_nb;
3528c2ecf20Sopenharmony_ci	bool btm_field_pending;
3538c2ecf20Sopenharmony_ci	void *hqvdp_cmd;
3548c2ecf20Sopenharmony_ci	u32 hqvdp_cmd_paddr;
3558c2ecf20Sopenharmony_ci	struct sti_vtg *vtg;
3568c2ecf20Sopenharmony_ci	bool xp70_initialized;
3578c2ecf20Sopenharmony_ci	bool vtg_registered;
3588c2ecf20Sopenharmony_ci};
3598c2ecf20Sopenharmony_ci
3608c2ecf20Sopenharmony_ci#define to_sti_hqvdp(x) container_of(x, struct sti_hqvdp, plane)
3618c2ecf20Sopenharmony_ci
3628c2ecf20Sopenharmony_cistatic const uint32_t hqvdp_supported_formats[] = {
3638c2ecf20Sopenharmony_ci	DRM_FORMAT_NV12,
3648c2ecf20Sopenharmony_ci};
3658c2ecf20Sopenharmony_ci
3668c2ecf20Sopenharmony_ci/**
3678c2ecf20Sopenharmony_ci * sti_hqvdp_get_free_cmd
3688c2ecf20Sopenharmony_ci * @hqvdp: hqvdp structure
3698c2ecf20Sopenharmony_ci *
3708c2ecf20Sopenharmony_ci * Look for a hqvdp_cmd that is not being used (or about to be used) by the FW.
3718c2ecf20Sopenharmony_ci *
3728c2ecf20Sopenharmony_ci * RETURNS:
3738c2ecf20Sopenharmony_ci * the offset of the command to be used.
3748c2ecf20Sopenharmony_ci * -1 in error cases
3758c2ecf20Sopenharmony_ci */
3768c2ecf20Sopenharmony_cistatic int sti_hqvdp_get_free_cmd(struct sti_hqvdp *hqvdp)
3778c2ecf20Sopenharmony_ci{
3788c2ecf20Sopenharmony_ci	u32 curr_cmd, next_cmd;
3798c2ecf20Sopenharmony_ci	u32 cmd = hqvdp->hqvdp_cmd_paddr;
3808c2ecf20Sopenharmony_ci	int i;
3818c2ecf20Sopenharmony_ci
3828c2ecf20Sopenharmony_ci	curr_cmd = readl(hqvdp->regs + HQVDP_MBX_CURRENT_CMD);
3838c2ecf20Sopenharmony_ci	next_cmd = readl(hqvdp->regs + HQVDP_MBX_NEXT_CMD);
3848c2ecf20Sopenharmony_ci
3858c2ecf20Sopenharmony_ci	for (i = 0; i < NB_VDP_CMD; i++) {
3868c2ecf20Sopenharmony_ci		if ((cmd != curr_cmd) && (cmd != next_cmd))
3878c2ecf20Sopenharmony_ci			return i * sizeof(struct sti_hqvdp_cmd);
3888c2ecf20Sopenharmony_ci		cmd += sizeof(struct sti_hqvdp_cmd);
3898c2ecf20Sopenharmony_ci	}
3908c2ecf20Sopenharmony_ci
3918c2ecf20Sopenharmony_ci	return -1;
3928c2ecf20Sopenharmony_ci}
3938c2ecf20Sopenharmony_ci
3948c2ecf20Sopenharmony_ci/**
3958c2ecf20Sopenharmony_ci * sti_hqvdp_get_curr_cmd
3968c2ecf20Sopenharmony_ci * @hqvdp: hqvdp structure
3978c2ecf20Sopenharmony_ci *
3988c2ecf20Sopenharmony_ci * Look for the hqvdp_cmd that is being used by the FW.
3998c2ecf20Sopenharmony_ci *
4008c2ecf20Sopenharmony_ci * RETURNS:
4018c2ecf20Sopenharmony_ci *  the offset of the command to be used.
4028c2ecf20Sopenharmony_ci * -1 in error cases
4038c2ecf20Sopenharmony_ci */
4048c2ecf20Sopenharmony_cistatic int sti_hqvdp_get_curr_cmd(struct sti_hqvdp *hqvdp)
4058c2ecf20Sopenharmony_ci{
4068c2ecf20Sopenharmony_ci	u32 curr_cmd;
4078c2ecf20Sopenharmony_ci	u32 cmd = hqvdp->hqvdp_cmd_paddr;
4088c2ecf20Sopenharmony_ci	unsigned int i;
4098c2ecf20Sopenharmony_ci
4108c2ecf20Sopenharmony_ci	curr_cmd = readl(hqvdp->regs + HQVDP_MBX_CURRENT_CMD);
4118c2ecf20Sopenharmony_ci
4128c2ecf20Sopenharmony_ci	for (i = 0; i < NB_VDP_CMD; i++) {
4138c2ecf20Sopenharmony_ci		if (cmd == curr_cmd)
4148c2ecf20Sopenharmony_ci			return i * sizeof(struct sti_hqvdp_cmd);
4158c2ecf20Sopenharmony_ci
4168c2ecf20Sopenharmony_ci		cmd += sizeof(struct sti_hqvdp_cmd);
4178c2ecf20Sopenharmony_ci	}
4188c2ecf20Sopenharmony_ci
4198c2ecf20Sopenharmony_ci	return -1;
4208c2ecf20Sopenharmony_ci}
4218c2ecf20Sopenharmony_ci
4228c2ecf20Sopenharmony_ci/**
4238c2ecf20Sopenharmony_ci * sti_hqvdp_get_next_cmd
4248c2ecf20Sopenharmony_ci * @hqvdp: hqvdp structure
4258c2ecf20Sopenharmony_ci *
4268c2ecf20Sopenharmony_ci * Look for the next hqvdp_cmd that will be used by the FW.
4278c2ecf20Sopenharmony_ci *
4288c2ecf20Sopenharmony_ci * RETURNS:
4298c2ecf20Sopenharmony_ci *  the offset of the next command that will be used.
4308c2ecf20Sopenharmony_ci * -1 in error cases
4318c2ecf20Sopenharmony_ci */
4328c2ecf20Sopenharmony_cistatic int sti_hqvdp_get_next_cmd(struct sti_hqvdp *hqvdp)
4338c2ecf20Sopenharmony_ci{
4348c2ecf20Sopenharmony_ci	int next_cmd;
4358c2ecf20Sopenharmony_ci	dma_addr_t cmd = hqvdp->hqvdp_cmd_paddr;
4368c2ecf20Sopenharmony_ci	unsigned int i;
4378c2ecf20Sopenharmony_ci
4388c2ecf20Sopenharmony_ci	next_cmd = readl(hqvdp->regs + HQVDP_MBX_NEXT_CMD);
4398c2ecf20Sopenharmony_ci
4408c2ecf20Sopenharmony_ci	for (i = 0; i < NB_VDP_CMD; i++) {
4418c2ecf20Sopenharmony_ci		if (cmd == next_cmd)
4428c2ecf20Sopenharmony_ci			return i * sizeof(struct sti_hqvdp_cmd);
4438c2ecf20Sopenharmony_ci
4448c2ecf20Sopenharmony_ci		cmd += sizeof(struct sti_hqvdp_cmd);
4458c2ecf20Sopenharmony_ci	}
4468c2ecf20Sopenharmony_ci
4478c2ecf20Sopenharmony_ci	return -1;
4488c2ecf20Sopenharmony_ci}
4498c2ecf20Sopenharmony_ci
4508c2ecf20Sopenharmony_ci#define DBGFS_DUMP(reg) seq_printf(s, "\n  %-25s 0x%08X", #reg, \
4518c2ecf20Sopenharmony_ci				   readl(hqvdp->regs + reg))
4528c2ecf20Sopenharmony_ci
4538c2ecf20Sopenharmony_cistatic const char *hqvdp_dbg_get_lut(u32 *coef)
4548c2ecf20Sopenharmony_ci{
4558c2ecf20Sopenharmony_ci	if (!memcmp(coef, coef_lut_a_legacy, 16))
4568c2ecf20Sopenharmony_ci		return "LUT A";
4578c2ecf20Sopenharmony_ci	if (!memcmp(coef, coef_lut_b, 16))
4588c2ecf20Sopenharmony_ci		return "LUT B";
4598c2ecf20Sopenharmony_ci	if (!memcmp(coef, coef_lut_c_y_legacy, 16))
4608c2ecf20Sopenharmony_ci		return "LUT C Y";
4618c2ecf20Sopenharmony_ci	if (!memcmp(coef, coef_lut_c_c_legacy, 16))
4628c2ecf20Sopenharmony_ci		return "LUT C C";
4638c2ecf20Sopenharmony_ci	if (!memcmp(coef, coef_lut_d_y_legacy, 16))
4648c2ecf20Sopenharmony_ci		return "LUT D Y";
4658c2ecf20Sopenharmony_ci	if (!memcmp(coef, coef_lut_d_c_legacy, 16))
4668c2ecf20Sopenharmony_ci		return "LUT D C";
4678c2ecf20Sopenharmony_ci	if (!memcmp(coef, coef_lut_e_y_legacy, 16))
4688c2ecf20Sopenharmony_ci		return "LUT E Y";
4698c2ecf20Sopenharmony_ci	if (!memcmp(coef, coef_lut_e_c_legacy, 16))
4708c2ecf20Sopenharmony_ci		return "LUT E C";
4718c2ecf20Sopenharmony_ci	if (!memcmp(coef, coef_lut_f_y_legacy, 16))
4728c2ecf20Sopenharmony_ci		return "LUT F Y";
4738c2ecf20Sopenharmony_ci	if (!memcmp(coef, coef_lut_f_c_legacy, 16))
4748c2ecf20Sopenharmony_ci		return "LUT F C";
4758c2ecf20Sopenharmony_ci	return "<UNKNOWN>";
4768c2ecf20Sopenharmony_ci}
4778c2ecf20Sopenharmony_ci
4788c2ecf20Sopenharmony_cistatic void hqvdp_dbg_dump_cmd(struct seq_file *s, struct sti_hqvdp_cmd *c)
4798c2ecf20Sopenharmony_ci{
4808c2ecf20Sopenharmony_ci	int src_w, src_h, dst_w, dst_h;
4818c2ecf20Sopenharmony_ci
4828c2ecf20Sopenharmony_ci	seq_puts(s, "\n\tTOP:");
4838c2ecf20Sopenharmony_ci	seq_printf(s, "\n\t %-20s 0x%08X", "Config", c->top.config);
4848c2ecf20Sopenharmony_ci	switch (c->top.config) {
4858c2ecf20Sopenharmony_ci	case TOP_CONFIG_PROGRESSIVE:
4868c2ecf20Sopenharmony_ci		seq_puts(s, "\tProgressive");
4878c2ecf20Sopenharmony_ci		break;
4888c2ecf20Sopenharmony_ci	case TOP_CONFIG_INTER_TOP:
4898c2ecf20Sopenharmony_ci		seq_puts(s, "\tInterlaced, top field");
4908c2ecf20Sopenharmony_ci		break;
4918c2ecf20Sopenharmony_ci	case TOP_CONFIG_INTER_BTM:
4928c2ecf20Sopenharmony_ci		seq_puts(s, "\tInterlaced, bottom field");
4938c2ecf20Sopenharmony_ci		break;
4948c2ecf20Sopenharmony_ci	default:
4958c2ecf20Sopenharmony_ci		seq_puts(s, "\t<UNKNOWN>");
4968c2ecf20Sopenharmony_ci		break;
4978c2ecf20Sopenharmony_ci	}
4988c2ecf20Sopenharmony_ci
4998c2ecf20Sopenharmony_ci	seq_printf(s, "\n\t %-20s 0x%08X", "MemFormat", c->top.mem_format);
5008c2ecf20Sopenharmony_ci	seq_printf(s, "\n\t %-20s 0x%08X", "CurrentY", c->top.current_luma);
5018c2ecf20Sopenharmony_ci	seq_printf(s, "\n\t %-20s 0x%08X", "CurrentC", c->top.current_chroma);
5028c2ecf20Sopenharmony_ci	seq_printf(s, "\n\t %-20s 0x%08X", "YSrcPitch", c->top.luma_src_pitch);
5038c2ecf20Sopenharmony_ci	seq_printf(s, "\n\t %-20s 0x%08X", "CSrcPitch",
5048c2ecf20Sopenharmony_ci		   c->top.chroma_src_pitch);
5058c2ecf20Sopenharmony_ci	seq_printf(s, "\n\t %-20s 0x%08X", "InputFrameSize",
5068c2ecf20Sopenharmony_ci		   c->top.input_frame_size);
5078c2ecf20Sopenharmony_ci	seq_printf(s, "\t%dx%d",
5088c2ecf20Sopenharmony_ci		   c->top.input_frame_size & 0x0000FFFF,
5098c2ecf20Sopenharmony_ci		   c->top.input_frame_size >> 16);
5108c2ecf20Sopenharmony_ci	seq_printf(s, "\n\t %-20s 0x%08X", "InputViewportSize",
5118c2ecf20Sopenharmony_ci		   c->top.input_viewport_size);
5128c2ecf20Sopenharmony_ci	src_w = c->top.input_viewport_size & 0x0000FFFF;
5138c2ecf20Sopenharmony_ci	src_h = c->top.input_viewport_size >> 16;
5148c2ecf20Sopenharmony_ci	seq_printf(s, "\t%dx%d", src_w, src_h);
5158c2ecf20Sopenharmony_ci
5168c2ecf20Sopenharmony_ci	seq_puts(s, "\n\tHVSRC:");
5178c2ecf20Sopenharmony_ci	seq_printf(s, "\n\t %-20s 0x%08X", "OutputPictureSize",
5188c2ecf20Sopenharmony_ci		   c->hvsrc.output_picture_size);
5198c2ecf20Sopenharmony_ci	dst_w = c->hvsrc.output_picture_size & 0x0000FFFF;
5208c2ecf20Sopenharmony_ci	dst_h = c->hvsrc.output_picture_size >> 16;
5218c2ecf20Sopenharmony_ci	seq_printf(s, "\t%dx%d", dst_w, dst_h);
5228c2ecf20Sopenharmony_ci	seq_printf(s, "\n\t %-20s 0x%08X", "ParamCtrl", c->hvsrc.param_ctrl);
5238c2ecf20Sopenharmony_ci
5248c2ecf20Sopenharmony_ci	seq_printf(s, "\n\t %-20s %s", "yh_coef",
5258c2ecf20Sopenharmony_ci		   hqvdp_dbg_get_lut(c->hvsrc.yh_coef));
5268c2ecf20Sopenharmony_ci	seq_printf(s, "\n\t %-20s %s", "ch_coef",
5278c2ecf20Sopenharmony_ci		   hqvdp_dbg_get_lut(c->hvsrc.ch_coef));
5288c2ecf20Sopenharmony_ci	seq_printf(s, "\n\t %-20s %s", "yv_coef",
5298c2ecf20Sopenharmony_ci		   hqvdp_dbg_get_lut(c->hvsrc.yv_coef));
5308c2ecf20Sopenharmony_ci	seq_printf(s, "\n\t %-20s %s", "cv_coef",
5318c2ecf20Sopenharmony_ci		   hqvdp_dbg_get_lut(c->hvsrc.cv_coef));
5328c2ecf20Sopenharmony_ci
5338c2ecf20Sopenharmony_ci	seq_printf(s, "\n\t %-20s", "ScaleH");
5348c2ecf20Sopenharmony_ci	if (dst_w > src_w)
5358c2ecf20Sopenharmony_ci		seq_printf(s, " %d/1", dst_w / src_w);
5368c2ecf20Sopenharmony_ci	else
5378c2ecf20Sopenharmony_ci		seq_printf(s, " 1/%d", src_w / dst_w);
5388c2ecf20Sopenharmony_ci
5398c2ecf20Sopenharmony_ci	seq_printf(s, "\n\t %-20s", "tScaleV");
5408c2ecf20Sopenharmony_ci	if (dst_h > src_h)
5418c2ecf20Sopenharmony_ci		seq_printf(s, " %d/1", dst_h / src_h);
5428c2ecf20Sopenharmony_ci	else
5438c2ecf20Sopenharmony_ci		seq_printf(s, " 1/%d", src_h / dst_h);
5448c2ecf20Sopenharmony_ci
5458c2ecf20Sopenharmony_ci	seq_puts(s, "\n\tCSDI:");
5468c2ecf20Sopenharmony_ci	seq_printf(s, "\n\t %-20s 0x%08X\t", "Config", c->csdi.config);
5478c2ecf20Sopenharmony_ci	switch (c->csdi.config) {
5488c2ecf20Sopenharmony_ci	case CSDI_CONFIG_PROG:
5498c2ecf20Sopenharmony_ci		seq_puts(s, "Bypass");
5508c2ecf20Sopenharmony_ci		break;
5518c2ecf20Sopenharmony_ci	case CSDI_CONFIG_INTER_DIR:
5528c2ecf20Sopenharmony_ci		seq_puts(s, "Deinterlace, directional");
5538c2ecf20Sopenharmony_ci		break;
5548c2ecf20Sopenharmony_ci	default:
5558c2ecf20Sopenharmony_ci		seq_puts(s, "<UNKNOWN>");
5568c2ecf20Sopenharmony_ci		break;
5578c2ecf20Sopenharmony_ci	}
5588c2ecf20Sopenharmony_ci
5598c2ecf20Sopenharmony_ci	seq_printf(s, "\n\t %-20s 0x%08X", "Config2", c->csdi.config2);
5608c2ecf20Sopenharmony_ci	seq_printf(s, "\n\t %-20s 0x%08X", "DcdiConfig", c->csdi.dcdi_config);
5618c2ecf20Sopenharmony_ci}
5628c2ecf20Sopenharmony_ci
5638c2ecf20Sopenharmony_cistatic int hqvdp_dbg_show(struct seq_file *s, void *data)
5648c2ecf20Sopenharmony_ci{
5658c2ecf20Sopenharmony_ci	struct drm_info_node *node = s->private;
5668c2ecf20Sopenharmony_ci	struct sti_hqvdp *hqvdp = (struct sti_hqvdp *)node->info_ent->data;
5678c2ecf20Sopenharmony_ci	int cmd, cmd_offset, infoxp70;
5688c2ecf20Sopenharmony_ci	void *virt;
5698c2ecf20Sopenharmony_ci
5708c2ecf20Sopenharmony_ci	seq_printf(s, "%s: (vaddr = 0x%p)",
5718c2ecf20Sopenharmony_ci		   sti_plane_to_str(&hqvdp->plane), hqvdp->regs);
5728c2ecf20Sopenharmony_ci
5738c2ecf20Sopenharmony_ci	DBGFS_DUMP(HQVDP_MBX_IRQ_TO_XP70);
5748c2ecf20Sopenharmony_ci	DBGFS_DUMP(HQVDP_MBX_INFO_HOST);
5758c2ecf20Sopenharmony_ci	DBGFS_DUMP(HQVDP_MBX_IRQ_TO_HOST);
5768c2ecf20Sopenharmony_ci	DBGFS_DUMP(HQVDP_MBX_INFO_XP70);
5778c2ecf20Sopenharmony_ci	infoxp70 = readl(hqvdp->regs + HQVDP_MBX_INFO_XP70);
5788c2ecf20Sopenharmony_ci	seq_puts(s, "\tFirmware state: ");
5798c2ecf20Sopenharmony_ci	if (infoxp70 & INFO_XP70_FW_READY)
5808c2ecf20Sopenharmony_ci		seq_puts(s, "idle and ready");
5818c2ecf20Sopenharmony_ci	else if (infoxp70 & INFO_XP70_FW_PROCESSING)
5828c2ecf20Sopenharmony_ci		seq_puts(s, "processing a picture");
5838c2ecf20Sopenharmony_ci	else if (infoxp70 & INFO_XP70_FW_INITQUEUES)
5848c2ecf20Sopenharmony_ci		seq_puts(s, "programming queues");
5858c2ecf20Sopenharmony_ci	else
5868c2ecf20Sopenharmony_ci		seq_puts(s, "NOT READY");
5878c2ecf20Sopenharmony_ci
5888c2ecf20Sopenharmony_ci	DBGFS_DUMP(HQVDP_MBX_SW_RESET_CTRL);
5898c2ecf20Sopenharmony_ci	DBGFS_DUMP(HQVDP_MBX_STARTUP_CTRL1);
5908c2ecf20Sopenharmony_ci	if (readl(hqvdp->regs + HQVDP_MBX_STARTUP_CTRL1)
5918c2ecf20Sopenharmony_ci					& STARTUP_CTRL1_RST_DONE)
5928c2ecf20Sopenharmony_ci		seq_puts(s, "\tReset is done");
5938c2ecf20Sopenharmony_ci	else
5948c2ecf20Sopenharmony_ci		seq_puts(s, "\tReset is NOT done");
5958c2ecf20Sopenharmony_ci	DBGFS_DUMP(HQVDP_MBX_STARTUP_CTRL2);
5968c2ecf20Sopenharmony_ci	if (readl(hqvdp->regs + HQVDP_MBX_STARTUP_CTRL2)
5978c2ecf20Sopenharmony_ci					& STARTUP_CTRL2_FETCH_EN)
5988c2ecf20Sopenharmony_ci		seq_puts(s, "\tFetch is enabled");
5998c2ecf20Sopenharmony_ci	else
6008c2ecf20Sopenharmony_ci		seq_puts(s, "\tFetch is NOT enabled");
6018c2ecf20Sopenharmony_ci	DBGFS_DUMP(HQVDP_MBX_GP_STATUS);
6028c2ecf20Sopenharmony_ci	DBGFS_DUMP(HQVDP_MBX_NEXT_CMD);
6038c2ecf20Sopenharmony_ci	DBGFS_DUMP(HQVDP_MBX_CURRENT_CMD);
6048c2ecf20Sopenharmony_ci	DBGFS_DUMP(HQVDP_MBX_SOFT_VSYNC);
6058c2ecf20Sopenharmony_ci	if (!(readl(hqvdp->regs + HQVDP_MBX_SOFT_VSYNC) & 3))
6068c2ecf20Sopenharmony_ci		seq_puts(s, "\tHW Vsync");
6078c2ecf20Sopenharmony_ci	else
6088c2ecf20Sopenharmony_ci		seq_puts(s, "\tSW Vsync ?!?!");
6098c2ecf20Sopenharmony_ci
6108c2ecf20Sopenharmony_ci	/* Last command */
6118c2ecf20Sopenharmony_ci	cmd = readl(hqvdp->regs + HQVDP_MBX_CURRENT_CMD);
6128c2ecf20Sopenharmony_ci	cmd_offset = sti_hqvdp_get_curr_cmd(hqvdp);
6138c2ecf20Sopenharmony_ci	if (cmd_offset == -1) {
6148c2ecf20Sopenharmony_ci		seq_puts(s, "\n\n  Last command: unknown");
6158c2ecf20Sopenharmony_ci	} else {
6168c2ecf20Sopenharmony_ci		virt = hqvdp->hqvdp_cmd + cmd_offset;
6178c2ecf20Sopenharmony_ci		seq_printf(s, "\n\n  Last command: address @ 0x%x (0x%p)",
6188c2ecf20Sopenharmony_ci			   cmd, virt);
6198c2ecf20Sopenharmony_ci		hqvdp_dbg_dump_cmd(s, (struct sti_hqvdp_cmd *)virt);
6208c2ecf20Sopenharmony_ci	}
6218c2ecf20Sopenharmony_ci
6228c2ecf20Sopenharmony_ci	/* Next command */
6238c2ecf20Sopenharmony_ci	cmd = readl(hqvdp->regs + HQVDP_MBX_NEXT_CMD);
6248c2ecf20Sopenharmony_ci	cmd_offset = sti_hqvdp_get_next_cmd(hqvdp);
6258c2ecf20Sopenharmony_ci	if (cmd_offset == -1) {
6268c2ecf20Sopenharmony_ci		seq_puts(s, "\n\n  Next command: unknown");
6278c2ecf20Sopenharmony_ci	} else {
6288c2ecf20Sopenharmony_ci		virt = hqvdp->hqvdp_cmd + cmd_offset;
6298c2ecf20Sopenharmony_ci		seq_printf(s, "\n\n  Next command address: @ 0x%x (0x%p)",
6308c2ecf20Sopenharmony_ci			   cmd, virt);
6318c2ecf20Sopenharmony_ci		hqvdp_dbg_dump_cmd(s, (struct sti_hqvdp_cmd *)virt);
6328c2ecf20Sopenharmony_ci	}
6338c2ecf20Sopenharmony_ci
6348c2ecf20Sopenharmony_ci	seq_putc(s, '\n');
6358c2ecf20Sopenharmony_ci	return 0;
6368c2ecf20Sopenharmony_ci}
6378c2ecf20Sopenharmony_ci
6388c2ecf20Sopenharmony_cistatic struct drm_info_list hqvdp_debugfs_files[] = {
6398c2ecf20Sopenharmony_ci	{ "hqvdp", hqvdp_dbg_show, 0, NULL },
6408c2ecf20Sopenharmony_ci};
6418c2ecf20Sopenharmony_ci
6428c2ecf20Sopenharmony_cistatic void hqvdp_debugfs_init(struct sti_hqvdp *hqvdp, struct drm_minor *minor)
6438c2ecf20Sopenharmony_ci{
6448c2ecf20Sopenharmony_ci	unsigned int i;
6458c2ecf20Sopenharmony_ci
6468c2ecf20Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(hqvdp_debugfs_files); i++)
6478c2ecf20Sopenharmony_ci		hqvdp_debugfs_files[i].data = hqvdp;
6488c2ecf20Sopenharmony_ci
6498c2ecf20Sopenharmony_ci	drm_debugfs_create_files(hqvdp_debugfs_files,
6508c2ecf20Sopenharmony_ci				 ARRAY_SIZE(hqvdp_debugfs_files),
6518c2ecf20Sopenharmony_ci				 minor->debugfs_root, minor);
6528c2ecf20Sopenharmony_ci}
6538c2ecf20Sopenharmony_ci
6548c2ecf20Sopenharmony_ci/**
6558c2ecf20Sopenharmony_ci * sti_hqvdp_update_hvsrc
6568c2ecf20Sopenharmony_ci * @orient: horizontal or vertical
6578c2ecf20Sopenharmony_ci * @scale:  scaling/zoom factor
6588c2ecf20Sopenharmony_ci * @hvsrc:  the structure containing the LUT coef
6598c2ecf20Sopenharmony_ci *
6608c2ecf20Sopenharmony_ci * Update the Y and C Lut coef, as well as the shift param
6618c2ecf20Sopenharmony_ci *
6628c2ecf20Sopenharmony_ci * RETURNS:
6638c2ecf20Sopenharmony_ci * None.
6648c2ecf20Sopenharmony_ci */
6658c2ecf20Sopenharmony_cistatic void sti_hqvdp_update_hvsrc(enum sti_hvsrc_orient orient, int scale,
6668c2ecf20Sopenharmony_ci		struct sti_hqvdp_hvsrc *hvsrc)
6678c2ecf20Sopenharmony_ci{
6688c2ecf20Sopenharmony_ci	const int *coef_c, *coef_y;
6698c2ecf20Sopenharmony_ci	int shift_c, shift_y;
6708c2ecf20Sopenharmony_ci
6718c2ecf20Sopenharmony_ci	/* Get the appropriate coef tables */
6728c2ecf20Sopenharmony_ci	if (scale < SCALE_MAX_FOR_LEG_LUT_F) {
6738c2ecf20Sopenharmony_ci		coef_y = coef_lut_f_y_legacy;
6748c2ecf20Sopenharmony_ci		coef_c = coef_lut_f_c_legacy;
6758c2ecf20Sopenharmony_ci		shift_y = SHIFT_LUT_F_Y_LEGACY;
6768c2ecf20Sopenharmony_ci		shift_c = SHIFT_LUT_F_C_LEGACY;
6778c2ecf20Sopenharmony_ci	} else if (scale < SCALE_MAX_FOR_LEG_LUT_E) {
6788c2ecf20Sopenharmony_ci		coef_y = coef_lut_e_y_legacy;
6798c2ecf20Sopenharmony_ci		coef_c = coef_lut_e_c_legacy;
6808c2ecf20Sopenharmony_ci		shift_y = SHIFT_LUT_E_Y_LEGACY;
6818c2ecf20Sopenharmony_ci		shift_c = SHIFT_LUT_E_C_LEGACY;
6828c2ecf20Sopenharmony_ci	} else if (scale < SCALE_MAX_FOR_LEG_LUT_D) {
6838c2ecf20Sopenharmony_ci		coef_y = coef_lut_d_y_legacy;
6848c2ecf20Sopenharmony_ci		coef_c = coef_lut_d_c_legacy;
6858c2ecf20Sopenharmony_ci		shift_y = SHIFT_LUT_D_Y_LEGACY;
6868c2ecf20Sopenharmony_ci		shift_c = SHIFT_LUT_D_C_LEGACY;
6878c2ecf20Sopenharmony_ci	} else if (scale < SCALE_MAX_FOR_LEG_LUT_C) {
6888c2ecf20Sopenharmony_ci		coef_y = coef_lut_c_y_legacy;
6898c2ecf20Sopenharmony_ci		coef_c = coef_lut_c_c_legacy;
6908c2ecf20Sopenharmony_ci		shift_y = SHIFT_LUT_C_Y_LEGACY;
6918c2ecf20Sopenharmony_ci		shift_c = SHIFT_LUT_C_C_LEGACY;
6928c2ecf20Sopenharmony_ci	} else if (scale == SCALE_MAX_FOR_LEG_LUT_C) {
6938c2ecf20Sopenharmony_ci		coef_y = coef_c = coef_lut_b;
6948c2ecf20Sopenharmony_ci		shift_y = shift_c = SHIFT_LUT_B;
6958c2ecf20Sopenharmony_ci	} else {
6968c2ecf20Sopenharmony_ci		coef_y = coef_c = coef_lut_a_legacy;
6978c2ecf20Sopenharmony_ci		shift_y = shift_c = SHIFT_LUT_A_LEGACY;
6988c2ecf20Sopenharmony_ci	}
6998c2ecf20Sopenharmony_ci
7008c2ecf20Sopenharmony_ci	if (orient == HVSRC_HORI) {
7018c2ecf20Sopenharmony_ci		hvsrc->hori_shift = (shift_c << 16) | shift_y;
7028c2ecf20Sopenharmony_ci		memcpy(hvsrc->yh_coef, coef_y, sizeof(hvsrc->yh_coef));
7038c2ecf20Sopenharmony_ci		memcpy(hvsrc->ch_coef, coef_c, sizeof(hvsrc->ch_coef));
7048c2ecf20Sopenharmony_ci	} else {
7058c2ecf20Sopenharmony_ci		hvsrc->vert_shift = (shift_c << 16) | shift_y;
7068c2ecf20Sopenharmony_ci		memcpy(hvsrc->yv_coef, coef_y, sizeof(hvsrc->yv_coef));
7078c2ecf20Sopenharmony_ci		memcpy(hvsrc->cv_coef, coef_c, sizeof(hvsrc->cv_coef));
7088c2ecf20Sopenharmony_ci	}
7098c2ecf20Sopenharmony_ci}
7108c2ecf20Sopenharmony_ci
7118c2ecf20Sopenharmony_ci/**
7128c2ecf20Sopenharmony_ci * sti_hqvdp_check_hw_scaling
7138c2ecf20Sopenharmony_ci * @hqvdp: hqvdp pointer
7148c2ecf20Sopenharmony_ci * @mode: display mode with timing constraints
7158c2ecf20Sopenharmony_ci * @src_w: source width
7168c2ecf20Sopenharmony_ci * @src_h: source height
7178c2ecf20Sopenharmony_ci * @dst_w: destination width
7188c2ecf20Sopenharmony_ci * @dst_h: destination height
7198c2ecf20Sopenharmony_ci *
7208c2ecf20Sopenharmony_ci * Check if the HW is able to perform the scaling request
7218c2ecf20Sopenharmony_ci * The firmware scaling limitation is "CEIL(1/Zy) <= FLOOR(LFW)" where:
7228c2ecf20Sopenharmony_ci *   Zy = OutputHeight / InputHeight
7238c2ecf20Sopenharmony_ci *   LFW = (Tx * IPClock) / (MaxNbCycles * Cp)
7248c2ecf20Sopenharmony_ci *     Tx : Total video mode horizontal resolution
7258c2ecf20Sopenharmony_ci *     IPClock : HQVDP IP clock (Mhz)
7268c2ecf20Sopenharmony_ci *     MaxNbCycles: max(InputWidth, OutputWidth)
7278c2ecf20Sopenharmony_ci *     Cp: Video mode pixel clock (Mhz)
7288c2ecf20Sopenharmony_ci *
7298c2ecf20Sopenharmony_ci * RETURNS:
7308c2ecf20Sopenharmony_ci * True if the HW can scale.
7318c2ecf20Sopenharmony_ci */
7328c2ecf20Sopenharmony_cistatic bool sti_hqvdp_check_hw_scaling(struct sti_hqvdp *hqvdp,
7338c2ecf20Sopenharmony_ci				       struct drm_display_mode *mode,
7348c2ecf20Sopenharmony_ci				       int src_w, int src_h,
7358c2ecf20Sopenharmony_ci				       int dst_w, int dst_h)
7368c2ecf20Sopenharmony_ci{
7378c2ecf20Sopenharmony_ci	unsigned long lfw;
7388c2ecf20Sopenharmony_ci	unsigned int inv_zy;
7398c2ecf20Sopenharmony_ci
7408c2ecf20Sopenharmony_ci	lfw = mode->htotal * (clk_get_rate(hqvdp->clk) / 1000000);
7418c2ecf20Sopenharmony_ci	lfw /= max(src_w, dst_w) * mode->clock / 1000;
7428c2ecf20Sopenharmony_ci
7438c2ecf20Sopenharmony_ci	inv_zy = DIV_ROUND_UP(src_h, dst_h);
7448c2ecf20Sopenharmony_ci
7458c2ecf20Sopenharmony_ci	return (inv_zy <= lfw) ? true : false;
7468c2ecf20Sopenharmony_ci}
7478c2ecf20Sopenharmony_ci
7488c2ecf20Sopenharmony_ci/**
7498c2ecf20Sopenharmony_ci * sti_hqvdp_disable
7508c2ecf20Sopenharmony_ci * @hqvdp: hqvdp pointer
7518c2ecf20Sopenharmony_ci *
7528c2ecf20Sopenharmony_ci * Disables the HQVDP plane
7538c2ecf20Sopenharmony_ci */
7548c2ecf20Sopenharmony_cistatic void sti_hqvdp_disable(struct sti_hqvdp *hqvdp)
7558c2ecf20Sopenharmony_ci{
7568c2ecf20Sopenharmony_ci	int i;
7578c2ecf20Sopenharmony_ci
7588c2ecf20Sopenharmony_ci	DRM_DEBUG_DRIVER("%s\n", sti_plane_to_str(&hqvdp->plane));
7598c2ecf20Sopenharmony_ci
7608c2ecf20Sopenharmony_ci	/* Unregister VTG Vsync callback */
7618c2ecf20Sopenharmony_ci	if (sti_vtg_unregister_client(hqvdp->vtg, &hqvdp->vtg_nb))
7628c2ecf20Sopenharmony_ci		DRM_DEBUG_DRIVER("Warning: cannot unregister VTG notifier\n");
7638c2ecf20Sopenharmony_ci
7648c2ecf20Sopenharmony_ci	/* Set next cmd to NULL */
7658c2ecf20Sopenharmony_ci	writel(0, hqvdp->regs + HQVDP_MBX_NEXT_CMD);
7668c2ecf20Sopenharmony_ci
7678c2ecf20Sopenharmony_ci	for (i = 0; i < POLL_MAX_ATTEMPT; i++) {
7688c2ecf20Sopenharmony_ci		if (readl(hqvdp->regs + HQVDP_MBX_INFO_XP70)
7698c2ecf20Sopenharmony_ci				& INFO_XP70_FW_READY)
7708c2ecf20Sopenharmony_ci			break;
7718c2ecf20Sopenharmony_ci		msleep(POLL_DELAY_MS);
7728c2ecf20Sopenharmony_ci	}
7738c2ecf20Sopenharmony_ci
7748c2ecf20Sopenharmony_ci	/* VTG can stop now */
7758c2ecf20Sopenharmony_ci	clk_disable_unprepare(hqvdp->clk_pix_main);
7768c2ecf20Sopenharmony_ci
7778c2ecf20Sopenharmony_ci	if (i == POLL_MAX_ATTEMPT)
7788c2ecf20Sopenharmony_ci		DRM_ERROR("XP70 could not revert to idle\n");
7798c2ecf20Sopenharmony_ci
7808c2ecf20Sopenharmony_ci	hqvdp->plane.status = STI_PLANE_DISABLED;
7818c2ecf20Sopenharmony_ci	hqvdp->vtg_registered = false;
7828c2ecf20Sopenharmony_ci}
7838c2ecf20Sopenharmony_ci
7848c2ecf20Sopenharmony_ci/**
7858c2ecf20Sopenharmony_ci * sti_vdp_vtg_cb
7868c2ecf20Sopenharmony_ci * @nb: notifier block
7878c2ecf20Sopenharmony_ci * @evt: event message
7888c2ecf20Sopenharmony_ci * @data: private data
7898c2ecf20Sopenharmony_ci *
7908c2ecf20Sopenharmony_ci * Handle VTG Vsync event, display pending bottom field
7918c2ecf20Sopenharmony_ci *
7928c2ecf20Sopenharmony_ci * RETURNS:
7938c2ecf20Sopenharmony_ci * 0 on success.
7948c2ecf20Sopenharmony_ci */
7958c2ecf20Sopenharmony_cistatic int sti_hqvdp_vtg_cb(struct notifier_block *nb, unsigned long evt, void *data)
7968c2ecf20Sopenharmony_ci{
7978c2ecf20Sopenharmony_ci	struct sti_hqvdp *hqvdp = container_of(nb, struct sti_hqvdp, vtg_nb);
7988c2ecf20Sopenharmony_ci	int btm_cmd_offset, top_cmd_offest;
7998c2ecf20Sopenharmony_ci	struct sti_hqvdp_cmd *btm_cmd, *top_cmd;
8008c2ecf20Sopenharmony_ci
8018c2ecf20Sopenharmony_ci	if ((evt != VTG_TOP_FIELD_EVENT) && (evt != VTG_BOTTOM_FIELD_EVENT)) {
8028c2ecf20Sopenharmony_ci		DRM_DEBUG_DRIVER("Unknown event\n");
8038c2ecf20Sopenharmony_ci		return 0;
8048c2ecf20Sopenharmony_ci	}
8058c2ecf20Sopenharmony_ci
8068c2ecf20Sopenharmony_ci	if (hqvdp->plane.status == STI_PLANE_FLUSHING) {
8078c2ecf20Sopenharmony_ci		/* disable need to be synchronize on vsync event */
8088c2ecf20Sopenharmony_ci		DRM_DEBUG_DRIVER("Vsync event received => disable %s\n",
8098c2ecf20Sopenharmony_ci				 sti_plane_to_str(&hqvdp->plane));
8108c2ecf20Sopenharmony_ci
8118c2ecf20Sopenharmony_ci		sti_hqvdp_disable(hqvdp);
8128c2ecf20Sopenharmony_ci	}
8138c2ecf20Sopenharmony_ci
8148c2ecf20Sopenharmony_ci	if (hqvdp->btm_field_pending) {
8158c2ecf20Sopenharmony_ci		/* Create the btm field command from the current one */
8168c2ecf20Sopenharmony_ci		btm_cmd_offset = sti_hqvdp_get_free_cmd(hqvdp);
8178c2ecf20Sopenharmony_ci		top_cmd_offest = sti_hqvdp_get_curr_cmd(hqvdp);
8188c2ecf20Sopenharmony_ci		if ((btm_cmd_offset == -1) || (top_cmd_offest == -1)) {
8198c2ecf20Sopenharmony_ci			DRM_DEBUG_DRIVER("Warning: no cmd, will skip field\n");
8208c2ecf20Sopenharmony_ci			return -EBUSY;
8218c2ecf20Sopenharmony_ci		}
8228c2ecf20Sopenharmony_ci
8238c2ecf20Sopenharmony_ci		btm_cmd = hqvdp->hqvdp_cmd + btm_cmd_offset;
8248c2ecf20Sopenharmony_ci		top_cmd = hqvdp->hqvdp_cmd + top_cmd_offest;
8258c2ecf20Sopenharmony_ci
8268c2ecf20Sopenharmony_ci		memcpy(btm_cmd, top_cmd, sizeof(*btm_cmd));
8278c2ecf20Sopenharmony_ci
8288c2ecf20Sopenharmony_ci		btm_cmd->top.config = TOP_CONFIG_INTER_BTM;
8298c2ecf20Sopenharmony_ci		btm_cmd->top.current_luma +=
8308c2ecf20Sopenharmony_ci				btm_cmd->top.luma_src_pitch / 2;
8318c2ecf20Sopenharmony_ci		btm_cmd->top.current_chroma +=
8328c2ecf20Sopenharmony_ci				btm_cmd->top.chroma_src_pitch / 2;
8338c2ecf20Sopenharmony_ci
8348c2ecf20Sopenharmony_ci		/* Post the command to mailbox */
8358c2ecf20Sopenharmony_ci		writel(hqvdp->hqvdp_cmd_paddr + btm_cmd_offset,
8368c2ecf20Sopenharmony_ci				hqvdp->regs + HQVDP_MBX_NEXT_CMD);
8378c2ecf20Sopenharmony_ci
8388c2ecf20Sopenharmony_ci		hqvdp->btm_field_pending = false;
8398c2ecf20Sopenharmony_ci
8408c2ecf20Sopenharmony_ci		dev_dbg(hqvdp->dev, "%s Posted command:0x%x\n",
8418c2ecf20Sopenharmony_ci				__func__, hqvdp->hqvdp_cmd_paddr);
8428c2ecf20Sopenharmony_ci
8438c2ecf20Sopenharmony_ci		sti_plane_update_fps(&hqvdp->plane, false, true);
8448c2ecf20Sopenharmony_ci	}
8458c2ecf20Sopenharmony_ci
8468c2ecf20Sopenharmony_ci	return 0;
8478c2ecf20Sopenharmony_ci}
8488c2ecf20Sopenharmony_ci
8498c2ecf20Sopenharmony_cistatic void sti_hqvdp_init(struct sti_hqvdp *hqvdp)
8508c2ecf20Sopenharmony_ci{
8518c2ecf20Sopenharmony_ci	int size;
8528c2ecf20Sopenharmony_ci	dma_addr_t dma_addr;
8538c2ecf20Sopenharmony_ci
8548c2ecf20Sopenharmony_ci	hqvdp->vtg_nb.notifier_call = sti_hqvdp_vtg_cb;
8558c2ecf20Sopenharmony_ci
8568c2ecf20Sopenharmony_ci	/* Allocate memory for the VDP commands */
8578c2ecf20Sopenharmony_ci	size = NB_VDP_CMD * sizeof(struct sti_hqvdp_cmd);
8588c2ecf20Sopenharmony_ci	hqvdp->hqvdp_cmd = dma_alloc_wc(hqvdp->dev, size,
8598c2ecf20Sopenharmony_ci					&dma_addr,
8608c2ecf20Sopenharmony_ci					GFP_KERNEL | GFP_DMA);
8618c2ecf20Sopenharmony_ci	if (!hqvdp->hqvdp_cmd) {
8628c2ecf20Sopenharmony_ci		DRM_ERROR("Failed to allocate memory for VDP cmd\n");
8638c2ecf20Sopenharmony_ci		return;
8648c2ecf20Sopenharmony_ci	}
8658c2ecf20Sopenharmony_ci
8668c2ecf20Sopenharmony_ci	hqvdp->hqvdp_cmd_paddr = (u32)dma_addr;
8678c2ecf20Sopenharmony_ci	memset(hqvdp->hqvdp_cmd, 0, size);
8688c2ecf20Sopenharmony_ci}
8698c2ecf20Sopenharmony_ci
8708c2ecf20Sopenharmony_cistatic void sti_hqvdp_init_plugs(struct sti_hqvdp *hqvdp)
8718c2ecf20Sopenharmony_ci{
8728c2ecf20Sopenharmony_ci	/* Configure Plugs (same for RD & WR) */
8738c2ecf20Sopenharmony_ci	writel(PLUG_PAGE_SIZE_256, hqvdp->regs + HQVDP_RD_PLUG_PAGE_SIZE);
8748c2ecf20Sopenharmony_ci	writel(PLUG_MIN_OPC_8, hqvdp->regs + HQVDP_RD_PLUG_MIN_OPC);
8758c2ecf20Sopenharmony_ci	writel(PLUG_MAX_OPC_64, hqvdp->regs + HQVDP_RD_PLUG_MAX_OPC);
8768c2ecf20Sopenharmony_ci	writel(PLUG_MAX_CHK_2X, hqvdp->regs + HQVDP_RD_PLUG_MAX_CHK);
8778c2ecf20Sopenharmony_ci	writel(PLUG_MAX_MSG_1X, hqvdp->regs + HQVDP_RD_PLUG_MAX_MSG);
8788c2ecf20Sopenharmony_ci	writel(PLUG_MIN_SPACE_1, hqvdp->regs + HQVDP_RD_PLUG_MIN_SPACE);
8798c2ecf20Sopenharmony_ci	writel(PLUG_CONTROL_ENABLE, hqvdp->regs + HQVDP_RD_PLUG_CONTROL);
8808c2ecf20Sopenharmony_ci
8818c2ecf20Sopenharmony_ci	writel(PLUG_PAGE_SIZE_256, hqvdp->regs + HQVDP_WR_PLUG_PAGE_SIZE);
8828c2ecf20Sopenharmony_ci	writel(PLUG_MIN_OPC_8, hqvdp->regs + HQVDP_WR_PLUG_MIN_OPC);
8838c2ecf20Sopenharmony_ci	writel(PLUG_MAX_OPC_64, hqvdp->regs + HQVDP_WR_PLUG_MAX_OPC);
8848c2ecf20Sopenharmony_ci	writel(PLUG_MAX_CHK_2X, hqvdp->regs + HQVDP_WR_PLUG_MAX_CHK);
8858c2ecf20Sopenharmony_ci	writel(PLUG_MAX_MSG_1X, hqvdp->regs + HQVDP_WR_PLUG_MAX_MSG);
8868c2ecf20Sopenharmony_ci	writel(PLUG_MIN_SPACE_1, hqvdp->regs + HQVDP_WR_PLUG_MIN_SPACE);
8878c2ecf20Sopenharmony_ci	writel(PLUG_CONTROL_ENABLE, hqvdp->regs + HQVDP_WR_PLUG_CONTROL);
8888c2ecf20Sopenharmony_ci}
8898c2ecf20Sopenharmony_ci
8908c2ecf20Sopenharmony_ci/**
8918c2ecf20Sopenharmony_ci * sti_hqvdp_start_xp70
8928c2ecf20Sopenharmony_ci * @hqvdp: hqvdp pointer
8938c2ecf20Sopenharmony_ci *
8948c2ecf20Sopenharmony_ci * Run the xP70 initialization sequence
8958c2ecf20Sopenharmony_ci */
8968c2ecf20Sopenharmony_cistatic void sti_hqvdp_start_xp70(struct sti_hqvdp *hqvdp)
8978c2ecf20Sopenharmony_ci{
8988c2ecf20Sopenharmony_ci	const struct firmware *firmware;
8998c2ecf20Sopenharmony_ci	u32 *fw_rd_plug, *fw_wr_plug, *fw_pmem, *fw_dmem;
9008c2ecf20Sopenharmony_ci	u8 *data;
9018c2ecf20Sopenharmony_ci	int i;
9028c2ecf20Sopenharmony_ci	struct fw_header {
9038c2ecf20Sopenharmony_ci		int rd_size;
9048c2ecf20Sopenharmony_ci		int wr_size;
9058c2ecf20Sopenharmony_ci		int pmem_size;
9068c2ecf20Sopenharmony_ci		int dmem_size;
9078c2ecf20Sopenharmony_ci	} *header;
9088c2ecf20Sopenharmony_ci
9098c2ecf20Sopenharmony_ci	DRM_DEBUG_DRIVER("\n");
9108c2ecf20Sopenharmony_ci
9118c2ecf20Sopenharmony_ci	if (hqvdp->xp70_initialized) {
9128c2ecf20Sopenharmony_ci		DRM_DEBUG_DRIVER("HQVDP XP70 already initialized\n");
9138c2ecf20Sopenharmony_ci		return;
9148c2ecf20Sopenharmony_ci	}
9158c2ecf20Sopenharmony_ci
9168c2ecf20Sopenharmony_ci	/* Request firmware */
9178c2ecf20Sopenharmony_ci	if (request_firmware(&firmware, HQVDP_FMW_NAME, hqvdp->dev)) {
9188c2ecf20Sopenharmony_ci		DRM_ERROR("Can't get HQVDP firmware\n");
9198c2ecf20Sopenharmony_ci		return;
9208c2ecf20Sopenharmony_ci	}
9218c2ecf20Sopenharmony_ci
9228c2ecf20Sopenharmony_ci	/* Check firmware parts */
9238c2ecf20Sopenharmony_ci	if (!firmware) {
9248c2ecf20Sopenharmony_ci		DRM_ERROR("Firmware not available\n");
9258c2ecf20Sopenharmony_ci		return;
9268c2ecf20Sopenharmony_ci	}
9278c2ecf20Sopenharmony_ci
9288c2ecf20Sopenharmony_ci	header = (struct fw_header *)firmware->data;
9298c2ecf20Sopenharmony_ci	if (firmware->size < sizeof(*header)) {
9308c2ecf20Sopenharmony_ci		DRM_ERROR("Invalid firmware size (%d)\n", firmware->size);
9318c2ecf20Sopenharmony_ci		goto out;
9328c2ecf20Sopenharmony_ci	}
9338c2ecf20Sopenharmony_ci	if ((sizeof(*header) + header->rd_size + header->wr_size +
9348c2ecf20Sopenharmony_ci		header->pmem_size + header->dmem_size) != firmware->size) {
9358c2ecf20Sopenharmony_ci		DRM_ERROR("Invalid fmw structure (%d+%d+%d+%d+%d != %d)\n",
9368c2ecf20Sopenharmony_ci			  sizeof(*header), header->rd_size, header->wr_size,
9378c2ecf20Sopenharmony_ci			  header->pmem_size, header->dmem_size,
9388c2ecf20Sopenharmony_ci			  firmware->size);
9398c2ecf20Sopenharmony_ci		goto out;
9408c2ecf20Sopenharmony_ci	}
9418c2ecf20Sopenharmony_ci
9428c2ecf20Sopenharmony_ci	data = (u8 *)firmware->data;
9438c2ecf20Sopenharmony_ci	data += sizeof(*header);
9448c2ecf20Sopenharmony_ci	fw_rd_plug = (void *)data;
9458c2ecf20Sopenharmony_ci	data += header->rd_size;
9468c2ecf20Sopenharmony_ci	fw_wr_plug = (void *)data;
9478c2ecf20Sopenharmony_ci	data += header->wr_size;
9488c2ecf20Sopenharmony_ci	fw_pmem = (void *)data;
9498c2ecf20Sopenharmony_ci	data += header->pmem_size;
9508c2ecf20Sopenharmony_ci	fw_dmem = (void *)data;
9518c2ecf20Sopenharmony_ci
9528c2ecf20Sopenharmony_ci	/* Enable clock */
9538c2ecf20Sopenharmony_ci	if (clk_prepare_enable(hqvdp->clk))
9548c2ecf20Sopenharmony_ci		DRM_ERROR("Failed to prepare/enable HQVDP clk\n");
9558c2ecf20Sopenharmony_ci
9568c2ecf20Sopenharmony_ci	/* Reset */
9578c2ecf20Sopenharmony_ci	writel(SW_RESET_CTRL_FULL, hqvdp->regs + HQVDP_MBX_SW_RESET_CTRL);
9588c2ecf20Sopenharmony_ci
9598c2ecf20Sopenharmony_ci	for (i = 0; i < POLL_MAX_ATTEMPT; i++) {
9608c2ecf20Sopenharmony_ci		if (readl(hqvdp->regs + HQVDP_MBX_STARTUP_CTRL1)
9618c2ecf20Sopenharmony_ci				& STARTUP_CTRL1_RST_DONE)
9628c2ecf20Sopenharmony_ci			break;
9638c2ecf20Sopenharmony_ci		msleep(POLL_DELAY_MS);
9648c2ecf20Sopenharmony_ci	}
9658c2ecf20Sopenharmony_ci	if (i == POLL_MAX_ATTEMPT) {
9668c2ecf20Sopenharmony_ci		DRM_ERROR("Could not reset\n");
9678c2ecf20Sopenharmony_ci		clk_disable_unprepare(hqvdp->clk);
9688c2ecf20Sopenharmony_ci		goto out;
9698c2ecf20Sopenharmony_ci	}
9708c2ecf20Sopenharmony_ci
9718c2ecf20Sopenharmony_ci	/* Init Read & Write plugs */
9728c2ecf20Sopenharmony_ci	for (i = 0; i < header->rd_size / 4; i++)
9738c2ecf20Sopenharmony_ci		writel(fw_rd_plug[i], hqvdp->regs + HQVDP_RD_PLUG + i * 4);
9748c2ecf20Sopenharmony_ci	for (i = 0; i < header->wr_size / 4; i++)
9758c2ecf20Sopenharmony_ci		writel(fw_wr_plug[i], hqvdp->regs + HQVDP_WR_PLUG + i * 4);
9768c2ecf20Sopenharmony_ci
9778c2ecf20Sopenharmony_ci	sti_hqvdp_init_plugs(hqvdp);
9788c2ecf20Sopenharmony_ci
9798c2ecf20Sopenharmony_ci	/* Authorize Idle Mode */
9808c2ecf20Sopenharmony_ci	writel(STARTUP_CTRL1_AUTH_IDLE, hqvdp->regs + HQVDP_MBX_STARTUP_CTRL1);
9818c2ecf20Sopenharmony_ci
9828c2ecf20Sopenharmony_ci	/* Prevent VTG interruption during the boot */
9838c2ecf20Sopenharmony_ci	writel(SOFT_VSYNC_SW_CTRL_IRQ, hqvdp->regs + HQVDP_MBX_SOFT_VSYNC);
9848c2ecf20Sopenharmony_ci	writel(0, hqvdp->regs + HQVDP_MBX_NEXT_CMD);
9858c2ecf20Sopenharmony_ci
9868c2ecf20Sopenharmony_ci	/* Download PMEM & DMEM */
9878c2ecf20Sopenharmony_ci	for (i = 0; i < header->pmem_size / 4; i++)
9888c2ecf20Sopenharmony_ci		writel(fw_pmem[i], hqvdp->regs + HQVDP_PMEM + i * 4);
9898c2ecf20Sopenharmony_ci	for (i = 0; i < header->dmem_size / 4; i++)
9908c2ecf20Sopenharmony_ci		writel(fw_dmem[i], hqvdp->regs + HQVDP_DMEM + i * 4);
9918c2ecf20Sopenharmony_ci
9928c2ecf20Sopenharmony_ci	/* Enable fetch */
9938c2ecf20Sopenharmony_ci	writel(STARTUP_CTRL2_FETCH_EN, hqvdp->regs + HQVDP_MBX_STARTUP_CTRL2);
9948c2ecf20Sopenharmony_ci
9958c2ecf20Sopenharmony_ci	/* Wait end of boot */
9968c2ecf20Sopenharmony_ci	for (i = 0; i < POLL_MAX_ATTEMPT; i++) {
9978c2ecf20Sopenharmony_ci		if (readl(hqvdp->regs + HQVDP_MBX_INFO_XP70)
9988c2ecf20Sopenharmony_ci				& INFO_XP70_FW_READY)
9998c2ecf20Sopenharmony_ci			break;
10008c2ecf20Sopenharmony_ci		msleep(POLL_DELAY_MS);
10018c2ecf20Sopenharmony_ci	}
10028c2ecf20Sopenharmony_ci	if (i == POLL_MAX_ATTEMPT) {
10038c2ecf20Sopenharmony_ci		DRM_ERROR("Could not boot\n");
10048c2ecf20Sopenharmony_ci		clk_disable_unprepare(hqvdp->clk);
10058c2ecf20Sopenharmony_ci		goto out;
10068c2ecf20Sopenharmony_ci	}
10078c2ecf20Sopenharmony_ci
10088c2ecf20Sopenharmony_ci	/* Launch Vsync */
10098c2ecf20Sopenharmony_ci	writel(SOFT_VSYNC_HW, hqvdp->regs + HQVDP_MBX_SOFT_VSYNC);
10108c2ecf20Sopenharmony_ci
10118c2ecf20Sopenharmony_ci	DRM_INFO("HQVDP XP70 initialized\n");
10128c2ecf20Sopenharmony_ci
10138c2ecf20Sopenharmony_ci	hqvdp->xp70_initialized = true;
10148c2ecf20Sopenharmony_ci
10158c2ecf20Sopenharmony_ciout:
10168c2ecf20Sopenharmony_ci	release_firmware(firmware);
10178c2ecf20Sopenharmony_ci}
10188c2ecf20Sopenharmony_ci
10198c2ecf20Sopenharmony_cistatic int sti_hqvdp_atomic_check(struct drm_plane *drm_plane,
10208c2ecf20Sopenharmony_ci				  struct drm_plane_state *state)
10218c2ecf20Sopenharmony_ci{
10228c2ecf20Sopenharmony_ci	struct sti_plane *plane = to_sti_plane(drm_plane);
10238c2ecf20Sopenharmony_ci	struct sti_hqvdp *hqvdp = to_sti_hqvdp(plane);
10248c2ecf20Sopenharmony_ci	struct drm_crtc *crtc = state->crtc;
10258c2ecf20Sopenharmony_ci	struct drm_framebuffer *fb = state->fb;
10268c2ecf20Sopenharmony_ci	struct drm_crtc_state *crtc_state;
10278c2ecf20Sopenharmony_ci	struct drm_display_mode *mode;
10288c2ecf20Sopenharmony_ci	int dst_x, dst_y, dst_w, dst_h;
10298c2ecf20Sopenharmony_ci	int src_x, src_y, src_w, src_h;
10308c2ecf20Sopenharmony_ci
10318c2ecf20Sopenharmony_ci	/* no need for further checks if the plane is being disabled */
10328c2ecf20Sopenharmony_ci	if (!crtc || !fb)
10338c2ecf20Sopenharmony_ci		return 0;
10348c2ecf20Sopenharmony_ci
10358c2ecf20Sopenharmony_ci	crtc_state = drm_atomic_get_crtc_state(state->state, crtc);
10368c2ecf20Sopenharmony_ci	mode = &crtc_state->mode;
10378c2ecf20Sopenharmony_ci	dst_x = state->crtc_x;
10388c2ecf20Sopenharmony_ci	dst_y = state->crtc_y;
10398c2ecf20Sopenharmony_ci	dst_w = clamp_val(state->crtc_w, 0, mode->hdisplay - dst_x);
10408c2ecf20Sopenharmony_ci	dst_h = clamp_val(state->crtc_h, 0, mode->vdisplay - dst_y);
10418c2ecf20Sopenharmony_ci	/* src_x are in 16.16 format */
10428c2ecf20Sopenharmony_ci	src_x = state->src_x >> 16;
10438c2ecf20Sopenharmony_ci	src_y = state->src_y >> 16;
10448c2ecf20Sopenharmony_ci	src_w = state->src_w >> 16;
10458c2ecf20Sopenharmony_ci	src_h = state->src_h >> 16;
10468c2ecf20Sopenharmony_ci
10478c2ecf20Sopenharmony_ci	if (mode->clock && !sti_hqvdp_check_hw_scaling(hqvdp, mode,
10488c2ecf20Sopenharmony_ci						       src_w, src_h,
10498c2ecf20Sopenharmony_ci						       dst_w, dst_h)) {
10508c2ecf20Sopenharmony_ci		DRM_ERROR("Scaling beyond HW capabilities\n");
10518c2ecf20Sopenharmony_ci		return -EINVAL;
10528c2ecf20Sopenharmony_ci	}
10538c2ecf20Sopenharmony_ci
10548c2ecf20Sopenharmony_ci	if (!drm_fb_cma_get_gem_obj(fb, 0)) {
10558c2ecf20Sopenharmony_ci		DRM_ERROR("Can't get CMA GEM object for fb\n");
10568c2ecf20Sopenharmony_ci		return -EINVAL;
10578c2ecf20Sopenharmony_ci	}
10588c2ecf20Sopenharmony_ci
10598c2ecf20Sopenharmony_ci	/*
10608c2ecf20Sopenharmony_ci	 * Input / output size
10618c2ecf20Sopenharmony_ci	 * Align to upper even value
10628c2ecf20Sopenharmony_ci	 */
10638c2ecf20Sopenharmony_ci	dst_w = ALIGN(dst_w, 2);
10648c2ecf20Sopenharmony_ci	dst_h = ALIGN(dst_h, 2);
10658c2ecf20Sopenharmony_ci
10668c2ecf20Sopenharmony_ci	if ((src_w > MAX_WIDTH) || (src_w < MIN_WIDTH) ||
10678c2ecf20Sopenharmony_ci	    (src_h > MAX_HEIGHT) || (src_h < MIN_HEIGHT) ||
10688c2ecf20Sopenharmony_ci	    (dst_w > MAX_WIDTH) || (dst_w < MIN_WIDTH) ||
10698c2ecf20Sopenharmony_ci	    (dst_h > MAX_HEIGHT) || (dst_h < MIN_HEIGHT)) {
10708c2ecf20Sopenharmony_ci		DRM_ERROR("Invalid in/out size %dx%d -> %dx%d\n",
10718c2ecf20Sopenharmony_ci			  src_w, src_h,
10728c2ecf20Sopenharmony_ci			  dst_w, dst_h);
10738c2ecf20Sopenharmony_ci		return -EINVAL;
10748c2ecf20Sopenharmony_ci	}
10758c2ecf20Sopenharmony_ci
10768c2ecf20Sopenharmony_ci	if (!hqvdp->xp70_initialized)
10778c2ecf20Sopenharmony_ci		/* Start HQVDP XP70 coprocessor */
10788c2ecf20Sopenharmony_ci		sti_hqvdp_start_xp70(hqvdp);
10798c2ecf20Sopenharmony_ci
10808c2ecf20Sopenharmony_ci	if (!hqvdp->vtg_registered) {
10818c2ecf20Sopenharmony_ci		/* Prevent VTG shutdown */
10828c2ecf20Sopenharmony_ci		if (clk_prepare_enable(hqvdp->clk_pix_main)) {
10838c2ecf20Sopenharmony_ci			DRM_ERROR("Failed to prepare/enable pix main clk\n");
10848c2ecf20Sopenharmony_ci			return -EINVAL;
10858c2ecf20Sopenharmony_ci		}
10868c2ecf20Sopenharmony_ci
10878c2ecf20Sopenharmony_ci		/* Register VTG Vsync callback to handle bottom fields */
10888c2ecf20Sopenharmony_ci		if (sti_vtg_register_client(hqvdp->vtg,
10898c2ecf20Sopenharmony_ci					    &hqvdp->vtg_nb,
10908c2ecf20Sopenharmony_ci					    crtc)) {
10918c2ecf20Sopenharmony_ci			DRM_ERROR("Cannot register VTG notifier\n");
10928c2ecf20Sopenharmony_ci			clk_disable_unprepare(hqvdp->clk_pix_main);
10938c2ecf20Sopenharmony_ci			return -EINVAL;
10948c2ecf20Sopenharmony_ci		}
10958c2ecf20Sopenharmony_ci		hqvdp->vtg_registered = true;
10968c2ecf20Sopenharmony_ci	}
10978c2ecf20Sopenharmony_ci
10988c2ecf20Sopenharmony_ci	DRM_DEBUG_KMS("CRTC:%d (%s) drm plane:%d (%s)\n",
10998c2ecf20Sopenharmony_ci		      crtc->base.id, sti_mixer_to_str(to_sti_mixer(crtc)),
11008c2ecf20Sopenharmony_ci		      drm_plane->base.id, sti_plane_to_str(plane));
11018c2ecf20Sopenharmony_ci	DRM_DEBUG_KMS("%s dst=(%dx%d)@(%d,%d) - src=(%dx%d)@(%d,%d)\n",
11028c2ecf20Sopenharmony_ci		      sti_plane_to_str(plane),
11038c2ecf20Sopenharmony_ci		      dst_w, dst_h, dst_x, dst_y,
11048c2ecf20Sopenharmony_ci		      src_w, src_h, src_x, src_y);
11058c2ecf20Sopenharmony_ci
11068c2ecf20Sopenharmony_ci	return 0;
11078c2ecf20Sopenharmony_ci}
11088c2ecf20Sopenharmony_ci
11098c2ecf20Sopenharmony_cistatic void sti_hqvdp_atomic_update(struct drm_plane *drm_plane,
11108c2ecf20Sopenharmony_ci				    struct drm_plane_state *oldstate)
11118c2ecf20Sopenharmony_ci{
11128c2ecf20Sopenharmony_ci	struct drm_plane_state *state = drm_plane->state;
11138c2ecf20Sopenharmony_ci	struct sti_plane *plane = to_sti_plane(drm_plane);
11148c2ecf20Sopenharmony_ci	struct sti_hqvdp *hqvdp = to_sti_hqvdp(plane);
11158c2ecf20Sopenharmony_ci	struct drm_crtc *crtc = state->crtc;
11168c2ecf20Sopenharmony_ci	struct drm_framebuffer *fb = state->fb;
11178c2ecf20Sopenharmony_ci	struct drm_display_mode *mode;
11188c2ecf20Sopenharmony_ci	int dst_x, dst_y, dst_w, dst_h;
11198c2ecf20Sopenharmony_ci	int src_x, src_y, src_w, src_h;
11208c2ecf20Sopenharmony_ci	struct drm_gem_cma_object *cma_obj;
11218c2ecf20Sopenharmony_ci	struct sti_hqvdp_cmd *cmd;
11228c2ecf20Sopenharmony_ci	int scale_h, scale_v;
11238c2ecf20Sopenharmony_ci	int cmd_offset;
11248c2ecf20Sopenharmony_ci
11258c2ecf20Sopenharmony_ci	if (!crtc || !fb)
11268c2ecf20Sopenharmony_ci		return;
11278c2ecf20Sopenharmony_ci
11288c2ecf20Sopenharmony_ci	if ((oldstate->fb == state->fb) &&
11298c2ecf20Sopenharmony_ci	    (oldstate->crtc_x == state->crtc_x) &&
11308c2ecf20Sopenharmony_ci	    (oldstate->crtc_y == state->crtc_y) &&
11318c2ecf20Sopenharmony_ci	    (oldstate->crtc_w == state->crtc_w) &&
11328c2ecf20Sopenharmony_ci	    (oldstate->crtc_h == state->crtc_h) &&
11338c2ecf20Sopenharmony_ci	    (oldstate->src_x == state->src_x) &&
11348c2ecf20Sopenharmony_ci	    (oldstate->src_y == state->src_y) &&
11358c2ecf20Sopenharmony_ci	    (oldstate->src_w == state->src_w) &&
11368c2ecf20Sopenharmony_ci	    (oldstate->src_h == state->src_h)) {
11378c2ecf20Sopenharmony_ci		/* No change since last update, do not post cmd */
11388c2ecf20Sopenharmony_ci		DRM_DEBUG_DRIVER("No change, not posting cmd\n");
11398c2ecf20Sopenharmony_ci		plane->status = STI_PLANE_UPDATED;
11408c2ecf20Sopenharmony_ci		return;
11418c2ecf20Sopenharmony_ci	}
11428c2ecf20Sopenharmony_ci
11438c2ecf20Sopenharmony_ci	mode = &crtc->mode;
11448c2ecf20Sopenharmony_ci	dst_x = state->crtc_x;
11458c2ecf20Sopenharmony_ci	dst_y = state->crtc_y;
11468c2ecf20Sopenharmony_ci	dst_w = clamp_val(state->crtc_w, 0, mode->hdisplay - dst_x);
11478c2ecf20Sopenharmony_ci	dst_h = clamp_val(state->crtc_h, 0, mode->vdisplay - dst_y);
11488c2ecf20Sopenharmony_ci	/* src_x are in 16.16 format */
11498c2ecf20Sopenharmony_ci	src_x = state->src_x >> 16;
11508c2ecf20Sopenharmony_ci	src_y = state->src_y >> 16;
11518c2ecf20Sopenharmony_ci	src_w = state->src_w >> 16;
11528c2ecf20Sopenharmony_ci	src_h = state->src_h >> 16;
11538c2ecf20Sopenharmony_ci
11548c2ecf20Sopenharmony_ci	cmd_offset = sti_hqvdp_get_free_cmd(hqvdp);
11558c2ecf20Sopenharmony_ci	if (cmd_offset == -1) {
11568c2ecf20Sopenharmony_ci		DRM_DEBUG_DRIVER("Warning: no cmd, will skip frame\n");
11578c2ecf20Sopenharmony_ci		return;
11588c2ecf20Sopenharmony_ci	}
11598c2ecf20Sopenharmony_ci	cmd = hqvdp->hqvdp_cmd + cmd_offset;
11608c2ecf20Sopenharmony_ci
11618c2ecf20Sopenharmony_ci	/* Static parameters, defaulting to progressive mode */
11628c2ecf20Sopenharmony_ci	cmd->top.config = TOP_CONFIG_PROGRESSIVE;
11638c2ecf20Sopenharmony_ci	cmd->top.mem_format = TOP_MEM_FORMAT_DFLT;
11648c2ecf20Sopenharmony_ci	cmd->hvsrc.param_ctrl = HVSRC_PARAM_CTRL_DFLT;
11658c2ecf20Sopenharmony_ci	cmd->csdi.config = CSDI_CONFIG_PROG;
11668c2ecf20Sopenharmony_ci
11678c2ecf20Sopenharmony_ci	/* VC1RE, FMD bypassed : keep everything set to 0
11688c2ecf20Sopenharmony_ci	 * IQI/P2I bypassed */
11698c2ecf20Sopenharmony_ci	cmd->iqi.config = IQI_CONFIG_DFLT;
11708c2ecf20Sopenharmony_ci	cmd->iqi.con_bri = IQI_CON_BRI_DFLT;
11718c2ecf20Sopenharmony_ci	cmd->iqi.sat_gain = IQI_SAT_GAIN_DFLT;
11728c2ecf20Sopenharmony_ci	cmd->iqi.pxf_conf = IQI_PXF_CONF_DFLT;
11738c2ecf20Sopenharmony_ci
11748c2ecf20Sopenharmony_ci	cma_obj = drm_fb_cma_get_gem_obj(fb, 0);
11758c2ecf20Sopenharmony_ci
11768c2ecf20Sopenharmony_ci	DRM_DEBUG_DRIVER("drm FB:%d format:%.4s phys@:0x%lx\n", fb->base.id,
11778c2ecf20Sopenharmony_ci			 (char *)&fb->format->format,
11788c2ecf20Sopenharmony_ci			 (unsigned long)cma_obj->paddr);
11798c2ecf20Sopenharmony_ci
11808c2ecf20Sopenharmony_ci	/* Buffer planes address */
11818c2ecf20Sopenharmony_ci	cmd->top.current_luma = (u32)cma_obj->paddr + fb->offsets[0];
11828c2ecf20Sopenharmony_ci	cmd->top.current_chroma = (u32)cma_obj->paddr + fb->offsets[1];
11838c2ecf20Sopenharmony_ci
11848c2ecf20Sopenharmony_ci	/* Pitches */
11858c2ecf20Sopenharmony_ci	cmd->top.luma_processed_pitch = fb->pitches[0];
11868c2ecf20Sopenharmony_ci	cmd->top.luma_src_pitch = fb->pitches[0];
11878c2ecf20Sopenharmony_ci	cmd->top.chroma_processed_pitch = fb->pitches[1];
11888c2ecf20Sopenharmony_ci	cmd->top.chroma_src_pitch = fb->pitches[1];
11898c2ecf20Sopenharmony_ci
11908c2ecf20Sopenharmony_ci	/* Input / output size
11918c2ecf20Sopenharmony_ci	 * Align to upper even value */
11928c2ecf20Sopenharmony_ci	dst_w = ALIGN(dst_w, 2);
11938c2ecf20Sopenharmony_ci	dst_h = ALIGN(dst_h, 2);
11948c2ecf20Sopenharmony_ci
11958c2ecf20Sopenharmony_ci	cmd->top.input_viewport_size = src_h << 16 | src_w;
11968c2ecf20Sopenharmony_ci	cmd->top.input_frame_size = src_h << 16 | src_w;
11978c2ecf20Sopenharmony_ci	cmd->hvsrc.output_picture_size = dst_h << 16 | dst_w;
11988c2ecf20Sopenharmony_ci	cmd->top.input_viewport_ori = src_y << 16 | src_x;
11998c2ecf20Sopenharmony_ci
12008c2ecf20Sopenharmony_ci	/* Handle interlaced */
12018c2ecf20Sopenharmony_ci	if (fb->flags & DRM_MODE_FB_INTERLACED) {
12028c2ecf20Sopenharmony_ci		/* Top field to display */
12038c2ecf20Sopenharmony_ci		cmd->top.config = TOP_CONFIG_INTER_TOP;
12048c2ecf20Sopenharmony_ci
12058c2ecf20Sopenharmony_ci		/* Update pitches and vert size */
12068c2ecf20Sopenharmony_ci		cmd->top.input_frame_size = (src_h / 2) << 16 | src_w;
12078c2ecf20Sopenharmony_ci		cmd->top.luma_processed_pitch *= 2;
12088c2ecf20Sopenharmony_ci		cmd->top.luma_src_pitch *= 2;
12098c2ecf20Sopenharmony_ci		cmd->top.chroma_processed_pitch *= 2;
12108c2ecf20Sopenharmony_ci		cmd->top.chroma_src_pitch *= 2;
12118c2ecf20Sopenharmony_ci
12128c2ecf20Sopenharmony_ci		/* Enable directional deinterlacing processing */
12138c2ecf20Sopenharmony_ci		cmd->csdi.config = CSDI_CONFIG_INTER_DIR;
12148c2ecf20Sopenharmony_ci		cmd->csdi.config2 = CSDI_CONFIG2_DFLT;
12158c2ecf20Sopenharmony_ci		cmd->csdi.dcdi_config = CSDI_DCDI_CONFIG_DFLT;
12168c2ecf20Sopenharmony_ci	}
12178c2ecf20Sopenharmony_ci
12188c2ecf20Sopenharmony_ci	/* Update hvsrc lut coef */
12198c2ecf20Sopenharmony_ci	scale_h = SCALE_FACTOR * dst_w / src_w;
12208c2ecf20Sopenharmony_ci	sti_hqvdp_update_hvsrc(HVSRC_HORI, scale_h, &cmd->hvsrc);
12218c2ecf20Sopenharmony_ci
12228c2ecf20Sopenharmony_ci	scale_v = SCALE_FACTOR * dst_h / src_h;
12238c2ecf20Sopenharmony_ci	sti_hqvdp_update_hvsrc(HVSRC_VERT, scale_v, &cmd->hvsrc);
12248c2ecf20Sopenharmony_ci
12258c2ecf20Sopenharmony_ci	writel(hqvdp->hqvdp_cmd_paddr + cmd_offset,
12268c2ecf20Sopenharmony_ci	       hqvdp->regs + HQVDP_MBX_NEXT_CMD);
12278c2ecf20Sopenharmony_ci
12288c2ecf20Sopenharmony_ci	/* Interlaced : get ready to display the bottom field at next Vsync */
12298c2ecf20Sopenharmony_ci	if (fb->flags & DRM_MODE_FB_INTERLACED)
12308c2ecf20Sopenharmony_ci		hqvdp->btm_field_pending = true;
12318c2ecf20Sopenharmony_ci
12328c2ecf20Sopenharmony_ci	dev_dbg(hqvdp->dev, "%s Posted command:0x%x\n",
12338c2ecf20Sopenharmony_ci		__func__, hqvdp->hqvdp_cmd_paddr + cmd_offset);
12348c2ecf20Sopenharmony_ci
12358c2ecf20Sopenharmony_ci	sti_plane_update_fps(plane, true, true);
12368c2ecf20Sopenharmony_ci
12378c2ecf20Sopenharmony_ci	plane->status = STI_PLANE_UPDATED;
12388c2ecf20Sopenharmony_ci}
12398c2ecf20Sopenharmony_ci
12408c2ecf20Sopenharmony_cistatic void sti_hqvdp_atomic_disable(struct drm_plane *drm_plane,
12418c2ecf20Sopenharmony_ci				     struct drm_plane_state *oldstate)
12428c2ecf20Sopenharmony_ci{
12438c2ecf20Sopenharmony_ci	struct sti_plane *plane = to_sti_plane(drm_plane);
12448c2ecf20Sopenharmony_ci
12458c2ecf20Sopenharmony_ci	if (!oldstate->crtc) {
12468c2ecf20Sopenharmony_ci		DRM_DEBUG_DRIVER("drm plane:%d not enabled\n",
12478c2ecf20Sopenharmony_ci				 drm_plane->base.id);
12488c2ecf20Sopenharmony_ci		return;
12498c2ecf20Sopenharmony_ci	}
12508c2ecf20Sopenharmony_ci
12518c2ecf20Sopenharmony_ci	DRM_DEBUG_DRIVER("CRTC:%d (%s) drm plane:%d (%s)\n",
12528c2ecf20Sopenharmony_ci			 oldstate->crtc->base.id,
12538c2ecf20Sopenharmony_ci			 sti_mixer_to_str(to_sti_mixer(oldstate->crtc)),
12548c2ecf20Sopenharmony_ci			 drm_plane->base.id, sti_plane_to_str(plane));
12558c2ecf20Sopenharmony_ci
12568c2ecf20Sopenharmony_ci	plane->status = STI_PLANE_DISABLING;
12578c2ecf20Sopenharmony_ci}
12588c2ecf20Sopenharmony_ci
12598c2ecf20Sopenharmony_cistatic const struct drm_plane_helper_funcs sti_hqvdp_helpers_funcs = {
12608c2ecf20Sopenharmony_ci	.atomic_check = sti_hqvdp_atomic_check,
12618c2ecf20Sopenharmony_ci	.atomic_update = sti_hqvdp_atomic_update,
12628c2ecf20Sopenharmony_ci	.atomic_disable = sti_hqvdp_atomic_disable,
12638c2ecf20Sopenharmony_ci};
12648c2ecf20Sopenharmony_ci
12658c2ecf20Sopenharmony_cistatic void sti_hqvdp_destroy(struct drm_plane *drm_plane)
12668c2ecf20Sopenharmony_ci{
12678c2ecf20Sopenharmony_ci	DRM_DEBUG_DRIVER("\n");
12688c2ecf20Sopenharmony_ci
12698c2ecf20Sopenharmony_ci	drm_plane_cleanup(drm_plane);
12708c2ecf20Sopenharmony_ci}
12718c2ecf20Sopenharmony_ci
12728c2ecf20Sopenharmony_cistatic int sti_hqvdp_late_register(struct drm_plane *drm_plane)
12738c2ecf20Sopenharmony_ci{
12748c2ecf20Sopenharmony_ci	struct sti_plane *plane = to_sti_plane(drm_plane);
12758c2ecf20Sopenharmony_ci	struct sti_hqvdp *hqvdp = to_sti_hqvdp(plane);
12768c2ecf20Sopenharmony_ci
12778c2ecf20Sopenharmony_ci	hqvdp_debugfs_init(hqvdp, drm_plane->dev->primary);
12788c2ecf20Sopenharmony_ci
12798c2ecf20Sopenharmony_ci	return 0;
12808c2ecf20Sopenharmony_ci}
12818c2ecf20Sopenharmony_ci
12828c2ecf20Sopenharmony_cistatic const struct drm_plane_funcs sti_hqvdp_plane_helpers_funcs = {
12838c2ecf20Sopenharmony_ci	.update_plane = drm_atomic_helper_update_plane,
12848c2ecf20Sopenharmony_ci	.disable_plane = drm_atomic_helper_disable_plane,
12858c2ecf20Sopenharmony_ci	.destroy = sti_hqvdp_destroy,
12868c2ecf20Sopenharmony_ci	.reset = sti_plane_reset,
12878c2ecf20Sopenharmony_ci	.atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state,
12888c2ecf20Sopenharmony_ci	.atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
12898c2ecf20Sopenharmony_ci	.late_register = sti_hqvdp_late_register,
12908c2ecf20Sopenharmony_ci};
12918c2ecf20Sopenharmony_ci
12928c2ecf20Sopenharmony_cistatic struct drm_plane *sti_hqvdp_create(struct drm_device *drm_dev,
12938c2ecf20Sopenharmony_ci					  struct device *dev, int desc)
12948c2ecf20Sopenharmony_ci{
12958c2ecf20Sopenharmony_ci	struct sti_hqvdp *hqvdp = dev_get_drvdata(dev);
12968c2ecf20Sopenharmony_ci	int res;
12978c2ecf20Sopenharmony_ci
12988c2ecf20Sopenharmony_ci	hqvdp->plane.desc = desc;
12998c2ecf20Sopenharmony_ci	hqvdp->plane.status = STI_PLANE_DISABLED;
13008c2ecf20Sopenharmony_ci
13018c2ecf20Sopenharmony_ci	sti_hqvdp_init(hqvdp);
13028c2ecf20Sopenharmony_ci
13038c2ecf20Sopenharmony_ci	res = drm_universal_plane_init(drm_dev, &hqvdp->plane.drm_plane, 1,
13048c2ecf20Sopenharmony_ci				       &sti_hqvdp_plane_helpers_funcs,
13058c2ecf20Sopenharmony_ci				       hqvdp_supported_formats,
13068c2ecf20Sopenharmony_ci				       ARRAY_SIZE(hqvdp_supported_formats),
13078c2ecf20Sopenharmony_ci				       NULL, DRM_PLANE_TYPE_OVERLAY, NULL);
13088c2ecf20Sopenharmony_ci	if (res) {
13098c2ecf20Sopenharmony_ci		DRM_ERROR("Failed to initialize universal plane\n");
13108c2ecf20Sopenharmony_ci		return NULL;
13118c2ecf20Sopenharmony_ci	}
13128c2ecf20Sopenharmony_ci
13138c2ecf20Sopenharmony_ci	drm_plane_helper_add(&hqvdp->plane.drm_plane, &sti_hqvdp_helpers_funcs);
13148c2ecf20Sopenharmony_ci
13158c2ecf20Sopenharmony_ci	sti_plane_init_property(&hqvdp->plane, DRM_PLANE_TYPE_OVERLAY);
13168c2ecf20Sopenharmony_ci
13178c2ecf20Sopenharmony_ci	return &hqvdp->plane.drm_plane;
13188c2ecf20Sopenharmony_ci}
13198c2ecf20Sopenharmony_ci
13208c2ecf20Sopenharmony_cistatic int sti_hqvdp_bind(struct device *dev, struct device *master, void *data)
13218c2ecf20Sopenharmony_ci{
13228c2ecf20Sopenharmony_ci	struct sti_hqvdp *hqvdp = dev_get_drvdata(dev);
13238c2ecf20Sopenharmony_ci	struct drm_device *drm_dev = data;
13248c2ecf20Sopenharmony_ci	struct drm_plane *plane;
13258c2ecf20Sopenharmony_ci
13268c2ecf20Sopenharmony_ci	DRM_DEBUG_DRIVER("\n");
13278c2ecf20Sopenharmony_ci
13288c2ecf20Sopenharmony_ci	hqvdp->drm_dev = drm_dev;
13298c2ecf20Sopenharmony_ci
13308c2ecf20Sopenharmony_ci	/* Create HQVDP plane once xp70 is initialized */
13318c2ecf20Sopenharmony_ci	plane = sti_hqvdp_create(drm_dev, hqvdp->dev, STI_HQVDP_0);
13328c2ecf20Sopenharmony_ci	if (!plane)
13338c2ecf20Sopenharmony_ci		DRM_ERROR("Can't create HQVDP plane\n");
13348c2ecf20Sopenharmony_ci
13358c2ecf20Sopenharmony_ci	return 0;
13368c2ecf20Sopenharmony_ci}
13378c2ecf20Sopenharmony_ci
13388c2ecf20Sopenharmony_cistatic void sti_hqvdp_unbind(struct device *dev,
13398c2ecf20Sopenharmony_ci		struct device *master, void *data)
13408c2ecf20Sopenharmony_ci{
13418c2ecf20Sopenharmony_ci	/* do nothing */
13428c2ecf20Sopenharmony_ci}
13438c2ecf20Sopenharmony_ci
13448c2ecf20Sopenharmony_cistatic const struct component_ops sti_hqvdp_ops = {
13458c2ecf20Sopenharmony_ci	.bind = sti_hqvdp_bind,
13468c2ecf20Sopenharmony_ci	.unbind = sti_hqvdp_unbind,
13478c2ecf20Sopenharmony_ci};
13488c2ecf20Sopenharmony_ci
13498c2ecf20Sopenharmony_cistatic int sti_hqvdp_probe(struct platform_device *pdev)
13508c2ecf20Sopenharmony_ci{
13518c2ecf20Sopenharmony_ci	struct device *dev = &pdev->dev;
13528c2ecf20Sopenharmony_ci	struct device_node *vtg_np;
13538c2ecf20Sopenharmony_ci	struct sti_hqvdp *hqvdp;
13548c2ecf20Sopenharmony_ci	struct resource *res;
13558c2ecf20Sopenharmony_ci
13568c2ecf20Sopenharmony_ci	DRM_DEBUG_DRIVER("\n");
13578c2ecf20Sopenharmony_ci
13588c2ecf20Sopenharmony_ci	hqvdp = devm_kzalloc(dev, sizeof(*hqvdp), GFP_KERNEL);
13598c2ecf20Sopenharmony_ci	if (!hqvdp) {
13608c2ecf20Sopenharmony_ci		DRM_ERROR("Failed to allocate HQVDP context\n");
13618c2ecf20Sopenharmony_ci		return -ENOMEM;
13628c2ecf20Sopenharmony_ci	}
13638c2ecf20Sopenharmony_ci
13648c2ecf20Sopenharmony_ci	hqvdp->dev = dev;
13658c2ecf20Sopenharmony_ci
13668c2ecf20Sopenharmony_ci	/* Get Memory resources */
13678c2ecf20Sopenharmony_ci	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
13688c2ecf20Sopenharmony_ci	if (!res) {
13698c2ecf20Sopenharmony_ci		DRM_ERROR("Get memory resource failed\n");
13708c2ecf20Sopenharmony_ci		return -ENXIO;
13718c2ecf20Sopenharmony_ci	}
13728c2ecf20Sopenharmony_ci	hqvdp->regs = devm_ioremap(dev, res->start, resource_size(res));
13738c2ecf20Sopenharmony_ci	if (!hqvdp->regs) {
13748c2ecf20Sopenharmony_ci		DRM_ERROR("Register mapping failed\n");
13758c2ecf20Sopenharmony_ci		return -ENXIO;
13768c2ecf20Sopenharmony_ci	}
13778c2ecf20Sopenharmony_ci
13788c2ecf20Sopenharmony_ci	/* Get clock resources */
13798c2ecf20Sopenharmony_ci	hqvdp->clk = devm_clk_get(dev, "hqvdp");
13808c2ecf20Sopenharmony_ci	hqvdp->clk_pix_main = devm_clk_get(dev, "pix_main");
13818c2ecf20Sopenharmony_ci	if (IS_ERR(hqvdp->clk) || IS_ERR(hqvdp->clk_pix_main)) {
13828c2ecf20Sopenharmony_ci		DRM_ERROR("Cannot get clocks\n");
13838c2ecf20Sopenharmony_ci		return -ENXIO;
13848c2ecf20Sopenharmony_ci	}
13858c2ecf20Sopenharmony_ci
13868c2ecf20Sopenharmony_ci	/* Get reset resources */
13878c2ecf20Sopenharmony_ci	hqvdp->reset = devm_reset_control_get(dev, "hqvdp");
13888c2ecf20Sopenharmony_ci	if (!IS_ERR(hqvdp->reset))
13898c2ecf20Sopenharmony_ci		reset_control_deassert(hqvdp->reset);
13908c2ecf20Sopenharmony_ci
13918c2ecf20Sopenharmony_ci	vtg_np = of_parse_phandle(pdev->dev.of_node, "st,vtg", 0);
13928c2ecf20Sopenharmony_ci	if (vtg_np)
13938c2ecf20Sopenharmony_ci		hqvdp->vtg = of_vtg_find(vtg_np);
13948c2ecf20Sopenharmony_ci	of_node_put(vtg_np);
13958c2ecf20Sopenharmony_ci
13968c2ecf20Sopenharmony_ci	platform_set_drvdata(pdev, hqvdp);
13978c2ecf20Sopenharmony_ci
13988c2ecf20Sopenharmony_ci	return component_add(&pdev->dev, &sti_hqvdp_ops);
13998c2ecf20Sopenharmony_ci}
14008c2ecf20Sopenharmony_ci
14018c2ecf20Sopenharmony_cistatic int sti_hqvdp_remove(struct platform_device *pdev)
14028c2ecf20Sopenharmony_ci{
14038c2ecf20Sopenharmony_ci	component_del(&pdev->dev, &sti_hqvdp_ops);
14048c2ecf20Sopenharmony_ci	return 0;
14058c2ecf20Sopenharmony_ci}
14068c2ecf20Sopenharmony_ci
14078c2ecf20Sopenharmony_cistatic const struct of_device_id hqvdp_of_match[] = {
14088c2ecf20Sopenharmony_ci	{ .compatible = "st,stih407-hqvdp", },
14098c2ecf20Sopenharmony_ci	{ /* end node */ }
14108c2ecf20Sopenharmony_ci};
14118c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, hqvdp_of_match);
14128c2ecf20Sopenharmony_ci
14138c2ecf20Sopenharmony_cistruct platform_driver sti_hqvdp_driver = {
14148c2ecf20Sopenharmony_ci	.driver = {
14158c2ecf20Sopenharmony_ci		.name = "sti-hqvdp",
14168c2ecf20Sopenharmony_ci		.owner = THIS_MODULE,
14178c2ecf20Sopenharmony_ci		.of_match_table = hqvdp_of_match,
14188c2ecf20Sopenharmony_ci	},
14198c2ecf20Sopenharmony_ci	.probe = sti_hqvdp_probe,
14208c2ecf20Sopenharmony_ci	.remove = sti_hqvdp_remove,
14218c2ecf20Sopenharmony_ci};
14228c2ecf20Sopenharmony_ci
14238c2ecf20Sopenharmony_ciMODULE_AUTHOR("Benjamin Gaignard <benjamin.gaignard@st.com>");
14248c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("STMicroelectronics SoC DRM driver");
14258c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL");
1426