18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Copyright (C) Fuzhou Rockchip Electronics Co.Ltd 48c2ecf20Sopenharmony_ci * Zheng Yang <zhengyang@rock-chips.com> 58c2ecf20Sopenharmony_ci */ 68c2ecf20Sopenharmony_ci 78c2ecf20Sopenharmony_ci#include <drm/drm_of.h> 88c2ecf20Sopenharmony_ci#include <drm/drm_probe_helper.h> 98c2ecf20Sopenharmony_ci#include <drm/drm_simple_kms_helper.h> 108c2ecf20Sopenharmony_ci 118c2ecf20Sopenharmony_ci#include <linux/clk.h> 128c2ecf20Sopenharmony_ci#include <linux/mfd/syscon.h> 138c2ecf20Sopenharmony_ci#include <linux/platform_device.h> 148c2ecf20Sopenharmony_ci#include <linux/regmap.h> 158c2ecf20Sopenharmony_ci 168c2ecf20Sopenharmony_ci#include "rk3066_hdmi.h" 178c2ecf20Sopenharmony_ci 188c2ecf20Sopenharmony_ci#include "rockchip_drm_drv.h" 198c2ecf20Sopenharmony_ci#include "rockchip_drm_vop.h" 208c2ecf20Sopenharmony_ci 218c2ecf20Sopenharmony_ci#define DEFAULT_PLLA_RATE 30000000 228c2ecf20Sopenharmony_ci 238c2ecf20Sopenharmony_cistruct hdmi_data_info { 248c2ecf20Sopenharmony_ci int vic; /* The CEA Video ID (VIC) of the current drm display mode. */ 258c2ecf20Sopenharmony_ci bool sink_is_hdmi; 268c2ecf20Sopenharmony_ci unsigned int enc_out_format; 278c2ecf20Sopenharmony_ci unsigned int colorimetry; 288c2ecf20Sopenharmony_ci}; 298c2ecf20Sopenharmony_ci 308c2ecf20Sopenharmony_cistruct rk3066_hdmi_i2c { 318c2ecf20Sopenharmony_ci struct i2c_adapter adap; 328c2ecf20Sopenharmony_ci 338c2ecf20Sopenharmony_ci u8 ddc_addr; 348c2ecf20Sopenharmony_ci u8 segment_addr; 358c2ecf20Sopenharmony_ci u8 stat; 368c2ecf20Sopenharmony_ci 378c2ecf20Sopenharmony_ci struct mutex i2c_lock; /* For i2c operation. */ 388c2ecf20Sopenharmony_ci struct completion cmpltn; 398c2ecf20Sopenharmony_ci}; 408c2ecf20Sopenharmony_ci 418c2ecf20Sopenharmony_cistruct rk3066_hdmi { 428c2ecf20Sopenharmony_ci struct device *dev; 438c2ecf20Sopenharmony_ci struct drm_device *drm_dev; 448c2ecf20Sopenharmony_ci struct regmap *grf_regmap; 458c2ecf20Sopenharmony_ci int irq; 468c2ecf20Sopenharmony_ci struct clk *hclk; 478c2ecf20Sopenharmony_ci void __iomem *regs; 488c2ecf20Sopenharmony_ci 498c2ecf20Sopenharmony_ci struct drm_connector connector; 508c2ecf20Sopenharmony_ci struct drm_encoder encoder; 518c2ecf20Sopenharmony_ci 528c2ecf20Sopenharmony_ci struct rk3066_hdmi_i2c *i2c; 538c2ecf20Sopenharmony_ci struct i2c_adapter *ddc; 548c2ecf20Sopenharmony_ci 558c2ecf20Sopenharmony_ci unsigned int tmdsclk; 568c2ecf20Sopenharmony_ci 578c2ecf20Sopenharmony_ci struct hdmi_data_info hdmi_data; 588c2ecf20Sopenharmony_ci struct drm_display_mode previous_mode; 598c2ecf20Sopenharmony_ci}; 608c2ecf20Sopenharmony_ci 618c2ecf20Sopenharmony_ci#define to_rk3066_hdmi(x) container_of(x, struct rk3066_hdmi, x) 628c2ecf20Sopenharmony_ci 638c2ecf20Sopenharmony_cistatic inline u8 hdmi_readb(struct rk3066_hdmi *hdmi, u16 offset) 648c2ecf20Sopenharmony_ci{ 658c2ecf20Sopenharmony_ci return readl_relaxed(hdmi->regs + offset); 668c2ecf20Sopenharmony_ci} 678c2ecf20Sopenharmony_ci 688c2ecf20Sopenharmony_cistatic inline void hdmi_writeb(struct rk3066_hdmi *hdmi, u16 offset, u32 val) 698c2ecf20Sopenharmony_ci{ 708c2ecf20Sopenharmony_ci writel_relaxed(val, hdmi->regs + offset); 718c2ecf20Sopenharmony_ci} 728c2ecf20Sopenharmony_ci 738c2ecf20Sopenharmony_cistatic inline void hdmi_modb(struct rk3066_hdmi *hdmi, u16 offset, 748c2ecf20Sopenharmony_ci u32 msk, u32 val) 758c2ecf20Sopenharmony_ci{ 768c2ecf20Sopenharmony_ci u8 temp = hdmi_readb(hdmi, offset) & ~msk; 778c2ecf20Sopenharmony_ci 788c2ecf20Sopenharmony_ci temp |= val & msk; 798c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, offset, temp); 808c2ecf20Sopenharmony_ci} 818c2ecf20Sopenharmony_ci 828c2ecf20Sopenharmony_cistatic void rk3066_hdmi_i2c_init(struct rk3066_hdmi *hdmi) 838c2ecf20Sopenharmony_ci{ 848c2ecf20Sopenharmony_ci int ddc_bus_freq; 858c2ecf20Sopenharmony_ci 868c2ecf20Sopenharmony_ci ddc_bus_freq = (hdmi->tmdsclk >> 2) / HDMI_SCL_RATE; 878c2ecf20Sopenharmony_ci 888c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_DDC_BUS_FREQ_L, ddc_bus_freq & 0xFF); 898c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_DDC_BUS_FREQ_H, (ddc_bus_freq >> 8) & 0xFF); 908c2ecf20Sopenharmony_ci 918c2ecf20Sopenharmony_ci /* Clear the EDID interrupt flag and mute the interrupt. */ 928c2ecf20Sopenharmony_ci hdmi_modb(hdmi, HDMI_INTR_MASK1, HDMI_INTR_EDID_MASK, 0); 938c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_INTR_STATUS1, HDMI_INTR_EDID_MASK); 948c2ecf20Sopenharmony_ci} 958c2ecf20Sopenharmony_ci 968c2ecf20Sopenharmony_cistatic inline u8 rk3066_hdmi_get_power_mode(struct rk3066_hdmi *hdmi) 978c2ecf20Sopenharmony_ci{ 988c2ecf20Sopenharmony_ci return hdmi_readb(hdmi, HDMI_SYS_CTRL) & HDMI_SYS_POWER_MODE_MASK; 998c2ecf20Sopenharmony_ci} 1008c2ecf20Sopenharmony_ci 1018c2ecf20Sopenharmony_cistatic void rk3066_hdmi_set_power_mode(struct rk3066_hdmi *hdmi, int mode) 1028c2ecf20Sopenharmony_ci{ 1038c2ecf20Sopenharmony_ci u8 current_mode, next_mode; 1048c2ecf20Sopenharmony_ci u8 i = 0; 1058c2ecf20Sopenharmony_ci 1068c2ecf20Sopenharmony_ci current_mode = rk3066_hdmi_get_power_mode(hdmi); 1078c2ecf20Sopenharmony_ci 1088c2ecf20Sopenharmony_ci DRM_DEV_DEBUG(hdmi->dev, "mode :%d\n", mode); 1098c2ecf20Sopenharmony_ci DRM_DEV_DEBUG(hdmi->dev, "current_mode :%d\n", current_mode); 1108c2ecf20Sopenharmony_ci 1118c2ecf20Sopenharmony_ci if (current_mode == mode) 1128c2ecf20Sopenharmony_ci return; 1138c2ecf20Sopenharmony_ci 1148c2ecf20Sopenharmony_ci do { 1158c2ecf20Sopenharmony_ci if (current_mode > mode) { 1168c2ecf20Sopenharmony_ci next_mode = current_mode / 2; 1178c2ecf20Sopenharmony_ci } else { 1188c2ecf20Sopenharmony_ci if (current_mode < HDMI_SYS_POWER_MODE_A) 1198c2ecf20Sopenharmony_ci next_mode = HDMI_SYS_POWER_MODE_A; 1208c2ecf20Sopenharmony_ci else 1218c2ecf20Sopenharmony_ci next_mode = current_mode * 2; 1228c2ecf20Sopenharmony_ci } 1238c2ecf20Sopenharmony_ci 1248c2ecf20Sopenharmony_ci DRM_DEV_DEBUG(hdmi->dev, "%d: next_mode :%d\n", i, next_mode); 1258c2ecf20Sopenharmony_ci 1268c2ecf20Sopenharmony_ci if (next_mode != HDMI_SYS_POWER_MODE_D) { 1278c2ecf20Sopenharmony_ci hdmi_modb(hdmi, HDMI_SYS_CTRL, 1288c2ecf20Sopenharmony_ci HDMI_SYS_POWER_MODE_MASK, next_mode); 1298c2ecf20Sopenharmony_ci } else { 1308c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_SYS_CTRL, 1318c2ecf20Sopenharmony_ci HDMI_SYS_POWER_MODE_D | 1328c2ecf20Sopenharmony_ci HDMI_SYS_PLL_RESET_MASK); 1338c2ecf20Sopenharmony_ci usleep_range(90, 100); 1348c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_SYS_CTRL, 1358c2ecf20Sopenharmony_ci HDMI_SYS_POWER_MODE_D | 1368c2ecf20Sopenharmony_ci HDMI_SYS_PLLB_RESET); 1378c2ecf20Sopenharmony_ci usleep_range(90, 100); 1388c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_SYS_CTRL, 1398c2ecf20Sopenharmony_ci HDMI_SYS_POWER_MODE_D); 1408c2ecf20Sopenharmony_ci } 1418c2ecf20Sopenharmony_ci current_mode = next_mode; 1428c2ecf20Sopenharmony_ci i = i + 1; 1438c2ecf20Sopenharmony_ci } while ((next_mode != mode) && (i < 5)); 1448c2ecf20Sopenharmony_ci 1458c2ecf20Sopenharmony_ci /* 1468c2ecf20Sopenharmony_ci * When the IP controller isn't configured with accurate video timing, 1478c2ecf20Sopenharmony_ci * DDC_CLK should be equal to the PLLA frequency, which is 30MHz, 1488c2ecf20Sopenharmony_ci * so we need to init the TMDS rate to the PCLK rate and reconfigure 1498c2ecf20Sopenharmony_ci * the DDC clock. 1508c2ecf20Sopenharmony_ci */ 1518c2ecf20Sopenharmony_ci if (mode < HDMI_SYS_POWER_MODE_D) 1528c2ecf20Sopenharmony_ci hdmi->tmdsclk = DEFAULT_PLLA_RATE; 1538c2ecf20Sopenharmony_ci} 1548c2ecf20Sopenharmony_ci 1558c2ecf20Sopenharmony_cistatic int 1568c2ecf20Sopenharmony_cirk3066_hdmi_upload_frame(struct rk3066_hdmi *hdmi, int setup_rc, 1578c2ecf20Sopenharmony_ci union hdmi_infoframe *frame, u32 frame_index, 1588c2ecf20Sopenharmony_ci u32 mask, u32 disable, u32 enable) 1598c2ecf20Sopenharmony_ci{ 1608c2ecf20Sopenharmony_ci if (mask) 1618c2ecf20Sopenharmony_ci hdmi_modb(hdmi, HDMI_CP_AUTO_SEND_CTRL, mask, disable); 1628c2ecf20Sopenharmony_ci 1638c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_CP_BUF_INDEX, frame_index); 1648c2ecf20Sopenharmony_ci 1658c2ecf20Sopenharmony_ci if (setup_rc >= 0) { 1668c2ecf20Sopenharmony_ci u8 packed_frame[HDMI_MAXIMUM_INFO_FRAME_SIZE]; 1678c2ecf20Sopenharmony_ci ssize_t rc, i; 1688c2ecf20Sopenharmony_ci 1698c2ecf20Sopenharmony_ci rc = hdmi_infoframe_pack(frame, packed_frame, 1708c2ecf20Sopenharmony_ci sizeof(packed_frame)); 1718c2ecf20Sopenharmony_ci if (rc < 0) 1728c2ecf20Sopenharmony_ci return rc; 1738c2ecf20Sopenharmony_ci 1748c2ecf20Sopenharmony_ci for (i = 0; i < rc; i++) 1758c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_CP_BUF_ACC_HB0 + i * 4, 1768c2ecf20Sopenharmony_ci packed_frame[i]); 1778c2ecf20Sopenharmony_ci 1788c2ecf20Sopenharmony_ci if (mask) 1798c2ecf20Sopenharmony_ci hdmi_modb(hdmi, HDMI_CP_AUTO_SEND_CTRL, mask, enable); 1808c2ecf20Sopenharmony_ci } 1818c2ecf20Sopenharmony_ci 1828c2ecf20Sopenharmony_ci return setup_rc; 1838c2ecf20Sopenharmony_ci} 1848c2ecf20Sopenharmony_ci 1858c2ecf20Sopenharmony_cistatic int rk3066_hdmi_config_avi(struct rk3066_hdmi *hdmi, 1868c2ecf20Sopenharmony_ci struct drm_display_mode *mode) 1878c2ecf20Sopenharmony_ci{ 1888c2ecf20Sopenharmony_ci union hdmi_infoframe frame; 1898c2ecf20Sopenharmony_ci int rc; 1908c2ecf20Sopenharmony_ci 1918c2ecf20Sopenharmony_ci rc = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi, 1928c2ecf20Sopenharmony_ci &hdmi->connector, mode); 1938c2ecf20Sopenharmony_ci 1948c2ecf20Sopenharmony_ci if (hdmi->hdmi_data.enc_out_format == HDMI_COLORSPACE_YUV444) 1958c2ecf20Sopenharmony_ci frame.avi.colorspace = HDMI_COLORSPACE_YUV444; 1968c2ecf20Sopenharmony_ci else if (hdmi->hdmi_data.enc_out_format == HDMI_COLORSPACE_YUV422) 1978c2ecf20Sopenharmony_ci frame.avi.colorspace = HDMI_COLORSPACE_YUV422; 1988c2ecf20Sopenharmony_ci else 1998c2ecf20Sopenharmony_ci frame.avi.colorspace = HDMI_COLORSPACE_RGB; 2008c2ecf20Sopenharmony_ci 2018c2ecf20Sopenharmony_ci frame.avi.colorimetry = hdmi->hdmi_data.colorimetry; 2028c2ecf20Sopenharmony_ci frame.avi.scan_mode = HDMI_SCAN_MODE_NONE; 2038c2ecf20Sopenharmony_ci 2048c2ecf20Sopenharmony_ci return rk3066_hdmi_upload_frame(hdmi, rc, &frame, 2058c2ecf20Sopenharmony_ci HDMI_INFOFRAME_AVI, 0, 0, 0); 2068c2ecf20Sopenharmony_ci} 2078c2ecf20Sopenharmony_ci 2088c2ecf20Sopenharmony_cistatic int rk3066_hdmi_config_video_timing(struct rk3066_hdmi *hdmi, 2098c2ecf20Sopenharmony_ci struct drm_display_mode *mode) 2108c2ecf20Sopenharmony_ci{ 2118c2ecf20Sopenharmony_ci int value, vsync_offset; 2128c2ecf20Sopenharmony_ci 2138c2ecf20Sopenharmony_ci /* Set the details for the external polarity and interlace mode. */ 2148c2ecf20Sopenharmony_ci value = HDMI_EXT_VIDEO_SET_EN; 2158c2ecf20Sopenharmony_ci value |= mode->flags & DRM_MODE_FLAG_PHSYNC ? 2168c2ecf20Sopenharmony_ci HDMI_VIDEO_HSYNC_ACTIVE_HIGH : HDMI_VIDEO_HSYNC_ACTIVE_LOW; 2178c2ecf20Sopenharmony_ci value |= mode->flags & DRM_MODE_FLAG_PVSYNC ? 2188c2ecf20Sopenharmony_ci HDMI_VIDEO_VSYNC_ACTIVE_HIGH : HDMI_VIDEO_VSYNC_ACTIVE_LOW; 2198c2ecf20Sopenharmony_ci value |= mode->flags & DRM_MODE_FLAG_INTERLACE ? 2208c2ecf20Sopenharmony_ci HDMI_VIDEO_MODE_INTERLACE : HDMI_VIDEO_MODE_PROGRESSIVE; 2218c2ecf20Sopenharmony_ci 2228c2ecf20Sopenharmony_ci if (hdmi->hdmi_data.vic == 2 || hdmi->hdmi_data.vic == 3) 2238c2ecf20Sopenharmony_ci vsync_offset = 6; 2248c2ecf20Sopenharmony_ci else 2258c2ecf20Sopenharmony_ci vsync_offset = 0; 2268c2ecf20Sopenharmony_ci 2278c2ecf20Sopenharmony_ci value |= vsync_offset << HDMI_VIDEO_VSYNC_OFFSET_SHIFT; 2288c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_EXT_VIDEO_PARA, value); 2298c2ecf20Sopenharmony_ci 2308c2ecf20Sopenharmony_ci /* Set the details for the external video timing. */ 2318c2ecf20Sopenharmony_ci value = mode->htotal; 2328c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_EXT_HTOTAL_L, value & 0xFF); 2338c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_EXT_HTOTAL_H, (value >> 8) & 0xFF); 2348c2ecf20Sopenharmony_ci 2358c2ecf20Sopenharmony_ci value = mode->htotal - mode->hdisplay; 2368c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_EXT_HBLANK_L, value & 0xFF); 2378c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_EXT_HBLANK_H, (value >> 8) & 0xFF); 2388c2ecf20Sopenharmony_ci 2398c2ecf20Sopenharmony_ci value = mode->htotal - mode->hsync_start; 2408c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_EXT_HDELAY_L, value & 0xFF); 2418c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_EXT_HDELAY_H, (value >> 8) & 0xFF); 2428c2ecf20Sopenharmony_ci 2438c2ecf20Sopenharmony_ci value = mode->hsync_end - mode->hsync_start; 2448c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_EXT_HDURATION_L, value & 0xFF); 2458c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_EXT_HDURATION_H, (value >> 8) & 0xFF); 2468c2ecf20Sopenharmony_ci 2478c2ecf20Sopenharmony_ci value = mode->vtotal; 2488c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_EXT_VTOTAL_L, value & 0xFF); 2498c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_EXT_VTOTAL_H, (value >> 8) & 0xFF); 2508c2ecf20Sopenharmony_ci 2518c2ecf20Sopenharmony_ci value = mode->vtotal - mode->vdisplay; 2528c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_EXT_VBLANK_L, value & 0xFF); 2538c2ecf20Sopenharmony_ci 2548c2ecf20Sopenharmony_ci value = mode->vtotal - mode->vsync_start + vsync_offset; 2558c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_EXT_VDELAY, value & 0xFF); 2568c2ecf20Sopenharmony_ci 2578c2ecf20Sopenharmony_ci value = mode->vsync_end - mode->vsync_start; 2588c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_EXT_VDURATION, value & 0xFF); 2598c2ecf20Sopenharmony_ci 2608c2ecf20Sopenharmony_ci return 0; 2618c2ecf20Sopenharmony_ci} 2628c2ecf20Sopenharmony_ci 2638c2ecf20Sopenharmony_cistatic void 2648c2ecf20Sopenharmony_cirk3066_hdmi_phy_write(struct rk3066_hdmi *hdmi, u16 offset, u8 value) 2658c2ecf20Sopenharmony_ci{ 2668c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, offset, value); 2678c2ecf20Sopenharmony_ci hdmi_modb(hdmi, HDMI_SYS_CTRL, 2688c2ecf20Sopenharmony_ci HDMI_SYS_PLL_RESET_MASK, HDMI_SYS_PLL_RESET); 2698c2ecf20Sopenharmony_ci usleep_range(90, 100); 2708c2ecf20Sopenharmony_ci hdmi_modb(hdmi, HDMI_SYS_CTRL, HDMI_SYS_PLL_RESET_MASK, 0); 2718c2ecf20Sopenharmony_ci usleep_range(900, 1000); 2728c2ecf20Sopenharmony_ci} 2738c2ecf20Sopenharmony_ci 2748c2ecf20Sopenharmony_cistatic void rk3066_hdmi_config_phy(struct rk3066_hdmi *hdmi) 2758c2ecf20Sopenharmony_ci{ 2768c2ecf20Sopenharmony_ci /* TMDS uses the same frequency as dclk. */ 2778c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_DEEP_COLOR_MODE, 0x22); 2788c2ecf20Sopenharmony_ci 2798c2ecf20Sopenharmony_ci /* 2808c2ecf20Sopenharmony_ci * The semi-public documentation does not describe the hdmi registers 2818c2ecf20Sopenharmony_ci * used by the function rk3066_hdmi_phy_write(), so we keep using 2828c2ecf20Sopenharmony_ci * these magic values for now. 2838c2ecf20Sopenharmony_ci */ 2848c2ecf20Sopenharmony_ci if (hdmi->tmdsclk > 100000000) { 2858c2ecf20Sopenharmony_ci rk3066_hdmi_phy_write(hdmi, 0x158, 0x0E); 2868c2ecf20Sopenharmony_ci rk3066_hdmi_phy_write(hdmi, 0x15c, 0x00); 2878c2ecf20Sopenharmony_ci rk3066_hdmi_phy_write(hdmi, 0x160, 0x60); 2888c2ecf20Sopenharmony_ci rk3066_hdmi_phy_write(hdmi, 0x164, 0x00); 2898c2ecf20Sopenharmony_ci rk3066_hdmi_phy_write(hdmi, 0x168, 0xDA); 2908c2ecf20Sopenharmony_ci rk3066_hdmi_phy_write(hdmi, 0x16c, 0xA1); 2918c2ecf20Sopenharmony_ci rk3066_hdmi_phy_write(hdmi, 0x170, 0x0e); 2928c2ecf20Sopenharmony_ci rk3066_hdmi_phy_write(hdmi, 0x174, 0x22); 2938c2ecf20Sopenharmony_ci rk3066_hdmi_phy_write(hdmi, 0x178, 0x00); 2948c2ecf20Sopenharmony_ci } else if (hdmi->tmdsclk > 50000000) { 2958c2ecf20Sopenharmony_ci rk3066_hdmi_phy_write(hdmi, 0x158, 0x06); 2968c2ecf20Sopenharmony_ci rk3066_hdmi_phy_write(hdmi, 0x15c, 0x00); 2978c2ecf20Sopenharmony_ci rk3066_hdmi_phy_write(hdmi, 0x160, 0x60); 2988c2ecf20Sopenharmony_ci rk3066_hdmi_phy_write(hdmi, 0x164, 0x00); 2998c2ecf20Sopenharmony_ci rk3066_hdmi_phy_write(hdmi, 0x168, 0xCA); 3008c2ecf20Sopenharmony_ci rk3066_hdmi_phy_write(hdmi, 0x16c, 0xA3); 3018c2ecf20Sopenharmony_ci rk3066_hdmi_phy_write(hdmi, 0x170, 0x0e); 3028c2ecf20Sopenharmony_ci rk3066_hdmi_phy_write(hdmi, 0x174, 0x20); 3038c2ecf20Sopenharmony_ci rk3066_hdmi_phy_write(hdmi, 0x178, 0x00); 3048c2ecf20Sopenharmony_ci } else { 3058c2ecf20Sopenharmony_ci rk3066_hdmi_phy_write(hdmi, 0x158, 0x02); 3068c2ecf20Sopenharmony_ci rk3066_hdmi_phy_write(hdmi, 0x15c, 0x00); 3078c2ecf20Sopenharmony_ci rk3066_hdmi_phy_write(hdmi, 0x160, 0x60); 3088c2ecf20Sopenharmony_ci rk3066_hdmi_phy_write(hdmi, 0x164, 0x00); 3098c2ecf20Sopenharmony_ci rk3066_hdmi_phy_write(hdmi, 0x168, 0xC2); 3108c2ecf20Sopenharmony_ci rk3066_hdmi_phy_write(hdmi, 0x16c, 0xA2); 3118c2ecf20Sopenharmony_ci rk3066_hdmi_phy_write(hdmi, 0x170, 0x0e); 3128c2ecf20Sopenharmony_ci rk3066_hdmi_phy_write(hdmi, 0x174, 0x20); 3138c2ecf20Sopenharmony_ci rk3066_hdmi_phy_write(hdmi, 0x178, 0x00); 3148c2ecf20Sopenharmony_ci } 3158c2ecf20Sopenharmony_ci} 3168c2ecf20Sopenharmony_ci 3178c2ecf20Sopenharmony_cistatic int rk3066_hdmi_setup(struct rk3066_hdmi *hdmi, 3188c2ecf20Sopenharmony_ci struct drm_display_mode *mode) 3198c2ecf20Sopenharmony_ci{ 3208c2ecf20Sopenharmony_ci hdmi->hdmi_data.vic = drm_match_cea_mode(mode); 3218c2ecf20Sopenharmony_ci hdmi->hdmi_data.enc_out_format = HDMI_COLORSPACE_RGB; 3228c2ecf20Sopenharmony_ci 3238c2ecf20Sopenharmony_ci if (hdmi->hdmi_data.vic == 6 || hdmi->hdmi_data.vic == 7 || 3248c2ecf20Sopenharmony_ci hdmi->hdmi_data.vic == 21 || hdmi->hdmi_data.vic == 22 || 3258c2ecf20Sopenharmony_ci hdmi->hdmi_data.vic == 2 || hdmi->hdmi_data.vic == 3 || 3268c2ecf20Sopenharmony_ci hdmi->hdmi_data.vic == 17 || hdmi->hdmi_data.vic == 18) 3278c2ecf20Sopenharmony_ci hdmi->hdmi_data.colorimetry = HDMI_COLORIMETRY_ITU_601; 3288c2ecf20Sopenharmony_ci else 3298c2ecf20Sopenharmony_ci hdmi->hdmi_data.colorimetry = HDMI_COLORIMETRY_ITU_709; 3308c2ecf20Sopenharmony_ci 3318c2ecf20Sopenharmony_ci hdmi->tmdsclk = mode->clock * 1000; 3328c2ecf20Sopenharmony_ci 3338c2ecf20Sopenharmony_ci /* Mute video and audio output. */ 3348c2ecf20Sopenharmony_ci hdmi_modb(hdmi, HDMI_VIDEO_CTRL2, HDMI_VIDEO_AUDIO_DISABLE_MASK, 3358c2ecf20Sopenharmony_ci HDMI_AUDIO_DISABLE | HDMI_VIDEO_DISABLE); 3368c2ecf20Sopenharmony_ci 3378c2ecf20Sopenharmony_ci /* Set power state to mode B. */ 3388c2ecf20Sopenharmony_ci if (rk3066_hdmi_get_power_mode(hdmi) != HDMI_SYS_POWER_MODE_B) 3398c2ecf20Sopenharmony_ci rk3066_hdmi_set_power_mode(hdmi, HDMI_SYS_POWER_MODE_B); 3408c2ecf20Sopenharmony_ci 3418c2ecf20Sopenharmony_ci /* Input video mode is RGB 24 bit. Use external data enable signal. */ 3428c2ecf20Sopenharmony_ci hdmi_modb(hdmi, HDMI_AV_CTRL1, 3438c2ecf20Sopenharmony_ci HDMI_VIDEO_DE_MASK, HDMI_VIDEO_EXTERNAL_DE); 3448c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_VIDEO_CTRL1, 3458c2ecf20Sopenharmony_ci HDMI_VIDEO_OUTPUT_RGB444 | 3468c2ecf20Sopenharmony_ci HDMI_VIDEO_INPUT_DATA_DEPTH_8BIT | 3478c2ecf20Sopenharmony_ci HDMI_VIDEO_INPUT_COLOR_RGB); 3488c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_DEEP_COLOR_MODE, 0x20); 3498c2ecf20Sopenharmony_ci 3508c2ecf20Sopenharmony_ci rk3066_hdmi_config_video_timing(hdmi, mode); 3518c2ecf20Sopenharmony_ci 3528c2ecf20Sopenharmony_ci if (hdmi->hdmi_data.sink_is_hdmi) { 3538c2ecf20Sopenharmony_ci hdmi_modb(hdmi, HDMI_HDCP_CTRL, HDMI_VIDEO_MODE_MASK, 3548c2ecf20Sopenharmony_ci HDMI_VIDEO_MODE_HDMI); 3558c2ecf20Sopenharmony_ci rk3066_hdmi_config_avi(hdmi, mode); 3568c2ecf20Sopenharmony_ci } else { 3578c2ecf20Sopenharmony_ci hdmi_modb(hdmi, HDMI_HDCP_CTRL, HDMI_VIDEO_MODE_MASK, 0); 3588c2ecf20Sopenharmony_ci } 3598c2ecf20Sopenharmony_ci 3608c2ecf20Sopenharmony_ci rk3066_hdmi_config_phy(hdmi); 3618c2ecf20Sopenharmony_ci 3628c2ecf20Sopenharmony_ci rk3066_hdmi_set_power_mode(hdmi, HDMI_SYS_POWER_MODE_E); 3638c2ecf20Sopenharmony_ci 3648c2ecf20Sopenharmony_ci /* 3658c2ecf20Sopenharmony_ci * When the IP controller is configured with accurate video 3668c2ecf20Sopenharmony_ci * timing, the TMDS clock source should be switched to 3678c2ecf20Sopenharmony_ci * DCLK_LCDC, so we need to init the TMDS rate to the pixel mode 3688c2ecf20Sopenharmony_ci * clock rate and reconfigure the DDC clock. 3698c2ecf20Sopenharmony_ci */ 3708c2ecf20Sopenharmony_ci rk3066_hdmi_i2c_init(hdmi); 3718c2ecf20Sopenharmony_ci 3728c2ecf20Sopenharmony_ci /* Unmute video output. */ 3738c2ecf20Sopenharmony_ci hdmi_modb(hdmi, HDMI_VIDEO_CTRL2, 3748c2ecf20Sopenharmony_ci HDMI_VIDEO_AUDIO_DISABLE_MASK, HDMI_AUDIO_DISABLE); 3758c2ecf20Sopenharmony_ci return 0; 3768c2ecf20Sopenharmony_ci} 3778c2ecf20Sopenharmony_ci 3788c2ecf20Sopenharmony_cistatic void 3798c2ecf20Sopenharmony_cirk3066_hdmi_encoder_mode_set(struct drm_encoder *encoder, 3808c2ecf20Sopenharmony_ci struct drm_display_mode *mode, 3818c2ecf20Sopenharmony_ci struct drm_display_mode *adj_mode) 3828c2ecf20Sopenharmony_ci{ 3838c2ecf20Sopenharmony_ci struct rk3066_hdmi *hdmi = to_rk3066_hdmi(encoder); 3848c2ecf20Sopenharmony_ci 3858c2ecf20Sopenharmony_ci /* Store the display mode for plugin/DPMS poweron events. */ 3868c2ecf20Sopenharmony_ci drm_mode_copy(&hdmi->previous_mode, adj_mode); 3878c2ecf20Sopenharmony_ci} 3888c2ecf20Sopenharmony_ci 3898c2ecf20Sopenharmony_cistatic void rk3066_hdmi_encoder_enable(struct drm_encoder *encoder) 3908c2ecf20Sopenharmony_ci{ 3918c2ecf20Sopenharmony_ci struct rk3066_hdmi *hdmi = to_rk3066_hdmi(encoder); 3928c2ecf20Sopenharmony_ci int mux, val; 3938c2ecf20Sopenharmony_ci 3948c2ecf20Sopenharmony_ci mux = drm_of_encoder_active_endpoint_id(hdmi->dev->of_node, encoder); 3958c2ecf20Sopenharmony_ci if (mux) 3968c2ecf20Sopenharmony_ci val = (HDMI_VIDEO_SEL << 16) | HDMI_VIDEO_SEL; 3978c2ecf20Sopenharmony_ci else 3988c2ecf20Sopenharmony_ci val = HDMI_VIDEO_SEL << 16; 3998c2ecf20Sopenharmony_ci 4008c2ecf20Sopenharmony_ci regmap_write(hdmi->grf_regmap, GRF_SOC_CON0, val); 4018c2ecf20Sopenharmony_ci 4028c2ecf20Sopenharmony_ci DRM_DEV_DEBUG(hdmi->dev, "hdmi encoder enable select: vop%s\n", 4038c2ecf20Sopenharmony_ci (mux) ? "1" : "0"); 4048c2ecf20Sopenharmony_ci 4058c2ecf20Sopenharmony_ci rk3066_hdmi_setup(hdmi, &hdmi->previous_mode); 4068c2ecf20Sopenharmony_ci} 4078c2ecf20Sopenharmony_ci 4088c2ecf20Sopenharmony_cistatic void rk3066_hdmi_encoder_disable(struct drm_encoder *encoder) 4098c2ecf20Sopenharmony_ci{ 4108c2ecf20Sopenharmony_ci struct rk3066_hdmi *hdmi = to_rk3066_hdmi(encoder); 4118c2ecf20Sopenharmony_ci 4128c2ecf20Sopenharmony_ci DRM_DEV_DEBUG(hdmi->dev, "hdmi encoder disable\n"); 4138c2ecf20Sopenharmony_ci 4148c2ecf20Sopenharmony_ci if (rk3066_hdmi_get_power_mode(hdmi) == HDMI_SYS_POWER_MODE_E) { 4158c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_VIDEO_CTRL2, 4168c2ecf20Sopenharmony_ci HDMI_VIDEO_AUDIO_DISABLE_MASK); 4178c2ecf20Sopenharmony_ci hdmi_modb(hdmi, HDMI_VIDEO_CTRL2, 4188c2ecf20Sopenharmony_ci HDMI_AUDIO_CP_LOGIC_RESET_MASK, 4198c2ecf20Sopenharmony_ci HDMI_AUDIO_CP_LOGIC_RESET); 4208c2ecf20Sopenharmony_ci usleep_range(500, 510); 4218c2ecf20Sopenharmony_ci } 4228c2ecf20Sopenharmony_ci rk3066_hdmi_set_power_mode(hdmi, HDMI_SYS_POWER_MODE_A); 4238c2ecf20Sopenharmony_ci} 4248c2ecf20Sopenharmony_ci 4258c2ecf20Sopenharmony_cistatic bool 4268c2ecf20Sopenharmony_cirk3066_hdmi_encoder_mode_fixup(struct drm_encoder *encoder, 4278c2ecf20Sopenharmony_ci const struct drm_display_mode *mode, 4288c2ecf20Sopenharmony_ci struct drm_display_mode *adj_mode) 4298c2ecf20Sopenharmony_ci{ 4308c2ecf20Sopenharmony_ci return true; 4318c2ecf20Sopenharmony_ci} 4328c2ecf20Sopenharmony_ci 4338c2ecf20Sopenharmony_cistatic int 4348c2ecf20Sopenharmony_cirk3066_hdmi_encoder_atomic_check(struct drm_encoder *encoder, 4358c2ecf20Sopenharmony_ci struct drm_crtc_state *crtc_state, 4368c2ecf20Sopenharmony_ci struct drm_connector_state *conn_state) 4378c2ecf20Sopenharmony_ci{ 4388c2ecf20Sopenharmony_ci struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc_state); 4398c2ecf20Sopenharmony_ci 4408c2ecf20Sopenharmony_ci s->output_mode = ROCKCHIP_OUT_MODE_P888; 4418c2ecf20Sopenharmony_ci s->output_type = DRM_MODE_CONNECTOR_HDMIA; 4428c2ecf20Sopenharmony_ci 4438c2ecf20Sopenharmony_ci return 0; 4448c2ecf20Sopenharmony_ci} 4458c2ecf20Sopenharmony_ci 4468c2ecf20Sopenharmony_cistatic const 4478c2ecf20Sopenharmony_cistruct drm_encoder_helper_funcs rk3066_hdmi_encoder_helper_funcs = { 4488c2ecf20Sopenharmony_ci .enable = rk3066_hdmi_encoder_enable, 4498c2ecf20Sopenharmony_ci .disable = rk3066_hdmi_encoder_disable, 4508c2ecf20Sopenharmony_ci .mode_fixup = rk3066_hdmi_encoder_mode_fixup, 4518c2ecf20Sopenharmony_ci .mode_set = rk3066_hdmi_encoder_mode_set, 4528c2ecf20Sopenharmony_ci .atomic_check = rk3066_hdmi_encoder_atomic_check, 4538c2ecf20Sopenharmony_ci}; 4548c2ecf20Sopenharmony_ci 4558c2ecf20Sopenharmony_cistatic enum drm_connector_status 4568c2ecf20Sopenharmony_cirk3066_hdmi_connector_detect(struct drm_connector *connector, bool force) 4578c2ecf20Sopenharmony_ci{ 4588c2ecf20Sopenharmony_ci struct rk3066_hdmi *hdmi = to_rk3066_hdmi(connector); 4598c2ecf20Sopenharmony_ci 4608c2ecf20Sopenharmony_ci return (hdmi_readb(hdmi, HDMI_HPG_MENS_STA) & HDMI_HPG_IN_STATUS_HIGH) ? 4618c2ecf20Sopenharmony_ci connector_status_connected : connector_status_disconnected; 4628c2ecf20Sopenharmony_ci} 4638c2ecf20Sopenharmony_ci 4648c2ecf20Sopenharmony_cistatic int rk3066_hdmi_connector_get_modes(struct drm_connector *connector) 4658c2ecf20Sopenharmony_ci{ 4668c2ecf20Sopenharmony_ci struct rk3066_hdmi *hdmi = to_rk3066_hdmi(connector); 4678c2ecf20Sopenharmony_ci struct edid *edid; 4688c2ecf20Sopenharmony_ci int ret = 0; 4698c2ecf20Sopenharmony_ci 4708c2ecf20Sopenharmony_ci if (!hdmi->ddc) 4718c2ecf20Sopenharmony_ci return 0; 4728c2ecf20Sopenharmony_ci 4738c2ecf20Sopenharmony_ci edid = drm_get_edid(connector, hdmi->ddc); 4748c2ecf20Sopenharmony_ci if (edid) { 4758c2ecf20Sopenharmony_ci hdmi->hdmi_data.sink_is_hdmi = drm_detect_hdmi_monitor(edid); 4768c2ecf20Sopenharmony_ci drm_connector_update_edid_property(connector, edid); 4778c2ecf20Sopenharmony_ci ret = drm_add_edid_modes(connector, edid); 4788c2ecf20Sopenharmony_ci kfree(edid); 4798c2ecf20Sopenharmony_ci } 4808c2ecf20Sopenharmony_ci 4818c2ecf20Sopenharmony_ci return ret; 4828c2ecf20Sopenharmony_ci} 4838c2ecf20Sopenharmony_ci 4848c2ecf20Sopenharmony_cistatic enum drm_mode_status 4858c2ecf20Sopenharmony_cirk3066_hdmi_connector_mode_valid(struct drm_connector *connector, 4868c2ecf20Sopenharmony_ci struct drm_display_mode *mode) 4878c2ecf20Sopenharmony_ci{ 4888c2ecf20Sopenharmony_ci u32 vic = drm_match_cea_mode(mode); 4898c2ecf20Sopenharmony_ci 4908c2ecf20Sopenharmony_ci if (vic > 1) 4918c2ecf20Sopenharmony_ci return MODE_OK; 4928c2ecf20Sopenharmony_ci else 4938c2ecf20Sopenharmony_ci return MODE_BAD; 4948c2ecf20Sopenharmony_ci} 4958c2ecf20Sopenharmony_ci 4968c2ecf20Sopenharmony_cistatic struct drm_encoder * 4978c2ecf20Sopenharmony_cirk3066_hdmi_connector_best_encoder(struct drm_connector *connector) 4988c2ecf20Sopenharmony_ci{ 4998c2ecf20Sopenharmony_ci struct rk3066_hdmi *hdmi = to_rk3066_hdmi(connector); 5008c2ecf20Sopenharmony_ci 5018c2ecf20Sopenharmony_ci return &hdmi->encoder; 5028c2ecf20Sopenharmony_ci} 5038c2ecf20Sopenharmony_ci 5048c2ecf20Sopenharmony_cistatic int 5058c2ecf20Sopenharmony_cirk3066_hdmi_probe_single_connector_modes(struct drm_connector *connector, 5068c2ecf20Sopenharmony_ci uint32_t maxX, uint32_t maxY) 5078c2ecf20Sopenharmony_ci{ 5088c2ecf20Sopenharmony_ci if (maxX > 1920) 5098c2ecf20Sopenharmony_ci maxX = 1920; 5108c2ecf20Sopenharmony_ci if (maxY > 1080) 5118c2ecf20Sopenharmony_ci maxY = 1080; 5128c2ecf20Sopenharmony_ci 5138c2ecf20Sopenharmony_ci return drm_helper_probe_single_connector_modes(connector, maxX, maxY); 5148c2ecf20Sopenharmony_ci} 5158c2ecf20Sopenharmony_ci 5168c2ecf20Sopenharmony_cistatic void rk3066_hdmi_connector_destroy(struct drm_connector *connector) 5178c2ecf20Sopenharmony_ci{ 5188c2ecf20Sopenharmony_ci drm_connector_unregister(connector); 5198c2ecf20Sopenharmony_ci drm_connector_cleanup(connector); 5208c2ecf20Sopenharmony_ci} 5218c2ecf20Sopenharmony_ci 5228c2ecf20Sopenharmony_cistatic const struct drm_connector_funcs rk3066_hdmi_connector_funcs = { 5238c2ecf20Sopenharmony_ci .fill_modes = rk3066_hdmi_probe_single_connector_modes, 5248c2ecf20Sopenharmony_ci .detect = rk3066_hdmi_connector_detect, 5258c2ecf20Sopenharmony_ci .destroy = rk3066_hdmi_connector_destroy, 5268c2ecf20Sopenharmony_ci .reset = drm_atomic_helper_connector_reset, 5278c2ecf20Sopenharmony_ci .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state, 5288c2ecf20Sopenharmony_ci .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, 5298c2ecf20Sopenharmony_ci}; 5308c2ecf20Sopenharmony_ci 5318c2ecf20Sopenharmony_cistatic const 5328c2ecf20Sopenharmony_cistruct drm_connector_helper_funcs rk3066_hdmi_connector_helper_funcs = { 5338c2ecf20Sopenharmony_ci .get_modes = rk3066_hdmi_connector_get_modes, 5348c2ecf20Sopenharmony_ci .mode_valid = rk3066_hdmi_connector_mode_valid, 5358c2ecf20Sopenharmony_ci .best_encoder = rk3066_hdmi_connector_best_encoder, 5368c2ecf20Sopenharmony_ci}; 5378c2ecf20Sopenharmony_ci 5388c2ecf20Sopenharmony_cistatic int 5398c2ecf20Sopenharmony_cirk3066_hdmi_register(struct drm_device *drm, struct rk3066_hdmi *hdmi) 5408c2ecf20Sopenharmony_ci{ 5418c2ecf20Sopenharmony_ci struct drm_encoder *encoder = &hdmi->encoder; 5428c2ecf20Sopenharmony_ci struct device *dev = hdmi->dev; 5438c2ecf20Sopenharmony_ci 5448c2ecf20Sopenharmony_ci encoder->possible_crtcs = 5458c2ecf20Sopenharmony_ci drm_of_find_possible_crtcs(drm, dev->of_node); 5468c2ecf20Sopenharmony_ci 5478c2ecf20Sopenharmony_ci /* 5488c2ecf20Sopenharmony_ci * If we failed to find the CRTC(s) which this encoder is 5498c2ecf20Sopenharmony_ci * supposed to be connected to, it's because the CRTC has 5508c2ecf20Sopenharmony_ci * not been registered yet. Defer probing, and hope that 5518c2ecf20Sopenharmony_ci * the required CRTC is added later. 5528c2ecf20Sopenharmony_ci */ 5538c2ecf20Sopenharmony_ci if (encoder->possible_crtcs == 0) 5548c2ecf20Sopenharmony_ci return -EPROBE_DEFER; 5558c2ecf20Sopenharmony_ci 5568c2ecf20Sopenharmony_ci drm_encoder_helper_add(encoder, &rk3066_hdmi_encoder_helper_funcs); 5578c2ecf20Sopenharmony_ci drm_simple_encoder_init(drm, encoder, DRM_MODE_ENCODER_TMDS); 5588c2ecf20Sopenharmony_ci 5598c2ecf20Sopenharmony_ci hdmi->connector.polled = DRM_CONNECTOR_POLL_HPD; 5608c2ecf20Sopenharmony_ci 5618c2ecf20Sopenharmony_ci drm_connector_helper_add(&hdmi->connector, 5628c2ecf20Sopenharmony_ci &rk3066_hdmi_connector_helper_funcs); 5638c2ecf20Sopenharmony_ci drm_connector_init_with_ddc(drm, &hdmi->connector, 5648c2ecf20Sopenharmony_ci &rk3066_hdmi_connector_funcs, 5658c2ecf20Sopenharmony_ci DRM_MODE_CONNECTOR_HDMIA, 5668c2ecf20Sopenharmony_ci hdmi->ddc); 5678c2ecf20Sopenharmony_ci 5688c2ecf20Sopenharmony_ci drm_connector_attach_encoder(&hdmi->connector, encoder); 5698c2ecf20Sopenharmony_ci 5708c2ecf20Sopenharmony_ci return 0; 5718c2ecf20Sopenharmony_ci} 5728c2ecf20Sopenharmony_ci 5738c2ecf20Sopenharmony_cistatic irqreturn_t rk3066_hdmi_hardirq(int irq, void *dev_id) 5748c2ecf20Sopenharmony_ci{ 5758c2ecf20Sopenharmony_ci struct rk3066_hdmi *hdmi = dev_id; 5768c2ecf20Sopenharmony_ci irqreturn_t ret = IRQ_NONE; 5778c2ecf20Sopenharmony_ci u8 interrupt; 5788c2ecf20Sopenharmony_ci 5798c2ecf20Sopenharmony_ci if (rk3066_hdmi_get_power_mode(hdmi) == HDMI_SYS_POWER_MODE_A) 5808c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_SYS_CTRL, HDMI_SYS_POWER_MODE_B); 5818c2ecf20Sopenharmony_ci 5828c2ecf20Sopenharmony_ci interrupt = hdmi_readb(hdmi, HDMI_INTR_STATUS1); 5838c2ecf20Sopenharmony_ci if (interrupt) 5848c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_INTR_STATUS1, interrupt); 5858c2ecf20Sopenharmony_ci 5868c2ecf20Sopenharmony_ci if (interrupt & HDMI_INTR_EDID_MASK) { 5878c2ecf20Sopenharmony_ci hdmi->i2c->stat = interrupt; 5888c2ecf20Sopenharmony_ci complete(&hdmi->i2c->cmpltn); 5898c2ecf20Sopenharmony_ci } 5908c2ecf20Sopenharmony_ci 5918c2ecf20Sopenharmony_ci if (interrupt & (HDMI_INTR_HOTPLUG | HDMI_INTR_MSENS)) 5928c2ecf20Sopenharmony_ci ret = IRQ_WAKE_THREAD; 5938c2ecf20Sopenharmony_ci 5948c2ecf20Sopenharmony_ci return ret; 5958c2ecf20Sopenharmony_ci} 5968c2ecf20Sopenharmony_ci 5978c2ecf20Sopenharmony_cistatic irqreturn_t rk3066_hdmi_irq(int irq, void *dev_id) 5988c2ecf20Sopenharmony_ci{ 5998c2ecf20Sopenharmony_ci struct rk3066_hdmi *hdmi = dev_id; 6008c2ecf20Sopenharmony_ci 6018c2ecf20Sopenharmony_ci drm_helper_hpd_irq_event(hdmi->connector.dev); 6028c2ecf20Sopenharmony_ci 6038c2ecf20Sopenharmony_ci return IRQ_HANDLED; 6048c2ecf20Sopenharmony_ci} 6058c2ecf20Sopenharmony_ci 6068c2ecf20Sopenharmony_cistatic int rk3066_hdmi_i2c_read(struct rk3066_hdmi *hdmi, struct i2c_msg *msgs) 6078c2ecf20Sopenharmony_ci{ 6088c2ecf20Sopenharmony_ci int length = msgs->len; 6098c2ecf20Sopenharmony_ci u8 *buf = msgs->buf; 6108c2ecf20Sopenharmony_ci int ret; 6118c2ecf20Sopenharmony_ci 6128c2ecf20Sopenharmony_ci ret = wait_for_completion_timeout(&hdmi->i2c->cmpltn, HZ / 10); 6138c2ecf20Sopenharmony_ci if (!ret || hdmi->i2c->stat & HDMI_INTR_EDID_ERR) 6148c2ecf20Sopenharmony_ci return -EAGAIN; 6158c2ecf20Sopenharmony_ci 6168c2ecf20Sopenharmony_ci while (length--) 6178c2ecf20Sopenharmony_ci *buf++ = hdmi_readb(hdmi, HDMI_DDC_READ_FIFO_ADDR); 6188c2ecf20Sopenharmony_ci 6198c2ecf20Sopenharmony_ci return 0; 6208c2ecf20Sopenharmony_ci} 6218c2ecf20Sopenharmony_ci 6228c2ecf20Sopenharmony_cistatic int rk3066_hdmi_i2c_write(struct rk3066_hdmi *hdmi, struct i2c_msg *msgs) 6238c2ecf20Sopenharmony_ci{ 6248c2ecf20Sopenharmony_ci /* 6258c2ecf20Sopenharmony_ci * The DDC module only supports read EDID message, so 6268c2ecf20Sopenharmony_ci * we assume that each word write to this i2c adapter 6278c2ecf20Sopenharmony_ci * should be the offset of the EDID word address. 6288c2ecf20Sopenharmony_ci */ 6298c2ecf20Sopenharmony_ci if (msgs->len != 1 || 6308c2ecf20Sopenharmony_ci (msgs->addr != DDC_ADDR && msgs->addr != DDC_SEGMENT_ADDR)) 6318c2ecf20Sopenharmony_ci return -EINVAL; 6328c2ecf20Sopenharmony_ci 6338c2ecf20Sopenharmony_ci reinit_completion(&hdmi->i2c->cmpltn); 6348c2ecf20Sopenharmony_ci 6358c2ecf20Sopenharmony_ci if (msgs->addr == DDC_SEGMENT_ADDR) 6368c2ecf20Sopenharmony_ci hdmi->i2c->segment_addr = msgs->buf[0]; 6378c2ecf20Sopenharmony_ci if (msgs->addr == DDC_ADDR) 6388c2ecf20Sopenharmony_ci hdmi->i2c->ddc_addr = msgs->buf[0]; 6398c2ecf20Sopenharmony_ci 6408c2ecf20Sopenharmony_ci /* Set edid fifo first address. */ 6418c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_EDID_FIFO_ADDR, 0x00); 6428c2ecf20Sopenharmony_ci 6438c2ecf20Sopenharmony_ci /* Set edid word address 0x00/0x80. */ 6448c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_EDID_WORD_ADDR, hdmi->i2c->ddc_addr); 6458c2ecf20Sopenharmony_ci 6468c2ecf20Sopenharmony_ci /* Set edid segment pointer. */ 6478c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_EDID_SEGMENT_POINTER, hdmi->i2c->segment_addr); 6488c2ecf20Sopenharmony_ci 6498c2ecf20Sopenharmony_ci return 0; 6508c2ecf20Sopenharmony_ci} 6518c2ecf20Sopenharmony_ci 6528c2ecf20Sopenharmony_cistatic int rk3066_hdmi_i2c_xfer(struct i2c_adapter *adap, 6538c2ecf20Sopenharmony_ci struct i2c_msg *msgs, int num) 6548c2ecf20Sopenharmony_ci{ 6558c2ecf20Sopenharmony_ci struct rk3066_hdmi *hdmi = i2c_get_adapdata(adap); 6568c2ecf20Sopenharmony_ci struct rk3066_hdmi_i2c *i2c = hdmi->i2c; 6578c2ecf20Sopenharmony_ci int i, ret = 0; 6588c2ecf20Sopenharmony_ci 6598c2ecf20Sopenharmony_ci mutex_lock(&i2c->i2c_lock); 6608c2ecf20Sopenharmony_ci 6618c2ecf20Sopenharmony_ci rk3066_hdmi_i2c_init(hdmi); 6628c2ecf20Sopenharmony_ci 6638c2ecf20Sopenharmony_ci /* Unmute HDMI EDID interrupt. */ 6648c2ecf20Sopenharmony_ci hdmi_modb(hdmi, HDMI_INTR_MASK1, 6658c2ecf20Sopenharmony_ci HDMI_INTR_EDID_MASK, HDMI_INTR_EDID_MASK); 6668c2ecf20Sopenharmony_ci i2c->stat = 0; 6678c2ecf20Sopenharmony_ci 6688c2ecf20Sopenharmony_ci for (i = 0; i < num; i++) { 6698c2ecf20Sopenharmony_ci DRM_DEV_DEBUG(hdmi->dev, 6708c2ecf20Sopenharmony_ci "xfer: num: %d/%d, len: %d, flags: %#x\n", 6718c2ecf20Sopenharmony_ci i + 1, num, msgs[i].len, msgs[i].flags); 6728c2ecf20Sopenharmony_ci 6738c2ecf20Sopenharmony_ci if (msgs[i].flags & I2C_M_RD) 6748c2ecf20Sopenharmony_ci ret = rk3066_hdmi_i2c_read(hdmi, &msgs[i]); 6758c2ecf20Sopenharmony_ci else 6768c2ecf20Sopenharmony_ci ret = rk3066_hdmi_i2c_write(hdmi, &msgs[i]); 6778c2ecf20Sopenharmony_ci 6788c2ecf20Sopenharmony_ci if (ret < 0) 6798c2ecf20Sopenharmony_ci break; 6808c2ecf20Sopenharmony_ci } 6818c2ecf20Sopenharmony_ci 6828c2ecf20Sopenharmony_ci if (!ret) 6838c2ecf20Sopenharmony_ci ret = num; 6848c2ecf20Sopenharmony_ci 6858c2ecf20Sopenharmony_ci /* Mute HDMI EDID interrupt. */ 6868c2ecf20Sopenharmony_ci hdmi_modb(hdmi, HDMI_INTR_MASK1, HDMI_INTR_EDID_MASK, 0); 6878c2ecf20Sopenharmony_ci 6888c2ecf20Sopenharmony_ci mutex_unlock(&i2c->i2c_lock); 6898c2ecf20Sopenharmony_ci 6908c2ecf20Sopenharmony_ci return ret; 6918c2ecf20Sopenharmony_ci} 6928c2ecf20Sopenharmony_ci 6938c2ecf20Sopenharmony_cistatic u32 rk3066_hdmi_i2c_func(struct i2c_adapter *adapter) 6948c2ecf20Sopenharmony_ci{ 6958c2ecf20Sopenharmony_ci return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL; 6968c2ecf20Sopenharmony_ci} 6978c2ecf20Sopenharmony_ci 6988c2ecf20Sopenharmony_cistatic const struct i2c_algorithm rk3066_hdmi_algorithm = { 6998c2ecf20Sopenharmony_ci .master_xfer = rk3066_hdmi_i2c_xfer, 7008c2ecf20Sopenharmony_ci .functionality = rk3066_hdmi_i2c_func, 7018c2ecf20Sopenharmony_ci}; 7028c2ecf20Sopenharmony_ci 7038c2ecf20Sopenharmony_cistatic struct i2c_adapter *rk3066_hdmi_i2c_adapter(struct rk3066_hdmi *hdmi) 7048c2ecf20Sopenharmony_ci{ 7058c2ecf20Sopenharmony_ci struct i2c_adapter *adap; 7068c2ecf20Sopenharmony_ci struct rk3066_hdmi_i2c *i2c; 7078c2ecf20Sopenharmony_ci int ret; 7088c2ecf20Sopenharmony_ci 7098c2ecf20Sopenharmony_ci i2c = devm_kzalloc(hdmi->dev, sizeof(*i2c), GFP_KERNEL); 7108c2ecf20Sopenharmony_ci if (!i2c) 7118c2ecf20Sopenharmony_ci return ERR_PTR(-ENOMEM); 7128c2ecf20Sopenharmony_ci 7138c2ecf20Sopenharmony_ci mutex_init(&i2c->i2c_lock); 7148c2ecf20Sopenharmony_ci init_completion(&i2c->cmpltn); 7158c2ecf20Sopenharmony_ci 7168c2ecf20Sopenharmony_ci adap = &i2c->adap; 7178c2ecf20Sopenharmony_ci adap->class = I2C_CLASS_DDC; 7188c2ecf20Sopenharmony_ci adap->owner = THIS_MODULE; 7198c2ecf20Sopenharmony_ci adap->dev.parent = hdmi->dev; 7208c2ecf20Sopenharmony_ci adap->dev.of_node = hdmi->dev->of_node; 7218c2ecf20Sopenharmony_ci adap->algo = &rk3066_hdmi_algorithm; 7228c2ecf20Sopenharmony_ci strlcpy(adap->name, "RK3066 HDMI", sizeof(adap->name)); 7238c2ecf20Sopenharmony_ci i2c_set_adapdata(adap, hdmi); 7248c2ecf20Sopenharmony_ci 7258c2ecf20Sopenharmony_ci ret = i2c_add_adapter(adap); 7268c2ecf20Sopenharmony_ci if (ret) { 7278c2ecf20Sopenharmony_ci DRM_DEV_ERROR(hdmi->dev, "cannot add %s I2C adapter\n", 7288c2ecf20Sopenharmony_ci adap->name); 7298c2ecf20Sopenharmony_ci devm_kfree(hdmi->dev, i2c); 7308c2ecf20Sopenharmony_ci return ERR_PTR(ret); 7318c2ecf20Sopenharmony_ci } 7328c2ecf20Sopenharmony_ci 7338c2ecf20Sopenharmony_ci hdmi->i2c = i2c; 7348c2ecf20Sopenharmony_ci 7358c2ecf20Sopenharmony_ci DRM_DEV_DEBUG(hdmi->dev, "registered %s I2C bus driver\n", adap->name); 7368c2ecf20Sopenharmony_ci 7378c2ecf20Sopenharmony_ci return adap; 7388c2ecf20Sopenharmony_ci} 7398c2ecf20Sopenharmony_ci 7408c2ecf20Sopenharmony_cistatic int rk3066_hdmi_bind(struct device *dev, struct device *master, 7418c2ecf20Sopenharmony_ci void *data) 7428c2ecf20Sopenharmony_ci{ 7438c2ecf20Sopenharmony_ci struct platform_device *pdev = to_platform_device(dev); 7448c2ecf20Sopenharmony_ci struct drm_device *drm = data; 7458c2ecf20Sopenharmony_ci struct rk3066_hdmi *hdmi; 7468c2ecf20Sopenharmony_ci int irq; 7478c2ecf20Sopenharmony_ci int ret; 7488c2ecf20Sopenharmony_ci 7498c2ecf20Sopenharmony_ci hdmi = devm_kzalloc(dev, sizeof(*hdmi), GFP_KERNEL); 7508c2ecf20Sopenharmony_ci if (!hdmi) 7518c2ecf20Sopenharmony_ci return -ENOMEM; 7528c2ecf20Sopenharmony_ci 7538c2ecf20Sopenharmony_ci hdmi->dev = dev; 7548c2ecf20Sopenharmony_ci hdmi->drm_dev = drm; 7558c2ecf20Sopenharmony_ci hdmi->regs = devm_platform_ioremap_resource(pdev, 0); 7568c2ecf20Sopenharmony_ci if (IS_ERR(hdmi->regs)) 7578c2ecf20Sopenharmony_ci return PTR_ERR(hdmi->regs); 7588c2ecf20Sopenharmony_ci 7598c2ecf20Sopenharmony_ci irq = platform_get_irq(pdev, 0); 7608c2ecf20Sopenharmony_ci if (irq < 0) 7618c2ecf20Sopenharmony_ci return irq; 7628c2ecf20Sopenharmony_ci 7638c2ecf20Sopenharmony_ci hdmi->hclk = devm_clk_get(dev, "hclk"); 7648c2ecf20Sopenharmony_ci if (IS_ERR(hdmi->hclk)) { 7658c2ecf20Sopenharmony_ci DRM_DEV_ERROR(dev, "unable to get HDMI hclk clock\n"); 7668c2ecf20Sopenharmony_ci return PTR_ERR(hdmi->hclk); 7678c2ecf20Sopenharmony_ci } 7688c2ecf20Sopenharmony_ci 7698c2ecf20Sopenharmony_ci ret = clk_prepare_enable(hdmi->hclk); 7708c2ecf20Sopenharmony_ci if (ret) { 7718c2ecf20Sopenharmony_ci DRM_DEV_ERROR(dev, "cannot enable HDMI hclk clock: %d\n", ret); 7728c2ecf20Sopenharmony_ci return ret; 7738c2ecf20Sopenharmony_ci } 7748c2ecf20Sopenharmony_ci 7758c2ecf20Sopenharmony_ci hdmi->grf_regmap = syscon_regmap_lookup_by_phandle(dev->of_node, 7768c2ecf20Sopenharmony_ci "rockchip,grf"); 7778c2ecf20Sopenharmony_ci if (IS_ERR(hdmi->grf_regmap)) { 7788c2ecf20Sopenharmony_ci DRM_DEV_ERROR(dev, "unable to get rockchip,grf\n"); 7798c2ecf20Sopenharmony_ci ret = PTR_ERR(hdmi->grf_regmap); 7808c2ecf20Sopenharmony_ci goto err_disable_hclk; 7818c2ecf20Sopenharmony_ci } 7828c2ecf20Sopenharmony_ci 7838c2ecf20Sopenharmony_ci /* internal hclk = hdmi_hclk / 25 */ 7848c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_INTERNAL_CLK_DIVIDER, 25); 7858c2ecf20Sopenharmony_ci 7868c2ecf20Sopenharmony_ci hdmi->ddc = rk3066_hdmi_i2c_adapter(hdmi); 7878c2ecf20Sopenharmony_ci if (IS_ERR(hdmi->ddc)) { 7888c2ecf20Sopenharmony_ci ret = PTR_ERR(hdmi->ddc); 7898c2ecf20Sopenharmony_ci hdmi->ddc = NULL; 7908c2ecf20Sopenharmony_ci goto err_disable_hclk; 7918c2ecf20Sopenharmony_ci } 7928c2ecf20Sopenharmony_ci 7938c2ecf20Sopenharmony_ci rk3066_hdmi_set_power_mode(hdmi, HDMI_SYS_POWER_MODE_B); 7948c2ecf20Sopenharmony_ci usleep_range(999, 1000); 7958c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_INTR_MASK1, HDMI_INTR_HOTPLUG); 7968c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_INTR_MASK2, 0); 7978c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_INTR_MASK3, 0); 7988c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_INTR_MASK4, 0); 7998c2ecf20Sopenharmony_ci rk3066_hdmi_set_power_mode(hdmi, HDMI_SYS_POWER_MODE_A); 8008c2ecf20Sopenharmony_ci 8018c2ecf20Sopenharmony_ci ret = rk3066_hdmi_register(drm, hdmi); 8028c2ecf20Sopenharmony_ci if (ret) 8038c2ecf20Sopenharmony_ci goto err_disable_i2c; 8048c2ecf20Sopenharmony_ci 8058c2ecf20Sopenharmony_ci dev_set_drvdata(dev, hdmi); 8068c2ecf20Sopenharmony_ci 8078c2ecf20Sopenharmony_ci ret = devm_request_threaded_irq(dev, irq, rk3066_hdmi_hardirq, 8088c2ecf20Sopenharmony_ci rk3066_hdmi_irq, IRQF_SHARED, 8098c2ecf20Sopenharmony_ci dev_name(dev), hdmi); 8108c2ecf20Sopenharmony_ci if (ret) { 8118c2ecf20Sopenharmony_ci DRM_DEV_ERROR(dev, "failed to request hdmi irq: %d\n", ret); 8128c2ecf20Sopenharmony_ci goto err_cleanup_hdmi; 8138c2ecf20Sopenharmony_ci } 8148c2ecf20Sopenharmony_ci 8158c2ecf20Sopenharmony_ci return 0; 8168c2ecf20Sopenharmony_ci 8178c2ecf20Sopenharmony_cierr_cleanup_hdmi: 8188c2ecf20Sopenharmony_ci hdmi->connector.funcs->destroy(&hdmi->connector); 8198c2ecf20Sopenharmony_ci hdmi->encoder.funcs->destroy(&hdmi->encoder); 8208c2ecf20Sopenharmony_cierr_disable_i2c: 8218c2ecf20Sopenharmony_ci i2c_put_adapter(hdmi->ddc); 8228c2ecf20Sopenharmony_cierr_disable_hclk: 8238c2ecf20Sopenharmony_ci clk_disable_unprepare(hdmi->hclk); 8248c2ecf20Sopenharmony_ci 8258c2ecf20Sopenharmony_ci return ret; 8268c2ecf20Sopenharmony_ci} 8278c2ecf20Sopenharmony_ci 8288c2ecf20Sopenharmony_cistatic void rk3066_hdmi_unbind(struct device *dev, struct device *master, 8298c2ecf20Sopenharmony_ci void *data) 8308c2ecf20Sopenharmony_ci{ 8318c2ecf20Sopenharmony_ci struct rk3066_hdmi *hdmi = dev_get_drvdata(dev); 8328c2ecf20Sopenharmony_ci 8338c2ecf20Sopenharmony_ci hdmi->connector.funcs->destroy(&hdmi->connector); 8348c2ecf20Sopenharmony_ci hdmi->encoder.funcs->destroy(&hdmi->encoder); 8358c2ecf20Sopenharmony_ci 8368c2ecf20Sopenharmony_ci i2c_put_adapter(hdmi->ddc); 8378c2ecf20Sopenharmony_ci clk_disable_unprepare(hdmi->hclk); 8388c2ecf20Sopenharmony_ci} 8398c2ecf20Sopenharmony_ci 8408c2ecf20Sopenharmony_cistatic const struct component_ops rk3066_hdmi_ops = { 8418c2ecf20Sopenharmony_ci .bind = rk3066_hdmi_bind, 8428c2ecf20Sopenharmony_ci .unbind = rk3066_hdmi_unbind, 8438c2ecf20Sopenharmony_ci}; 8448c2ecf20Sopenharmony_ci 8458c2ecf20Sopenharmony_cistatic int rk3066_hdmi_probe(struct platform_device *pdev) 8468c2ecf20Sopenharmony_ci{ 8478c2ecf20Sopenharmony_ci return component_add(&pdev->dev, &rk3066_hdmi_ops); 8488c2ecf20Sopenharmony_ci} 8498c2ecf20Sopenharmony_ci 8508c2ecf20Sopenharmony_cistatic int rk3066_hdmi_remove(struct platform_device *pdev) 8518c2ecf20Sopenharmony_ci{ 8528c2ecf20Sopenharmony_ci component_del(&pdev->dev, &rk3066_hdmi_ops); 8538c2ecf20Sopenharmony_ci 8548c2ecf20Sopenharmony_ci return 0; 8558c2ecf20Sopenharmony_ci} 8568c2ecf20Sopenharmony_ci 8578c2ecf20Sopenharmony_cistatic const struct of_device_id rk3066_hdmi_dt_ids[] = { 8588c2ecf20Sopenharmony_ci { .compatible = "rockchip,rk3066-hdmi" }, 8598c2ecf20Sopenharmony_ci { /* sentinel */ }, 8608c2ecf20Sopenharmony_ci}; 8618c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, rk3066_hdmi_dt_ids); 8628c2ecf20Sopenharmony_ci 8638c2ecf20Sopenharmony_cistruct platform_driver rk3066_hdmi_driver = { 8648c2ecf20Sopenharmony_ci .probe = rk3066_hdmi_probe, 8658c2ecf20Sopenharmony_ci .remove = rk3066_hdmi_remove, 8668c2ecf20Sopenharmony_ci .driver = { 8678c2ecf20Sopenharmony_ci .name = "rockchip-rk3066-hdmi", 8688c2ecf20Sopenharmony_ci .of_match_table = rk3066_hdmi_dt_ids, 8698c2ecf20Sopenharmony_ci }, 8708c2ecf20Sopenharmony_ci}; 871