18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Copyright (C) Fuzhou Rockchip Electronics Co.Ltd 48c2ecf20Sopenharmony_ci * Zheng Yang <zhengyang@rock-chips.com> 58c2ecf20Sopenharmony_ci * Yakir Yang <ykk@rock-chips.com> 68c2ecf20Sopenharmony_ci */ 78c2ecf20Sopenharmony_ci 88c2ecf20Sopenharmony_ci#include <linux/irq.h> 98c2ecf20Sopenharmony_ci#include <linux/clk.h> 108c2ecf20Sopenharmony_ci#include <linux/delay.h> 118c2ecf20Sopenharmony_ci#include <linux/err.h> 128c2ecf20Sopenharmony_ci#include <linux/hdmi.h> 138c2ecf20Sopenharmony_ci#include <linux/mfd/syscon.h> 148c2ecf20Sopenharmony_ci#include <linux/module.h> 158c2ecf20Sopenharmony_ci#include <linux/mutex.h> 168c2ecf20Sopenharmony_ci#include <linux/of_device.h> 178c2ecf20Sopenharmony_ci 188c2ecf20Sopenharmony_ci#include <drm/drm_atomic_helper.h> 198c2ecf20Sopenharmony_ci#include <drm/drm_edid.h> 208c2ecf20Sopenharmony_ci#include <drm/drm_of.h> 218c2ecf20Sopenharmony_ci#include <drm/drm_probe_helper.h> 228c2ecf20Sopenharmony_ci#include <drm/drm_simple_kms_helper.h> 238c2ecf20Sopenharmony_ci 248c2ecf20Sopenharmony_ci#include "rockchip_drm_drv.h" 258c2ecf20Sopenharmony_ci#include "rockchip_drm_vop.h" 268c2ecf20Sopenharmony_ci 278c2ecf20Sopenharmony_ci#include "inno_hdmi.h" 288c2ecf20Sopenharmony_ci 298c2ecf20Sopenharmony_ci#define to_inno_hdmi(x) container_of(x, struct inno_hdmi, x) 308c2ecf20Sopenharmony_ci 318c2ecf20Sopenharmony_cistruct hdmi_data_info { 328c2ecf20Sopenharmony_ci int vic; 338c2ecf20Sopenharmony_ci bool sink_is_hdmi; 348c2ecf20Sopenharmony_ci bool sink_has_audio; 358c2ecf20Sopenharmony_ci unsigned int enc_in_format; 368c2ecf20Sopenharmony_ci unsigned int enc_out_format; 378c2ecf20Sopenharmony_ci unsigned int colorimetry; 388c2ecf20Sopenharmony_ci}; 398c2ecf20Sopenharmony_ci 408c2ecf20Sopenharmony_cistruct inno_hdmi_i2c { 418c2ecf20Sopenharmony_ci struct i2c_adapter adap; 428c2ecf20Sopenharmony_ci 438c2ecf20Sopenharmony_ci u8 ddc_addr; 448c2ecf20Sopenharmony_ci u8 segment_addr; 458c2ecf20Sopenharmony_ci 468c2ecf20Sopenharmony_ci struct mutex lock; 478c2ecf20Sopenharmony_ci struct completion cmp; 488c2ecf20Sopenharmony_ci}; 498c2ecf20Sopenharmony_ci 508c2ecf20Sopenharmony_cistruct inno_hdmi { 518c2ecf20Sopenharmony_ci struct device *dev; 528c2ecf20Sopenharmony_ci struct drm_device *drm_dev; 538c2ecf20Sopenharmony_ci 548c2ecf20Sopenharmony_ci int irq; 558c2ecf20Sopenharmony_ci struct clk *pclk; 568c2ecf20Sopenharmony_ci void __iomem *regs; 578c2ecf20Sopenharmony_ci 588c2ecf20Sopenharmony_ci struct drm_connector connector; 598c2ecf20Sopenharmony_ci struct drm_encoder encoder; 608c2ecf20Sopenharmony_ci 618c2ecf20Sopenharmony_ci struct inno_hdmi_i2c *i2c; 628c2ecf20Sopenharmony_ci struct i2c_adapter *ddc; 638c2ecf20Sopenharmony_ci 648c2ecf20Sopenharmony_ci unsigned int tmds_rate; 658c2ecf20Sopenharmony_ci 668c2ecf20Sopenharmony_ci struct hdmi_data_info hdmi_data; 678c2ecf20Sopenharmony_ci struct drm_display_mode previous_mode; 688c2ecf20Sopenharmony_ci}; 698c2ecf20Sopenharmony_ci 708c2ecf20Sopenharmony_cienum { 718c2ecf20Sopenharmony_ci CSC_ITU601_16_235_TO_RGB_0_255_8BIT, 728c2ecf20Sopenharmony_ci CSC_ITU601_0_255_TO_RGB_0_255_8BIT, 738c2ecf20Sopenharmony_ci CSC_ITU709_16_235_TO_RGB_0_255_8BIT, 748c2ecf20Sopenharmony_ci CSC_RGB_0_255_TO_ITU601_16_235_8BIT, 758c2ecf20Sopenharmony_ci CSC_RGB_0_255_TO_ITU709_16_235_8BIT, 768c2ecf20Sopenharmony_ci CSC_RGB_0_255_TO_RGB_16_235_8BIT, 778c2ecf20Sopenharmony_ci}; 788c2ecf20Sopenharmony_ci 798c2ecf20Sopenharmony_cistatic const char coeff_csc[][24] = { 808c2ecf20Sopenharmony_ci /* 818c2ecf20Sopenharmony_ci * YUV2RGB:601 SD mode(Y[16:235], UV[16:240], RGB[0:255]): 828c2ecf20Sopenharmony_ci * R = 1.164*Y + 1.596*V - 204 838c2ecf20Sopenharmony_ci * G = 1.164*Y - 0.391*U - 0.813*V + 154 848c2ecf20Sopenharmony_ci * B = 1.164*Y + 2.018*U - 258 858c2ecf20Sopenharmony_ci */ 868c2ecf20Sopenharmony_ci { 878c2ecf20Sopenharmony_ci 0x04, 0xa7, 0x00, 0x00, 0x06, 0x62, 0x02, 0xcc, 888c2ecf20Sopenharmony_ci 0x04, 0xa7, 0x11, 0x90, 0x13, 0x40, 0x00, 0x9a, 898c2ecf20Sopenharmony_ci 0x04, 0xa7, 0x08, 0x12, 0x00, 0x00, 0x03, 0x02 908c2ecf20Sopenharmony_ci }, 918c2ecf20Sopenharmony_ci /* 928c2ecf20Sopenharmony_ci * YUV2RGB:601 SD mode(YUV[0:255],RGB[0:255]): 938c2ecf20Sopenharmony_ci * R = Y + 1.402*V - 248 948c2ecf20Sopenharmony_ci * G = Y - 0.344*U - 0.714*V + 135 958c2ecf20Sopenharmony_ci * B = Y + 1.772*U - 227 968c2ecf20Sopenharmony_ci */ 978c2ecf20Sopenharmony_ci { 988c2ecf20Sopenharmony_ci 0x04, 0x00, 0x00, 0x00, 0x05, 0x9b, 0x02, 0xf8, 998c2ecf20Sopenharmony_ci 0x04, 0x00, 0x11, 0x60, 0x12, 0xdb, 0x00, 0x87, 1008c2ecf20Sopenharmony_ci 0x04, 0x00, 0x07, 0x16, 0x00, 0x00, 0x02, 0xe3 1018c2ecf20Sopenharmony_ci }, 1028c2ecf20Sopenharmony_ci /* 1038c2ecf20Sopenharmony_ci * YUV2RGB:709 HD mode(Y[16:235],UV[16:240],RGB[0:255]): 1048c2ecf20Sopenharmony_ci * R = 1.164*Y + 1.793*V - 248 1058c2ecf20Sopenharmony_ci * G = 1.164*Y - 0.213*U - 0.534*V + 77 1068c2ecf20Sopenharmony_ci * B = 1.164*Y + 2.115*U - 289 1078c2ecf20Sopenharmony_ci */ 1088c2ecf20Sopenharmony_ci { 1098c2ecf20Sopenharmony_ci 0x04, 0xa7, 0x00, 0x00, 0x07, 0x2c, 0x02, 0xf8, 1108c2ecf20Sopenharmony_ci 0x04, 0xa7, 0x10, 0xda, 0x12, 0x22, 0x00, 0x4d, 1118c2ecf20Sopenharmony_ci 0x04, 0xa7, 0x08, 0x74, 0x00, 0x00, 0x03, 0x21 1128c2ecf20Sopenharmony_ci }, 1138c2ecf20Sopenharmony_ci 1148c2ecf20Sopenharmony_ci /* 1158c2ecf20Sopenharmony_ci * RGB2YUV:601 SD mode: 1168c2ecf20Sopenharmony_ci * Cb = -0.291G - 0.148R + 0.439B + 128 1178c2ecf20Sopenharmony_ci * Y = 0.504G + 0.257R + 0.098B + 16 1188c2ecf20Sopenharmony_ci * Cr = -0.368G + 0.439R - 0.071B + 128 1198c2ecf20Sopenharmony_ci */ 1208c2ecf20Sopenharmony_ci { 1218c2ecf20Sopenharmony_ci 0x11, 0x5f, 0x01, 0x82, 0x10, 0x23, 0x00, 0x80, 1228c2ecf20Sopenharmony_ci 0x02, 0x1c, 0x00, 0xa1, 0x00, 0x36, 0x00, 0x1e, 1238c2ecf20Sopenharmony_ci 0x11, 0x29, 0x10, 0x59, 0x01, 0x82, 0x00, 0x80 1248c2ecf20Sopenharmony_ci }, 1258c2ecf20Sopenharmony_ci /* 1268c2ecf20Sopenharmony_ci * RGB2YUV:709 HD mode: 1278c2ecf20Sopenharmony_ci * Cb = - 0.338G - 0.101R + 0.439B + 128 1288c2ecf20Sopenharmony_ci * Y = 0.614G + 0.183R + 0.062B + 16 1298c2ecf20Sopenharmony_ci * Cr = - 0.399G + 0.439R - 0.040B + 128 1308c2ecf20Sopenharmony_ci */ 1318c2ecf20Sopenharmony_ci { 1328c2ecf20Sopenharmony_ci 0x11, 0x98, 0x01, 0xc1, 0x10, 0x28, 0x00, 0x80, 1338c2ecf20Sopenharmony_ci 0x02, 0x74, 0x00, 0xbb, 0x00, 0x3f, 0x00, 0x10, 1348c2ecf20Sopenharmony_ci 0x11, 0x5a, 0x10, 0x67, 0x01, 0xc1, 0x00, 0x80 1358c2ecf20Sopenharmony_ci }, 1368c2ecf20Sopenharmony_ci /* 1378c2ecf20Sopenharmony_ci * RGB[0:255]2RGB[16:235]: 1388c2ecf20Sopenharmony_ci * R' = R x (235-16)/255 + 16; 1398c2ecf20Sopenharmony_ci * G' = G x (235-16)/255 + 16; 1408c2ecf20Sopenharmony_ci * B' = B x (235-16)/255 + 16; 1418c2ecf20Sopenharmony_ci */ 1428c2ecf20Sopenharmony_ci { 1438c2ecf20Sopenharmony_ci 0x00, 0x00, 0x03, 0x6F, 0x00, 0x00, 0x00, 0x10, 1448c2ecf20Sopenharmony_ci 0x03, 0x6F, 0x00, 0x00, 0x00, 0x00, 0x00, 0x10, 1458c2ecf20Sopenharmony_ci 0x00, 0x00, 0x00, 0x00, 0x03, 0x6F, 0x00, 0x10 1468c2ecf20Sopenharmony_ci }, 1478c2ecf20Sopenharmony_ci}; 1488c2ecf20Sopenharmony_ci 1498c2ecf20Sopenharmony_cistatic inline u8 hdmi_readb(struct inno_hdmi *hdmi, u16 offset) 1508c2ecf20Sopenharmony_ci{ 1518c2ecf20Sopenharmony_ci return readl_relaxed(hdmi->regs + (offset) * 0x04); 1528c2ecf20Sopenharmony_ci} 1538c2ecf20Sopenharmony_ci 1548c2ecf20Sopenharmony_cistatic inline void hdmi_writeb(struct inno_hdmi *hdmi, u16 offset, u32 val) 1558c2ecf20Sopenharmony_ci{ 1568c2ecf20Sopenharmony_ci writel_relaxed(val, hdmi->regs + (offset) * 0x04); 1578c2ecf20Sopenharmony_ci} 1588c2ecf20Sopenharmony_ci 1598c2ecf20Sopenharmony_cistatic inline void hdmi_modb(struct inno_hdmi *hdmi, u16 offset, 1608c2ecf20Sopenharmony_ci u32 msk, u32 val) 1618c2ecf20Sopenharmony_ci{ 1628c2ecf20Sopenharmony_ci u8 temp = hdmi_readb(hdmi, offset) & ~msk; 1638c2ecf20Sopenharmony_ci 1648c2ecf20Sopenharmony_ci temp |= val & msk; 1658c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, offset, temp); 1668c2ecf20Sopenharmony_ci} 1678c2ecf20Sopenharmony_ci 1688c2ecf20Sopenharmony_cistatic void inno_hdmi_i2c_init(struct inno_hdmi *hdmi) 1698c2ecf20Sopenharmony_ci{ 1708c2ecf20Sopenharmony_ci int ddc_bus_freq; 1718c2ecf20Sopenharmony_ci 1728c2ecf20Sopenharmony_ci ddc_bus_freq = (hdmi->tmds_rate >> 2) / HDMI_SCL_RATE; 1738c2ecf20Sopenharmony_ci 1748c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, DDC_BUS_FREQ_L, ddc_bus_freq & 0xFF); 1758c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, DDC_BUS_FREQ_H, (ddc_bus_freq >> 8) & 0xFF); 1768c2ecf20Sopenharmony_ci 1778c2ecf20Sopenharmony_ci /* Clear the EDID interrupt flag and mute the interrupt */ 1788c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_INTERRUPT_MASK1, 0); 1798c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_INTERRUPT_STATUS1, m_INT_EDID_READY); 1808c2ecf20Sopenharmony_ci} 1818c2ecf20Sopenharmony_ci 1828c2ecf20Sopenharmony_cistatic void inno_hdmi_sys_power(struct inno_hdmi *hdmi, bool enable) 1838c2ecf20Sopenharmony_ci{ 1848c2ecf20Sopenharmony_ci if (enable) 1858c2ecf20Sopenharmony_ci hdmi_modb(hdmi, HDMI_SYS_CTRL, m_POWER, v_PWR_ON); 1868c2ecf20Sopenharmony_ci else 1878c2ecf20Sopenharmony_ci hdmi_modb(hdmi, HDMI_SYS_CTRL, m_POWER, v_PWR_OFF); 1888c2ecf20Sopenharmony_ci} 1898c2ecf20Sopenharmony_ci 1908c2ecf20Sopenharmony_cistatic void inno_hdmi_set_pwr_mode(struct inno_hdmi *hdmi, int mode) 1918c2ecf20Sopenharmony_ci{ 1928c2ecf20Sopenharmony_ci switch (mode) { 1938c2ecf20Sopenharmony_ci case NORMAL: 1948c2ecf20Sopenharmony_ci inno_hdmi_sys_power(hdmi, false); 1958c2ecf20Sopenharmony_ci 1968c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_PHY_PRE_EMPHASIS, 0x6f); 1978c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_PHY_DRIVER, 0xbb); 1988c2ecf20Sopenharmony_ci 1998c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_PHY_SYS_CTL, 0x15); 2008c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_PHY_SYS_CTL, 0x14); 2018c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_PHY_SYS_CTL, 0x10); 2028c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_PHY_CHG_PWR, 0x0f); 2038c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_PHY_SYNC, 0x00); 2048c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_PHY_SYNC, 0x01); 2058c2ecf20Sopenharmony_ci 2068c2ecf20Sopenharmony_ci inno_hdmi_sys_power(hdmi, true); 2078c2ecf20Sopenharmony_ci break; 2088c2ecf20Sopenharmony_ci 2098c2ecf20Sopenharmony_ci case LOWER_PWR: 2108c2ecf20Sopenharmony_ci inno_hdmi_sys_power(hdmi, false); 2118c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_PHY_DRIVER, 0x00); 2128c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_PHY_PRE_EMPHASIS, 0x00); 2138c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_PHY_CHG_PWR, 0x00); 2148c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_PHY_SYS_CTL, 0x15); 2158c2ecf20Sopenharmony_ci 2168c2ecf20Sopenharmony_ci break; 2178c2ecf20Sopenharmony_ci 2188c2ecf20Sopenharmony_ci default: 2198c2ecf20Sopenharmony_ci DRM_DEV_ERROR(hdmi->dev, "Unknown power mode %d\n", mode); 2208c2ecf20Sopenharmony_ci } 2218c2ecf20Sopenharmony_ci} 2228c2ecf20Sopenharmony_ci 2238c2ecf20Sopenharmony_cistatic void inno_hdmi_reset(struct inno_hdmi *hdmi) 2248c2ecf20Sopenharmony_ci{ 2258c2ecf20Sopenharmony_ci u32 val; 2268c2ecf20Sopenharmony_ci u32 msk; 2278c2ecf20Sopenharmony_ci 2288c2ecf20Sopenharmony_ci hdmi_modb(hdmi, HDMI_SYS_CTRL, m_RST_DIGITAL, v_NOT_RST_DIGITAL); 2298c2ecf20Sopenharmony_ci udelay(100); 2308c2ecf20Sopenharmony_ci 2318c2ecf20Sopenharmony_ci hdmi_modb(hdmi, HDMI_SYS_CTRL, m_RST_ANALOG, v_NOT_RST_ANALOG); 2328c2ecf20Sopenharmony_ci udelay(100); 2338c2ecf20Sopenharmony_ci 2348c2ecf20Sopenharmony_ci msk = m_REG_CLK_INV | m_REG_CLK_SOURCE | m_POWER | m_INT_POL; 2358c2ecf20Sopenharmony_ci val = v_REG_CLK_INV | v_REG_CLK_SOURCE_SYS | v_PWR_ON | v_INT_POL_HIGH; 2368c2ecf20Sopenharmony_ci hdmi_modb(hdmi, HDMI_SYS_CTRL, msk, val); 2378c2ecf20Sopenharmony_ci 2388c2ecf20Sopenharmony_ci inno_hdmi_set_pwr_mode(hdmi, NORMAL); 2398c2ecf20Sopenharmony_ci} 2408c2ecf20Sopenharmony_ci 2418c2ecf20Sopenharmony_cistatic int inno_hdmi_upload_frame(struct inno_hdmi *hdmi, int setup_rc, 2428c2ecf20Sopenharmony_ci union hdmi_infoframe *frame, u32 frame_index, 2438c2ecf20Sopenharmony_ci u32 mask, u32 disable, u32 enable) 2448c2ecf20Sopenharmony_ci{ 2458c2ecf20Sopenharmony_ci if (mask) 2468c2ecf20Sopenharmony_ci hdmi_modb(hdmi, HDMI_PACKET_SEND_AUTO, mask, disable); 2478c2ecf20Sopenharmony_ci 2488c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_CONTROL_PACKET_BUF_INDEX, frame_index); 2498c2ecf20Sopenharmony_ci 2508c2ecf20Sopenharmony_ci if (setup_rc >= 0) { 2518c2ecf20Sopenharmony_ci u8 packed_frame[HDMI_MAXIMUM_INFO_FRAME_SIZE]; 2528c2ecf20Sopenharmony_ci ssize_t rc, i; 2538c2ecf20Sopenharmony_ci 2548c2ecf20Sopenharmony_ci rc = hdmi_infoframe_pack(frame, packed_frame, 2558c2ecf20Sopenharmony_ci sizeof(packed_frame)); 2568c2ecf20Sopenharmony_ci if (rc < 0) 2578c2ecf20Sopenharmony_ci return rc; 2588c2ecf20Sopenharmony_ci 2598c2ecf20Sopenharmony_ci for (i = 0; i < rc; i++) 2608c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_CONTROL_PACKET_ADDR + i, 2618c2ecf20Sopenharmony_ci packed_frame[i]); 2628c2ecf20Sopenharmony_ci 2638c2ecf20Sopenharmony_ci if (mask) 2648c2ecf20Sopenharmony_ci hdmi_modb(hdmi, HDMI_PACKET_SEND_AUTO, mask, enable); 2658c2ecf20Sopenharmony_ci } 2668c2ecf20Sopenharmony_ci 2678c2ecf20Sopenharmony_ci return setup_rc; 2688c2ecf20Sopenharmony_ci} 2698c2ecf20Sopenharmony_ci 2708c2ecf20Sopenharmony_cistatic int inno_hdmi_config_video_vsi(struct inno_hdmi *hdmi, 2718c2ecf20Sopenharmony_ci struct drm_display_mode *mode) 2728c2ecf20Sopenharmony_ci{ 2738c2ecf20Sopenharmony_ci union hdmi_infoframe frame; 2748c2ecf20Sopenharmony_ci int rc; 2758c2ecf20Sopenharmony_ci 2768c2ecf20Sopenharmony_ci rc = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi, 2778c2ecf20Sopenharmony_ci &hdmi->connector, 2788c2ecf20Sopenharmony_ci mode); 2798c2ecf20Sopenharmony_ci 2808c2ecf20Sopenharmony_ci return inno_hdmi_upload_frame(hdmi, rc, &frame, INFOFRAME_VSI, 2818c2ecf20Sopenharmony_ci m_PACKET_VSI_EN, v_PACKET_VSI_EN(0), v_PACKET_VSI_EN(1)); 2828c2ecf20Sopenharmony_ci} 2838c2ecf20Sopenharmony_ci 2848c2ecf20Sopenharmony_cistatic int inno_hdmi_config_video_avi(struct inno_hdmi *hdmi, 2858c2ecf20Sopenharmony_ci struct drm_display_mode *mode) 2868c2ecf20Sopenharmony_ci{ 2878c2ecf20Sopenharmony_ci union hdmi_infoframe frame; 2888c2ecf20Sopenharmony_ci int rc; 2898c2ecf20Sopenharmony_ci 2908c2ecf20Sopenharmony_ci rc = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi, 2918c2ecf20Sopenharmony_ci &hdmi->connector, 2928c2ecf20Sopenharmony_ci mode); 2938c2ecf20Sopenharmony_ci 2948c2ecf20Sopenharmony_ci if (hdmi->hdmi_data.enc_out_format == HDMI_COLORSPACE_YUV444) 2958c2ecf20Sopenharmony_ci frame.avi.colorspace = HDMI_COLORSPACE_YUV444; 2968c2ecf20Sopenharmony_ci else if (hdmi->hdmi_data.enc_out_format == HDMI_COLORSPACE_YUV422) 2978c2ecf20Sopenharmony_ci frame.avi.colorspace = HDMI_COLORSPACE_YUV422; 2988c2ecf20Sopenharmony_ci else 2998c2ecf20Sopenharmony_ci frame.avi.colorspace = HDMI_COLORSPACE_RGB; 3008c2ecf20Sopenharmony_ci 3018c2ecf20Sopenharmony_ci return inno_hdmi_upload_frame(hdmi, rc, &frame, INFOFRAME_AVI, 0, 0, 0); 3028c2ecf20Sopenharmony_ci} 3038c2ecf20Sopenharmony_ci 3048c2ecf20Sopenharmony_cistatic int inno_hdmi_config_video_csc(struct inno_hdmi *hdmi) 3058c2ecf20Sopenharmony_ci{ 3068c2ecf20Sopenharmony_ci struct hdmi_data_info *data = &hdmi->hdmi_data; 3078c2ecf20Sopenharmony_ci int c0_c2_change = 0; 3088c2ecf20Sopenharmony_ci int csc_enable = 0; 3098c2ecf20Sopenharmony_ci int csc_mode = 0; 3108c2ecf20Sopenharmony_ci int auto_csc = 0; 3118c2ecf20Sopenharmony_ci int value; 3128c2ecf20Sopenharmony_ci int i; 3138c2ecf20Sopenharmony_ci 3148c2ecf20Sopenharmony_ci /* Input video mode is SDR RGB24bit, data enable signal from external */ 3158c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_VIDEO_CONTRL1, v_DE_EXTERNAL | 3168c2ecf20Sopenharmony_ci v_VIDEO_INPUT_FORMAT(VIDEO_INPUT_SDR_RGB444)); 3178c2ecf20Sopenharmony_ci 3188c2ecf20Sopenharmony_ci /* Input color hardcode to RGB, and output color hardcode to RGB888 */ 3198c2ecf20Sopenharmony_ci value = v_VIDEO_INPUT_BITS(VIDEO_INPUT_8BITS) | 3208c2ecf20Sopenharmony_ci v_VIDEO_OUTPUT_COLOR(0) | 3218c2ecf20Sopenharmony_ci v_VIDEO_INPUT_CSP(0); 3228c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_VIDEO_CONTRL2, value); 3238c2ecf20Sopenharmony_ci 3248c2ecf20Sopenharmony_ci if (data->enc_in_format == data->enc_out_format) { 3258c2ecf20Sopenharmony_ci if ((data->enc_in_format == HDMI_COLORSPACE_RGB) || 3268c2ecf20Sopenharmony_ci (data->enc_in_format >= HDMI_COLORSPACE_YUV444)) { 3278c2ecf20Sopenharmony_ci value = v_SOF_DISABLE | v_COLOR_DEPTH_NOT_INDICATED(1); 3288c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_VIDEO_CONTRL3, value); 3298c2ecf20Sopenharmony_ci 3308c2ecf20Sopenharmony_ci hdmi_modb(hdmi, HDMI_VIDEO_CONTRL, 3318c2ecf20Sopenharmony_ci m_VIDEO_AUTO_CSC | m_VIDEO_C0_C2_SWAP, 3328c2ecf20Sopenharmony_ci v_VIDEO_AUTO_CSC(AUTO_CSC_DISABLE) | 3338c2ecf20Sopenharmony_ci v_VIDEO_C0_C2_SWAP(C0_C2_CHANGE_DISABLE)); 3348c2ecf20Sopenharmony_ci return 0; 3358c2ecf20Sopenharmony_ci } 3368c2ecf20Sopenharmony_ci } 3378c2ecf20Sopenharmony_ci 3388c2ecf20Sopenharmony_ci if (data->colorimetry == HDMI_COLORIMETRY_ITU_601) { 3398c2ecf20Sopenharmony_ci if ((data->enc_in_format == HDMI_COLORSPACE_RGB) && 3408c2ecf20Sopenharmony_ci (data->enc_out_format == HDMI_COLORSPACE_YUV444)) { 3418c2ecf20Sopenharmony_ci csc_mode = CSC_RGB_0_255_TO_ITU601_16_235_8BIT; 3428c2ecf20Sopenharmony_ci auto_csc = AUTO_CSC_DISABLE; 3438c2ecf20Sopenharmony_ci c0_c2_change = C0_C2_CHANGE_DISABLE; 3448c2ecf20Sopenharmony_ci csc_enable = v_CSC_ENABLE; 3458c2ecf20Sopenharmony_ci } else if ((data->enc_in_format == HDMI_COLORSPACE_YUV444) && 3468c2ecf20Sopenharmony_ci (data->enc_out_format == HDMI_COLORSPACE_RGB)) { 3478c2ecf20Sopenharmony_ci csc_mode = CSC_ITU601_16_235_TO_RGB_0_255_8BIT; 3488c2ecf20Sopenharmony_ci auto_csc = AUTO_CSC_ENABLE; 3498c2ecf20Sopenharmony_ci c0_c2_change = C0_C2_CHANGE_DISABLE; 3508c2ecf20Sopenharmony_ci csc_enable = v_CSC_DISABLE; 3518c2ecf20Sopenharmony_ci } 3528c2ecf20Sopenharmony_ci } else { 3538c2ecf20Sopenharmony_ci if ((data->enc_in_format == HDMI_COLORSPACE_RGB) && 3548c2ecf20Sopenharmony_ci (data->enc_out_format == HDMI_COLORSPACE_YUV444)) { 3558c2ecf20Sopenharmony_ci csc_mode = CSC_RGB_0_255_TO_ITU709_16_235_8BIT; 3568c2ecf20Sopenharmony_ci auto_csc = AUTO_CSC_DISABLE; 3578c2ecf20Sopenharmony_ci c0_c2_change = C0_C2_CHANGE_DISABLE; 3588c2ecf20Sopenharmony_ci csc_enable = v_CSC_ENABLE; 3598c2ecf20Sopenharmony_ci } else if ((data->enc_in_format == HDMI_COLORSPACE_YUV444) && 3608c2ecf20Sopenharmony_ci (data->enc_out_format == HDMI_COLORSPACE_RGB)) { 3618c2ecf20Sopenharmony_ci csc_mode = CSC_ITU709_16_235_TO_RGB_0_255_8BIT; 3628c2ecf20Sopenharmony_ci auto_csc = AUTO_CSC_ENABLE; 3638c2ecf20Sopenharmony_ci c0_c2_change = C0_C2_CHANGE_DISABLE; 3648c2ecf20Sopenharmony_ci csc_enable = v_CSC_DISABLE; 3658c2ecf20Sopenharmony_ci } 3668c2ecf20Sopenharmony_ci } 3678c2ecf20Sopenharmony_ci 3688c2ecf20Sopenharmony_ci for (i = 0; i < 24; i++) 3698c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_VIDEO_CSC_COEF + i, 3708c2ecf20Sopenharmony_ci coeff_csc[csc_mode][i]); 3718c2ecf20Sopenharmony_ci 3728c2ecf20Sopenharmony_ci value = v_SOF_DISABLE | csc_enable | v_COLOR_DEPTH_NOT_INDICATED(1); 3738c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_VIDEO_CONTRL3, value); 3748c2ecf20Sopenharmony_ci hdmi_modb(hdmi, HDMI_VIDEO_CONTRL, m_VIDEO_AUTO_CSC | 3758c2ecf20Sopenharmony_ci m_VIDEO_C0_C2_SWAP, v_VIDEO_AUTO_CSC(auto_csc) | 3768c2ecf20Sopenharmony_ci v_VIDEO_C0_C2_SWAP(c0_c2_change)); 3778c2ecf20Sopenharmony_ci 3788c2ecf20Sopenharmony_ci return 0; 3798c2ecf20Sopenharmony_ci} 3808c2ecf20Sopenharmony_ci 3818c2ecf20Sopenharmony_cistatic int inno_hdmi_config_video_timing(struct inno_hdmi *hdmi, 3828c2ecf20Sopenharmony_ci struct drm_display_mode *mode) 3838c2ecf20Sopenharmony_ci{ 3848c2ecf20Sopenharmony_ci int value; 3858c2ecf20Sopenharmony_ci 3868c2ecf20Sopenharmony_ci /* Set detail external video timing polarity and interlace mode */ 3878c2ecf20Sopenharmony_ci value = v_EXTERANL_VIDEO(1); 3888c2ecf20Sopenharmony_ci value |= mode->flags & DRM_MODE_FLAG_PHSYNC ? 3898c2ecf20Sopenharmony_ci v_HSYNC_POLARITY(1) : v_HSYNC_POLARITY(0); 3908c2ecf20Sopenharmony_ci value |= mode->flags & DRM_MODE_FLAG_PVSYNC ? 3918c2ecf20Sopenharmony_ci v_VSYNC_POLARITY(1) : v_VSYNC_POLARITY(0); 3928c2ecf20Sopenharmony_ci value |= mode->flags & DRM_MODE_FLAG_INTERLACE ? 3938c2ecf20Sopenharmony_ci v_INETLACE(1) : v_INETLACE(0); 3948c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_VIDEO_TIMING_CTL, value); 3958c2ecf20Sopenharmony_ci 3968c2ecf20Sopenharmony_ci /* Set detail external video timing */ 3978c2ecf20Sopenharmony_ci value = mode->htotal; 3988c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HTOTAL_L, value & 0xFF); 3998c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HTOTAL_H, (value >> 8) & 0xFF); 4008c2ecf20Sopenharmony_ci 4018c2ecf20Sopenharmony_ci value = mode->htotal - mode->hdisplay; 4028c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HBLANK_L, value & 0xFF); 4038c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HBLANK_H, (value >> 8) & 0xFF); 4048c2ecf20Sopenharmony_ci 4058c2ecf20Sopenharmony_ci value = mode->hsync_start - mode->hdisplay; 4068c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HDELAY_L, value & 0xFF); 4078c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HDELAY_H, (value >> 8) & 0xFF); 4088c2ecf20Sopenharmony_ci 4098c2ecf20Sopenharmony_ci value = mode->hsync_end - mode->hsync_start; 4108c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HDURATION_L, value & 0xFF); 4118c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HDURATION_H, (value >> 8) & 0xFF); 4128c2ecf20Sopenharmony_ci 4138c2ecf20Sopenharmony_ci value = mode->vtotal; 4148c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_VIDEO_EXT_VTOTAL_L, value & 0xFF); 4158c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_VIDEO_EXT_VTOTAL_H, (value >> 8) & 0xFF); 4168c2ecf20Sopenharmony_ci 4178c2ecf20Sopenharmony_ci value = mode->vtotal - mode->vdisplay; 4188c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_VIDEO_EXT_VBLANK, value & 0xFF); 4198c2ecf20Sopenharmony_ci 4208c2ecf20Sopenharmony_ci value = mode->vsync_start - mode->vdisplay; 4218c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_VIDEO_EXT_VDELAY, value & 0xFF); 4228c2ecf20Sopenharmony_ci 4238c2ecf20Sopenharmony_ci value = mode->vsync_end - mode->vsync_start; 4248c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_VIDEO_EXT_VDURATION, value & 0xFF); 4258c2ecf20Sopenharmony_ci 4268c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_PHY_PRE_DIV_RATIO, 0x1e); 4278c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_PHY_FEEDBACK_DIV_RATIO_LOW, 0x2c); 4288c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_PHY_FEEDBACK_DIV_RATIO_HIGH, 0x01); 4298c2ecf20Sopenharmony_ci 4308c2ecf20Sopenharmony_ci return 0; 4318c2ecf20Sopenharmony_ci} 4328c2ecf20Sopenharmony_ci 4338c2ecf20Sopenharmony_cistatic int inno_hdmi_setup(struct inno_hdmi *hdmi, 4348c2ecf20Sopenharmony_ci struct drm_display_mode *mode) 4358c2ecf20Sopenharmony_ci{ 4368c2ecf20Sopenharmony_ci hdmi->hdmi_data.vic = drm_match_cea_mode(mode); 4378c2ecf20Sopenharmony_ci 4388c2ecf20Sopenharmony_ci hdmi->hdmi_data.enc_in_format = HDMI_COLORSPACE_RGB; 4398c2ecf20Sopenharmony_ci hdmi->hdmi_data.enc_out_format = HDMI_COLORSPACE_RGB; 4408c2ecf20Sopenharmony_ci 4418c2ecf20Sopenharmony_ci if ((hdmi->hdmi_data.vic == 6) || (hdmi->hdmi_data.vic == 7) || 4428c2ecf20Sopenharmony_ci (hdmi->hdmi_data.vic == 21) || (hdmi->hdmi_data.vic == 22) || 4438c2ecf20Sopenharmony_ci (hdmi->hdmi_data.vic == 2) || (hdmi->hdmi_data.vic == 3) || 4448c2ecf20Sopenharmony_ci (hdmi->hdmi_data.vic == 17) || (hdmi->hdmi_data.vic == 18)) 4458c2ecf20Sopenharmony_ci hdmi->hdmi_data.colorimetry = HDMI_COLORIMETRY_ITU_601; 4468c2ecf20Sopenharmony_ci else 4478c2ecf20Sopenharmony_ci hdmi->hdmi_data.colorimetry = HDMI_COLORIMETRY_ITU_709; 4488c2ecf20Sopenharmony_ci 4498c2ecf20Sopenharmony_ci /* Mute video and audio output */ 4508c2ecf20Sopenharmony_ci hdmi_modb(hdmi, HDMI_AV_MUTE, m_AUDIO_MUTE | m_VIDEO_BLACK, 4518c2ecf20Sopenharmony_ci v_AUDIO_MUTE(1) | v_VIDEO_MUTE(1)); 4528c2ecf20Sopenharmony_ci 4538c2ecf20Sopenharmony_ci /* Set HDMI Mode */ 4548c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_HDCP_CTRL, 4558c2ecf20Sopenharmony_ci v_HDMI_DVI(hdmi->hdmi_data.sink_is_hdmi)); 4568c2ecf20Sopenharmony_ci 4578c2ecf20Sopenharmony_ci inno_hdmi_config_video_timing(hdmi, mode); 4588c2ecf20Sopenharmony_ci 4598c2ecf20Sopenharmony_ci inno_hdmi_config_video_csc(hdmi); 4608c2ecf20Sopenharmony_ci 4618c2ecf20Sopenharmony_ci if (hdmi->hdmi_data.sink_is_hdmi) { 4628c2ecf20Sopenharmony_ci inno_hdmi_config_video_avi(hdmi, mode); 4638c2ecf20Sopenharmony_ci inno_hdmi_config_video_vsi(hdmi, mode); 4648c2ecf20Sopenharmony_ci } 4658c2ecf20Sopenharmony_ci 4668c2ecf20Sopenharmony_ci /* 4678c2ecf20Sopenharmony_ci * When IP controller have configured to an accurate video 4688c2ecf20Sopenharmony_ci * timing, then the TMDS clock source would be switched to 4698c2ecf20Sopenharmony_ci * DCLK_LCDC, so we need to init the TMDS rate to mode pixel 4708c2ecf20Sopenharmony_ci * clock rate, and reconfigure the DDC clock. 4718c2ecf20Sopenharmony_ci */ 4728c2ecf20Sopenharmony_ci hdmi->tmds_rate = mode->clock * 1000; 4738c2ecf20Sopenharmony_ci inno_hdmi_i2c_init(hdmi); 4748c2ecf20Sopenharmony_ci 4758c2ecf20Sopenharmony_ci /* Unmute video and audio output */ 4768c2ecf20Sopenharmony_ci hdmi_modb(hdmi, HDMI_AV_MUTE, m_AUDIO_MUTE | m_VIDEO_BLACK, 4778c2ecf20Sopenharmony_ci v_AUDIO_MUTE(0) | v_VIDEO_MUTE(0)); 4788c2ecf20Sopenharmony_ci 4798c2ecf20Sopenharmony_ci return 0; 4808c2ecf20Sopenharmony_ci} 4818c2ecf20Sopenharmony_ci 4828c2ecf20Sopenharmony_cistatic void inno_hdmi_encoder_mode_set(struct drm_encoder *encoder, 4838c2ecf20Sopenharmony_ci struct drm_display_mode *mode, 4848c2ecf20Sopenharmony_ci struct drm_display_mode *adj_mode) 4858c2ecf20Sopenharmony_ci{ 4868c2ecf20Sopenharmony_ci struct inno_hdmi *hdmi = to_inno_hdmi(encoder); 4878c2ecf20Sopenharmony_ci 4888c2ecf20Sopenharmony_ci inno_hdmi_setup(hdmi, adj_mode); 4898c2ecf20Sopenharmony_ci 4908c2ecf20Sopenharmony_ci /* Store the display mode for plugin/DPMS poweron events */ 4918c2ecf20Sopenharmony_ci drm_mode_copy(&hdmi->previous_mode, adj_mode); 4928c2ecf20Sopenharmony_ci} 4938c2ecf20Sopenharmony_ci 4948c2ecf20Sopenharmony_cistatic void inno_hdmi_encoder_enable(struct drm_encoder *encoder) 4958c2ecf20Sopenharmony_ci{ 4968c2ecf20Sopenharmony_ci struct inno_hdmi *hdmi = to_inno_hdmi(encoder); 4978c2ecf20Sopenharmony_ci 4988c2ecf20Sopenharmony_ci inno_hdmi_set_pwr_mode(hdmi, NORMAL); 4998c2ecf20Sopenharmony_ci} 5008c2ecf20Sopenharmony_ci 5018c2ecf20Sopenharmony_cistatic void inno_hdmi_encoder_disable(struct drm_encoder *encoder) 5028c2ecf20Sopenharmony_ci{ 5038c2ecf20Sopenharmony_ci struct inno_hdmi *hdmi = to_inno_hdmi(encoder); 5048c2ecf20Sopenharmony_ci 5058c2ecf20Sopenharmony_ci inno_hdmi_set_pwr_mode(hdmi, LOWER_PWR); 5068c2ecf20Sopenharmony_ci} 5078c2ecf20Sopenharmony_ci 5088c2ecf20Sopenharmony_cistatic bool inno_hdmi_encoder_mode_fixup(struct drm_encoder *encoder, 5098c2ecf20Sopenharmony_ci const struct drm_display_mode *mode, 5108c2ecf20Sopenharmony_ci struct drm_display_mode *adj_mode) 5118c2ecf20Sopenharmony_ci{ 5128c2ecf20Sopenharmony_ci return true; 5138c2ecf20Sopenharmony_ci} 5148c2ecf20Sopenharmony_ci 5158c2ecf20Sopenharmony_cistatic int 5168c2ecf20Sopenharmony_ciinno_hdmi_encoder_atomic_check(struct drm_encoder *encoder, 5178c2ecf20Sopenharmony_ci struct drm_crtc_state *crtc_state, 5188c2ecf20Sopenharmony_ci struct drm_connector_state *conn_state) 5198c2ecf20Sopenharmony_ci{ 5208c2ecf20Sopenharmony_ci struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc_state); 5218c2ecf20Sopenharmony_ci 5228c2ecf20Sopenharmony_ci s->output_mode = ROCKCHIP_OUT_MODE_P888; 5238c2ecf20Sopenharmony_ci s->output_type = DRM_MODE_CONNECTOR_HDMIA; 5248c2ecf20Sopenharmony_ci 5258c2ecf20Sopenharmony_ci return 0; 5268c2ecf20Sopenharmony_ci} 5278c2ecf20Sopenharmony_ci 5288c2ecf20Sopenharmony_cistatic struct drm_encoder_helper_funcs inno_hdmi_encoder_helper_funcs = { 5298c2ecf20Sopenharmony_ci .enable = inno_hdmi_encoder_enable, 5308c2ecf20Sopenharmony_ci .disable = inno_hdmi_encoder_disable, 5318c2ecf20Sopenharmony_ci .mode_fixup = inno_hdmi_encoder_mode_fixup, 5328c2ecf20Sopenharmony_ci .mode_set = inno_hdmi_encoder_mode_set, 5338c2ecf20Sopenharmony_ci .atomic_check = inno_hdmi_encoder_atomic_check, 5348c2ecf20Sopenharmony_ci}; 5358c2ecf20Sopenharmony_ci 5368c2ecf20Sopenharmony_cistatic enum drm_connector_status 5378c2ecf20Sopenharmony_ciinno_hdmi_connector_detect(struct drm_connector *connector, bool force) 5388c2ecf20Sopenharmony_ci{ 5398c2ecf20Sopenharmony_ci struct inno_hdmi *hdmi = to_inno_hdmi(connector); 5408c2ecf20Sopenharmony_ci 5418c2ecf20Sopenharmony_ci return (hdmi_readb(hdmi, HDMI_STATUS) & m_HOTPLUG) ? 5428c2ecf20Sopenharmony_ci connector_status_connected : connector_status_disconnected; 5438c2ecf20Sopenharmony_ci} 5448c2ecf20Sopenharmony_ci 5458c2ecf20Sopenharmony_cistatic int inno_hdmi_connector_get_modes(struct drm_connector *connector) 5468c2ecf20Sopenharmony_ci{ 5478c2ecf20Sopenharmony_ci struct inno_hdmi *hdmi = to_inno_hdmi(connector); 5488c2ecf20Sopenharmony_ci struct edid *edid; 5498c2ecf20Sopenharmony_ci int ret = 0; 5508c2ecf20Sopenharmony_ci 5518c2ecf20Sopenharmony_ci if (!hdmi->ddc) 5528c2ecf20Sopenharmony_ci return 0; 5538c2ecf20Sopenharmony_ci 5548c2ecf20Sopenharmony_ci edid = drm_get_edid(connector, hdmi->ddc); 5558c2ecf20Sopenharmony_ci if (edid) { 5568c2ecf20Sopenharmony_ci hdmi->hdmi_data.sink_is_hdmi = drm_detect_hdmi_monitor(edid); 5578c2ecf20Sopenharmony_ci hdmi->hdmi_data.sink_has_audio = drm_detect_monitor_audio(edid); 5588c2ecf20Sopenharmony_ci drm_connector_update_edid_property(connector, edid); 5598c2ecf20Sopenharmony_ci ret = drm_add_edid_modes(connector, edid); 5608c2ecf20Sopenharmony_ci kfree(edid); 5618c2ecf20Sopenharmony_ci } 5628c2ecf20Sopenharmony_ci 5638c2ecf20Sopenharmony_ci return ret; 5648c2ecf20Sopenharmony_ci} 5658c2ecf20Sopenharmony_ci 5668c2ecf20Sopenharmony_cistatic enum drm_mode_status 5678c2ecf20Sopenharmony_ciinno_hdmi_connector_mode_valid(struct drm_connector *connector, 5688c2ecf20Sopenharmony_ci struct drm_display_mode *mode) 5698c2ecf20Sopenharmony_ci{ 5708c2ecf20Sopenharmony_ci return MODE_OK; 5718c2ecf20Sopenharmony_ci} 5728c2ecf20Sopenharmony_ci 5738c2ecf20Sopenharmony_cistatic int 5748c2ecf20Sopenharmony_ciinno_hdmi_probe_single_connector_modes(struct drm_connector *connector, 5758c2ecf20Sopenharmony_ci uint32_t maxX, uint32_t maxY) 5768c2ecf20Sopenharmony_ci{ 5778c2ecf20Sopenharmony_ci return drm_helper_probe_single_connector_modes(connector, 1920, 1080); 5788c2ecf20Sopenharmony_ci} 5798c2ecf20Sopenharmony_ci 5808c2ecf20Sopenharmony_cistatic void inno_hdmi_connector_destroy(struct drm_connector *connector) 5818c2ecf20Sopenharmony_ci{ 5828c2ecf20Sopenharmony_ci drm_connector_unregister(connector); 5838c2ecf20Sopenharmony_ci drm_connector_cleanup(connector); 5848c2ecf20Sopenharmony_ci} 5858c2ecf20Sopenharmony_ci 5868c2ecf20Sopenharmony_cistatic const struct drm_connector_funcs inno_hdmi_connector_funcs = { 5878c2ecf20Sopenharmony_ci .fill_modes = inno_hdmi_probe_single_connector_modes, 5888c2ecf20Sopenharmony_ci .detect = inno_hdmi_connector_detect, 5898c2ecf20Sopenharmony_ci .destroy = inno_hdmi_connector_destroy, 5908c2ecf20Sopenharmony_ci .reset = drm_atomic_helper_connector_reset, 5918c2ecf20Sopenharmony_ci .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state, 5928c2ecf20Sopenharmony_ci .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, 5938c2ecf20Sopenharmony_ci}; 5948c2ecf20Sopenharmony_ci 5958c2ecf20Sopenharmony_cistatic struct drm_connector_helper_funcs inno_hdmi_connector_helper_funcs = { 5968c2ecf20Sopenharmony_ci .get_modes = inno_hdmi_connector_get_modes, 5978c2ecf20Sopenharmony_ci .mode_valid = inno_hdmi_connector_mode_valid, 5988c2ecf20Sopenharmony_ci}; 5998c2ecf20Sopenharmony_ci 6008c2ecf20Sopenharmony_cistatic int inno_hdmi_register(struct drm_device *drm, struct inno_hdmi *hdmi) 6018c2ecf20Sopenharmony_ci{ 6028c2ecf20Sopenharmony_ci struct drm_encoder *encoder = &hdmi->encoder; 6038c2ecf20Sopenharmony_ci struct device *dev = hdmi->dev; 6048c2ecf20Sopenharmony_ci 6058c2ecf20Sopenharmony_ci encoder->possible_crtcs = drm_of_find_possible_crtcs(drm, dev->of_node); 6068c2ecf20Sopenharmony_ci 6078c2ecf20Sopenharmony_ci /* 6088c2ecf20Sopenharmony_ci * If we failed to find the CRTC(s) which this encoder is 6098c2ecf20Sopenharmony_ci * supposed to be connected to, it's because the CRTC has 6108c2ecf20Sopenharmony_ci * not been registered yet. Defer probing, and hope that 6118c2ecf20Sopenharmony_ci * the required CRTC is added later. 6128c2ecf20Sopenharmony_ci */ 6138c2ecf20Sopenharmony_ci if (encoder->possible_crtcs == 0) 6148c2ecf20Sopenharmony_ci return -EPROBE_DEFER; 6158c2ecf20Sopenharmony_ci 6168c2ecf20Sopenharmony_ci drm_encoder_helper_add(encoder, &inno_hdmi_encoder_helper_funcs); 6178c2ecf20Sopenharmony_ci drm_simple_encoder_init(drm, encoder, DRM_MODE_ENCODER_TMDS); 6188c2ecf20Sopenharmony_ci 6198c2ecf20Sopenharmony_ci hdmi->connector.polled = DRM_CONNECTOR_POLL_HPD; 6208c2ecf20Sopenharmony_ci 6218c2ecf20Sopenharmony_ci drm_connector_helper_add(&hdmi->connector, 6228c2ecf20Sopenharmony_ci &inno_hdmi_connector_helper_funcs); 6238c2ecf20Sopenharmony_ci drm_connector_init_with_ddc(drm, &hdmi->connector, 6248c2ecf20Sopenharmony_ci &inno_hdmi_connector_funcs, 6258c2ecf20Sopenharmony_ci DRM_MODE_CONNECTOR_HDMIA, 6268c2ecf20Sopenharmony_ci hdmi->ddc); 6278c2ecf20Sopenharmony_ci 6288c2ecf20Sopenharmony_ci drm_connector_attach_encoder(&hdmi->connector, encoder); 6298c2ecf20Sopenharmony_ci 6308c2ecf20Sopenharmony_ci return 0; 6318c2ecf20Sopenharmony_ci} 6328c2ecf20Sopenharmony_ci 6338c2ecf20Sopenharmony_cistatic irqreturn_t inno_hdmi_i2c_irq(struct inno_hdmi *hdmi) 6348c2ecf20Sopenharmony_ci{ 6358c2ecf20Sopenharmony_ci struct inno_hdmi_i2c *i2c = hdmi->i2c; 6368c2ecf20Sopenharmony_ci u8 stat; 6378c2ecf20Sopenharmony_ci 6388c2ecf20Sopenharmony_ci stat = hdmi_readb(hdmi, HDMI_INTERRUPT_STATUS1); 6398c2ecf20Sopenharmony_ci if (!(stat & m_INT_EDID_READY)) 6408c2ecf20Sopenharmony_ci return IRQ_NONE; 6418c2ecf20Sopenharmony_ci 6428c2ecf20Sopenharmony_ci /* Clear HDMI EDID interrupt flag */ 6438c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_INTERRUPT_STATUS1, m_INT_EDID_READY); 6448c2ecf20Sopenharmony_ci 6458c2ecf20Sopenharmony_ci complete(&i2c->cmp); 6468c2ecf20Sopenharmony_ci 6478c2ecf20Sopenharmony_ci return IRQ_HANDLED; 6488c2ecf20Sopenharmony_ci} 6498c2ecf20Sopenharmony_ci 6508c2ecf20Sopenharmony_cistatic irqreturn_t inno_hdmi_hardirq(int irq, void *dev_id) 6518c2ecf20Sopenharmony_ci{ 6528c2ecf20Sopenharmony_ci struct inno_hdmi *hdmi = dev_id; 6538c2ecf20Sopenharmony_ci irqreturn_t ret = IRQ_NONE; 6548c2ecf20Sopenharmony_ci u8 interrupt; 6558c2ecf20Sopenharmony_ci 6568c2ecf20Sopenharmony_ci if (hdmi->i2c) 6578c2ecf20Sopenharmony_ci ret = inno_hdmi_i2c_irq(hdmi); 6588c2ecf20Sopenharmony_ci 6598c2ecf20Sopenharmony_ci interrupt = hdmi_readb(hdmi, HDMI_STATUS); 6608c2ecf20Sopenharmony_ci if (interrupt & m_INT_HOTPLUG) { 6618c2ecf20Sopenharmony_ci hdmi_modb(hdmi, HDMI_STATUS, m_INT_HOTPLUG, m_INT_HOTPLUG); 6628c2ecf20Sopenharmony_ci ret = IRQ_WAKE_THREAD; 6638c2ecf20Sopenharmony_ci } 6648c2ecf20Sopenharmony_ci 6658c2ecf20Sopenharmony_ci return ret; 6668c2ecf20Sopenharmony_ci} 6678c2ecf20Sopenharmony_ci 6688c2ecf20Sopenharmony_cistatic irqreturn_t inno_hdmi_irq(int irq, void *dev_id) 6698c2ecf20Sopenharmony_ci{ 6708c2ecf20Sopenharmony_ci struct inno_hdmi *hdmi = dev_id; 6718c2ecf20Sopenharmony_ci 6728c2ecf20Sopenharmony_ci drm_helper_hpd_irq_event(hdmi->connector.dev); 6738c2ecf20Sopenharmony_ci 6748c2ecf20Sopenharmony_ci return IRQ_HANDLED; 6758c2ecf20Sopenharmony_ci} 6768c2ecf20Sopenharmony_ci 6778c2ecf20Sopenharmony_cistatic int inno_hdmi_i2c_read(struct inno_hdmi *hdmi, struct i2c_msg *msgs) 6788c2ecf20Sopenharmony_ci{ 6798c2ecf20Sopenharmony_ci int length = msgs->len; 6808c2ecf20Sopenharmony_ci u8 *buf = msgs->buf; 6818c2ecf20Sopenharmony_ci int ret; 6828c2ecf20Sopenharmony_ci 6838c2ecf20Sopenharmony_ci ret = wait_for_completion_timeout(&hdmi->i2c->cmp, HZ / 10); 6848c2ecf20Sopenharmony_ci if (!ret) 6858c2ecf20Sopenharmony_ci return -EAGAIN; 6868c2ecf20Sopenharmony_ci 6878c2ecf20Sopenharmony_ci while (length--) 6888c2ecf20Sopenharmony_ci *buf++ = hdmi_readb(hdmi, HDMI_EDID_FIFO_ADDR); 6898c2ecf20Sopenharmony_ci 6908c2ecf20Sopenharmony_ci return 0; 6918c2ecf20Sopenharmony_ci} 6928c2ecf20Sopenharmony_ci 6938c2ecf20Sopenharmony_cistatic int inno_hdmi_i2c_write(struct inno_hdmi *hdmi, struct i2c_msg *msgs) 6948c2ecf20Sopenharmony_ci{ 6958c2ecf20Sopenharmony_ci /* 6968c2ecf20Sopenharmony_ci * The DDC module only support read EDID message, so 6978c2ecf20Sopenharmony_ci * we assume that each word write to this i2c adapter 6988c2ecf20Sopenharmony_ci * should be the offset of EDID word address. 6998c2ecf20Sopenharmony_ci */ 7008c2ecf20Sopenharmony_ci if ((msgs->len != 1) || 7018c2ecf20Sopenharmony_ci ((msgs->addr != DDC_ADDR) && (msgs->addr != DDC_SEGMENT_ADDR))) 7028c2ecf20Sopenharmony_ci return -EINVAL; 7038c2ecf20Sopenharmony_ci 7048c2ecf20Sopenharmony_ci reinit_completion(&hdmi->i2c->cmp); 7058c2ecf20Sopenharmony_ci 7068c2ecf20Sopenharmony_ci if (msgs->addr == DDC_SEGMENT_ADDR) 7078c2ecf20Sopenharmony_ci hdmi->i2c->segment_addr = msgs->buf[0]; 7088c2ecf20Sopenharmony_ci if (msgs->addr == DDC_ADDR) 7098c2ecf20Sopenharmony_ci hdmi->i2c->ddc_addr = msgs->buf[0]; 7108c2ecf20Sopenharmony_ci 7118c2ecf20Sopenharmony_ci /* Set edid fifo first addr */ 7128c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_EDID_FIFO_OFFSET, 0x00); 7138c2ecf20Sopenharmony_ci 7148c2ecf20Sopenharmony_ci /* Set edid word address 0x00/0x80 */ 7158c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_EDID_WORD_ADDR, hdmi->i2c->ddc_addr); 7168c2ecf20Sopenharmony_ci 7178c2ecf20Sopenharmony_ci /* Set edid segment pointer */ 7188c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_EDID_SEGMENT_POINTER, hdmi->i2c->segment_addr); 7198c2ecf20Sopenharmony_ci 7208c2ecf20Sopenharmony_ci return 0; 7218c2ecf20Sopenharmony_ci} 7228c2ecf20Sopenharmony_ci 7238c2ecf20Sopenharmony_cistatic int inno_hdmi_i2c_xfer(struct i2c_adapter *adap, 7248c2ecf20Sopenharmony_ci struct i2c_msg *msgs, int num) 7258c2ecf20Sopenharmony_ci{ 7268c2ecf20Sopenharmony_ci struct inno_hdmi *hdmi = i2c_get_adapdata(adap); 7278c2ecf20Sopenharmony_ci struct inno_hdmi_i2c *i2c = hdmi->i2c; 7288c2ecf20Sopenharmony_ci int i, ret = 0; 7298c2ecf20Sopenharmony_ci 7308c2ecf20Sopenharmony_ci mutex_lock(&i2c->lock); 7318c2ecf20Sopenharmony_ci 7328c2ecf20Sopenharmony_ci /* Clear the EDID interrupt flag and unmute the interrupt */ 7338c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_INTERRUPT_MASK1, m_INT_EDID_READY); 7348c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_INTERRUPT_STATUS1, m_INT_EDID_READY); 7358c2ecf20Sopenharmony_ci 7368c2ecf20Sopenharmony_ci for (i = 0; i < num; i++) { 7378c2ecf20Sopenharmony_ci DRM_DEV_DEBUG(hdmi->dev, 7388c2ecf20Sopenharmony_ci "xfer: num: %d/%d, len: %d, flags: %#x\n", 7398c2ecf20Sopenharmony_ci i + 1, num, msgs[i].len, msgs[i].flags); 7408c2ecf20Sopenharmony_ci 7418c2ecf20Sopenharmony_ci if (msgs[i].flags & I2C_M_RD) 7428c2ecf20Sopenharmony_ci ret = inno_hdmi_i2c_read(hdmi, &msgs[i]); 7438c2ecf20Sopenharmony_ci else 7448c2ecf20Sopenharmony_ci ret = inno_hdmi_i2c_write(hdmi, &msgs[i]); 7458c2ecf20Sopenharmony_ci 7468c2ecf20Sopenharmony_ci if (ret < 0) 7478c2ecf20Sopenharmony_ci break; 7488c2ecf20Sopenharmony_ci } 7498c2ecf20Sopenharmony_ci 7508c2ecf20Sopenharmony_ci if (!ret) 7518c2ecf20Sopenharmony_ci ret = num; 7528c2ecf20Sopenharmony_ci 7538c2ecf20Sopenharmony_ci /* Mute HDMI EDID interrupt */ 7548c2ecf20Sopenharmony_ci hdmi_writeb(hdmi, HDMI_INTERRUPT_MASK1, 0); 7558c2ecf20Sopenharmony_ci 7568c2ecf20Sopenharmony_ci mutex_unlock(&i2c->lock); 7578c2ecf20Sopenharmony_ci 7588c2ecf20Sopenharmony_ci return ret; 7598c2ecf20Sopenharmony_ci} 7608c2ecf20Sopenharmony_ci 7618c2ecf20Sopenharmony_cistatic u32 inno_hdmi_i2c_func(struct i2c_adapter *adapter) 7628c2ecf20Sopenharmony_ci{ 7638c2ecf20Sopenharmony_ci return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL; 7648c2ecf20Sopenharmony_ci} 7658c2ecf20Sopenharmony_ci 7668c2ecf20Sopenharmony_cistatic const struct i2c_algorithm inno_hdmi_algorithm = { 7678c2ecf20Sopenharmony_ci .master_xfer = inno_hdmi_i2c_xfer, 7688c2ecf20Sopenharmony_ci .functionality = inno_hdmi_i2c_func, 7698c2ecf20Sopenharmony_ci}; 7708c2ecf20Sopenharmony_ci 7718c2ecf20Sopenharmony_cistatic struct i2c_adapter *inno_hdmi_i2c_adapter(struct inno_hdmi *hdmi) 7728c2ecf20Sopenharmony_ci{ 7738c2ecf20Sopenharmony_ci struct i2c_adapter *adap; 7748c2ecf20Sopenharmony_ci struct inno_hdmi_i2c *i2c; 7758c2ecf20Sopenharmony_ci int ret; 7768c2ecf20Sopenharmony_ci 7778c2ecf20Sopenharmony_ci i2c = devm_kzalloc(hdmi->dev, sizeof(*i2c), GFP_KERNEL); 7788c2ecf20Sopenharmony_ci if (!i2c) 7798c2ecf20Sopenharmony_ci return ERR_PTR(-ENOMEM); 7808c2ecf20Sopenharmony_ci 7818c2ecf20Sopenharmony_ci mutex_init(&i2c->lock); 7828c2ecf20Sopenharmony_ci init_completion(&i2c->cmp); 7838c2ecf20Sopenharmony_ci 7848c2ecf20Sopenharmony_ci adap = &i2c->adap; 7858c2ecf20Sopenharmony_ci adap->class = I2C_CLASS_DDC; 7868c2ecf20Sopenharmony_ci adap->owner = THIS_MODULE; 7878c2ecf20Sopenharmony_ci adap->dev.parent = hdmi->dev; 7888c2ecf20Sopenharmony_ci adap->dev.of_node = hdmi->dev->of_node; 7898c2ecf20Sopenharmony_ci adap->algo = &inno_hdmi_algorithm; 7908c2ecf20Sopenharmony_ci strlcpy(adap->name, "Inno HDMI", sizeof(adap->name)); 7918c2ecf20Sopenharmony_ci i2c_set_adapdata(adap, hdmi); 7928c2ecf20Sopenharmony_ci 7938c2ecf20Sopenharmony_ci ret = i2c_add_adapter(adap); 7948c2ecf20Sopenharmony_ci if (ret) { 7958c2ecf20Sopenharmony_ci dev_warn(hdmi->dev, "cannot add %s I2C adapter\n", adap->name); 7968c2ecf20Sopenharmony_ci devm_kfree(hdmi->dev, i2c); 7978c2ecf20Sopenharmony_ci return ERR_PTR(ret); 7988c2ecf20Sopenharmony_ci } 7998c2ecf20Sopenharmony_ci 8008c2ecf20Sopenharmony_ci hdmi->i2c = i2c; 8018c2ecf20Sopenharmony_ci 8028c2ecf20Sopenharmony_ci DRM_DEV_INFO(hdmi->dev, "registered %s I2C bus driver\n", adap->name); 8038c2ecf20Sopenharmony_ci 8048c2ecf20Sopenharmony_ci return adap; 8058c2ecf20Sopenharmony_ci} 8068c2ecf20Sopenharmony_ci 8078c2ecf20Sopenharmony_cistatic int inno_hdmi_bind(struct device *dev, struct device *master, 8088c2ecf20Sopenharmony_ci void *data) 8098c2ecf20Sopenharmony_ci{ 8108c2ecf20Sopenharmony_ci struct platform_device *pdev = to_platform_device(dev); 8118c2ecf20Sopenharmony_ci struct drm_device *drm = data; 8128c2ecf20Sopenharmony_ci struct inno_hdmi *hdmi; 8138c2ecf20Sopenharmony_ci struct resource *iores; 8148c2ecf20Sopenharmony_ci int irq; 8158c2ecf20Sopenharmony_ci int ret; 8168c2ecf20Sopenharmony_ci 8178c2ecf20Sopenharmony_ci hdmi = devm_kzalloc(dev, sizeof(*hdmi), GFP_KERNEL); 8188c2ecf20Sopenharmony_ci if (!hdmi) 8198c2ecf20Sopenharmony_ci return -ENOMEM; 8208c2ecf20Sopenharmony_ci 8218c2ecf20Sopenharmony_ci hdmi->dev = dev; 8228c2ecf20Sopenharmony_ci hdmi->drm_dev = drm; 8238c2ecf20Sopenharmony_ci 8248c2ecf20Sopenharmony_ci iores = platform_get_resource(pdev, IORESOURCE_MEM, 0); 8258c2ecf20Sopenharmony_ci hdmi->regs = devm_ioremap_resource(dev, iores); 8268c2ecf20Sopenharmony_ci if (IS_ERR(hdmi->regs)) 8278c2ecf20Sopenharmony_ci return PTR_ERR(hdmi->regs); 8288c2ecf20Sopenharmony_ci 8298c2ecf20Sopenharmony_ci hdmi->pclk = devm_clk_get(hdmi->dev, "pclk"); 8308c2ecf20Sopenharmony_ci if (IS_ERR(hdmi->pclk)) { 8318c2ecf20Sopenharmony_ci DRM_DEV_ERROR(hdmi->dev, "Unable to get HDMI pclk clk\n"); 8328c2ecf20Sopenharmony_ci return PTR_ERR(hdmi->pclk); 8338c2ecf20Sopenharmony_ci } 8348c2ecf20Sopenharmony_ci 8358c2ecf20Sopenharmony_ci ret = clk_prepare_enable(hdmi->pclk); 8368c2ecf20Sopenharmony_ci if (ret) { 8378c2ecf20Sopenharmony_ci DRM_DEV_ERROR(hdmi->dev, 8388c2ecf20Sopenharmony_ci "Cannot enable HDMI pclk clock: %d\n", ret); 8398c2ecf20Sopenharmony_ci return ret; 8408c2ecf20Sopenharmony_ci } 8418c2ecf20Sopenharmony_ci 8428c2ecf20Sopenharmony_ci irq = platform_get_irq(pdev, 0); 8438c2ecf20Sopenharmony_ci if (irq < 0) { 8448c2ecf20Sopenharmony_ci ret = irq; 8458c2ecf20Sopenharmony_ci goto err_disable_clk; 8468c2ecf20Sopenharmony_ci } 8478c2ecf20Sopenharmony_ci 8488c2ecf20Sopenharmony_ci inno_hdmi_reset(hdmi); 8498c2ecf20Sopenharmony_ci 8508c2ecf20Sopenharmony_ci hdmi->ddc = inno_hdmi_i2c_adapter(hdmi); 8518c2ecf20Sopenharmony_ci if (IS_ERR(hdmi->ddc)) { 8528c2ecf20Sopenharmony_ci ret = PTR_ERR(hdmi->ddc); 8538c2ecf20Sopenharmony_ci hdmi->ddc = NULL; 8548c2ecf20Sopenharmony_ci goto err_disable_clk; 8558c2ecf20Sopenharmony_ci } 8568c2ecf20Sopenharmony_ci 8578c2ecf20Sopenharmony_ci /* 8588c2ecf20Sopenharmony_ci * When IP controller haven't configured to an accurate video 8598c2ecf20Sopenharmony_ci * timing, then the TMDS clock source would be switched to 8608c2ecf20Sopenharmony_ci * PCLK_HDMI, so we need to init the TMDS rate to PCLK rate, 8618c2ecf20Sopenharmony_ci * and reconfigure the DDC clock. 8628c2ecf20Sopenharmony_ci */ 8638c2ecf20Sopenharmony_ci hdmi->tmds_rate = clk_get_rate(hdmi->pclk); 8648c2ecf20Sopenharmony_ci inno_hdmi_i2c_init(hdmi); 8658c2ecf20Sopenharmony_ci 8668c2ecf20Sopenharmony_ci ret = inno_hdmi_register(drm, hdmi); 8678c2ecf20Sopenharmony_ci if (ret) 8688c2ecf20Sopenharmony_ci goto err_put_adapter; 8698c2ecf20Sopenharmony_ci 8708c2ecf20Sopenharmony_ci dev_set_drvdata(dev, hdmi); 8718c2ecf20Sopenharmony_ci 8728c2ecf20Sopenharmony_ci /* Unmute hotplug interrupt */ 8738c2ecf20Sopenharmony_ci hdmi_modb(hdmi, HDMI_STATUS, m_MASK_INT_HOTPLUG, v_MASK_INT_HOTPLUG(1)); 8748c2ecf20Sopenharmony_ci 8758c2ecf20Sopenharmony_ci ret = devm_request_threaded_irq(dev, irq, inno_hdmi_hardirq, 8768c2ecf20Sopenharmony_ci inno_hdmi_irq, IRQF_SHARED, 8778c2ecf20Sopenharmony_ci dev_name(dev), hdmi); 8788c2ecf20Sopenharmony_ci if (ret < 0) 8798c2ecf20Sopenharmony_ci goto err_cleanup_hdmi; 8808c2ecf20Sopenharmony_ci 8818c2ecf20Sopenharmony_ci return 0; 8828c2ecf20Sopenharmony_cierr_cleanup_hdmi: 8838c2ecf20Sopenharmony_ci hdmi->connector.funcs->destroy(&hdmi->connector); 8848c2ecf20Sopenharmony_ci hdmi->encoder.funcs->destroy(&hdmi->encoder); 8858c2ecf20Sopenharmony_cierr_put_adapter: 8868c2ecf20Sopenharmony_ci i2c_put_adapter(hdmi->ddc); 8878c2ecf20Sopenharmony_cierr_disable_clk: 8888c2ecf20Sopenharmony_ci clk_disable_unprepare(hdmi->pclk); 8898c2ecf20Sopenharmony_ci return ret; 8908c2ecf20Sopenharmony_ci} 8918c2ecf20Sopenharmony_ci 8928c2ecf20Sopenharmony_cistatic void inno_hdmi_unbind(struct device *dev, struct device *master, 8938c2ecf20Sopenharmony_ci void *data) 8948c2ecf20Sopenharmony_ci{ 8958c2ecf20Sopenharmony_ci struct inno_hdmi *hdmi = dev_get_drvdata(dev); 8968c2ecf20Sopenharmony_ci 8978c2ecf20Sopenharmony_ci hdmi->connector.funcs->destroy(&hdmi->connector); 8988c2ecf20Sopenharmony_ci hdmi->encoder.funcs->destroy(&hdmi->encoder); 8998c2ecf20Sopenharmony_ci 9008c2ecf20Sopenharmony_ci i2c_put_adapter(hdmi->ddc); 9018c2ecf20Sopenharmony_ci clk_disable_unprepare(hdmi->pclk); 9028c2ecf20Sopenharmony_ci} 9038c2ecf20Sopenharmony_ci 9048c2ecf20Sopenharmony_cistatic const struct component_ops inno_hdmi_ops = { 9058c2ecf20Sopenharmony_ci .bind = inno_hdmi_bind, 9068c2ecf20Sopenharmony_ci .unbind = inno_hdmi_unbind, 9078c2ecf20Sopenharmony_ci}; 9088c2ecf20Sopenharmony_ci 9098c2ecf20Sopenharmony_cistatic int inno_hdmi_probe(struct platform_device *pdev) 9108c2ecf20Sopenharmony_ci{ 9118c2ecf20Sopenharmony_ci return component_add(&pdev->dev, &inno_hdmi_ops); 9128c2ecf20Sopenharmony_ci} 9138c2ecf20Sopenharmony_ci 9148c2ecf20Sopenharmony_cistatic int inno_hdmi_remove(struct platform_device *pdev) 9158c2ecf20Sopenharmony_ci{ 9168c2ecf20Sopenharmony_ci component_del(&pdev->dev, &inno_hdmi_ops); 9178c2ecf20Sopenharmony_ci 9188c2ecf20Sopenharmony_ci return 0; 9198c2ecf20Sopenharmony_ci} 9208c2ecf20Sopenharmony_ci 9218c2ecf20Sopenharmony_cistatic const struct of_device_id inno_hdmi_dt_ids[] = { 9228c2ecf20Sopenharmony_ci { .compatible = "rockchip,rk3036-inno-hdmi", 9238c2ecf20Sopenharmony_ci }, 9248c2ecf20Sopenharmony_ci {}, 9258c2ecf20Sopenharmony_ci}; 9268c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, inno_hdmi_dt_ids); 9278c2ecf20Sopenharmony_ci 9288c2ecf20Sopenharmony_cistruct platform_driver inno_hdmi_driver = { 9298c2ecf20Sopenharmony_ci .probe = inno_hdmi_probe, 9308c2ecf20Sopenharmony_ci .remove = inno_hdmi_remove, 9318c2ecf20Sopenharmony_ci .driver = { 9328c2ecf20Sopenharmony_ci .name = "innohdmi-rockchip", 9338c2ecf20Sopenharmony_ci .of_match_table = inno_hdmi_dt_ids, 9348c2ecf20Sopenharmony_ci }, 9358c2ecf20Sopenharmony_ci}; 936