18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Copyright (c) 2014, Fuzhou Rockchip Electronics Co., Ltd
48c2ecf20Sopenharmony_ci */
58c2ecf20Sopenharmony_ci
68c2ecf20Sopenharmony_ci#include <linux/clk.h>
78c2ecf20Sopenharmony_ci#include <linux/mfd/syscon.h>
88c2ecf20Sopenharmony_ci#include <linux/module.h>
98c2ecf20Sopenharmony_ci#include <linux/platform_device.h>
108c2ecf20Sopenharmony_ci#include <linux/phy/phy.h>
118c2ecf20Sopenharmony_ci#include <linux/regmap.h>
128c2ecf20Sopenharmony_ci
138c2ecf20Sopenharmony_ci#include <drm/bridge/dw_hdmi.h>
148c2ecf20Sopenharmony_ci#include <drm/drm_edid.h>
158c2ecf20Sopenharmony_ci#include <drm/drm_of.h>
168c2ecf20Sopenharmony_ci#include <drm/drm_probe_helper.h>
178c2ecf20Sopenharmony_ci#include <drm/drm_simple_kms_helper.h>
188c2ecf20Sopenharmony_ci
198c2ecf20Sopenharmony_ci#include "rockchip_drm_drv.h"
208c2ecf20Sopenharmony_ci#include "rockchip_drm_vop.h"
218c2ecf20Sopenharmony_ci
228c2ecf20Sopenharmony_ci#define RK3228_GRF_SOC_CON2		0x0408
238c2ecf20Sopenharmony_ci#define RK3228_HDMI_SDAIN_MSK		BIT(14)
248c2ecf20Sopenharmony_ci#define RK3228_HDMI_SCLIN_MSK		BIT(13)
258c2ecf20Sopenharmony_ci#define RK3228_GRF_SOC_CON6		0x0418
268c2ecf20Sopenharmony_ci#define RK3228_HDMI_HPD_VSEL		BIT(6)
278c2ecf20Sopenharmony_ci#define RK3228_HDMI_SDA_VSEL		BIT(5)
288c2ecf20Sopenharmony_ci#define RK3228_HDMI_SCL_VSEL		BIT(4)
298c2ecf20Sopenharmony_ci
308c2ecf20Sopenharmony_ci#define RK3288_GRF_SOC_CON6		0x025C
318c2ecf20Sopenharmony_ci#define RK3288_HDMI_LCDC_SEL		BIT(4)
328c2ecf20Sopenharmony_ci#define RK3328_GRF_SOC_CON2		0x0408
338c2ecf20Sopenharmony_ci
348c2ecf20Sopenharmony_ci#define RK3328_HDMI_SDAIN_MSK		BIT(11)
358c2ecf20Sopenharmony_ci#define RK3328_HDMI_SCLIN_MSK		BIT(10)
368c2ecf20Sopenharmony_ci#define RK3328_HDMI_HPD_IOE		BIT(2)
378c2ecf20Sopenharmony_ci#define RK3328_GRF_SOC_CON3		0x040c
388c2ecf20Sopenharmony_ci/* need to be unset if hdmi or i2c should control voltage */
398c2ecf20Sopenharmony_ci#define RK3328_HDMI_SDA5V_GRF		BIT(15)
408c2ecf20Sopenharmony_ci#define RK3328_HDMI_SCL5V_GRF		BIT(14)
418c2ecf20Sopenharmony_ci#define RK3328_HDMI_HPD5V_GRF		BIT(13)
428c2ecf20Sopenharmony_ci#define RK3328_HDMI_CEC5V_GRF		BIT(12)
438c2ecf20Sopenharmony_ci#define RK3328_GRF_SOC_CON4		0x0410
448c2ecf20Sopenharmony_ci#define RK3328_HDMI_HPD_SARADC		BIT(13)
458c2ecf20Sopenharmony_ci#define RK3328_HDMI_CEC_5V		BIT(11)
468c2ecf20Sopenharmony_ci#define RK3328_HDMI_SDA_5V		BIT(10)
478c2ecf20Sopenharmony_ci#define RK3328_HDMI_SCL_5V		BIT(9)
488c2ecf20Sopenharmony_ci#define RK3328_HDMI_HPD_5V		BIT(8)
498c2ecf20Sopenharmony_ci
508c2ecf20Sopenharmony_ci#define RK3399_GRF_SOC_CON20		0x6250
518c2ecf20Sopenharmony_ci#define RK3399_HDMI_LCDC_SEL		BIT(6)
528c2ecf20Sopenharmony_ci
538c2ecf20Sopenharmony_ci#define HIWORD_UPDATE(val, mask)	(val | (mask) << 16)
548c2ecf20Sopenharmony_ci
558c2ecf20Sopenharmony_ci/**
568c2ecf20Sopenharmony_ci * struct rockchip_hdmi_chip_data - splite the grf setting of kind of chips
578c2ecf20Sopenharmony_ci * @lcdsel_grf_reg: grf register offset of lcdc select
588c2ecf20Sopenharmony_ci * @lcdsel_big: reg value of selecting vop big for HDMI
598c2ecf20Sopenharmony_ci * @lcdsel_lit: reg value of selecting vop little for HDMI
608c2ecf20Sopenharmony_ci */
618c2ecf20Sopenharmony_cistruct rockchip_hdmi_chip_data {
628c2ecf20Sopenharmony_ci	int	lcdsel_grf_reg;
638c2ecf20Sopenharmony_ci	u32	lcdsel_big;
648c2ecf20Sopenharmony_ci	u32	lcdsel_lit;
658c2ecf20Sopenharmony_ci};
668c2ecf20Sopenharmony_ci
678c2ecf20Sopenharmony_cistruct rockchip_hdmi {
688c2ecf20Sopenharmony_ci	struct device *dev;
698c2ecf20Sopenharmony_ci	struct regmap *regmap;
708c2ecf20Sopenharmony_ci	struct drm_encoder encoder;
718c2ecf20Sopenharmony_ci	const struct rockchip_hdmi_chip_data *chip_data;
728c2ecf20Sopenharmony_ci	struct clk *vpll_clk;
738c2ecf20Sopenharmony_ci	struct clk *grf_clk;
748c2ecf20Sopenharmony_ci	struct dw_hdmi *hdmi;
758c2ecf20Sopenharmony_ci	struct phy *phy;
768c2ecf20Sopenharmony_ci};
778c2ecf20Sopenharmony_ci
788c2ecf20Sopenharmony_ci#define to_rockchip_hdmi(x)	container_of(x, struct rockchip_hdmi, x)
798c2ecf20Sopenharmony_ci
808c2ecf20Sopenharmony_cistatic const struct dw_hdmi_mpll_config rockchip_mpll_cfg[] = {
818c2ecf20Sopenharmony_ci	{
828c2ecf20Sopenharmony_ci		27000000, {
838c2ecf20Sopenharmony_ci			{ 0x00b3, 0x0000},
848c2ecf20Sopenharmony_ci			{ 0x2153, 0x0000},
858c2ecf20Sopenharmony_ci			{ 0x40f3, 0x0000}
868c2ecf20Sopenharmony_ci		},
878c2ecf20Sopenharmony_ci	}, {
888c2ecf20Sopenharmony_ci		36000000, {
898c2ecf20Sopenharmony_ci			{ 0x00b3, 0x0000},
908c2ecf20Sopenharmony_ci			{ 0x2153, 0x0000},
918c2ecf20Sopenharmony_ci			{ 0x40f3, 0x0000}
928c2ecf20Sopenharmony_ci		},
938c2ecf20Sopenharmony_ci	}, {
948c2ecf20Sopenharmony_ci		40000000, {
958c2ecf20Sopenharmony_ci			{ 0x00b3, 0x0000},
968c2ecf20Sopenharmony_ci			{ 0x2153, 0x0000},
978c2ecf20Sopenharmony_ci			{ 0x40f3, 0x0000}
988c2ecf20Sopenharmony_ci		},
998c2ecf20Sopenharmony_ci	}, {
1008c2ecf20Sopenharmony_ci		54000000, {
1018c2ecf20Sopenharmony_ci			{ 0x0072, 0x0001},
1028c2ecf20Sopenharmony_ci			{ 0x2142, 0x0001},
1038c2ecf20Sopenharmony_ci			{ 0x40a2, 0x0001},
1048c2ecf20Sopenharmony_ci		},
1058c2ecf20Sopenharmony_ci	}, {
1068c2ecf20Sopenharmony_ci		65000000, {
1078c2ecf20Sopenharmony_ci			{ 0x0072, 0x0001},
1088c2ecf20Sopenharmony_ci			{ 0x2142, 0x0001},
1098c2ecf20Sopenharmony_ci			{ 0x40a2, 0x0001},
1108c2ecf20Sopenharmony_ci		},
1118c2ecf20Sopenharmony_ci	}, {
1128c2ecf20Sopenharmony_ci		66000000, {
1138c2ecf20Sopenharmony_ci			{ 0x013e, 0x0003},
1148c2ecf20Sopenharmony_ci			{ 0x217e, 0x0002},
1158c2ecf20Sopenharmony_ci			{ 0x4061, 0x0002}
1168c2ecf20Sopenharmony_ci		},
1178c2ecf20Sopenharmony_ci	}, {
1188c2ecf20Sopenharmony_ci		74250000, {
1198c2ecf20Sopenharmony_ci			{ 0x0072, 0x0001},
1208c2ecf20Sopenharmony_ci			{ 0x2145, 0x0002},
1218c2ecf20Sopenharmony_ci			{ 0x4061, 0x0002}
1228c2ecf20Sopenharmony_ci		},
1238c2ecf20Sopenharmony_ci	}, {
1248c2ecf20Sopenharmony_ci		83500000, {
1258c2ecf20Sopenharmony_ci			{ 0x0072, 0x0001},
1268c2ecf20Sopenharmony_ci		},
1278c2ecf20Sopenharmony_ci	}, {
1288c2ecf20Sopenharmony_ci		108000000, {
1298c2ecf20Sopenharmony_ci			{ 0x0051, 0x0002},
1308c2ecf20Sopenharmony_ci			{ 0x2145, 0x0002},
1318c2ecf20Sopenharmony_ci			{ 0x4061, 0x0002}
1328c2ecf20Sopenharmony_ci		},
1338c2ecf20Sopenharmony_ci	}, {
1348c2ecf20Sopenharmony_ci		106500000, {
1358c2ecf20Sopenharmony_ci			{ 0x0051, 0x0002},
1368c2ecf20Sopenharmony_ci			{ 0x2145, 0x0002},
1378c2ecf20Sopenharmony_ci			{ 0x4061, 0x0002}
1388c2ecf20Sopenharmony_ci		},
1398c2ecf20Sopenharmony_ci	}, {
1408c2ecf20Sopenharmony_ci		146250000, {
1418c2ecf20Sopenharmony_ci			{ 0x0051, 0x0002},
1428c2ecf20Sopenharmony_ci			{ 0x2145, 0x0002},
1438c2ecf20Sopenharmony_ci			{ 0x4061, 0x0002}
1448c2ecf20Sopenharmony_ci		},
1458c2ecf20Sopenharmony_ci	}, {
1468c2ecf20Sopenharmony_ci		148500000, {
1478c2ecf20Sopenharmony_ci			{ 0x0051, 0x0003},
1488c2ecf20Sopenharmony_ci			{ 0x214c, 0x0003},
1498c2ecf20Sopenharmony_ci			{ 0x4064, 0x0003}
1508c2ecf20Sopenharmony_ci		},
1518c2ecf20Sopenharmony_ci	}, {
1528c2ecf20Sopenharmony_ci		~0UL, {
1538c2ecf20Sopenharmony_ci			{ 0x00a0, 0x000a },
1548c2ecf20Sopenharmony_ci			{ 0x2001, 0x000f },
1558c2ecf20Sopenharmony_ci			{ 0x4002, 0x000f },
1568c2ecf20Sopenharmony_ci		},
1578c2ecf20Sopenharmony_ci	}
1588c2ecf20Sopenharmony_ci};
1598c2ecf20Sopenharmony_ci
1608c2ecf20Sopenharmony_cistatic const struct dw_hdmi_curr_ctrl rockchip_cur_ctr[] = {
1618c2ecf20Sopenharmony_ci	/*      pixelclk    bpp8    bpp10   bpp12 */
1628c2ecf20Sopenharmony_ci	{
1638c2ecf20Sopenharmony_ci		40000000,  { 0x0018, 0x0018, 0x0018 },
1648c2ecf20Sopenharmony_ci	}, {
1658c2ecf20Sopenharmony_ci		65000000,  { 0x0028, 0x0028, 0x0028 },
1668c2ecf20Sopenharmony_ci	}, {
1678c2ecf20Sopenharmony_ci		66000000,  { 0x0038, 0x0038, 0x0038 },
1688c2ecf20Sopenharmony_ci	}, {
1698c2ecf20Sopenharmony_ci		74250000,  { 0x0028, 0x0038, 0x0038 },
1708c2ecf20Sopenharmony_ci	}, {
1718c2ecf20Sopenharmony_ci		83500000,  { 0x0028, 0x0038, 0x0038 },
1728c2ecf20Sopenharmony_ci	}, {
1738c2ecf20Sopenharmony_ci		146250000, { 0x0038, 0x0038, 0x0038 },
1748c2ecf20Sopenharmony_ci	}, {
1758c2ecf20Sopenharmony_ci		148500000, { 0x0000, 0x0038, 0x0038 },
1768c2ecf20Sopenharmony_ci	}, {
1778c2ecf20Sopenharmony_ci		~0UL,      { 0x0000, 0x0000, 0x0000},
1788c2ecf20Sopenharmony_ci	}
1798c2ecf20Sopenharmony_ci};
1808c2ecf20Sopenharmony_ci
1818c2ecf20Sopenharmony_cistatic const struct dw_hdmi_phy_config rockchip_phy_config[] = {
1828c2ecf20Sopenharmony_ci	/*pixelclk   symbol   term   vlev*/
1838c2ecf20Sopenharmony_ci	{ 74250000,  0x8009, 0x0004, 0x0272},
1848c2ecf20Sopenharmony_ci	{ 148500000, 0x802b, 0x0004, 0x028d},
1858c2ecf20Sopenharmony_ci	{ 297000000, 0x8039, 0x0005, 0x028d},
1868c2ecf20Sopenharmony_ci	{ ~0UL,	     0x0000, 0x0000, 0x0000}
1878c2ecf20Sopenharmony_ci};
1888c2ecf20Sopenharmony_ci
1898c2ecf20Sopenharmony_cistatic int rockchip_hdmi_parse_dt(struct rockchip_hdmi *hdmi)
1908c2ecf20Sopenharmony_ci{
1918c2ecf20Sopenharmony_ci	struct device_node *np = hdmi->dev->of_node;
1928c2ecf20Sopenharmony_ci
1938c2ecf20Sopenharmony_ci	hdmi->regmap = syscon_regmap_lookup_by_phandle(np, "rockchip,grf");
1948c2ecf20Sopenharmony_ci	if (IS_ERR(hdmi->regmap)) {
1958c2ecf20Sopenharmony_ci		DRM_DEV_ERROR(hdmi->dev, "Unable to get rockchip,grf\n");
1968c2ecf20Sopenharmony_ci		return PTR_ERR(hdmi->regmap);
1978c2ecf20Sopenharmony_ci	}
1988c2ecf20Sopenharmony_ci
1998c2ecf20Sopenharmony_ci	hdmi->vpll_clk = devm_clk_get(hdmi->dev, "vpll");
2008c2ecf20Sopenharmony_ci	if (PTR_ERR(hdmi->vpll_clk) == -ENOENT) {
2018c2ecf20Sopenharmony_ci		hdmi->vpll_clk = NULL;
2028c2ecf20Sopenharmony_ci	} else if (PTR_ERR(hdmi->vpll_clk) == -EPROBE_DEFER) {
2038c2ecf20Sopenharmony_ci		return -EPROBE_DEFER;
2048c2ecf20Sopenharmony_ci	} else if (IS_ERR(hdmi->vpll_clk)) {
2058c2ecf20Sopenharmony_ci		DRM_DEV_ERROR(hdmi->dev, "failed to get grf clock\n");
2068c2ecf20Sopenharmony_ci		return PTR_ERR(hdmi->vpll_clk);
2078c2ecf20Sopenharmony_ci	}
2088c2ecf20Sopenharmony_ci
2098c2ecf20Sopenharmony_ci	hdmi->grf_clk = devm_clk_get(hdmi->dev, "grf");
2108c2ecf20Sopenharmony_ci	if (PTR_ERR(hdmi->grf_clk) == -ENOENT) {
2118c2ecf20Sopenharmony_ci		hdmi->grf_clk = NULL;
2128c2ecf20Sopenharmony_ci	} else if (PTR_ERR(hdmi->grf_clk) == -EPROBE_DEFER) {
2138c2ecf20Sopenharmony_ci		return -EPROBE_DEFER;
2148c2ecf20Sopenharmony_ci	} else if (IS_ERR(hdmi->grf_clk)) {
2158c2ecf20Sopenharmony_ci		DRM_DEV_ERROR(hdmi->dev, "failed to get grf clock\n");
2168c2ecf20Sopenharmony_ci		return PTR_ERR(hdmi->grf_clk);
2178c2ecf20Sopenharmony_ci	}
2188c2ecf20Sopenharmony_ci
2198c2ecf20Sopenharmony_ci	return 0;
2208c2ecf20Sopenharmony_ci}
2218c2ecf20Sopenharmony_ci
2228c2ecf20Sopenharmony_cistatic enum drm_mode_status
2238c2ecf20Sopenharmony_cidw_hdmi_rockchip_mode_valid(struct dw_hdmi *hdmi, void *data,
2248c2ecf20Sopenharmony_ci			    const struct drm_display_info *info,
2258c2ecf20Sopenharmony_ci			    const struct drm_display_mode *mode)
2268c2ecf20Sopenharmony_ci{
2278c2ecf20Sopenharmony_ci	const struct dw_hdmi_mpll_config *mpll_cfg = rockchip_mpll_cfg;
2288c2ecf20Sopenharmony_ci	int pclk = mode->clock * 1000;
2298c2ecf20Sopenharmony_ci	bool valid = false;
2308c2ecf20Sopenharmony_ci	int i;
2318c2ecf20Sopenharmony_ci
2328c2ecf20Sopenharmony_ci	for (i = 0; mpll_cfg[i].mpixelclock != (~0UL); i++) {
2338c2ecf20Sopenharmony_ci		if (pclk == mpll_cfg[i].mpixelclock) {
2348c2ecf20Sopenharmony_ci			valid = true;
2358c2ecf20Sopenharmony_ci			break;
2368c2ecf20Sopenharmony_ci		}
2378c2ecf20Sopenharmony_ci	}
2388c2ecf20Sopenharmony_ci
2398c2ecf20Sopenharmony_ci	return (valid) ? MODE_OK : MODE_BAD;
2408c2ecf20Sopenharmony_ci}
2418c2ecf20Sopenharmony_ci
2428c2ecf20Sopenharmony_cistatic void dw_hdmi_rockchip_encoder_disable(struct drm_encoder *encoder)
2438c2ecf20Sopenharmony_ci{
2448c2ecf20Sopenharmony_ci}
2458c2ecf20Sopenharmony_ci
2468c2ecf20Sopenharmony_cistatic bool
2478c2ecf20Sopenharmony_cidw_hdmi_rockchip_encoder_mode_fixup(struct drm_encoder *encoder,
2488c2ecf20Sopenharmony_ci				    const struct drm_display_mode *mode,
2498c2ecf20Sopenharmony_ci				    struct drm_display_mode *adj_mode)
2508c2ecf20Sopenharmony_ci{
2518c2ecf20Sopenharmony_ci	return true;
2528c2ecf20Sopenharmony_ci}
2538c2ecf20Sopenharmony_ci
2548c2ecf20Sopenharmony_cistatic void dw_hdmi_rockchip_encoder_mode_set(struct drm_encoder *encoder,
2558c2ecf20Sopenharmony_ci					      struct drm_display_mode *mode,
2568c2ecf20Sopenharmony_ci					      struct drm_display_mode *adj_mode)
2578c2ecf20Sopenharmony_ci{
2588c2ecf20Sopenharmony_ci	struct rockchip_hdmi *hdmi = to_rockchip_hdmi(encoder);
2598c2ecf20Sopenharmony_ci
2608c2ecf20Sopenharmony_ci	clk_set_rate(hdmi->vpll_clk, adj_mode->clock * 1000);
2618c2ecf20Sopenharmony_ci}
2628c2ecf20Sopenharmony_ci
2638c2ecf20Sopenharmony_cistatic void dw_hdmi_rockchip_encoder_enable(struct drm_encoder *encoder)
2648c2ecf20Sopenharmony_ci{
2658c2ecf20Sopenharmony_ci	struct rockchip_hdmi *hdmi = to_rockchip_hdmi(encoder);
2668c2ecf20Sopenharmony_ci	u32 val;
2678c2ecf20Sopenharmony_ci	int ret;
2688c2ecf20Sopenharmony_ci
2698c2ecf20Sopenharmony_ci	if (hdmi->chip_data->lcdsel_grf_reg < 0)
2708c2ecf20Sopenharmony_ci		return;
2718c2ecf20Sopenharmony_ci
2728c2ecf20Sopenharmony_ci	ret = drm_of_encoder_active_endpoint_id(hdmi->dev->of_node, encoder);
2738c2ecf20Sopenharmony_ci	if (ret)
2748c2ecf20Sopenharmony_ci		val = hdmi->chip_data->lcdsel_lit;
2758c2ecf20Sopenharmony_ci	else
2768c2ecf20Sopenharmony_ci		val = hdmi->chip_data->lcdsel_big;
2778c2ecf20Sopenharmony_ci
2788c2ecf20Sopenharmony_ci	ret = clk_prepare_enable(hdmi->grf_clk);
2798c2ecf20Sopenharmony_ci	if (ret < 0) {
2808c2ecf20Sopenharmony_ci		DRM_DEV_ERROR(hdmi->dev, "failed to enable grfclk %d\n", ret);
2818c2ecf20Sopenharmony_ci		return;
2828c2ecf20Sopenharmony_ci	}
2838c2ecf20Sopenharmony_ci
2848c2ecf20Sopenharmony_ci	ret = regmap_write(hdmi->regmap, hdmi->chip_data->lcdsel_grf_reg, val);
2858c2ecf20Sopenharmony_ci	if (ret != 0)
2868c2ecf20Sopenharmony_ci		DRM_DEV_ERROR(hdmi->dev, "Could not write to GRF: %d\n", ret);
2878c2ecf20Sopenharmony_ci
2888c2ecf20Sopenharmony_ci	clk_disable_unprepare(hdmi->grf_clk);
2898c2ecf20Sopenharmony_ci	DRM_DEV_DEBUG(hdmi->dev, "vop %s output to hdmi\n",
2908c2ecf20Sopenharmony_ci		      ret ? "LIT" : "BIG");
2918c2ecf20Sopenharmony_ci}
2928c2ecf20Sopenharmony_ci
2938c2ecf20Sopenharmony_cistatic int
2948c2ecf20Sopenharmony_cidw_hdmi_rockchip_encoder_atomic_check(struct drm_encoder *encoder,
2958c2ecf20Sopenharmony_ci				      struct drm_crtc_state *crtc_state,
2968c2ecf20Sopenharmony_ci				      struct drm_connector_state *conn_state)
2978c2ecf20Sopenharmony_ci{
2988c2ecf20Sopenharmony_ci	struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc_state);
2998c2ecf20Sopenharmony_ci
3008c2ecf20Sopenharmony_ci	s->output_mode = ROCKCHIP_OUT_MODE_AAAA;
3018c2ecf20Sopenharmony_ci	s->output_type = DRM_MODE_CONNECTOR_HDMIA;
3028c2ecf20Sopenharmony_ci
3038c2ecf20Sopenharmony_ci	return 0;
3048c2ecf20Sopenharmony_ci}
3058c2ecf20Sopenharmony_ci
3068c2ecf20Sopenharmony_cistatic const struct drm_encoder_helper_funcs dw_hdmi_rockchip_encoder_helper_funcs = {
3078c2ecf20Sopenharmony_ci	.mode_fixup = dw_hdmi_rockchip_encoder_mode_fixup,
3088c2ecf20Sopenharmony_ci	.mode_set   = dw_hdmi_rockchip_encoder_mode_set,
3098c2ecf20Sopenharmony_ci	.enable     = dw_hdmi_rockchip_encoder_enable,
3108c2ecf20Sopenharmony_ci	.disable    = dw_hdmi_rockchip_encoder_disable,
3118c2ecf20Sopenharmony_ci	.atomic_check = dw_hdmi_rockchip_encoder_atomic_check,
3128c2ecf20Sopenharmony_ci};
3138c2ecf20Sopenharmony_ci
3148c2ecf20Sopenharmony_cistatic int dw_hdmi_rockchip_genphy_init(struct dw_hdmi *dw_hdmi, void *data,
3158c2ecf20Sopenharmony_ci					const struct drm_display_info *display,
3168c2ecf20Sopenharmony_ci					const struct drm_display_mode *mode)
3178c2ecf20Sopenharmony_ci{
3188c2ecf20Sopenharmony_ci	struct rockchip_hdmi *hdmi = (struct rockchip_hdmi *)data;
3198c2ecf20Sopenharmony_ci
3208c2ecf20Sopenharmony_ci	return phy_power_on(hdmi->phy);
3218c2ecf20Sopenharmony_ci}
3228c2ecf20Sopenharmony_ci
3238c2ecf20Sopenharmony_cistatic void dw_hdmi_rockchip_genphy_disable(struct dw_hdmi *dw_hdmi, void *data)
3248c2ecf20Sopenharmony_ci{
3258c2ecf20Sopenharmony_ci	struct rockchip_hdmi *hdmi = (struct rockchip_hdmi *)data;
3268c2ecf20Sopenharmony_ci
3278c2ecf20Sopenharmony_ci	phy_power_off(hdmi->phy);
3288c2ecf20Sopenharmony_ci}
3298c2ecf20Sopenharmony_ci
3308c2ecf20Sopenharmony_cistatic void dw_hdmi_rk3228_setup_hpd(struct dw_hdmi *dw_hdmi, void *data)
3318c2ecf20Sopenharmony_ci{
3328c2ecf20Sopenharmony_ci	struct rockchip_hdmi *hdmi = (struct rockchip_hdmi *)data;
3338c2ecf20Sopenharmony_ci
3348c2ecf20Sopenharmony_ci	dw_hdmi_phy_setup_hpd(dw_hdmi, data);
3358c2ecf20Sopenharmony_ci
3368c2ecf20Sopenharmony_ci	regmap_write(hdmi->regmap,
3378c2ecf20Sopenharmony_ci		RK3228_GRF_SOC_CON6,
3388c2ecf20Sopenharmony_ci		HIWORD_UPDATE(RK3228_HDMI_HPD_VSEL | RK3228_HDMI_SDA_VSEL |
3398c2ecf20Sopenharmony_ci			      RK3228_HDMI_SCL_VSEL,
3408c2ecf20Sopenharmony_ci			      RK3228_HDMI_HPD_VSEL | RK3228_HDMI_SDA_VSEL |
3418c2ecf20Sopenharmony_ci			      RK3228_HDMI_SCL_VSEL));
3428c2ecf20Sopenharmony_ci
3438c2ecf20Sopenharmony_ci	regmap_write(hdmi->regmap,
3448c2ecf20Sopenharmony_ci		RK3228_GRF_SOC_CON2,
3458c2ecf20Sopenharmony_ci		HIWORD_UPDATE(RK3228_HDMI_SDAIN_MSK | RK3228_HDMI_SCLIN_MSK,
3468c2ecf20Sopenharmony_ci			      RK3228_HDMI_SDAIN_MSK | RK3228_HDMI_SCLIN_MSK));
3478c2ecf20Sopenharmony_ci}
3488c2ecf20Sopenharmony_ci
3498c2ecf20Sopenharmony_cistatic enum drm_connector_status
3508c2ecf20Sopenharmony_cidw_hdmi_rk3328_read_hpd(struct dw_hdmi *dw_hdmi, void *data)
3518c2ecf20Sopenharmony_ci{
3528c2ecf20Sopenharmony_ci	struct rockchip_hdmi *hdmi = (struct rockchip_hdmi *)data;
3538c2ecf20Sopenharmony_ci	enum drm_connector_status status;
3548c2ecf20Sopenharmony_ci
3558c2ecf20Sopenharmony_ci	status = dw_hdmi_phy_read_hpd(dw_hdmi, data);
3568c2ecf20Sopenharmony_ci
3578c2ecf20Sopenharmony_ci	if (status == connector_status_connected)
3588c2ecf20Sopenharmony_ci		regmap_write(hdmi->regmap,
3598c2ecf20Sopenharmony_ci			RK3328_GRF_SOC_CON4,
3608c2ecf20Sopenharmony_ci			HIWORD_UPDATE(RK3328_HDMI_SDA_5V | RK3328_HDMI_SCL_5V,
3618c2ecf20Sopenharmony_ci				      RK3328_HDMI_SDA_5V | RK3328_HDMI_SCL_5V));
3628c2ecf20Sopenharmony_ci	else
3638c2ecf20Sopenharmony_ci		regmap_write(hdmi->regmap,
3648c2ecf20Sopenharmony_ci			RK3328_GRF_SOC_CON4,
3658c2ecf20Sopenharmony_ci			HIWORD_UPDATE(0, RK3328_HDMI_SDA_5V |
3668c2ecf20Sopenharmony_ci					 RK3328_HDMI_SCL_5V));
3678c2ecf20Sopenharmony_ci	return status;
3688c2ecf20Sopenharmony_ci}
3698c2ecf20Sopenharmony_ci
3708c2ecf20Sopenharmony_cistatic void dw_hdmi_rk3328_setup_hpd(struct dw_hdmi *dw_hdmi, void *data)
3718c2ecf20Sopenharmony_ci{
3728c2ecf20Sopenharmony_ci	struct rockchip_hdmi *hdmi = (struct rockchip_hdmi *)data;
3738c2ecf20Sopenharmony_ci
3748c2ecf20Sopenharmony_ci	dw_hdmi_phy_setup_hpd(dw_hdmi, data);
3758c2ecf20Sopenharmony_ci
3768c2ecf20Sopenharmony_ci	/* Enable and map pins to 3V grf-controlled io-voltage */
3778c2ecf20Sopenharmony_ci	regmap_write(hdmi->regmap,
3788c2ecf20Sopenharmony_ci		RK3328_GRF_SOC_CON4,
3798c2ecf20Sopenharmony_ci		HIWORD_UPDATE(0, RK3328_HDMI_HPD_SARADC | RK3328_HDMI_CEC_5V |
3808c2ecf20Sopenharmony_ci				 RK3328_HDMI_SDA_5V | RK3328_HDMI_SCL_5V |
3818c2ecf20Sopenharmony_ci				 RK3328_HDMI_HPD_5V));
3828c2ecf20Sopenharmony_ci	regmap_write(hdmi->regmap,
3838c2ecf20Sopenharmony_ci		RK3328_GRF_SOC_CON3,
3848c2ecf20Sopenharmony_ci		HIWORD_UPDATE(0, RK3328_HDMI_SDA5V_GRF | RK3328_HDMI_SCL5V_GRF |
3858c2ecf20Sopenharmony_ci				 RK3328_HDMI_HPD5V_GRF |
3868c2ecf20Sopenharmony_ci				 RK3328_HDMI_CEC5V_GRF));
3878c2ecf20Sopenharmony_ci	regmap_write(hdmi->regmap,
3888c2ecf20Sopenharmony_ci		RK3328_GRF_SOC_CON2,
3898c2ecf20Sopenharmony_ci		HIWORD_UPDATE(RK3328_HDMI_SDAIN_MSK | RK3328_HDMI_SCLIN_MSK,
3908c2ecf20Sopenharmony_ci			      RK3328_HDMI_SDAIN_MSK | RK3328_HDMI_SCLIN_MSK |
3918c2ecf20Sopenharmony_ci			      RK3328_HDMI_HPD_IOE));
3928c2ecf20Sopenharmony_ci}
3938c2ecf20Sopenharmony_ci
3948c2ecf20Sopenharmony_cistatic const struct dw_hdmi_phy_ops rk3228_hdmi_phy_ops = {
3958c2ecf20Sopenharmony_ci	.init		= dw_hdmi_rockchip_genphy_init,
3968c2ecf20Sopenharmony_ci	.disable	= dw_hdmi_rockchip_genphy_disable,
3978c2ecf20Sopenharmony_ci	.read_hpd	= dw_hdmi_phy_read_hpd,
3988c2ecf20Sopenharmony_ci	.update_hpd	= dw_hdmi_phy_update_hpd,
3998c2ecf20Sopenharmony_ci	.setup_hpd	= dw_hdmi_rk3228_setup_hpd,
4008c2ecf20Sopenharmony_ci};
4018c2ecf20Sopenharmony_ci
4028c2ecf20Sopenharmony_cistatic struct rockchip_hdmi_chip_data rk3228_chip_data = {
4038c2ecf20Sopenharmony_ci	.lcdsel_grf_reg = -1,
4048c2ecf20Sopenharmony_ci};
4058c2ecf20Sopenharmony_ci
4068c2ecf20Sopenharmony_cistatic const struct dw_hdmi_plat_data rk3228_hdmi_drv_data = {
4078c2ecf20Sopenharmony_ci	.mode_valid = dw_hdmi_rockchip_mode_valid,
4088c2ecf20Sopenharmony_ci	.mpll_cfg = rockchip_mpll_cfg,
4098c2ecf20Sopenharmony_ci	.cur_ctr = rockchip_cur_ctr,
4108c2ecf20Sopenharmony_ci	.phy_config = rockchip_phy_config,
4118c2ecf20Sopenharmony_ci	.phy_data = &rk3228_chip_data,
4128c2ecf20Sopenharmony_ci	.phy_ops = &rk3228_hdmi_phy_ops,
4138c2ecf20Sopenharmony_ci	.phy_name = "inno_dw_hdmi_phy2",
4148c2ecf20Sopenharmony_ci	.phy_force_vendor = true,
4158c2ecf20Sopenharmony_ci};
4168c2ecf20Sopenharmony_ci
4178c2ecf20Sopenharmony_cistatic struct rockchip_hdmi_chip_data rk3288_chip_data = {
4188c2ecf20Sopenharmony_ci	.lcdsel_grf_reg = RK3288_GRF_SOC_CON6,
4198c2ecf20Sopenharmony_ci	.lcdsel_big = HIWORD_UPDATE(0, RK3288_HDMI_LCDC_SEL),
4208c2ecf20Sopenharmony_ci	.lcdsel_lit = HIWORD_UPDATE(RK3288_HDMI_LCDC_SEL, RK3288_HDMI_LCDC_SEL),
4218c2ecf20Sopenharmony_ci};
4228c2ecf20Sopenharmony_ci
4238c2ecf20Sopenharmony_cistatic const struct dw_hdmi_plat_data rk3288_hdmi_drv_data = {
4248c2ecf20Sopenharmony_ci	.mode_valid = dw_hdmi_rockchip_mode_valid,
4258c2ecf20Sopenharmony_ci	.mpll_cfg   = rockchip_mpll_cfg,
4268c2ecf20Sopenharmony_ci	.cur_ctr    = rockchip_cur_ctr,
4278c2ecf20Sopenharmony_ci	.phy_config = rockchip_phy_config,
4288c2ecf20Sopenharmony_ci	.phy_data = &rk3288_chip_data,
4298c2ecf20Sopenharmony_ci};
4308c2ecf20Sopenharmony_ci
4318c2ecf20Sopenharmony_cistatic const struct dw_hdmi_phy_ops rk3328_hdmi_phy_ops = {
4328c2ecf20Sopenharmony_ci	.init		= dw_hdmi_rockchip_genphy_init,
4338c2ecf20Sopenharmony_ci	.disable	= dw_hdmi_rockchip_genphy_disable,
4348c2ecf20Sopenharmony_ci	.read_hpd	= dw_hdmi_rk3328_read_hpd,
4358c2ecf20Sopenharmony_ci	.update_hpd	= dw_hdmi_phy_update_hpd,
4368c2ecf20Sopenharmony_ci	.setup_hpd	= dw_hdmi_rk3328_setup_hpd,
4378c2ecf20Sopenharmony_ci};
4388c2ecf20Sopenharmony_ci
4398c2ecf20Sopenharmony_cistatic struct rockchip_hdmi_chip_data rk3328_chip_data = {
4408c2ecf20Sopenharmony_ci	.lcdsel_grf_reg = -1,
4418c2ecf20Sopenharmony_ci};
4428c2ecf20Sopenharmony_ci
4438c2ecf20Sopenharmony_cistatic const struct dw_hdmi_plat_data rk3328_hdmi_drv_data = {
4448c2ecf20Sopenharmony_ci	.mode_valid = dw_hdmi_rockchip_mode_valid,
4458c2ecf20Sopenharmony_ci	.mpll_cfg = rockchip_mpll_cfg,
4468c2ecf20Sopenharmony_ci	.cur_ctr = rockchip_cur_ctr,
4478c2ecf20Sopenharmony_ci	.phy_config = rockchip_phy_config,
4488c2ecf20Sopenharmony_ci	.phy_data = &rk3328_chip_data,
4498c2ecf20Sopenharmony_ci	.phy_ops = &rk3328_hdmi_phy_ops,
4508c2ecf20Sopenharmony_ci	.phy_name = "inno_dw_hdmi_phy2",
4518c2ecf20Sopenharmony_ci	.phy_force_vendor = true,
4528c2ecf20Sopenharmony_ci	.use_drm_infoframe = true,
4538c2ecf20Sopenharmony_ci};
4548c2ecf20Sopenharmony_ci
4558c2ecf20Sopenharmony_cistatic struct rockchip_hdmi_chip_data rk3399_chip_data = {
4568c2ecf20Sopenharmony_ci	.lcdsel_grf_reg = RK3399_GRF_SOC_CON20,
4578c2ecf20Sopenharmony_ci	.lcdsel_big = HIWORD_UPDATE(0, RK3399_HDMI_LCDC_SEL),
4588c2ecf20Sopenharmony_ci	.lcdsel_lit = HIWORD_UPDATE(RK3399_HDMI_LCDC_SEL, RK3399_HDMI_LCDC_SEL),
4598c2ecf20Sopenharmony_ci};
4608c2ecf20Sopenharmony_ci
4618c2ecf20Sopenharmony_cistatic const struct dw_hdmi_plat_data rk3399_hdmi_drv_data = {
4628c2ecf20Sopenharmony_ci	.mode_valid = dw_hdmi_rockchip_mode_valid,
4638c2ecf20Sopenharmony_ci	.mpll_cfg   = rockchip_mpll_cfg,
4648c2ecf20Sopenharmony_ci	.cur_ctr    = rockchip_cur_ctr,
4658c2ecf20Sopenharmony_ci	.phy_config = rockchip_phy_config,
4668c2ecf20Sopenharmony_ci	.phy_data = &rk3399_chip_data,
4678c2ecf20Sopenharmony_ci	.use_drm_infoframe = true,
4688c2ecf20Sopenharmony_ci};
4698c2ecf20Sopenharmony_ci
4708c2ecf20Sopenharmony_cistatic const struct of_device_id dw_hdmi_rockchip_dt_ids[] = {
4718c2ecf20Sopenharmony_ci	{ .compatible = "rockchip,rk3228-dw-hdmi",
4728c2ecf20Sopenharmony_ci	  .data = &rk3228_hdmi_drv_data
4738c2ecf20Sopenharmony_ci	},
4748c2ecf20Sopenharmony_ci	{ .compatible = "rockchip,rk3288-dw-hdmi",
4758c2ecf20Sopenharmony_ci	  .data = &rk3288_hdmi_drv_data
4768c2ecf20Sopenharmony_ci	},
4778c2ecf20Sopenharmony_ci	{ .compatible = "rockchip,rk3328-dw-hdmi",
4788c2ecf20Sopenharmony_ci	  .data = &rk3328_hdmi_drv_data
4798c2ecf20Sopenharmony_ci	},
4808c2ecf20Sopenharmony_ci	{ .compatible = "rockchip,rk3399-dw-hdmi",
4818c2ecf20Sopenharmony_ci	  .data = &rk3399_hdmi_drv_data
4828c2ecf20Sopenharmony_ci	},
4838c2ecf20Sopenharmony_ci	{},
4848c2ecf20Sopenharmony_ci};
4858c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, dw_hdmi_rockchip_dt_ids);
4868c2ecf20Sopenharmony_ci
4878c2ecf20Sopenharmony_cistatic int dw_hdmi_rockchip_bind(struct device *dev, struct device *master,
4888c2ecf20Sopenharmony_ci				 void *data)
4898c2ecf20Sopenharmony_ci{
4908c2ecf20Sopenharmony_ci	struct platform_device *pdev = to_platform_device(dev);
4918c2ecf20Sopenharmony_ci	struct dw_hdmi_plat_data *plat_data;
4928c2ecf20Sopenharmony_ci	const struct of_device_id *match;
4938c2ecf20Sopenharmony_ci	struct drm_device *drm = data;
4948c2ecf20Sopenharmony_ci	struct drm_encoder *encoder;
4958c2ecf20Sopenharmony_ci	struct rockchip_hdmi *hdmi;
4968c2ecf20Sopenharmony_ci	int ret;
4978c2ecf20Sopenharmony_ci
4988c2ecf20Sopenharmony_ci	if (!pdev->dev.of_node)
4998c2ecf20Sopenharmony_ci		return -ENODEV;
5008c2ecf20Sopenharmony_ci
5018c2ecf20Sopenharmony_ci	hdmi = devm_kzalloc(&pdev->dev, sizeof(*hdmi), GFP_KERNEL);
5028c2ecf20Sopenharmony_ci	if (!hdmi)
5038c2ecf20Sopenharmony_ci		return -ENOMEM;
5048c2ecf20Sopenharmony_ci
5058c2ecf20Sopenharmony_ci	match = of_match_node(dw_hdmi_rockchip_dt_ids, pdev->dev.of_node);
5068c2ecf20Sopenharmony_ci	plat_data = devm_kmemdup(&pdev->dev, match->data,
5078c2ecf20Sopenharmony_ci					     sizeof(*plat_data), GFP_KERNEL);
5088c2ecf20Sopenharmony_ci	if (!plat_data)
5098c2ecf20Sopenharmony_ci		return -ENOMEM;
5108c2ecf20Sopenharmony_ci
5118c2ecf20Sopenharmony_ci	hdmi->dev = &pdev->dev;
5128c2ecf20Sopenharmony_ci	hdmi->chip_data = plat_data->phy_data;
5138c2ecf20Sopenharmony_ci	plat_data->phy_data = hdmi;
5148c2ecf20Sopenharmony_ci	encoder = &hdmi->encoder;
5158c2ecf20Sopenharmony_ci
5168c2ecf20Sopenharmony_ci	encoder->possible_crtcs = drm_of_find_possible_crtcs(drm, dev->of_node);
5178c2ecf20Sopenharmony_ci	/*
5188c2ecf20Sopenharmony_ci	 * If we failed to find the CRTC(s) which this encoder is
5198c2ecf20Sopenharmony_ci	 * supposed to be connected to, it's because the CRTC has
5208c2ecf20Sopenharmony_ci	 * not been registered yet.  Defer probing, and hope that
5218c2ecf20Sopenharmony_ci	 * the required CRTC is added later.
5228c2ecf20Sopenharmony_ci	 */
5238c2ecf20Sopenharmony_ci	if (encoder->possible_crtcs == 0)
5248c2ecf20Sopenharmony_ci		return -EPROBE_DEFER;
5258c2ecf20Sopenharmony_ci
5268c2ecf20Sopenharmony_ci	ret = rockchip_hdmi_parse_dt(hdmi);
5278c2ecf20Sopenharmony_ci	if (ret) {
5288c2ecf20Sopenharmony_ci		DRM_DEV_ERROR(hdmi->dev, "Unable to parse OF data\n");
5298c2ecf20Sopenharmony_ci		return ret;
5308c2ecf20Sopenharmony_ci	}
5318c2ecf20Sopenharmony_ci
5328c2ecf20Sopenharmony_ci	ret = clk_prepare_enable(hdmi->vpll_clk);
5338c2ecf20Sopenharmony_ci	if (ret) {
5348c2ecf20Sopenharmony_ci		DRM_DEV_ERROR(hdmi->dev, "Failed to enable HDMI vpll: %d\n",
5358c2ecf20Sopenharmony_ci			      ret);
5368c2ecf20Sopenharmony_ci		return ret;
5378c2ecf20Sopenharmony_ci	}
5388c2ecf20Sopenharmony_ci
5398c2ecf20Sopenharmony_ci	hdmi->phy = devm_phy_optional_get(dev, "hdmi");
5408c2ecf20Sopenharmony_ci	if (IS_ERR(hdmi->phy)) {
5418c2ecf20Sopenharmony_ci		ret = PTR_ERR(hdmi->phy);
5428c2ecf20Sopenharmony_ci		if (ret != -EPROBE_DEFER)
5438c2ecf20Sopenharmony_ci			DRM_DEV_ERROR(hdmi->dev, "failed to get phy\n");
5448c2ecf20Sopenharmony_ci		return ret;
5458c2ecf20Sopenharmony_ci	}
5468c2ecf20Sopenharmony_ci
5478c2ecf20Sopenharmony_ci	drm_encoder_helper_add(encoder, &dw_hdmi_rockchip_encoder_helper_funcs);
5488c2ecf20Sopenharmony_ci	drm_simple_encoder_init(drm, encoder, DRM_MODE_ENCODER_TMDS);
5498c2ecf20Sopenharmony_ci
5508c2ecf20Sopenharmony_ci	platform_set_drvdata(pdev, hdmi);
5518c2ecf20Sopenharmony_ci
5528c2ecf20Sopenharmony_ci	hdmi->hdmi = dw_hdmi_bind(pdev, encoder, plat_data);
5538c2ecf20Sopenharmony_ci
5548c2ecf20Sopenharmony_ci	/*
5558c2ecf20Sopenharmony_ci	 * If dw_hdmi_bind() fails we'll never call dw_hdmi_unbind(),
5568c2ecf20Sopenharmony_ci	 * which would have called the encoder cleanup.  Do it manually.
5578c2ecf20Sopenharmony_ci	 */
5588c2ecf20Sopenharmony_ci	if (IS_ERR(hdmi->hdmi)) {
5598c2ecf20Sopenharmony_ci		ret = PTR_ERR(hdmi->hdmi);
5608c2ecf20Sopenharmony_ci		drm_encoder_cleanup(encoder);
5618c2ecf20Sopenharmony_ci		clk_disable_unprepare(hdmi->vpll_clk);
5628c2ecf20Sopenharmony_ci	}
5638c2ecf20Sopenharmony_ci
5648c2ecf20Sopenharmony_ci	return ret;
5658c2ecf20Sopenharmony_ci}
5668c2ecf20Sopenharmony_ci
5678c2ecf20Sopenharmony_cistatic void dw_hdmi_rockchip_unbind(struct device *dev, struct device *master,
5688c2ecf20Sopenharmony_ci				    void *data)
5698c2ecf20Sopenharmony_ci{
5708c2ecf20Sopenharmony_ci	struct rockchip_hdmi *hdmi = dev_get_drvdata(dev);
5718c2ecf20Sopenharmony_ci
5728c2ecf20Sopenharmony_ci	dw_hdmi_unbind(hdmi->hdmi);
5738c2ecf20Sopenharmony_ci	clk_disable_unprepare(hdmi->vpll_clk);
5748c2ecf20Sopenharmony_ci}
5758c2ecf20Sopenharmony_ci
5768c2ecf20Sopenharmony_cistatic const struct component_ops dw_hdmi_rockchip_ops = {
5778c2ecf20Sopenharmony_ci	.bind	= dw_hdmi_rockchip_bind,
5788c2ecf20Sopenharmony_ci	.unbind	= dw_hdmi_rockchip_unbind,
5798c2ecf20Sopenharmony_ci};
5808c2ecf20Sopenharmony_ci
5818c2ecf20Sopenharmony_cistatic int dw_hdmi_rockchip_probe(struct platform_device *pdev)
5828c2ecf20Sopenharmony_ci{
5838c2ecf20Sopenharmony_ci	return component_add(&pdev->dev, &dw_hdmi_rockchip_ops);
5848c2ecf20Sopenharmony_ci}
5858c2ecf20Sopenharmony_ci
5868c2ecf20Sopenharmony_cistatic int dw_hdmi_rockchip_remove(struct platform_device *pdev)
5878c2ecf20Sopenharmony_ci{
5888c2ecf20Sopenharmony_ci	component_del(&pdev->dev, &dw_hdmi_rockchip_ops);
5898c2ecf20Sopenharmony_ci
5908c2ecf20Sopenharmony_ci	return 0;
5918c2ecf20Sopenharmony_ci}
5928c2ecf20Sopenharmony_ci
5938c2ecf20Sopenharmony_cistatic int __maybe_unused dw_hdmi_rockchip_resume(struct device *dev)
5948c2ecf20Sopenharmony_ci{
5958c2ecf20Sopenharmony_ci	struct rockchip_hdmi *hdmi = dev_get_drvdata(dev);
5968c2ecf20Sopenharmony_ci
5978c2ecf20Sopenharmony_ci	dw_hdmi_resume(hdmi->hdmi);
5988c2ecf20Sopenharmony_ci
5998c2ecf20Sopenharmony_ci	return 0;
6008c2ecf20Sopenharmony_ci}
6018c2ecf20Sopenharmony_ci
6028c2ecf20Sopenharmony_cistatic const struct dev_pm_ops dw_hdmi_rockchip_pm = {
6038c2ecf20Sopenharmony_ci	SET_SYSTEM_SLEEP_PM_OPS(NULL, dw_hdmi_rockchip_resume)
6048c2ecf20Sopenharmony_ci};
6058c2ecf20Sopenharmony_ci
6068c2ecf20Sopenharmony_cistruct platform_driver dw_hdmi_rockchip_pltfm_driver = {
6078c2ecf20Sopenharmony_ci	.probe  = dw_hdmi_rockchip_probe,
6088c2ecf20Sopenharmony_ci	.remove = dw_hdmi_rockchip_remove,
6098c2ecf20Sopenharmony_ci	.driver = {
6108c2ecf20Sopenharmony_ci		.name = "dwhdmi-rockchip",
6118c2ecf20Sopenharmony_ci		.pm = &dw_hdmi_rockchip_pm,
6128c2ecf20Sopenharmony_ci		.of_match_table = dw_hdmi_rockchip_dt_ids,
6138c2ecf20Sopenharmony_ci	},
6148c2ecf20Sopenharmony_ci};
615