18c2ecf20Sopenharmony_ci/* 28c2ecf20Sopenharmony_ci * Copyright 2008 Advanced Micro Devices, Inc. 38c2ecf20Sopenharmony_ci * Copyright 2008 Red Hat Inc. 48c2ecf20Sopenharmony_ci * Copyright 2009 Jerome Glisse. 58c2ecf20Sopenharmony_ci * 68c2ecf20Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a 78c2ecf20Sopenharmony_ci * copy of this software and associated documentation files (the "Software"), 88c2ecf20Sopenharmony_ci * to deal in the Software without restriction, including without limitation 98c2ecf20Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense, 108c2ecf20Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the 118c2ecf20Sopenharmony_ci * Software is furnished to do so, subject to the following conditions: 128c2ecf20Sopenharmony_ci * 138c2ecf20Sopenharmony_ci * The above copyright notice and this permission notice shall be included in 148c2ecf20Sopenharmony_ci * all copies or substantial portions of the Software. 158c2ecf20Sopenharmony_ci * 168c2ecf20Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 178c2ecf20Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 188c2ecf20Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 198c2ecf20Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 208c2ecf20Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 218c2ecf20Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 228c2ecf20Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE. 238c2ecf20Sopenharmony_ci * 248c2ecf20Sopenharmony_ci * Authors: Dave Airlie 258c2ecf20Sopenharmony_ci * Alex Deucher 268c2ecf20Sopenharmony_ci * Jerome Glisse 278c2ecf20Sopenharmony_ci */ 288c2ecf20Sopenharmony_ci 298c2ecf20Sopenharmony_ci#include <linux/seq_file.h> 308c2ecf20Sopenharmony_ci#include <linux/slab.h> 318c2ecf20Sopenharmony_ci 328c2ecf20Sopenharmony_ci#include <drm/drm_debugfs.h> 338c2ecf20Sopenharmony_ci#include <drm/drm_device.h> 348c2ecf20Sopenharmony_ci#include <drm/drm_file.h> 358c2ecf20Sopenharmony_ci 368c2ecf20Sopenharmony_ci#include "atom.h" 378c2ecf20Sopenharmony_ci#include "radeon.h" 388c2ecf20Sopenharmony_ci#include "radeon_asic.h" 398c2ecf20Sopenharmony_ci#include "rv515_reg_safe.h" 408c2ecf20Sopenharmony_ci#include "rv515d.h" 418c2ecf20Sopenharmony_ci 428c2ecf20Sopenharmony_ci/* This files gather functions specifics to: rv515 */ 438c2ecf20Sopenharmony_cistatic int rv515_debugfs_pipes_info_init(struct radeon_device *rdev); 448c2ecf20Sopenharmony_cistatic int rv515_debugfs_ga_info_init(struct radeon_device *rdev); 458c2ecf20Sopenharmony_cistatic void rv515_gpu_init(struct radeon_device *rdev); 468c2ecf20Sopenharmony_ciint rv515_mc_wait_for_idle(struct radeon_device *rdev); 478c2ecf20Sopenharmony_ci 488c2ecf20Sopenharmony_cistatic const u32 crtc_offsets[2] = 498c2ecf20Sopenharmony_ci{ 508c2ecf20Sopenharmony_ci 0, 518c2ecf20Sopenharmony_ci AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL 528c2ecf20Sopenharmony_ci}; 538c2ecf20Sopenharmony_ci 548c2ecf20Sopenharmony_civoid rv515_debugfs(struct radeon_device *rdev) 558c2ecf20Sopenharmony_ci{ 568c2ecf20Sopenharmony_ci if (r100_debugfs_rbbm_init(rdev)) { 578c2ecf20Sopenharmony_ci DRM_ERROR("Failed to register debugfs file for RBBM !\n"); 588c2ecf20Sopenharmony_ci } 598c2ecf20Sopenharmony_ci if (rv515_debugfs_pipes_info_init(rdev)) { 608c2ecf20Sopenharmony_ci DRM_ERROR("Failed to register debugfs file for pipes !\n"); 618c2ecf20Sopenharmony_ci } 628c2ecf20Sopenharmony_ci if (rv515_debugfs_ga_info_init(rdev)) { 638c2ecf20Sopenharmony_ci DRM_ERROR("Failed to register debugfs file for pipes !\n"); 648c2ecf20Sopenharmony_ci } 658c2ecf20Sopenharmony_ci} 668c2ecf20Sopenharmony_ci 678c2ecf20Sopenharmony_civoid rv515_ring_start(struct radeon_device *rdev, struct radeon_ring *ring) 688c2ecf20Sopenharmony_ci{ 698c2ecf20Sopenharmony_ci int r; 708c2ecf20Sopenharmony_ci 718c2ecf20Sopenharmony_ci r = radeon_ring_lock(rdev, ring, 64); 728c2ecf20Sopenharmony_ci if (r) { 738c2ecf20Sopenharmony_ci return; 748c2ecf20Sopenharmony_ci } 758c2ecf20Sopenharmony_ci radeon_ring_write(ring, PACKET0(ISYNC_CNTL, 0)); 768c2ecf20Sopenharmony_ci radeon_ring_write(ring, 778c2ecf20Sopenharmony_ci ISYNC_ANY2D_IDLE3D | 788c2ecf20Sopenharmony_ci ISYNC_ANY3D_IDLE2D | 798c2ecf20Sopenharmony_ci ISYNC_WAIT_IDLEGUI | 808c2ecf20Sopenharmony_ci ISYNC_CPSCRATCH_IDLEGUI); 818c2ecf20Sopenharmony_ci radeon_ring_write(ring, PACKET0(WAIT_UNTIL, 0)); 828c2ecf20Sopenharmony_ci radeon_ring_write(ring, WAIT_2D_IDLECLEAN | WAIT_3D_IDLECLEAN); 838c2ecf20Sopenharmony_ci radeon_ring_write(ring, PACKET0(R300_DST_PIPE_CONFIG, 0)); 848c2ecf20Sopenharmony_ci radeon_ring_write(ring, R300_PIPE_AUTO_CONFIG); 858c2ecf20Sopenharmony_ci radeon_ring_write(ring, PACKET0(GB_SELECT, 0)); 868c2ecf20Sopenharmony_ci radeon_ring_write(ring, 0); 878c2ecf20Sopenharmony_ci radeon_ring_write(ring, PACKET0(GB_ENABLE, 0)); 888c2ecf20Sopenharmony_ci radeon_ring_write(ring, 0); 898c2ecf20Sopenharmony_ci radeon_ring_write(ring, PACKET0(R500_SU_REG_DEST, 0)); 908c2ecf20Sopenharmony_ci radeon_ring_write(ring, (1 << rdev->num_gb_pipes) - 1); 918c2ecf20Sopenharmony_ci radeon_ring_write(ring, PACKET0(VAP_INDEX_OFFSET, 0)); 928c2ecf20Sopenharmony_ci radeon_ring_write(ring, 0); 938c2ecf20Sopenharmony_ci radeon_ring_write(ring, PACKET0(RB3D_DSTCACHE_CTLSTAT, 0)); 948c2ecf20Sopenharmony_ci radeon_ring_write(ring, RB3D_DC_FLUSH | RB3D_DC_FREE); 958c2ecf20Sopenharmony_ci radeon_ring_write(ring, PACKET0(ZB_ZCACHE_CTLSTAT, 0)); 968c2ecf20Sopenharmony_ci radeon_ring_write(ring, ZC_FLUSH | ZC_FREE); 978c2ecf20Sopenharmony_ci radeon_ring_write(ring, PACKET0(WAIT_UNTIL, 0)); 988c2ecf20Sopenharmony_ci radeon_ring_write(ring, WAIT_2D_IDLECLEAN | WAIT_3D_IDLECLEAN); 998c2ecf20Sopenharmony_ci radeon_ring_write(ring, PACKET0(GB_AA_CONFIG, 0)); 1008c2ecf20Sopenharmony_ci radeon_ring_write(ring, 0); 1018c2ecf20Sopenharmony_ci radeon_ring_write(ring, PACKET0(RB3D_DSTCACHE_CTLSTAT, 0)); 1028c2ecf20Sopenharmony_ci radeon_ring_write(ring, RB3D_DC_FLUSH | RB3D_DC_FREE); 1038c2ecf20Sopenharmony_ci radeon_ring_write(ring, PACKET0(ZB_ZCACHE_CTLSTAT, 0)); 1048c2ecf20Sopenharmony_ci radeon_ring_write(ring, ZC_FLUSH | ZC_FREE); 1058c2ecf20Sopenharmony_ci radeon_ring_write(ring, PACKET0(GB_MSPOS0, 0)); 1068c2ecf20Sopenharmony_ci radeon_ring_write(ring, 1078c2ecf20Sopenharmony_ci ((6 << MS_X0_SHIFT) | 1088c2ecf20Sopenharmony_ci (6 << MS_Y0_SHIFT) | 1098c2ecf20Sopenharmony_ci (6 << MS_X1_SHIFT) | 1108c2ecf20Sopenharmony_ci (6 << MS_Y1_SHIFT) | 1118c2ecf20Sopenharmony_ci (6 << MS_X2_SHIFT) | 1128c2ecf20Sopenharmony_ci (6 << MS_Y2_SHIFT) | 1138c2ecf20Sopenharmony_ci (6 << MSBD0_Y_SHIFT) | 1148c2ecf20Sopenharmony_ci (6 << MSBD0_X_SHIFT))); 1158c2ecf20Sopenharmony_ci radeon_ring_write(ring, PACKET0(GB_MSPOS1, 0)); 1168c2ecf20Sopenharmony_ci radeon_ring_write(ring, 1178c2ecf20Sopenharmony_ci ((6 << MS_X3_SHIFT) | 1188c2ecf20Sopenharmony_ci (6 << MS_Y3_SHIFT) | 1198c2ecf20Sopenharmony_ci (6 << MS_X4_SHIFT) | 1208c2ecf20Sopenharmony_ci (6 << MS_Y4_SHIFT) | 1218c2ecf20Sopenharmony_ci (6 << MS_X5_SHIFT) | 1228c2ecf20Sopenharmony_ci (6 << MS_Y5_SHIFT) | 1238c2ecf20Sopenharmony_ci (6 << MSBD1_SHIFT))); 1248c2ecf20Sopenharmony_ci radeon_ring_write(ring, PACKET0(GA_ENHANCE, 0)); 1258c2ecf20Sopenharmony_ci radeon_ring_write(ring, GA_DEADLOCK_CNTL | GA_FASTSYNC_CNTL); 1268c2ecf20Sopenharmony_ci radeon_ring_write(ring, PACKET0(GA_POLY_MODE, 0)); 1278c2ecf20Sopenharmony_ci radeon_ring_write(ring, FRONT_PTYPE_TRIANGE | BACK_PTYPE_TRIANGE); 1288c2ecf20Sopenharmony_ci radeon_ring_write(ring, PACKET0(GA_ROUND_MODE, 0)); 1298c2ecf20Sopenharmony_ci radeon_ring_write(ring, GEOMETRY_ROUND_NEAREST | COLOR_ROUND_NEAREST); 1308c2ecf20Sopenharmony_ci radeon_ring_write(ring, PACKET0(0x20C8, 0)); 1318c2ecf20Sopenharmony_ci radeon_ring_write(ring, 0); 1328c2ecf20Sopenharmony_ci radeon_ring_unlock_commit(rdev, ring, false); 1338c2ecf20Sopenharmony_ci} 1348c2ecf20Sopenharmony_ci 1358c2ecf20Sopenharmony_ciint rv515_mc_wait_for_idle(struct radeon_device *rdev) 1368c2ecf20Sopenharmony_ci{ 1378c2ecf20Sopenharmony_ci unsigned i; 1388c2ecf20Sopenharmony_ci uint32_t tmp; 1398c2ecf20Sopenharmony_ci 1408c2ecf20Sopenharmony_ci for (i = 0; i < rdev->usec_timeout; i++) { 1418c2ecf20Sopenharmony_ci /* read MC_STATUS */ 1428c2ecf20Sopenharmony_ci tmp = RREG32_MC(MC_STATUS); 1438c2ecf20Sopenharmony_ci if (tmp & MC_STATUS_IDLE) { 1448c2ecf20Sopenharmony_ci return 0; 1458c2ecf20Sopenharmony_ci } 1468c2ecf20Sopenharmony_ci udelay(1); 1478c2ecf20Sopenharmony_ci } 1488c2ecf20Sopenharmony_ci return -1; 1498c2ecf20Sopenharmony_ci} 1508c2ecf20Sopenharmony_ci 1518c2ecf20Sopenharmony_civoid rv515_vga_render_disable(struct radeon_device *rdev) 1528c2ecf20Sopenharmony_ci{ 1538c2ecf20Sopenharmony_ci WREG32(R_000300_VGA_RENDER_CONTROL, 1548c2ecf20Sopenharmony_ci RREG32(R_000300_VGA_RENDER_CONTROL) & C_000300_VGA_VSTATUS_CNTL); 1558c2ecf20Sopenharmony_ci} 1568c2ecf20Sopenharmony_ci 1578c2ecf20Sopenharmony_cistatic void rv515_gpu_init(struct radeon_device *rdev) 1588c2ecf20Sopenharmony_ci{ 1598c2ecf20Sopenharmony_ci unsigned pipe_select_current, gb_pipe_select, tmp; 1608c2ecf20Sopenharmony_ci 1618c2ecf20Sopenharmony_ci if (r100_gui_wait_for_idle(rdev)) { 1628c2ecf20Sopenharmony_ci pr_warn("Failed to wait GUI idle while resetting GPU. Bad things might happen.\n"); 1638c2ecf20Sopenharmony_ci } 1648c2ecf20Sopenharmony_ci rv515_vga_render_disable(rdev); 1658c2ecf20Sopenharmony_ci r420_pipes_init(rdev); 1668c2ecf20Sopenharmony_ci gb_pipe_select = RREG32(R400_GB_PIPE_SELECT); 1678c2ecf20Sopenharmony_ci tmp = RREG32(R300_DST_PIPE_CONFIG); 1688c2ecf20Sopenharmony_ci pipe_select_current = (tmp >> 2) & 3; 1698c2ecf20Sopenharmony_ci tmp = (1 << pipe_select_current) | 1708c2ecf20Sopenharmony_ci (((gb_pipe_select >> 8) & 0xF) << 4); 1718c2ecf20Sopenharmony_ci WREG32_PLL(0x000D, tmp); 1728c2ecf20Sopenharmony_ci if (r100_gui_wait_for_idle(rdev)) { 1738c2ecf20Sopenharmony_ci pr_warn("Failed to wait GUI idle while resetting GPU. Bad things might happen.\n"); 1748c2ecf20Sopenharmony_ci } 1758c2ecf20Sopenharmony_ci if (rv515_mc_wait_for_idle(rdev)) { 1768c2ecf20Sopenharmony_ci pr_warn("Failed to wait MC idle while programming pipes. Bad things might happen.\n"); 1778c2ecf20Sopenharmony_ci } 1788c2ecf20Sopenharmony_ci} 1798c2ecf20Sopenharmony_ci 1808c2ecf20Sopenharmony_cistatic void rv515_vram_get_type(struct radeon_device *rdev) 1818c2ecf20Sopenharmony_ci{ 1828c2ecf20Sopenharmony_ci uint32_t tmp; 1838c2ecf20Sopenharmony_ci 1848c2ecf20Sopenharmony_ci rdev->mc.vram_width = 128; 1858c2ecf20Sopenharmony_ci rdev->mc.vram_is_ddr = true; 1868c2ecf20Sopenharmony_ci tmp = RREG32_MC(RV515_MC_CNTL) & MEM_NUM_CHANNELS_MASK; 1878c2ecf20Sopenharmony_ci switch (tmp) { 1888c2ecf20Sopenharmony_ci case 0: 1898c2ecf20Sopenharmony_ci rdev->mc.vram_width = 64; 1908c2ecf20Sopenharmony_ci break; 1918c2ecf20Sopenharmony_ci case 1: 1928c2ecf20Sopenharmony_ci rdev->mc.vram_width = 128; 1938c2ecf20Sopenharmony_ci break; 1948c2ecf20Sopenharmony_ci default: 1958c2ecf20Sopenharmony_ci rdev->mc.vram_width = 128; 1968c2ecf20Sopenharmony_ci break; 1978c2ecf20Sopenharmony_ci } 1988c2ecf20Sopenharmony_ci} 1998c2ecf20Sopenharmony_ci 2008c2ecf20Sopenharmony_cistatic void rv515_mc_init(struct radeon_device *rdev) 2018c2ecf20Sopenharmony_ci{ 2028c2ecf20Sopenharmony_ci 2038c2ecf20Sopenharmony_ci rv515_vram_get_type(rdev); 2048c2ecf20Sopenharmony_ci r100_vram_init_sizes(rdev); 2058c2ecf20Sopenharmony_ci radeon_vram_location(rdev, &rdev->mc, 0); 2068c2ecf20Sopenharmony_ci rdev->mc.gtt_base_align = 0; 2078c2ecf20Sopenharmony_ci if (!(rdev->flags & RADEON_IS_AGP)) 2088c2ecf20Sopenharmony_ci radeon_gtt_location(rdev, &rdev->mc); 2098c2ecf20Sopenharmony_ci radeon_update_bandwidth_info(rdev); 2108c2ecf20Sopenharmony_ci} 2118c2ecf20Sopenharmony_ci 2128c2ecf20Sopenharmony_ciuint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg) 2138c2ecf20Sopenharmony_ci{ 2148c2ecf20Sopenharmony_ci unsigned long flags; 2158c2ecf20Sopenharmony_ci uint32_t r; 2168c2ecf20Sopenharmony_ci 2178c2ecf20Sopenharmony_ci spin_lock_irqsave(&rdev->mc_idx_lock, flags); 2188c2ecf20Sopenharmony_ci WREG32(MC_IND_INDEX, 0x7f0000 | (reg & 0xffff)); 2198c2ecf20Sopenharmony_ci r = RREG32(MC_IND_DATA); 2208c2ecf20Sopenharmony_ci WREG32(MC_IND_INDEX, 0); 2218c2ecf20Sopenharmony_ci spin_unlock_irqrestore(&rdev->mc_idx_lock, flags); 2228c2ecf20Sopenharmony_ci 2238c2ecf20Sopenharmony_ci return r; 2248c2ecf20Sopenharmony_ci} 2258c2ecf20Sopenharmony_ci 2268c2ecf20Sopenharmony_civoid rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v) 2278c2ecf20Sopenharmony_ci{ 2288c2ecf20Sopenharmony_ci unsigned long flags; 2298c2ecf20Sopenharmony_ci 2308c2ecf20Sopenharmony_ci spin_lock_irqsave(&rdev->mc_idx_lock, flags); 2318c2ecf20Sopenharmony_ci WREG32(MC_IND_INDEX, 0xff0000 | ((reg) & 0xffff)); 2328c2ecf20Sopenharmony_ci WREG32(MC_IND_DATA, (v)); 2338c2ecf20Sopenharmony_ci WREG32(MC_IND_INDEX, 0); 2348c2ecf20Sopenharmony_ci spin_unlock_irqrestore(&rdev->mc_idx_lock, flags); 2358c2ecf20Sopenharmony_ci} 2368c2ecf20Sopenharmony_ci 2378c2ecf20Sopenharmony_ci#if defined(CONFIG_DEBUG_FS) 2388c2ecf20Sopenharmony_cistatic int rv515_debugfs_pipes_info(struct seq_file *m, void *data) 2398c2ecf20Sopenharmony_ci{ 2408c2ecf20Sopenharmony_ci struct drm_info_node *node = (struct drm_info_node *) m->private; 2418c2ecf20Sopenharmony_ci struct drm_device *dev = node->minor->dev; 2428c2ecf20Sopenharmony_ci struct radeon_device *rdev = dev->dev_private; 2438c2ecf20Sopenharmony_ci uint32_t tmp; 2448c2ecf20Sopenharmony_ci 2458c2ecf20Sopenharmony_ci tmp = RREG32(GB_PIPE_SELECT); 2468c2ecf20Sopenharmony_ci seq_printf(m, "GB_PIPE_SELECT 0x%08x\n", tmp); 2478c2ecf20Sopenharmony_ci tmp = RREG32(SU_REG_DEST); 2488c2ecf20Sopenharmony_ci seq_printf(m, "SU_REG_DEST 0x%08x\n", tmp); 2498c2ecf20Sopenharmony_ci tmp = RREG32(GB_TILE_CONFIG); 2508c2ecf20Sopenharmony_ci seq_printf(m, "GB_TILE_CONFIG 0x%08x\n", tmp); 2518c2ecf20Sopenharmony_ci tmp = RREG32(DST_PIPE_CONFIG); 2528c2ecf20Sopenharmony_ci seq_printf(m, "DST_PIPE_CONFIG 0x%08x\n", tmp); 2538c2ecf20Sopenharmony_ci return 0; 2548c2ecf20Sopenharmony_ci} 2558c2ecf20Sopenharmony_ci 2568c2ecf20Sopenharmony_cistatic int rv515_debugfs_ga_info(struct seq_file *m, void *data) 2578c2ecf20Sopenharmony_ci{ 2588c2ecf20Sopenharmony_ci struct drm_info_node *node = (struct drm_info_node *) m->private; 2598c2ecf20Sopenharmony_ci struct drm_device *dev = node->minor->dev; 2608c2ecf20Sopenharmony_ci struct radeon_device *rdev = dev->dev_private; 2618c2ecf20Sopenharmony_ci uint32_t tmp; 2628c2ecf20Sopenharmony_ci 2638c2ecf20Sopenharmony_ci tmp = RREG32(0x2140); 2648c2ecf20Sopenharmony_ci seq_printf(m, "VAP_CNTL_STATUS 0x%08x\n", tmp); 2658c2ecf20Sopenharmony_ci radeon_asic_reset(rdev); 2668c2ecf20Sopenharmony_ci tmp = RREG32(0x425C); 2678c2ecf20Sopenharmony_ci seq_printf(m, "GA_IDLE 0x%08x\n", tmp); 2688c2ecf20Sopenharmony_ci return 0; 2698c2ecf20Sopenharmony_ci} 2708c2ecf20Sopenharmony_ci 2718c2ecf20Sopenharmony_cistatic struct drm_info_list rv515_pipes_info_list[] = { 2728c2ecf20Sopenharmony_ci {"rv515_pipes_info", rv515_debugfs_pipes_info, 0, NULL}, 2738c2ecf20Sopenharmony_ci}; 2748c2ecf20Sopenharmony_ci 2758c2ecf20Sopenharmony_cistatic struct drm_info_list rv515_ga_info_list[] = { 2768c2ecf20Sopenharmony_ci {"rv515_ga_info", rv515_debugfs_ga_info, 0, NULL}, 2778c2ecf20Sopenharmony_ci}; 2788c2ecf20Sopenharmony_ci#endif 2798c2ecf20Sopenharmony_ci 2808c2ecf20Sopenharmony_cistatic int rv515_debugfs_pipes_info_init(struct radeon_device *rdev) 2818c2ecf20Sopenharmony_ci{ 2828c2ecf20Sopenharmony_ci#if defined(CONFIG_DEBUG_FS) 2838c2ecf20Sopenharmony_ci return radeon_debugfs_add_files(rdev, rv515_pipes_info_list, 1); 2848c2ecf20Sopenharmony_ci#else 2858c2ecf20Sopenharmony_ci return 0; 2868c2ecf20Sopenharmony_ci#endif 2878c2ecf20Sopenharmony_ci} 2888c2ecf20Sopenharmony_ci 2898c2ecf20Sopenharmony_cistatic int rv515_debugfs_ga_info_init(struct radeon_device *rdev) 2908c2ecf20Sopenharmony_ci{ 2918c2ecf20Sopenharmony_ci#if defined(CONFIG_DEBUG_FS) 2928c2ecf20Sopenharmony_ci return radeon_debugfs_add_files(rdev, rv515_ga_info_list, 1); 2938c2ecf20Sopenharmony_ci#else 2948c2ecf20Sopenharmony_ci return 0; 2958c2ecf20Sopenharmony_ci#endif 2968c2ecf20Sopenharmony_ci} 2978c2ecf20Sopenharmony_ci 2988c2ecf20Sopenharmony_civoid rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save) 2998c2ecf20Sopenharmony_ci{ 3008c2ecf20Sopenharmony_ci u32 crtc_enabled, tmp, frame_count, blackout; 3018c2ecf20Sopenharmony_ci int i, j; 3028c2ecf20Sopenharmony_ci 3038c2ecf20Sopenharmony_ci save->vga_render_control = RREG32(R_000300_VGA_RENDER_CONTROL); 3048c2ecf20Sopenharmony_ci save->vga_hdp_control = RREG32(R_000328_VGA_HDP_CONTROL); 3058c2ecf20Sopenharmony_ci 3068c2ecf20Sopenharmony_ci /* disable VGA render */ 3078c2ecf20Sopenharmony_ci WREG32(R_000300_VGA_RENDER_CONTROL, 0); 3088c2ecf20Sopenharmony_ci /* blank the display controllers */ 3098c2ecf20Sopenharmony_ci for (i = 0; i < rdev->num_crtc; i++) { 3108c2ecf20Sopenharmony_ci crtc_enabled = RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]) & AVIVO_CRTC_EN; 3118c2ecf20Sopenharmony_ci if (crtc_enabled) { 3128c2ecf20Sopenharmony_ci save->crtc_enabled[i] = true; 3138c2ecf20Sopenharmony_ci tmp = RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]); 3148c2ecf20Sopenharmony_ci if (!(tmp & AVIVO_CRTC_DISP_READ_REQUEST_DISABLE)) { 3158c2ecf20Sopenharmony_ci radeon_wait_for_vblank(rdev, i); 3168c2ecf20Sopenharmony_ci WREG32(AVIVO_D1CRTC_UPDATE_LOCK + crtc_offsets[i], 1); 3178c2ecf20Sopenharmony_ci tmp |= AVIVO_CRTC_DISP_READ_REQUEST_DISABLE; 3188c2ecf20Sopenharmony_ci WREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i], tmp); 3198c2ecf20Sopenharmony_ci WREG32(AVIVO_D1CRTC_UPDATE_LOCK + crtc_offsets[i], 0); 3208c2ecf20Sopenharmony_ci } 3218c2ecf20Sopenharmony_ci /* wait for the next frame */ 3228c2ecf20Sopenharmony_ci frame_count = radeon_get_vblank_counter(rdev, i); 3238c2ecf20Sopenharmony_ci for (j = 0; j < rdev->usec_timeout; j++) { 3248c2ecf20Sopenharmony_ci if (radeon_get_vblank_counter(rdev, i) != frame_count) 3258c2ecf20Sopenharmony_ci break; 3268c2ecf20Sopenharmony_ci udelay(1); 3278c2ecf20Sopenharmony_ci } 3288c2ecf20Sopenharmony_ci 3298c2ecf20Sopenharmony_ci /* XXX this is a hack to avoid strange behavior with EFI on certain systems */ 3308c2ecf20Sopenharmony_ci WREG32(AVIVO_D1CRTC_UPDATE_LOCK + crtc_offsets[i], 1); 3318c2ecf20Sopenharmony_ci tmp = RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]); 3328c2ecf20Sopenharmony_ci tmp &= ~AVIVO_CRTC_EN; 3338c2ecf20Sopenharmony_ci WREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i], tmp); 3348c2ecf20Sopenharmony_ci WREG32(AVIVO_D1CRTC_UPDATE_LOCK + crtc_offsets[i], 0); 3358c2ecf20Sopenharmony_ci save->crtc_enabled[i] = false; 3368c2ecf20Sopenharmony_ci /* ***** */ 3378c2ecf20Sopenharmony_ci } else { 3388c2ecf20Sopenharmony_ci save->crtc_enabled[i] = false; 3398c2ecf20Sopenharmony_ci } 3408c2ecf20Sopenharmony_ci } 3418c2ecf20Sopenharmony_ci 3428c2ecf20Sopenharmony_ci radeon_mc_wait_for_idle(rdev); 3438c2ecf20Sopenharmony_ci 3448c2ecf20Sopenharmony_ci if (rdev->family >= CHIP_R600) { 3458c2ecf20Sopenharmony_ci if (rdev->family >= CHIP_RV770) 3468c2ecf20Sopenharmony_ci blackout = RREG32(R700_MC_CITF_CNTL); 3478c2ecf20Sopenharmony_ci else 3488c2ecf20Sopenharmony_ci blackout = RREG32(R600_CITF_CNTL); 3498c2ecf20Sopenharmony_ci if ((blackout & R600_BLACKOUT_MASK) != R600_BLACKOUT_MASK) { 3508c2ecf20Sopenharmony_ci /* Block CPU access */ 3518c2ecf20Sopenharmony_ci WREG32(R600_BIF_FB_EN, 0); 3528c2ecf20Sopenharmony_ci /* blackout the MC */ 3538c2ecf20Sopenharmony_ci blackout |= R600_BLACKOUT_MASK; 3548c2ecf20Sopenharmony_ci if (rdev->family >= CHIP_RV770) 3558c2ecf20Sopenharmony_ci WREG32(R700_MC_CITF_CNTL, blackout); 3568c2ecf20Sopenharmony_ci else 3578c2ecf20Sopenharmony_ci WREG32(R600_CITF_CNTL, blackout); 3588c2ecf20Sopenharmony_ci } 3598c2ecf20Sopenharmony_ci } 3608c2ecf20Sopenharmony_ci /* wait for the MC to settle */ 3618c2ecf20Sopenharmony_ci udelay(100); 3628c2ecf20Sopenharmony_ci 3638c2ecf20Sopenharmony_ci /* lock double buffered regs */ 3648c2ecf20Sopenharmony_ci for (i = 0; i < rdev->num_crtc; i++) { 3658c2ecf20Sopenharmony_ci if (save->crtc_enabled[i]) { 3668c2ecf20Sopenharmony_ci tmp = RREG32(AVIVO_D1GRPH_UPDATE + crtc_offsets[i]); 3678c2ecf20Sopenharmony_ci if (!(tmp & AVIVO_D1GRPH_UPDATE_LOCK)) { 3688c2ecf20Sopenharmony_ci tmp |= AVIVO_D1GRPH_UPDATE_LOCK; 3698c2ecf20Sopenharmony_ci WREG32(AVIVO_D1GRPH_UPDATE + crtc_offsets[i], tmp); 3708c2ecf20Sopenharmony_ci } 3718c2ecf20Sopenharmony_ci tmp = RREG32(AVIVO_D1MODE_MASTER_UPDATE_LOCK + crtc_offsets[i]); 3728c2ecf20Sopenharmony_ci if (!(tmp & 1)) { 3738c2ecf20Sopenharmony_ci tmp |= 1; 3748c2ecf20Sopenharmony_ci WREG32(AVIVO_D1MODE_MASTER_UPDATE_LOCK + crtc_offsets[i], tmp); 3758c2ecf20Sopenharmony_ci } 3768c2ecf20Sopenharmony_ci } 3778c2ecf20Sopenharmony_ci } 3788c2ecf20Sopenharmony_ci} 3798c2ecf20Sopenharmony_ci 3808c2ecf20Sopenharmony_civoid rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save) 3818c2ecf20Sopenharmony_ci{ 3828c2ecf20Sopenharmony_ci u32 tmp, frame_count; 3838c2ecf20Sopenharmony_ci int i, j; 3848c2ecf20Sopenharmony_ci 3858c2ecf20Sopenharmony_ci /* update crtc base addresses */ 3868c2ecf20Sopenharmony_ci for (i = 0; i < rdev->num_crtc; i++) { 3878c2ecf20Sopenharmony_ci if (rdev->family >= CHIP_RV770) { 3888c2ecf20Sopenharmony_ci if (i == 0) { 3898c2ecf20Sopenharmony_ci WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, 3908c2ecf20Sopenharmony_ci upper_32_bits(rdev->mc.vram_start)); 3918c2ecf20Sopenharmony_ci WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, 3928c2ecf20Sopenharmony_ci upper_32_bits(rdev->mc.vram_start)); 3938c2ecf20Sopenharmony_ci } else { 3948c2ecf20Sopenharmony_ci WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, 3958c2ecf20Sopenharmony_ci upper_32_bits(rdev->mc.vram_start)); 3968c2ecf20Sopenharmony_ci WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, 3978c2ecf20Sopenharmony_ci upper_32_bits(rdev->mc.vram_start)); 3988c2ecf20Sopenharmony_ci } 3998c2ecf20Sopenharmony_ci } 4008c2ecf20Sopenharmony_ci WREG32(R_006110_D1GRPH_PRIMARY_SURFACE_ADDRESS + crtc_offsets[i], 4018c2ecf20Sopenharmony_ci (u32)rdev->mc.vram_start); 4028c2ecf20Sopenharmony_ci WREG32(R_006118_D1GRPH_SECONDARY_SURFACE_ADDRESS + crtc_offsets[i], 4038c2ecf20Sopenharmony_ci (u32)rdev->mc.vram_start); 4048c2ecf20Sopenharmony_ci } 4058c2ecf20Sopenharmony_ci WREG32(R_000310_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start); 4068c2ecf20Sopenharmony_ci 4078c2ecf20Sopenharmony_ci /* unlock regs and wait for update */ 4088c2ecf20Sopenharmony_ci for (i = 0; i < rdev->num_crtc; i++) { 4098c2ecf20Sopenharmony_ci if (save->crtc_enabled[i]) { 4108c2ecf20Sopenharmony_ci tmp = RREG32(AVIVO_D1MODE_MASTER_UPDATE_MODE + crtc_offsets[i]); 4118c2ecf20Sopenharmony_ci if ((tmp & 0x7) != 3) { 4128c2ecf20Sopenharmony_ci tmp &= ~0x7; 4138c2ecf20Sopenharmony_ci tmp |= 0x3; 4148c2ecf20Sopenharmony_ci WREG32(AVIVO_D1MODE_MASTER_UPDATE_MODE + crtc_offsets[i], tmp); 4158c2ecf20Sopenharmony_ci } 4168c2ecf20Sopenharmony_ci tmp = RREG32(AVIVO_D1GRPH_UPDATE + crtc_offsets[i]); 4178c2ecf20Sopenharmony_ci if (tmp & AVIVO_D1GRPH_UPDATE_LOCK) { 4188c2ecf20Sopenharmony_ci tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK; 4198c2ecf20Sopenharmony_ci WREG32(AVIVO_D1GRPH_UPDATE + crtc_offsets[i], tmp); 4208c2ecf20Sopenharmony_ci } 4218c2ecf20Sopenharmony_ci tmp = RREG32(AVIVO_D1MODE_MASTER_UPDATE_LOCK + crtc_offsets[i]); 4228c2ecf20Sopenharmony_ci if (tmp & 1) { 4238c2ecf20Sopenharmony_ci tmp &= ~1; 4248c2ecf20Sopenharmony_ci WREG32(AVIVO_D1MODE_MASTER_UPDATE_LOCK + crtc_offsets[i], tmp); 4258c2ecf20Sopenharmony_ci } 4268c2ecf20Sopenharmony_ci for (j = 0; j < rdev->usec_timeout; j++) { 4278c2ecf20Sopenharmony_ci tmp = RREG32(AVIVO_D1GRPH_UPDATE + crtc_offsets[i]); 4288c2ecf20Sopenharmony_ci if ((tmp & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING) == 0) 4298c2ecf20Sopenharmony_ci break; 4308c2ecf20Sopenharmony_ci udelay(1); 4318c2ecf20Sopenharmony_ci } 4328c2ecf20Sopenharmony_ci } 4338c2ecf20Sopenharmony_ci } 4348c2ecf20Sopenharmony_ci 4358c2ecf20Sopenharmony_ci if (rdev->family >= CHIP_R600) { 4368c2ecf20Sopenharmony_ci /* unblackout the MC */ 4378c2ecf20Sopenharmony_ci if (rdev->family >= CHIP_RV770) 4388c2ecf20Sopenharmony_ci tmp = RREG32(R700_MC_CITF_CNTL); 4398c2ecf20Sopenharmony_ci else 4408c2ecf20Sopenharmony_ci tmp = RREG32(R600_CITF_CNTL); 4418c2ecf20Sopenharmony_ci tmp &= ~R600_BLACKOUT_MASK; 4428c2ecf20Sopenharmony_ci if (rdev->family >= CHIP_RV770) 4438c2ecf20Sopenharmony_ci WREG32(R700_MC_CITF_CNTL, tmp); 4448c2ecf20Sopenharmony_ci else 4458c2ecf20Sopenharmony_ci WREG32(R600_CITF_CNTL, tmp); 4468c2ecf20Sopenharmony_ci /* allow CPU access */ 4478c2ecf20Sopenharmony_ci WREG32(R600_BIF_FB_EN, R600_FB_READ_EN | R600_FB_WRITE_EN); 4488c2ecf20Sopenharmony_ci } 4498c2ecf20Sopenharmony_ci 4508c2ecf20Sopenharmony_ci for (i = 0; i < rdev->num_crtc; i++) { 4518c2ecf20Sopenharmony_ci if (save->crtc_enabled[i]) { 4528c2ecf20Sopenharmony_ci tmp = RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]); 4538c2ecf20Sopenharmony_ci tmp &= ~AVIVO_CRTC_DISP_READ_REQUEST_DISABLE; 4548c2ecf20Sopenharmony_ci WREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i], tmp); 4558c2ecf20Sopenharmony_ci /* wait for the next frame */ 4568c2ecf20Sopenharmony_ci frame_count = radeon_get_vblank_counter(rdev, i); 4578c2ecf20Sopenharmony_ci for (j = 0; j < rdev->usec_timeout; j++) { 4588c2ecf20Sopenharmony_ci if (radeon_get_vblank_counter(rdev, i) != frame_count) 4598c2ecf20Sopenharmony_ci break; 4608c2ecf20Sopenharmony_ci udelay(1); 4618c2ecf20Sopenharmony_ci } 4628c2ecf20Sopenharmony_ci } 4638c2ecf20Sopenharmony_ci } 4648c2ecf20Sopenharmony_ci /* Unlock vga access */ 4658c2ecf20Sopenharmony_ci WREG32(R_000328_VGA_HDP_CONTROL, save->vga_hdp_control); 4668c2ecf20Sopenharmony_ci mdelay(1); 4678c2ecf20Sopenharmony_ci WREG32(R_000300_VGA_RENDER_CONTROL, save->vga_render_control); 4688c2ecf20Sopenharmony_ci} 4698c2ecf20Sopenharmony_ci 4708c2ecf20Sopenharmony_cistatic void rv515_mc_program(struct radeon_device *rdev) 4718c2ecf20Sopenharmony_ci{ 4728c2ecf20Sopenharmony_ci struct rv515_mc_save save; 4738c2ecf20Sopenharmony_ci 4748c2ecf20Sopenharmony_ci /* Stops all mc clients */ 4758c2ecf20Sopenharmony_ci rv515_mc_stop(rdev, &save); 4768c2ecf20Sopenharmony_ci 4778c2ecf20Sopenharmony_ci /* Wait for mc idle */ 4788c2ecf20Sopenharmony_ci if (rv515_mc_wait_for_idle(rdev)) 4798c2ecf20Sopenharmony_ci dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n"); 4808c2ecf20Sopenharmony_ci /* Write VRAM size in case we are limiting it */ 4818c2ecf20Sopenharmony_ci WREG32(R_0000F8_CONFIG_MEMSIZE, rdev->mc.real_vram_size); 4828c2ecf20Sopenharmony_ci /* Program MC, should be a 32bits limited address space */ 4838c2ecf20Sopenharmony_ci WREG32_MC(R_000001_MC_FB_LOCATION, 4848c2ecf20Sopenharmony_ci S_000001_MC_FB_START(rdev->mc.vram_start >> 16) | 4858c2ecf20Sopenharmony_ci S_000001_MC_FB_TOP(rdev->mc.vram_end >> 16)); 4868c2ecf20Sopenharmony_ci WREG32(R_000134_HDP_FB_LOCATION, 4878c2ecf20Sopenharmony_ci S_000134_HDP_FB_START(rdev->mc.vram_start >> 16)); 4888c2ecf20Sopenharmony_ci if (rdev->flags & RADEON_IS_AGP) { 4898c2ecf20Sopenharmony_ci WREG32_MC(R_000002_MC_AGP_LOCATION, 4908c2ecf20Sopenharmony_ci S_000002_MC_AGP_START(rdev->mc.gtt_start >> 16) | 4918c2ecf20Sopenharmony_ci S_000002_MC_AGP_TOP(rdev->mc.gtt_end >> 16)); 4928c2ecf20Sopenharmony_ci WREG32_MC(R_000003_MC_AGP_BASE, lower_32_bits(rdev->mc.agp_base)); 4938c2ecf20Sopenharmony_ci WREG32_MC(R_000004_MC_AGP_BASE_2, 4948c2ecf20Sopenharmony_ci S_000004_AGP_BASE_ADDR_2(upper_32_bits(rdev->mc.agp_base))); 4958c2ecf20Sopenharmony_ci } else { 4968c2ecf20Sopenharmony_ci WREG32_MC(R_000002_MC_AGP_LOCATION, 0xFFFFFFFF); 4978c2ecf20Sopenharmony_ci WREG32_MC(R_000003_MC_AGP_BASE, 0); 4988c2ecf20Sopenharmony_ci WREG32_MC(R_000004_MC_AGP_BASE_2, 0); 4998c2ecf20Sopenharmony_ci } 5008c2ecf20Sopenharmony_ci 5018c2ecf20Sopenharmony_ci rv515_mc_resume(rdev, &save); 5028c2ecf20Sopenharmony_ci} 5038c2ecf20Sopenharmony_ci 5048c2ecf20Sopenharmony_civoid rv515_clock_startup(struct radeon_device *rdev) 5058c2ecf20Sopenharmony_ci{ 5068c2ecf20Sopenharmony_ci if (radeon_dynclks != -1 && radeon_dynclks) 5078c2ecf20Sopenharmony_ci radeon_atom_set_clock_gating(rdev, 1); 5088c2ecf20Sopenharmony_ci /* We need to force on some of the block */ 5098c2ecf20Sopenharmony_ci WREG32_PLL(R_00000F_CP_DYN_CNTL, 5108c2ecf20Sopenharmony_ci RREG32_PLL(R_00000F_CP_DYN_CNTL) | S_00000F_CP_FORCEON(1)); 5118c2ecf20Sopenharmony_ci WREG32_PLL(R_000011_E2_DYN_CNTL, 5128c2ecf20Sopenharmony_ci RREG32_PLL(R_000011_E2_DYN_CNTL) | S_000011_E2_FORCEON(1)); 5138c2ecf20Sopenharmony_ci WREG32_PLL(R_000013_IDCT_DYN_CNTL, 5148c2ecf20Sopenharmony_ci RREG32_PLL(R_000013_IDCT_DYN_CNTL) | S_000013_IDCT_FORCEON(1)); 5158c2ecf20Sopenharmony_ci} 5168c2ecf20Sopenharmony_ci 5178c2ecf20Sopenharmony_cistatic int rv515_startup(struct radeon_device *rdev) 5188c2ecf20Sopenharmony_ci{ 5198c2ecf20Sopenharmony_ci int r; 5208c2ecf20Sopenharmony_ci 5218c2ecf20Sopenharmony_ci rv515_mc_program(rdev); 5228c2ecf20Sopenharmony_ci /* Resume clock */ 5238c2ecf20Sopenharmony_ci rv515_clock_startup(rdev); 5248c2ecf20Sopenharmony_ci /* Initialize GPU configuration (# pipes, ...) */ 5258c2ecf20Sopenharmony_ci rv515_gpu_init(rdev); 5268c2ecf20Sopenharmony_ci /* Initialize GART (initialize after TTM so we can allocate 5278c2ecf20Sopenharmony_ci * memory through TTM but finalize after TTM) */ 5288c2ecf20Sopenharmony_ci if (rdev->flags & RADEON_IS_PCIE) { 5298c2ecf20Sopenharmony_ci r = rv370_pcie_gart_enable(rdev); 5308c2ecf20Sopenharmony_ci if (r) 5318c2ecf20Sopenharmony_ci return r; 5328c2ecf20Sopenharmony_ci } 5338c2ecf20Sopenharmony_ci 5348c2ecf20Sopenharmony_ci /* allocate wb buffer */ 5358c2ecf20Sopenharmony_ci r = radeon_wb_init(rdev); 5368c2ecf20Sopenharmony_ci if (r) 5378c2ecf20Sopenharmony_ci return r; 5388c2ecf20Sopenharmony_ci 5398c2ecf20Sopenharmony_ci r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX); 5408c2ecf20Sopenharmony_ci if (r) { 5418c2ecf20Sopenharmony_ci dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r); 5428c2ecf20Sopenharmony_ci return r; 5438c2ecf20Sopenharmony_ci } 5448c2ecf20Sopenharmony_ci 5458c2ecf20Sopenharmony_ci /* Enable IRQ */ 5468c2ecf20Sopenharmony_ci if (!rdev->irq.installed) { 5478c2ecf20Sopenharmony_ci r = radeon_irq_kms_init(rdev); 5488c2ecf20Sopenharmony_ci if (r) 5498c2ecf20Sopenharmony_ci return r; 5508c2ecf20Sopenharmony_ci } 5518c2ecf20Sopenharmony_ci 5528c2ecf20Sopenharmony_ci rs600_irq_set(rdev); 5538c2ecf20Sopenharmony_ci rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL); 5548c2ecf20Sopenharmony_ci /* 1M ring buffer */ 5558c2ecf20Sopenharmony_ci r = r100_cp_init(rdev, 1024 * 1024); 5568c2ecf20Sopenharmony_ci if (r) { 5578c2ecf20Sopenharmony_ci dev_err(rdev->dev, "failed initializing CP (%d).\n", r); 5588c2ecf20Sopenharmony_ci return r; 5598c2ecf20Sopenharmony_ci } 5608c2ecf20Sopenharmony_ci 5618c2ecf20Sopenharmony_ci r = radeon_ib_pool_init(rdev); 5628c2ecf20Sopenharmony_ci if (r) { 5638c2ecf20Sopenharmony_ci dev_err(rdev->dev, "IB initialization failed (%d).\n", r); 5648c2ecf20Sopenharmony_ci return r; 5658c2ecf20Sopenharmony_ci } 5668c2ecf20Sopenharmony_ci 5678c2ecf20Sopenharmony_ci return 0; 5688c2ecf20Sopenharmony_ci} 5698c2ecf20Sopenharmony_ci 5708c2ecf20Sopenharmony_ciint rv515_resume(struct radeon_device *rdev) 5718c2ecf20Sopenharmony_ci{ 5728c2ecf20Sopenharmony_ci int r; 5738c2ecf20Sopenharmony_ci 5748c2ecf20Sopenharmony_ci /* Make sur GART are not working */ 5758c2ecf20Sopenharmony_ci if (rdev->flags & RADEON_IS_PCIE) 5768c2ecf20Sopenharmony_ci rv370_pcie_gart_disable(rdev); 5778c2ecf20Sopenharmony_ci /* Resume clock before doing reset */ 5788c2ecf20Sopenharmony_ci rv515_clock_startup(rdev); 5798c2ecf20Sopenharmony_ci /* Reset gpu before posting otherwise ATOM will enter infinite loop */ 5808c2ecf20Sopenharmony_ci if (radeon_asic_reset(rdev)) { 5818c2ecf20Sopenharmony_ci dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", 5828c2ecf20Sopenharmony_ci RREG32(R_000E40_RBBM_STATUS), 5838c2ecf20Sopenharmony_ci RREG32(R_0007C0_CP_STAT)); 5848c2ecf20Sopenharmony_ci } 5858c2ecf20Sopenharmony_ci /* post */ 5868c2ecf20Sopenharmony_ci atom_asic_init(rdev->mode_info.atom_context); 5878c2ecf20Sopenharmony_ci /* Resume clock after posting */ 5888c2ecf20Sopenharmony_ci rv515_clock_startup(rdev); 5898c2ecf20Sopenharmony_ci /* Initialize surface registers */ 5908c2ecf20Sopenharmony_ci radeon_surface_init(rdev); 5918c2ecf20Sopenharmony_ci 5928c2ecf20Sopenharmony_ci rdev->accel_working = true; 5938c2ecf20Sopenharmony_ci r = rv515_startup(rdev); 5948c2ecf20Sopenharmony_ci if (r) { 5958c2ecf20Sopenharmony_ci rdev->accel_working = false; 5968c2ecf20Sopenharmony_ci } 5978c2ecf20Sopenharmony_ci return r; 5988c2ecf20Sopenharmony_ci} 5998c2ecf20Sopenharmony_ci 6008c2ecf20Sopenharmony_ciint rv515_suspend(struct radeon_device *rdev) 6018c2ecf20Sopenharmony_ci{ 6028c2ecf20Sopenharmony_ci radeon_pm_suspend(rdev); 6038c2ecf20Sopenharmony_ci r100_cp_disable(rdev); 6048c2ecf20Sopenharmony_ci radeon_wb_disable(rdev); 6058c2ecf20Sopenharmony_ci rs600_irq_disable(rdev); 6068c2ecf20Sopenharmony_ci if (rdev->flags & RADEON_IS_PCIE) 6078c2ecf20Sopenharmony_ci rv370_pcie_gart_disable(rdev); 6088c2ecf20Sopenharmony_ci return 0; 6098c2ecf20Sopenharmony_ci} 6108c2ecf20Sopenharmony_ci 6118c2ecf20Sopenharmony_civoid rv515_set_safe_registers(struct radeon_device *rdev) 6128c2ecf20Sopenharmony_ci{ 6138c2ecf20Sopenharmony_ci rdev->config.r300.reg_safe_bm = rv515_reg_safe_bm; 6148c2ecf20Sopenharmony_ci rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(rv515_reg_safe_bm); 6158c2ecf20Sopenharmony_ci} 6168c2ecf20Sopenharmony_ci 6178c2ecf20Sopenharmony_civoid rv515_fini(struct radeon_device *rdev) 6188c2ecf20Sopenharmony_ci{ 6198c2ecf20Sopenharmony_ci radeon_pm_fini(rdev); 6208c2ecf20Sopenharmony_ci r100_cp_fini(rdev); 6218c2ecf20Sopenharmony_ci radeon_wb_fini(rdev); 6228c2ecf20Sopenharmony_ci radeon_ib_pool_fini(rdev); 6238c2ecf20Sopenharmony_ci radeon_gem_fini(rdev); 6248c2ecf20Sopenharmony_ci rv370_pcie_gart_fini(rdev); 6258c2ecf20Sopenharmony_ci radeon_agp_fini(rdev); 6268c2ecf20Sopenharmony_ci radeon_irq_kms_fini(rdev); 6278c2ecf20Sopenharmony_ci radeon_fence_driver_fini(rdev); 6288c2ecf20Sopenharmony_ci radeon_bo_fini(rdev); 6298c2ecf20Sopenharmony_ci radeon_atombios_fini(rdev); 6308c2ecf20Sopenharmony_ci kfree(rdev->bios); 6318c2ecf20Sopenharmony_ci rdev->bios = NULL; 6328c2ecf20Sopenharmony_ci} 6338c2ecf20Sopenharmony_ci 6348c2ecf20Sopenharmony_ciint rv515_init(struct radeon_device *rdev) 6358c2ecf20Sopenharmony_ci{ 6368c2ecf20Sopenharmony_ci int r; 6378c2ecf20Sopenharmony_ci 6388c2ecf20Sopenharmony_ci /* Initialize scratch registers */ 6398c2ecf20Sopenharmony_ci radeon_scratch_init(rdev); 6408c2ecf20Sopenharmony_ci /* Initialize surface registers */ 6418c2ecf20Sopenharmony_ci radeon_surface_init(rdev); 6428c2ecf20Sopenharmony_ci /* TODO: disable VGA need to use VGA request */ 6438c2ecf20Sopenharmony_ci /* restore some register to sane defaults */ 6448c2ecf20Sopenharmony_ci r100_restore_sanity(rdev); 6458c2ecf20Sopenharmony_ci /* BIOS*/ 6468c2ecf20Sopenharmony_ci if (!radeon_get_bios(rdev)) { 6478c2ecf20Sopenharmony_ci if (ASIC_IS_AVIVO(rdev)) 6488c2ecf20Sopenharmony_ci return -EINVAL; 6498c2ecf20Sopenharmony_ci } 6508c2ecf20Sopenharmony_ci if (rdev->is_atom_bios) { 6518c2ecf20Sopenharmony_ci r = radeon_atombios_init(rdev); 6528c2ecf20Sopenharmony_ci if (r) 6538c2ecf20Sopenharmony_ci return r; 6548c2ecf20Sopenharmony_ci } else { 6558c2ecf20Sopenharmony_ci dev_err(rdev->dev, "Expecting atombios for RV515 GPU\n"); 6568c2ecf20Sopenharmony_ci return -EINVAL; 6578c2ecf20Sopenharmony_ci } 6588c2ecf20Sopenharmony_ci /* Reset gpu before posting otherwise ATOM will enter infinite loop */ 6598c2ecf20Sopenharmony_ci if (radeon_asic_reset(rdev)) { 6608c2ecf20Sopenharmony_ci dev_warn(rdev->dev, 6618c2ecf20Sopenharmony_ci "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", 6628c2ecf20Sopenharmony_ci RREG32(R_000E40_RBBM_STATUS), 6638c2ecf20Sopenharmony_ci RREG32(R_0007C0_CP_STAT)); 6648c2ecf20Sopenharmony_ci } 6658c2ecf20Sopenharmony_ci /* check if cards are posted or not */ 6668c2ecf20Sopenharmony_ci if (radeon_boot_test_post_card(rdev) == false) 6678c2ecf20Sopenharmony_ci return -EINVAL; 6688c2ecf20Sopenharmony_ci /* Initialize clocks */ 6698c2ecf20Sopenharmony_ci radeon_get_clock_info(rdev->ddev); 6708c2ecf20Sopenharmony_ci /* initialize AGP */ 6718c2ecf20Sopenharmony_ci if (rdev->flags & RADEON_IS_AGP) { 6728c2ecf20Sopenharmony_ci r = radeon_agp_init(rdev); 6738c2ecf20Sopenharmony_ci if (r) { 6748c2ecf20Sopenharmony_ci radeon_agp_disable(rdev); 6758c2ecf20Sopenharmony_ci } 6768c2ecf20Sopenharmony_ci } 6778c2ecf20Sopenharmony_ci /* initialize memory controller */ 6788c2ecf20Sopenharmony_ci rv515_mc_init(rdev); 6798c2ecf20Sopenharmony_ci rv515_debugfs(rdev); 6808c2ecf20Sopenharmony_ci /* Fence driver */ 6818c2ecf20Sopenharmony_ci r = radeon_fence_driver_init(rdev); 6828c2ecf20Sopenharmony_ci if (r) 6838c2ecf20Sopenharmony_ci return r; 6848c2ecf20Sopenharmony_ci /* Memory manager */ 6858c2ecf20Sopenharmony_ci r = radeon_bo_init(rdev); 6868c2ecf20Sopenharmony_ci if (r) 6878c2ecf20Sopenharmony_ci return r; 6888c2ecf20Sopenharmony_ci r = rv370_pcie_gart_init(rdev); 6898c2ecf20Sopenharmony_ci if (r) 6908c2ecf20Sopenharmony_ci return r; 6918c2ecf20Sopenharmony_ci rv515_set_safe_registers(rdev); 6928c2ecf20Sopenharmony_ci 6938c2ecf20Sopenharmony_ci /* Initialize power management */ 6948c2ecf20Sopenharmony_ci radeon_pm_init(rdev); 6958c2ecf20Sopenharmony_ci 6968c2ecf20Sopenharmony_ci rdev->accel_working = true; 6978c2ecf20Sopenharmony_ci r = rv515_startup(rdev); 6988c2ecf20Sopenharmony_ci if (r) { 6998c2ecf20Sopenharmony_ci /* Somethings want wront with the accel init stop accel */ 7008c2ecf20Sopenharmony_ci dev_err(rdev->dev, "Disabling GPU acceleration\n"); 7018c2ecf20Sopenharmony_ci r100_cp_fini(rdev); 7028c2ecf20Sopenharmony_ci radeon_wb_fini(rdev); 7038c2ecf20Sopenharmony_ci radeon_ib_pool_fini(rdev); 7048c2ecf20Sopenharmony_ci radeon_irq_kms_fini(rdev); 7058c2ecf20Sopenharmony_ci rv370_pcie_gart_fini(rdev); 7068c2ecf20Sopenharmony_ci radeon_agp_fini(rdev); 7078c2ecf20Sopenharmony_ci rdev->accel_working = false; 7088c2ecf20Sopenharmony_ci } 7098c2ecf20Sopenharmony_ci return 0; 7108c2ecf20Sopenharmony_ci} 7118c2ecf20Sopenharmony_ci 7128c2ecf20Sopenharmony_civoid atom_rv515_force_tv_scaler(struct radeon_device *rdev, struct radeon_crtc *crtc) 7138c2ecf20Sopenharmony_ci{ 7148c2ecf20Sopenharmony_ci int index_reg = 0x6578 + crtc->crtc_offset; 7158c2ecf20Sopenharmony_ci int data_reg = 0x657c + crtc->crtc_offset; 7168c2ecf20Sopenharmony_ci 7178c2ecf20Sopenharmony_ci WREG32(0x659C + crtc->crtc_offset, 0x0); 7188c2ecf20Sopenharmony_ci WREG32(0x6594 + crtc->crtc_offset, 0x705); 7198c2ecf20Sopenharmony_ci WREG32(0x65A4 + crtc->crtc_offset, 0x10001); 7208c2ecf20Sopenharmony_ci WREG32(0x65D8 + crtc->crtc_offset, 0x0); 7218c2ecf20Sopenharmony_ci WREG32(0x65B0 + crtc->crtc_offset, 0x0); 7228c2ecf20Sopenharmony_ci WREG32(0x65C0 + crtc->crtc_offset, 0x0); 7238c2ecf20Sopenharmony_ci WREG32(0x65D4 + crtc->crtc_offset, 0x0); 7248c2ecf20Sopenharmony_ci WREG32(index_reg, 0x0); 7258c2ecf20Sopenharmony_ci WREG32(data_reg, 0x841880A8); 7268c2ecf20Sopenharmony_ci WREG32(index_reg, 0x1); 7278c2ecf20Sopenharmony_ci WREG32(data_reg, 0x84208680); 7288c2ecf20Sopenharmony_ci WREG32(index_reg, 0x2); 7298c2ecf20Sopenharmony_ci WREG32(data_reg, 0xBFF880B0); 7308c2ecf20Sopenharmony_ci WREG32(index_reg, 0x100); 7318c2ecf20Sopenharmony_ci WREG32(data_reg, 0x83D88088); 7328c2ecf20Sopenharmony_ci WREG32(index_reg, 0x101); 7338c2ecf20Sopenharmony_ci WREG32(data_reg, 0x84608680); 7348c2ecf20Sopenharmony_ci WREG32(index_reg, 0x102); 7358c2ecf20Sopenharmony_ci WREG32(data_reg, 0xBFF080D0); 7368c2ecf20Sopenharmony_ci WREG32(index_reg, 0x200); 7378c2ecf20Sopenharmony_ci WREG32(data_reg, 0x83988068); 7388c2ecf20Sopenharmony_ci WREG32(index_reg, 0x201); 7398c2ecf20Sopenharmony_ci WREG32(data_reg, 0x84A08680); 7408c2ecf20Sopenharmony_ci WREG32(index_reg, 0x202); 7418c2ecf20Sopenharmony_ci WREG32(data_reg, 0xBFF080F8); 7428c2ecf20Sopenharmony_ci WREG32(index_reg, 0x300); 7438c2ecf20Sopenharmony_ci WREG32(data_reg, 0x83588058); 7448c2ecf20Sopenharmony_ci WREG32(index_reg, 0x301); 7458c2ecf20Sopenharmony_ci WREG32(data_reg, 0x84E08660); 7468c2ecf20Sopenharmony_ci WREG32(index_reg, 0x302); 7478c2ecf20Sopenharmony_ci WREG32(data_reg, 0xBFF88120); 7488c2ecf20Sopenharmony_ci WREG32(index_reg, 0x400); 7498c2ecf20Sopenharmony_ci WREG32(data_reg, 0x83188040); 7508c2ecf20Sopenharmony_ci WREG32(index_reg, 0x401); 7518c2ecf20Sopenharmony_ci WREG32(data_reg, 0x85008660); 7528c2ecf20Sopenharmony_ci WREG32(index_reg, 0x402); 7538c2ecf20Sopenharmony_ci WREG32(data_reg, 0xBFF88150); 7548c2ecf20Sopenharmony_ci WREG32(index_reg, 0x500); 7558c2ecf20Sopenharmony_ci WREG32(data_reg, 0x82D88030); 7568c2ecf20Sopenharmony_ci WREG32(index_reg, 0x501); 7578c2ecf20Sopenharmony_ci WREG32(data_reg, 0x85408640); 7588c2ecf20Sopenharmony_ci WREG32(index_reg, 0x502); 7598c2ecf20Sopenharmony_ci WREG32(data_reg, 0xBFF88180); 7608c2ecf20Sopenharmony_ci WREG32(index_reg, 0x600); 7618c2ecf20Sopenharmony_ci WREG32(data_reg, 0x82A08018); 7628c2ecf20Sopenharmony_ci WREG32(index_reg, 0x601); 7638c2ecf20Sopenharmony_ci WREG32(data_reg, 0x85808620); 7648c2ecf20Sopenharmony_ci WREG32(index_reg, 0x602); 7658c2ecf20Sopenharmony_ci WREG32(data_reg, 0xBFF081B8); 7668c2ecf20Sopenharmony_ci WREG32(index_reg, 0x700); 7678c2ecf20Sopenharmony_ci WREG32(data_reg, 0x82608010); 7688c2ecf20Sopenharmony_ci WREG32(index_reg, 0x701); 7698c2ecf20Sopenharmony_ci WREG32(data_reg, 0x85A08600); 7708c2ecf20Sopenharmony_ci WREG32(index_reg, 0x702); 7718c2ecf20Sopenharmony_ci WREG32(data_reg, 0x800081F0); 7728c2ecf20Sopenharmony_ci WREG32(index_reg, 0x800); 7738c2ecf20Sopenharmony_ci WREG32(data_reg, 0x8228BFF8); 7748c2ecf20Sopenharmony_ci WREG32(index_reg, 0x801); 7758c2ecf20Sopenharmony_ci WREG32(data_reg, 0x85E085E0); 7768c2ecf20Sopenharmony_ci WREG32(index_reg, 0x802); 7778c2ecf20Sopenharmony_ci WREG32(data_reg, 0xBFF88228); 7788c2ecf20Sopenharmony_ci WREG32(index_reg, 0x10000); 7798c2ecf20Sopenharmony_ci WREG32(data_reg, 0x82A8BF00); 7808c2ecf20Sopenharmony_ci WREG32(index_reg, 0x10001); 7818c2ecf20Sopenharmony_ci WREG32(data_reg, 0x82A08CC0); 7828c2ecf20Sopenharmony_ci WREG32(index_reg, 0x10002); 7838c2ecf20Sopenharmony_ci WREG32(data_reg, 0x8008BEF8); 7848c2ecf20Sopenharmony_ci WREG32(index_reg, 0x10100); 7858c2ecf20Sopenharmony_ci WREG32(data_reg, 0x81F0BF28); 7868c2ecf20Sopenharmony_ci WREG32(index_reg, 0x10101); 7878c2ecf20Sopenharmony_ci WREG32(data_reg, 0x83608CA0); 7888c2ecf20Sopenharmony_ci WREG32(index_reg, 0x10102); 7898c2ecf20Sopenharmony_ci WREG32(data_reg, 0x8018BED0); 7908c2ecf20Sopenharmony_ci WREG32(index_reg, 0x10200); 7918c2ecf20Sopenharmony_ci WREG32(data_reg, 0x8148BF38); 7928c2ecf20Sopenharmony_ci WREG32(index_reg, 0x10201); 7938c2ecf20Sopenharmony_ci WREG32(data_reg, 0x84408C80); 7948c2ecf20Sopenharmony_ci WREG32(index_reg, 0x10202); 7958c2ecf20Sopenharmony_ci WREG32(data_reg, 0x8008BEB8); 7968c2ecf20Sopenharmony_ci WREG32(index_reg, 0x10300); 7978c2ecf20Sopenharmony_ci WREG32(data_reg, 0x80B0BF78); 7988c2ecf20Sopenharmony_ci WREG32(index_reg, 0x10301); 7998c2ecf20Sopenharmony_ci WREG32(data_reg, 0x85008C20); 8008c2ecf20Sopenharmony_ci WREG32(index_reg, 0x10302); 8018c2ecf20Sopenharmony_ci WREG32(data_reg, 0x8020BEA0); 8028c2ecf20Sopenharmony_ci WREG32(index_reg, 0x10400); 8038c2ecf20Sopenharmony_ci WREG32(data_reg, 0x8028BF90); 8048c2ecf20Sopenharmony_ci WREG32(index_reg, 0x10401); 8058c2ecf20Sopenharmony_ci WREG32(data_reg, 0x85E08BC0); 8068c2ecf20Sopenharmony_ci WREG32(index_reg, 0x10402); 8078c2ecf20Sopenharmony_ci WREG32(data_reg, 0x8018BE90); 8088c2ecf20Sopenharmony_ci WREG32(index_reg, 0x10500); 8098c2ecf20Sopenharmony_ci WREG32(data_reg, 0xBFB8BFB0); 8108c2ecf20Sopenharmony_ci WREG32(index_reg, 0x10501); 8118c2ecf20Sopenharmony_ci WREG32(data_reg, 0x86C08B40); 8128c2ecf20Sopenharmony_ci WREG32(index_reg, 0x10502); 8138c2ecf20Sopenharmony_ci WREG32(data_reg, 0x8010BE90); 8148c2ecf20Sopenharmony_ci WREG32(index_reg, 0x10600); 8158c2ecf20Sopenharmony_ci WREG32(data_reg, 0xBF58BFC8); 8168c2ecf20Sopenharmony_ci WREG32(index_reg, 0x10601); 8178c2ecf20Sopenharmony_ci WREG32(data_reg, 0x87A08AA0); 8188c2ecf20Sopenharmony_ci WREG32(index_reg, 0x10602); 8198c2ecf20Sopenharmony_ci WREG32(data_reg, 0x8010BE98); 8208c2ecf20Sopenharmony_ci WREG32(index_reg, 0x10700); 8218c2ecf20Sopenharmony_ci WREG32(data_reg, 0xBF10BFF0); 8228c2ecf20Sopenharmony_ci WREG32(index_reg, 0x10701); 8238c2ecf20Sopenharmony_ci WREG32(data_reg, 0x886089E0); 8248c2ecf20Sopenharmony_ci WREG32(index_reg, 0x10702); 8258c2ecf20Sopenharmony_ci WREG32(data_reg, 0x8018BEB0); 8268c2ecf20Sopenharmony_ci WREG32(index_reg, 0x10800); 8278c2ecf20Sopenharmony_ci WREG32(data_reg, 0xBED8BFE8); 8288c2ecf20Sopenharmony_ci WREG32(index_reg, 0x10801); 8298c2ecf20Sopenharmony_ci WREG32(data_reg, 0x89408940); 8308c2ecf20Sopenharmony_ci WREG32(index_reg, 0x10802); 8318c2ecf20Sopenharmony_ci WREG32(data_reg, 0xBFE8BED8); 8328c2ecf20Sopenharmony_ci WREG32(index_reg, 0x20000); 8338c2ecf20Sopenharmony_ci WREG32(data_reg, 0x80008000); 8348c2ecf20Sopenharmony_ci WREG32(index_reg, 0x20001); 8358c2ecf20Sopenharmony_ci WREG32(data_reg, 0x90008000); 8368c2ecf20Sopenharmony_ci WREG32(index_reg, 0x20002); 8378c2ecf20Sopenharmony_ci WREG32(data_reg, 0x80008000); 8388c2ecf20Sopenharmony_ci WREG32(index_reg, 0x20003); 8398c2ecf20Sopenharmony_ci WREG32(data_reg, 0x80008000); 8408c2ecf20Sopenharmony_ci WREG32(index_reg, 0x20100); 8418c2ecf20Sopenharmony_ci WREG32(data_reg, 0x80108000); 8428c2ecf20Sopenharmony_ci WREG32(index_reg, 0x20101); 8438c2ecf20Sopenharmony_ci WREG32(data_reg, 0x8FE0BF70); 8448c2ecf20Sopenharmony_ci WREG32(index_reg, 0x20102); 8458c2ecf20Sopenharmony_ci WREG32(data_reg, 0xBFE880C0); 8468c2ecf20Sopenharmony_ci WREG32(index_reg, 0x20103); 8478c2ecf20Sopenharmony_ci WREG32(data_reg, 0x80008000); 8488c2ecf20Sopenharmony_ci WREG32(index_reg, 0x20200); 8498c2ecf20Sopenharmony_ci WREG32(data_reg, 0x8018BFF8); 8508c2ecf20Sopenharmony_ci WREG32(index_reg, 0x20201); 8518c2ecf20Sopenharmony_ci WREG32(data_reg, 0x8F80BF08); 8528c2ecf20Sopenharmony_ci WREG32(index_reg, 0x20202); 8538c2ecf20Sopenharmony_ci WREG32(data_reg, 0xBFD081A0); 8548c2ecf20Sopenharmony_ci WREG32(index_reg, 0x20203); 8558c2ecf20Sopenharmony_ci WREG32(data_reg, 0xBFF88000); 8568c2ecf20Sopenharmony_ci WREG32(index_reg, 0x20300); 8578c2ecf20Sopenharmony_ci WREG32(data_reg, 0x80188000); 8588c2ecf20Sopenharmony_ci WREG32(index_reg, 0x20301); 8598c2ecf20Sopenharmony_ci WREG32(data_reg, 0x8EE0BEC0); 8608c2ecf20Sopenharmony_ci WREG32(index_reg, 0x20302); 8618c2ecf20Sopenharmony_ci WREG32(data_reg, 0xBFB082A0); 8628c2ecf20Sopenharmony_ci WREG32(index_reg, 0x20303); 8638c2ecf20Sopenharmony_ci WREG32(data_reg, 0x80008000); 8648c2ecf20Sopenharmony_ci WREG32(index_reg, 0x20400); 8658c2ecf20Sopenharmony_ci WREG32(data_reg, 0x80188000); 8668c2ecf20Sopenharmony_ci WREG32(index_reg, 0x20401); 8678c2ecf20Sopenharmony_ci WREG32(data_reg, 0x8E00BEA0); 8688c2ecf20Sopenharmony_ci WREG32(index_reg, 0x20402); 8698c2ecf20Sopenharmony_ci WREG32(data_reg, 0xBF8883C0); 8708c2ecf20Sopenharmony_ci WREG32(index_reg, 0x20403); 8718c2ecf20Sopenharmony_ci WREG32(data_reg, 0x80008000); 8728c2ecf20Sopenharmony_ci WREG32(index_reg, 0x20500); 8738c2ecf20Sopenharmony_ci WREG32(data_reg, 0x80188000); 8748c2ecf20Sopenharmony_ci WREG32(index_reg, 0x20501); 8758c2ecf20Sopenharmony_ci WREG32(data_reg, 0x8D00BE90); 8768c2ecf20Sopenharmony_ci WREG32(index_reg, 0x20502); 8778c2ecf20Sopenharmony_ci WREG32(data_reg, 0xBF588500); 8788c2ecf20Sopenharmony_ci WREG32(index_reg, 0x20503); 8798c2ecf20Sopenharmony_ci WREG32(data_reg, 0x80008008); 8808c2ecf20Sopenharmony_ci WREG32(index_reg, 0x20600); 8818c2ecf20Sopenharmony_ci WREG32(data_reg, 0x80188000); 8828c2ecf20Sopenharmony_ci WREG32(index_reg, 0x20601); 8838c2ecf20Sopenharmony_ci WREG32(data_reg, 0x8BC0BE98); 8848c2ecf20Sopenharmony_ci WREG32(index_reg, 0x20602); 8858c2ecf20Sopenharmony_ci WREG32(data_reg, 0xBF308660); 8868c2ecf20Sopenharmony_ci WREG32(index_reg, 0x20603); 8878c2ecf20Sopenharmony_ci WREG32(data_reg, 0x80008008); 8888c2ecf20Sopenharmony_ci WREG32(index_reg, 0x20700); 8898c2ecf20Sopenharmony_ci WREG32(data_reg, 0x80108000); 8908c2ecf20Sopenharmony_ci WREG32(index_reg, 0x20701); 8918c2ecf20Sopenharmony_ci WREG32(data_reg, 0x8A80BEB0); 8928c2ecf20Sopenharmony_ci WREG32(index_reg, 0x20702); 8938c2ecf20Sopenharmony_ci WREG32(data_reg, 0xBF0087C0); 8948c2ecf20Sopenharmony_ci WREG32(index_reg, 0x20703); 8958c2ecf20Sopenharmony_ci WREG32(data_reg, 0x80008008); 8968c2ecf20Sopenharmony_ci WREG32(index_reg, 0x20800); 8978c2ecf20Sopenharmony_ci WREG32(data_reg, 0x80108000); 8988c2ecf20Sopenharmony_ci WREG32(index_reg, 0x20801); 8998c2ecf20Sopenharmony_ci WREG32(data_reg, 0x8920BED0); 9008c2ecf20Sopenharmony_ci WREG32(index_reg, 0x20802); 9018c2ecf20Sopenharmony_ci WREG32(data_reg, 0xBED08920); 9028c2ecf20Sopenharmony_ci WREG32(index_reg, 0x20803); 9038c2ecf20Sopenharmony_ci WREG32(data_reg, 0x80008010); 9048c2ecf20Sopenharmony_ci WREG32(index_reg, 0x30000); 9058c2ecf20Sopenharmony_ci WREG32(data_reg, 0x90008000); 9068c2ecf20Sopenharmony_ci WREG32(index_reg, 0x30001); 9078c2ecf20Sopenharmony_ci WREG32(data_reg, 0x80008000); 9088c2ecf20Sopenharmony_ci WREG32(index_reg, 0x30100); 9098c2ecf20Sopenharmony_ci WREG32(data_reg, 0x8FE0BF90); 9108c2ecf20Sopenharmony_ci WREG32(index_reg, 0x30101); 9118c2ecf20Sopenharmony_ci WREG32(data_reg, 0xBFF880A0); 9128c2ecf20Sopenharmony_ci WREG32(index_reg, 0x30200); 9138c2ecf20Sopenharmony_ci WREG32(data_reg, 0x8F60BF40); 9148c2ecf20Sopenharmony_ci WREG32(index_reg, 0x30201); 9158c2ecf20Sopenharmony_ci WREG32(data_reg, 0xBFE88180); 9168c2ecf20Sopenharmony_ci WREG32(index_reg, 0x30300); 9178c2ecf20Sopenharmony_ci WREG32(data_reg, 0x8EC0BF00); 9188c2ecf20Sopenharmony_ci WREG32(index_reg, 0x30301); 9198c2ecf20Sopenharmony_ci WREG32(data_reg, 0xBFC88280); 9208c2ecf20Sopenharmony_ci WREG32(index_reg, 0x30400); 9218c2ecf20Sopenharmony_ci WREG32(data_reg, 0x8DE0BEE0); 9228c2ecf20Sopenharmony_ci WREG32(index_reg, 0x30401); 9238c2ecf20Sopenharmony_ci WREG32(data_reg, 0xBFA083A0); 9248c2ecf20Sopenharmony_ci WREG32(index_reg, 0x30500); 9258c2ecf20Sopenharmony_ci WREG32(data_reg, 0x8CE0BED0); 9268c2ecf20Sopenharmony_ci WREG32(index_reg, 0x30501); 9278c2ecf20Sopenharmony_ci WREG32(data_reg, 0xBF7884E0); 9288c2ecf20Sopenharmony_ci WREG32(index_reg, 0x30600); 9298c2ecf20Sopenharmony_ci WREG32(data_reg, 0x8BA0BED8); 9308c2ecf20Sopenharmony_ci WREG32(index_reg, 0x30601); 9318c2ecf20Sopenharmony_ci WREG32(data_reg, 0xBF508640); 9328c2ecf20Sopenharmony_ci WREG32(index_reg, 0x30700); 9338c2ecf20Sopenharmony_ci WREG32(data_reg, 0x8A60BEE8); 9348c2ecf20Sopenharmony_ci WREG32(index_reg, 0x30701); 9358c2ecf20Sopenharmony_ci WREG32(data_reg, 0xBF2087A0); 9368c2ecf20Sopenharmony_ci WREG32(index_reg, 0x30800); 9378c2ecf20Sopenharmony_ci WREG32(data_reg, 0x8900BF00); 9388c2ecf20Sopenharmony_ci WREG32(index_reg, 0x30801); 9398c2ecf20Sopenharmony_ci WREG32(data_reg, 0xBF008900); 9408c2ecf20Sopenharmony_ci} 9418c2ecf20Sopenharmony_ci 9428c2ecf20Sopenharmony_cistruct rv515_watermark { 9438c2ecf20Sopenharmony_ci u32 lb_request_fifo_depth; 9448c2ecf20Sopenharmony_ci fixed20_12 num_line_pair; 9458c2ecf20Sopenharmony_ci fixed20_12 estimated_width; 9468c2ecf20Sopenharmony_ci fixed20_12 worst_case_latency; 9478c2ecf20Sopenharmony_ci fixed20_12 consumption_rate; 9488c2ecf20Sopenharmony_ci fixed20_12 active_time; 9498c2ecf20Sopenharmony_ci fixed20_12 dbpp; 9508c2ecf20Sopenharmony_ci fixed20_12 priority_mark_max; 9518c2ecf20Sopenharmony_ci fixed20_12 priority_mark; 9528c2ecf20Sopenharmony_ci fixed20_12 sclk; 9538c2ecf20Sopenharmony_ci}; 9548c2ecf20Sopenharmony_ci 9558c2ecf20Sopenharmony_cistatic void rv515_crtc_bandwidth_compute(struct radeon_device *rdev, 9568c2ecf20Sopenharmony_ci struct radeon_crtc *crtc, 9578c2ecf20Sopenharmony_ci struct rv515_watermark *wm, 9588c2ecf20Sopenharmony_ci bool low) 9598c2ecf20Sopenharmony_ci{ 9608c2ecf20Sopenharmony_ci struct drm_display_mode *mode = &crtc->base.mode; 9618c2ecf20Sopenharmony_ci fixed20_12 a, b, c; 9628c2ecf20Sopenharmony_ci fixed20_12 pclk, request_fifo_depth, tolerable_latency, estimated_width; 9638c2ecf20Sopenharmony_ci fixed20_12 consumption_time, line_time, chunk_time, read_delay_latency; 9648c2ecf20Sopenharmony_ci fixed20_12 sclk; 9658c2ecf20Sopenharmony_ci u32 selected_sclk; 9668c2ecf20Sopenharmony_ci 9678c2ecf20Sopenharmony_ci if (!crtc->base.enabled) { 9688c2ecf20Sopenharmony_ci /* FIXME: wouldn't it better to set priority mark to maximum */ 9698c2ecf20Sopenharmony_ci wm->lb_request_fifo_depth = 4; 9708c2ecf20Sopenharmony_ci return; 9718c2ecf20Sopenharmony_ci } 9728c2ecf20Sopenharmony_ci 9738c2ecf20Sopenharmony_ci /* rv6xx, rv7xx */ 9748c2ecf20Sopenharmony_ci if ((rdev->family >= CHIP_RV610) && 9758c2ecf20Sopenharmony_ci (rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) 9768c2ecf20Sopenharmony_ci selected_sclk = radeon_dpm_get_sclk(rdev, low); 9778c2ecf20Sopenharmony_ci else 9788c2ecf20Sopenharmony_ci selected_sclk = rdev->pm.current_sclk; 9798c2ecf20Sopenharmony_ci 9808c2ecf20Sopenharmony_ci /* sclk in Mhz */ 9818c2ecf20Sopenharmony_ci a.full = dfixed_const(100); 9828c2ecf20Sopenharmony_ci sclk.full = dfixed_const(selected_sclk); 9838c2ecf20Sopenharmony_ci sclk.full = dfixed_div(sclk, a); 9848c2ecf20Sopenharmony_ci 9858c2ecf20Sopenharmony_ci if (crtc->vsc.full > dfixed_const(2)) 9868c2ecf20Sopenharmony_ci wm->num_line_pair.full = dfixed_const(2); 9878c2ecf20Sopenharmony_ci else 9888c2ecf20Sopenharmony_ci wm->num_line_pair.full = dfixed_const(1); 9898c2ecf20Sopenharmony_ci 9908c2ecf20Sopenharmony_ci b.full = dfixed_const(mode->crtc_hdisplay); 9918c2ecf20Sopenharmony_ci c.full = dfixed_const(256); 9928c2ecf20Sopenharmony_ci a.full = dfixed_div(b, c); 9938c2ecf20Sopenharmony_ci request_fifo_depth.full = dfixed_mul(a, wm->num_line_pair); 9948c2ecf20Sopenharmony_ci request_fifo_depth.full = dfixed_ceil(request_fifo_depth); 9958c2ecf20Sopenharmony_ci if (a.full < dfixed_const(4)) { 9968c2ecf20Sopenharmony_ci wm->lb_request_fifo_depth = 4; 9978c2ecf20Sopenharmony_ci } else { 9988c2ecf20Sopenharmony_ci wm->lb_request_fifo_depth = dfixed_trunc(request_fifo_depth); 9998c2ecf20Sopenharmony_ci } 10008c2ecf20Sopenharmony_ci 10018c2ecf20Sopenharmony_ci /* Determine consumption rate 10028c2ecf20Sopenharmony_ci * pclk = pixel clock period(ns) = 1000 / (mode.clock / 1000) 10038c2ecf20Sopenharmony_ci * vtaps = number of vertical taps, 10048c2ecf20Sopenharmony_ci * vsc = vertical scaling ratio, defined as source/destination 10058c2ecf20Sopenharmony_ci * hsc = horizontal scaling ration, defined as source/destination 10068c2ecf20Sopenharmony_ci */ 10078c2ecf20Sopenharmony_ci a.full = dfixed_const(mode->clock); 10088c2ecf20Sopenharmony_ci b.full = dfixed_const(1000); 10098c2ecf20Sopenharmony_ci a.full = dfixed_div(a, b); 10108c2ecf20Sopenharmony_ci pclk.full = dfixed_div(b, a); 10118c2ecf20Sopenharmony_ci if (crtc->rmx_type != RMX_OFF) { 10128c2ecf20Sopenharmony_ci b.full = dfixed_const(2); 10138c2ecf20Sopenharmony_ci if (crtc->vsc.full > b.full) 10148c2ecf20Sopenharmony_ci b.full = crtc->vsc.full; 10158c2ecf20Sopenharmony_ci b.full = dfixed_mul(b, crtc->hsc); 10168c2ecf20Sopenharmony_ci c.full = dfixed_const(2); 10178c2ecf20Sopenharmony_ci b.full = dfixed_div(b, c); 10188c2ecf20Sopenharmony_ci consumption_time.full = dfixed_div(pclk, b); 10198c2ecf20Sopenharmony_ci } else { 10208c2ecf20Sopenharmony_ci consumption_time.full = pclk.full; 10218c2ecf20Sopenharmony_ci } 10228c2ecf20Sopenharmony_ci a.full = dfixed_const(1); 10238c2ecf20Sopenharmony_ci wm->consumption_rate.full = dfixed_div(a, consumption_time); 10248c2ecf20Sopenharmony_ci 10258c2ecf20Sopenharmony_ci 10268c2ecf20Sopenharmony_ci /* Determine line time 10278c2ecf20Sopenharmony_ci * LineTime = total time for one line of displayhtotal 10288c2ecf20Sopenharmony_ci * LineTime = total number of horizontal pixels 10298c2ecf20Sopenharmony_ci * pclk = pixel clock period(ns) 10308c2ecf20Sopenharmony_ci */ 10318c2ecf20Sopenharmony_ci a.full = dfixed_const(crtc->base.mode.crtc_htotal); 10328c2ecf20Sopenharmony_ci line_time.full = dfixed_mul(a, pclk); 10338c2ecf20Sopenharmony_ci 10348c2ecf20Sopenharmony_ci /* Determine active time 10358c2ecf20Sopenharmony_ci * ActiveTime = time of active region of display within one line, 10368c2ecf20Sopenharmony_ci * hactive = total number of horizontal active pixels 10378c2ecf20Sopenharmony_ci * htotal = total number of horizontal pixels 10388c2ecf20Sopenharmony_ci */ 10398c2ecf20Sopenharmony_ci a.full = dfixed_const(crtc->base.mode.crtc_htotal); 10408c2ecf20Sopenharmony_ci b.full = dfixed_const(crtc->base.mode.crtc_hdisplay); 10418c2ecf20Sopenharmony_ci wm->active_time.full = dfixed_mul(line_time, b); 10428c2ecf20Sopenharmony_ci wm->active_time.full = dfixed_div(wm->active_time, a); 10438c2ecf20Sopenharmony_ci 10448c2ecf20Sopenharmony_ci /* Determine chunk time 10458c2ecf20Sopenharmony_ci * ChunkTime = the time it takes the DCP to send one chunk of data 10468c2ecf20Sopenharmony_ci * to the LB which consists of pipeline delay and inter chunk gap 10478c2ecf20Sopenharmony_ci * sclk = system clock(Mhz) 10488c2ecf20Sopenharmony_ci */ 10498c2ecf20Sopenharmony_ci a.full = dfixed_const(600 * 1000); 10508c2ecf20Sopenharmony_ci chunk_time.full = dfixed_div(a, sclk); 10518c2ecf20Sopenharmony_ci read_delay_latency.full = dfixed_const(1000); 10528c2ecf20Sopenharmony_ci 10538c2ecf20Sopenharmony_ci /* Determine the worst case latency 10548c2ecf20Sopenharmony_ci * NumLinePair = Number of line pairs to request(1=2 lines, 2=4 lines) 10558c2ecf20Sopenharmony_ci * WorstCaseLatency = worst case time from urgent to when the MC starts 10568c2ecf20Sopenharmony_ci * to return data 10578c2ecf20Sopenharmony_ci * READ_DELAY_IDLE_MAX = constant of 1us 10588c2ecf20Sopenharmony_ci * ChunkTime = time it takes the DCP to send one chunk of data to the LB 10598c2ecf20Sopenharmony_ci * which consists of pipeline delay and inter chunk gap 10608c2ecf20Sopenharmony_ci */ 10618c2ecf20Sopenharmony_ci if (dfixed_trunc(wm->num_line_pair) > 1) { 10628c2ecf20Sopenharmony_ci a.full = dfixed_const(3); 10638c2ecf20Sopenharmony_ci wm->worst_case_latency.full = dfixed_mul(a, chunk_time); 10648c2ecf20Sopenharmony_ci wm->worst_case_latency.full += read_delay_latency.full; 10658c2ecf20Sopenharmony_ci } else { 10668c2ecf20Sopenharmony_ci wm->worst_case_latency.full = chunk_time.full + read_delay_latency.full; 10678c2ecf20Sopenharmony_ci } 10688c2ecf20Sopenharmony_ci 10698c2ecf20Sopenharmony_ci /* Determine the tolerable latency 10708c2ecf20Sopenharmony_ci * TolerableLatency = Any given request has only 1 line time 10718c2ecf20Sopenharmony_ci * for the data to be returned 10728c2ecf20Sopenharmony_ci * LBRequestFifoDepth = Number of chunk requests the LB can 10738c2ecf20Sopenharmony_ci * put into the request FIFO for a display 10748c2ecf20Sopenharmony_ci * LineTime = total time for one line of display 10758c2ecf20Sopenharmony_ci * ChunkTime = the time it takes the DCP to send one chunk 10768c2ecf20Sopenharmony_ci * of data to the LB which consists of 10778c2ecf20Sopenharmony_ci * pipeline delay and inter chunk gap 10788c2ecf20Sopenharmony_ci */ 10798c2ecf20Sopenharmony_ci if ((2+wm->lb_request_fifo_depth) >= dfixed_trunc(request_fifo_depth)) { 10808c2ecf20Sopenharmony_ci tolerable_latency.full = line_time.full; 10818c2ecf20Sopenharmony_ci } else { 10828c2ecf20Sopenharmony_ci tolerable_latency.full = dfixed_const(wm->lb_request_fifo_depth - 2); 10838c2ecf20Sopenharmony_ci tolerable_latency.full = request_fifo_depth.full - tolerable_latency.full; 10848c2ecf20Sopenharmony_ci tolerable_latency.full = dfixed_mul(tolerable_latency, chunk_time); 10858c2ecf20Sopenharmony_ci tolerable_latency.full = line_time.full - tolerable_latency.full; 10868c2ecf20Sopenharmony_ci } 10878c2ecf20Sopenharmony_ci /* We assume worst case 32bits (4 bytes) */ 10888c2ecf20Sopenharmony_ci wm->dbpp.full = dfixed_const(2 * 16); 10898c2ecf20Sopenharmony_ci 10908c2ecf20Sopenharmony_ci /* Determine the maximum priority mark 10918c2ecf20Sopenharmony_ci * width = viewport width in pixels 10928c2ecf20Sopenharmony_ci */ 10938c2ecf20Sopenharmony_ci a.full = dfixed_const(16); 10948c2ecf20Sopenharmony_ci wm->priority_mark_max.full = dfixed_const(crtc->base.mode.crtc_hdisplay); 10958c2ecf20Sopenharmony_ci wm->priority_mark_max.full = dfixed_div(wm->priority_mark_max, a); 10968c2ecf20Sopenharmony_ci wm->priority_mark_max.full = dfixed_ceil(wm->priority_mark_max); 10978c2ecf20Sopenharmony_ci 10988c2ecf20Sopenharmony_ci /* Determine estimated width */ 10998c2ecf20Sopenharmony_ci estimated_width.full = tolerable_latency.full - wm->worst_case_latency.full; 11008c2ecf20Sopenharmony_ci estimated_width.full = dfixed_div(estimated_width, consumption_time); 11018c2ecf20Sopenharmony_ci if (dfixed_trunc(estimated_width) > crtc->base.mode.crtc_hdisplay) { 11028c2ecf20Sopenharmony_ci wm->priority_mark.full = wm->priority_mark_max.full; 11038c2ecf20Sopenharmony_ci } else { 11048c2ecf20Sopenharmony_ci a.full = dfixed_const(16); 11058c2ecf20Sopenharmony_ci wm->priority_mark.full = dfixed_div(estimated_width, a); 11068c2ecf20Sopenharmony_ci wm->priority_mark.full = dfixed_ceil(wm->priority_mark); 11078c2ecf20Sopenharmony_ci wm->priority_mark.full = wm->priority_mark_max.full - wm->priority_mark.full; 11088c2ecf20Sopenharmony_ci } 11098c2ecf20Sopenharmony_ci} 11108c2ecf20Sopenharmony_ci 11118c2ecf20Sopenharmony_cistatic void rv515_compute_mode_priority(struct radeon_device *rdev, 11128c2ecf20Sopenharmony_ci struct rv515_watermark *wm0, 11138c2ecf20Sopenharmony_ci struct rv515_watermark *wm1, 11148c2ecf20Sopenharmony_ci struct drm_display_mode *mode0, 11158c2ecf20Sopenharmony_ci struct drm_display_mode *mode1, 11168c2ecf20Sopenharmony_ci u32 *d1mode_priority_a_cnt, 11178c2ecf20Sopenharmony_ci u32 *d2mode_priority_a_cnt) 11188c2ecf20Sopenharmony_ci{ 11198c2ecf20Sopenharmony_ci fixed20_12 priority_mark02, priority_mark12, fill_rate; 11208c2ecf20Sopenharmony_ci fixed20_12 a, b; 11218c2ecf20Sopenharmony_ci 11228c2ecf20Sopenharmony_ci *d1mode_priority_a_cnt = MODE_PRIORITY_OFF; 11238c2ecf20Sopenharmony_ci *d2mode_priority_a_cnt = MODE_PRIORITY_OFF; 11248c2ecf20Sopenharmony_ci 11258c2ecf20Sopenharmony_ci if (mode0 && mode1) { 11268c2ecf20Sopenharmony_ci if (dfixed_trunc(wm0->dbpp) > 64) 11278c2ecf20Sopenharmony_ci a.full = dfixed_div(wm0->dbpp, wm0->num_line_pair); 11288c2ecf20Sopenharmony_ci else 11298c2ecf20Sopenharmony_ci a.full = wm0->num_line_pair.full; 11308c2ecf20Sopenharmony_ci if (dfixed_trunc(wm1->dbpp) > 64) 11318c2ecf20Sopenharmony_ci b.full = dfixed_div(wm1->dbpp, wm1->num_line_pair); 11328c2ecf20Sopenharmony_ci else 11338c2ecf20Sopenharmony_ci b.full = wm1->num_line_pair.full; 11348c2ecf20Sopenharmony_ci a.full += b.full; 11358c2ecf20Sopenharmony_ci fill_rate.full = dfixed_div(wm0->sclk, a); 11368c2ecf20Sopenharmony_ci if (wm0->consumption_rate.full > fill_rate.full) { 11378c2ecf20Sopenharmony_ci b.full = wm0->consumption_rate.full - fill_rate.full; 11388c2ecf20Sopenharmony_ci b.full = dfixed_mul(b, wm0->active_time); 11398c2ecf20Sopenharmony_ci a.full = dfixed_const(16); 11408c2ecf20Sopenharmony_ci b.full = dfixed_div(b, a); 11418c2ecf20Sopenharmony_ci a.full = dfixed_mul(wm0->worst_case_latency, 11428c2ecf20Sopenharmony_ci wm0->consumption_rate); 11438c2ecf20Sopenharmony_ci priority_mark02.full = a.full + b.full; 11448c2ecf20Sopenharmony_ci } else { 11458c2ecf20Sopenharmony_ci a.full = dfixed_mul(wm0->worst_case_latency, 11468c2ecf20Sopenharmony_ci wm0->consumption_rate); 11478c2ecf20Sopenharmony_ci b.full = dfixed_const(16 * 1000); 11488c2ecf20Sopenharmony_ci priority_mark02.full = dfixed_div(a, b); 11498c2ecf20Sopenharmony_ci } 11508c2ecf20Sopenharmony_ci if (wm1->consumption_rate.full > fill_rate.full) { 11518c2ecf20Sopenharmony_ci b.full = wm1->consumption_rate.full - fill_rate.full; 11528c2ecf20Sopenharmony_ci b.full = dfixed_mul(b, wm1->active_time); 11538c2ecf20Sopenharmony_ci a.full = dfixed_const(16); 11548c2ecf20Sopenharmony_ci b.full = dfixed_div(b, a); 11558c2ecf20Sopenharmony_ci a.full = dfixed_mul(wm1->worst_case_latency, 11568c2ecf20Sopenharmony_ci wm1->consumption_rate); 11578c2ecf20Sopenharmony_ci priority_mark12.full = a.full + b.full; 11588c2ecf20Sopenharmony_ci } else { 11598c2ecf20Sopenharmony_ci a.full = dfixed_mul(wm1->worst_case_latency, 11608c2ecf20Sopenharmony_ci wm1->consumption_rate); 11618c2ecf20Sopenharmony_ci b.full = dfixed_const(16 * 1000); 11628c2ecf20Sopenharmony_ci priority_mark12.full = dfixed_div(a, b); 11638c2ecf20Sopenharmony_ci } 11648c2ecf20Sopenharmony_ci if (wm0->priority_mark.full > priority_mark02.full) 11658c2ecf20Sopenharmony_ci priority_mark02.full = wm0->priority_mark.full; 11668c2ecf20Sopenharmony_ci if (wm0->priority_mark_max.full > priority_mark02.full) 11678c2ecf20Sopenharmony_ci priority_mark02.full = wm0->priority_mark_max.full; 11688c2ecf20Sopenharmony_ci if (wm1->priority_mark.full > priority_mark12.full) 11698c2ecf20Sopenharmony_ci priority_mark12.full = wm1->priority_mark.full; 11708c2ecf20Sopenharmony_ci if (wm1->priority_mark_max.full > priority_mark12.full) 11718c2ecf20Sopenharmony_ci priority_mark12.full = wm1->priority_mark_max.full; 11728c2ecf20Sopenharmony_ci *d1mode_priority_a_cnt = dfixed_trunc(priority_mark02); 11738c2ecf20Sopenharmony_ci *d2mode_priority_a_cnt = dfixed_trunc(priority_mark12); 11748c2ecf20Sopenharmony_ci if (rdev->disp_priority == 2) { 11758c2ecf20Sopenharmony_ci *d1mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON; 11768c2ecf20Sopenharmony_ci *d2mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON; 11778c2ecf20Sopenharmony_ci } 11788c2ecf20Sopenharmony_ci } else if (mode0) { 11798c2ecf20Sopenharmony_ci if (dfixed_trunc(wm0->dbpp) > 64) 11808c2ecf20Sopenharmony_ci a.full = dfixed_div(wm0->dbpp, wm0->num_line_pair); 11818c2ecf20Sopenharmony_ci else 11828c2ecf20Sopenharmony_ci a.full = wm0->num_line_pair.full; 11838c2ecf20Sopenharmony_ci fill_rate.full = dfixed_div(wm0->sclk, a); 11848c2ecf20Sopenharmony_ci if (wm0->consumption_rate.full > fill_rate.full) { 11858c2ecf20Sopenharmony_ci b.full = wm0->consumption_rate.full - fill_rate.full; 11868c2ecf20Sopenharmony_ci b.full = dfixed_mul(b, wm0->active_time); 11878c2ecf20Sopenharmony_ci a.full = dfixed_const(16); 11888c2ecf20Sopenharmony_ci b.full = dfixed_div(b, a); 11898c2ecf20Sopenharmony_ci a.full = dfixed_mul(wm0->worst_case_latency, 11908c2ecf20Sopenharmony_ci wm0->consumption_rate); 11918c2ecf20Sopenharmony_ci priority_mark02.full = a.full + b.full; 11928c2ecf20Sopenharmony_ci } else { 11938c2ecf20Sopenharmony_ci a.full = dfixed_mul(wm0->worst_case_latency, 11948c2ecf20Sopenharmony_ci wm0->consumption_rate); 11958c2ecf20Sopenharmony_ci b.full = dfixed_const(16); 11968c2ecf20Sopenharmony_ci priority_mark02.full = dfixed_div(a, b); 11978c2ecf20Sopenharmony_ci } 11988c2ecf20Sopenharmony_ci if (wm0->priority_mark.full > priority_mark02.full) 11998c2ecf20Sopenharmony_ci priority_mark02.full = wm0->priority_mark.full; 12008c2ecf20Sopenharmony_ci if (wm0->priority_mark_max.full > priority_mark02.full) 12018c2ecf20Sopenharmony_ci priority_mark02.full = wm0->priority_mark_max.full; 12028c2ecf20Sopenharmony_ci *d1mode_priority_a_cnt = dfixed_trunc(priority_mark02); 12038c2ecf20Sopenharmony_ci if (rdev->disp_priority == 2) 12048c2ecf20Sopenharmony_ci *d1mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON; 12058c2ecf20Sopenharmony_ci } else if (mode1) { 12068c2ecf20Sopenharmony_ci if (dfixed_trunc(wm1->dbpp) > 64) 12078c2ecf20Sopenharmony_ci a.full = dfixed_div(wm1->dbpp, wm1->num_line_pair); 12088c2ecf20Sopenharmony_ci else 12098c2ecf20Sopenharmony_ci a.full = wm1->num_line_pair.full; 12108c2ecf20Sopenharmony_ci fill_rate.full = dfixed_div(wm1->sclk, a); 12118c2ecf20Sopenharmony_ci if (wm1->consumption_rate.full > fill_rate.full) { 12128c2ecf20Sopenharmony_ci b.full = wm1->consumption_rate.full - fill_rate.full; 12138c2ecf20Sopenharmony_ci b.full = dfixed_mul(b, wm1->active_time); 12148c2ecf20Sopenharmony_ci a.full = dfixed_const(16); 12158c2ecf20Sopenharmony_ci b.full = dfixed_div(b, a); 12168c2ecf20Sopenharmony_ci a.full = dfixed_mul(wm1->worst_case_latency, 12178c2ecf20Sopenharmony_ci wm1->consumption_rate); 12188c2ecf20Sopenharmony_ci priority_mark12.full = a.full + b.full; 12198c2ecf20Sopenharmony_ci } else { 12208c2ecf20Sopenharmony_ci a.full = dfixed_mul(wm1->worst_case_latency, 12218c2ecf20Sopenharmony_ci wm1->consumption_rate); 12228c2ecf20Sopenharmony_ci b.full = dfixed_const(16 * 1000); 12238c2ecf20Sopenharmony_ci priority_mark12.full = dfixed_div(a, b); 12248c2ecf20Sopenharmony_ci } 12258c2ecf20Sopenharmony_ci if (wm1->priority_mark.full > priority_mark12.full) 12268c2ecf20Sopenharmony_ci priority_mark12.full = wm1->priority_mark.full; 12278c2ecf20Sopenharmony_ci if (wm1->priority_mark_max.full > priority_mark12.full) 12288c2ecf20Sopenharmony_ci priority_mark12.full = wm1->priority_mark_max.full; 12298c2ecf20Sopenharmony_ci *d2mode_priority_a_cnt = dfixed_trunc(priority_mark12); 12308c2ecf20Sopenharmony_ci if (rdev->disp_priority == 2) 12318c2ecf20Sopenharmony_ci *d2mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON; 12328c2ecf20Sopenharmony_ci } 12338c2ecf20Sopenharmony_ci} 12348c2ecf20Sopenharmony_ci 12358c2ecf20Sopenharmony_civoid rv515_bandwidth_avivo_update(struct radeon_device *rdev) 12368c2ecf20Sopenharmony_ci{ 12378c2ecf20Sopenharmony_ci struct drm_display_mode *mode0 = NULL; 12388c2ecf20Sopenharmony_ci struct drm_display_mode *mode1 = NULL; 12398c2ecf20Sopenharmony_ci struct rv515_watermark wm0_high, wm0_low; 12408c2ecf20Sopenharmony_ci struct rv515_watermark wm1_high, wm1_low; 12418c2ecf20Sopenharmony_ci u32 tmp; 12428c2ecf20Sopenharmony_ci u32 d1mode_priority_a_cnt, d1mode_priority_b_cnt; 12438c2ecf20Sopenharmony_ci u32 d2mode_priority_a_cnt, d2mode_priority_b_cnt; 12448c2ecf20Sopenharmony_ci 12458c2ecf20Sopenharmony_ci if (rdev->mode_info.crtcs[0]->base.enabled) 12468c2ecf20Sopenharmony_ci mode0 = &rdev->mode_info.crtcs[0]->base.mode; 12478c2ecf20Sopenharmony_ci if (rdev->mode_info.crtcs[1]->base.enabled) 12488c2ecf20Sopenharmony_ci mode1 = &rdev->mode_info.crtcs[1]->base.mode; 12498c2ecf20Sopenharmony_ci rs690_line_buffer_adjust(rdev, mode0, mode1); 12508c2ecf20Sopenharmony_ci 12518c2ecf20Sopenharmony_ci rv515_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[0], &wm0_high, false); 12528c2ecf20Sopenharmony_ci rv515_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[1], &wm1_high, false); 12538c2ecf20Sopenharmony_ci 12548c2ecf20Sopenharmony_ci rv515_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[0], &wm0_low, false); 12558c2ecf20Sopenharmony_ci rv515_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[1], &wm1_low, false); 12568c2ecf20Sopenharmony_ci 12578c2ecf20Sopenharmony_ci tmp = wm0_high.lb_request_fifo_depth; 12588c2ecf20Sopenharmony_ci tmp |= wm1_high.lb_request_fifo_depth << 16; 12598c2ecf20Sopenharmony_ci WREG32(LB_MAX_REQ_OUTSTANDING, tmp); 12608c2ecf20Sopenharmony_ci 12618c2ecf20Sopenharmony_ci rv515_compute_mode_priority(rdev, 12628c2ecf20Sopenharmony_ci &wm0_high, &wm1_high, 12638c2ecf20Sopenharmony_ci mode0, mode1, 12648c2ecf20Sopenharmony_ci &d1mode_priority_a_cnt, &d2mode_priority_a_cnt); 12658c2ecf20Sopenharmony_ci rv515_compute_mode_priority(rdev, 12668c2ecf20Sopenharmony_ci &wm0_low, &wm1_low, 12678c2ecf20Sopenharmony_ci mode0, mode1, 12688c2ecf20Sopenharmony_ci &d1mode_priority_b_cnt, &d2mode_priority_b_cnt); 12698c2ecf20Sopenharmony_ci 12708c2ecf20Sopenharmony_ci WREG32(D1MODE_PRIORITY_A_CNT, d1mode_priority_a_cnt); 12718c2ecf20Sopenharmony_ci WREG32(D1MODE_PRIORITY_B_CNT, d1mode_priority_b_cnt); 12728c2ecf20Sopenharmony_ci WREG32(D2MODE_PRIORITY_A_CNT, d2mode_priority_a_cnt); 12738c2ecf20Sopenharmony_ci WREG32(D2MODE_PRIORITY_B_CNT, d2mode_priority_b_cnt); 12748c2ecf20Sopenharmony_ci} 12758c2ecf20Sopenharmony_ci 12768c2ecf20Sopenharmony_civoid rv515_bandwidth_update(struct radeon_device *rdev) 12778c2ecf20Sopenharmony_ci{ 12788c2ecf20Sopenharmony_ci uint32_t tmp; 12798c2ecf20Sopenharmony_ci struct drm_display_mode *mode0 = NULL; 12808c2ecf20Sopenharmony_ci struct drm_display_mode *mode1 = NULL; 12818c2ecf20Sopenharmony_ci 12828c2ecf20Sopenharmony_ci if (!rdev->mode_info.mode_config_initialized) 12838c2ecf20Sopenharmony_ci return; 12848c2ecf20Sopenharmony_ci 12858c2ecf20Sopenharmony_ci radeon_update_display_priority(rdev); 12868c2ecf20Sopenharmony_ci 12878c2ecf20Sopenharmony_ci if (rdev->mode_info.crtcs[0]->base.enabled) 12888c2ecf20Sopenharmony_ci mode0 = &rdev->mode_info.crtcs[0]->base.mode; 12898c2ecf20Sopenharmony_ci if (rdev->mode_info.crtcs[1]->base.enabled) 12908c2ecf20Sopenharmony_ci mode1 = &rdev->mode_info.crtcs[1]->base.mode; 12918c2ecf20Sopenharmony_ci /* 12928c2ecf20Sopenharmony_ci * Set display0/1 priority up in the memory controller for 12938c2ecf20Sopenharmony_ci * modes if the user specifies HIGH for displaypriority 12948c2ecf20Sopenharmony_ci * option. 12958c2ecf20Sopenharmony_ci */ 12968c2ecf20Sopenharmony_ci if ((rdev->disp_priority == 2) && 12978c2ecf20Sopenharmony_ci (rdev->family == CHIP_RV515)) { 12988c2ecf20Sopenharmony_ci tmp = RREG32_MC(MC_MISC_LAT_TIMER); 12998c2ecf20Sopenharmony_ci tmp &= ~MC_DISP1R_INIT_LAT_MASK; 13008c2ecf20Sopenharmony_ci tmp &= ~MC_DISP0R_INIT_LAT_MASK; 13018c2ecf20Sopenharmony_ci if (mode1) 13028c2ecf20Sopenharmony_ci tmp |= (1 << MC_DISP1R_INIT_LAT_SHIFT); 13038c2ecf20Sopenharmony_ci if (mode0) 13048c2ecf20Sopenharmony_ci tmp |= (1 << MC_DISP0R_INIT_LAT_SHIFT); 13058c2ecf20Sopenharmony_ci WREG32_MC(MC_MISC_LAT_TIMER, tmp); 13068c2ecf20Sopenharmony_ci } 13078c2ecf20Sopenharmony_ci rv515_bandwidth_avivo_update(rdev); 13088c2ecf20Sopenharmony_ci} 1309