18c2ecf20Sopenharmony_ci/*
28c2ecf20Sopenharmony_ci * Copyright 2011 Advanced Micro Devices, Inc.
38c2ecf20Sopenharmony_ci *
48c2ecf20Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a
58c2ecf20Sopenharmony_ci * copy of this software and associated documentation files (the "Software"),
68c2ecf20Sopenharmony_ci * to deal in the Software without restriction, including without limitation
78c2ecf20Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense,
88c2ecf20Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the
98c2ecf20Sopenharmony_ci * Software is furnished to do so, subject to the following conditions:
108c2ecf20Sopenharmony_ci *
118c2ecf20Sopenharmony_ci * The above copyright notice and this permission notice shall be included in
128c2ecf20Sopenharmony_ci * all copies or substantial portions of the Software.
138c2ecf20Sopenharmony_ci *
148c2ecf20Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
158c2ecf20Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
168c2ecf20Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
178c2ecf20Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
188c2ecf20Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
198c2ecf20Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
208c2ecf20Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE.
218c2ecf20Sopenharmony_ci *
228c2ecf20Sopenharmony_ci */
238c2ecf20Sopenharmony_ci#ifndef __RS780D_H__
248c2ecf20Sopenharmony_ci#define __RS780D_H__
258c2ecf20Sopenharmony_ci
268c2ecf20Sopenharmony_ci#define CG_SPLL_FUNC_CNTL                                 0x600
278c2ecf20Sopenharmony_ci#       define SPLL_RESET                                (1 << 0)
288c2ecf20Sopenharmony_ci#       define SPLL_SLEEP                                (1 << 1)
298c2ecf20Sopenharmony_ci#       define SPLL_REF_DIV(x)                           ((x) << 2)
308c2ecf20Sopenharmony_ci#       define SPLL_REF_DIV_MASK                         (7 << 2)
318c2ecf20Sopenharmony_ci#       define SPLL_REF_DIV_SHIFT                        2
328c2ecf20Sopenharmony_ci#       define SPLL_FB_DIV(x)                            ((x) << 5)
338c2ecf20Sopenharmony_ci#       define SPLL_FB_DIV_MASK                          (0xff << 2)
348c2ecf20Sopenharmony_ci#       define SPLL_FB_DIV_SHIFT                         2
358c2ecf20Sopenharmony_ci#       define SPLL_PULSEEN                              (1 << 13)
368c2ecf20Sopenharmony_ci#       define SPLL_PULSENUM(x)                          ((x) << 14)
378c2ecf20Sopenharmony_ci#       define SPLL_PULSENUM_MASK                        (3 << 14)
388c2ecf20Sopenharmony_ci#       define SPLL_SW_HILEN(x)                          ((x) << 16)
398c2ecf20Sopenharmony_ci#       define SPLL_SW_HILEN_MASK                        (0xf << 16)
408c2ecf20Sopenharmony_ci#       define SPLL_SW_HILEN_SHIFT                       16
418c2ecf20Sopenharmony_ci#       define SPLL_SW_LOLEN(x)                          ((x) << 20)
428c2ecf20Sopenharmony_ci#       define SPLL_SW_LOLEN_MASK                        (0xf << 20)
438c2ecf20Sopenharmony_ci#       define SPLL_SW_LOLEN_SHIFT                       20
448c2ecf20Sopenharmony_ci#       define SPLL_DIVEN                                (1 << 24)
458c2ecf20Sopenharmony_ci#       define SPLL_BYPASS_EN                            (1 << 25)
468c2ecf20Sopenharmony_ci#       define SPLL_CHG_STATUS                           (1 << 29)
478c2ecf20Sopenharmony_ci#       define SPLL_CTLREQ                               (1 << 30)
488c2ecf20Sopenharmony_ci#       define SPLL_CTLACK                               (1 << 31)
498c2ecf20Sopenharmony_ci
508c2ecf20Sopenharmony_ci/* RS780/RS880 PM */
518c2ecf20Sopenharmony_ci#define	FVTHROT_CNTRL_REG				0x3000
528c2ecf20Sopenharmony_ci#define		DONT_WAIT_FOR_FBDIV_WRAP		(1 << 0)
538c2ecf20Sopenharmony_ci#define		MINIMUM_CIP(x)				((x) << 1)
548c2ecf20Sopenharmony_ci#define		MINIMUM_CIP_SHIFT			1
558c2ecf20Sopenharmony_ci#define		MINIMUM_CIP_MASK			0x1fffffe
568c2ecf20Sopenharmony_ci#define		REFRESH_RATE_DIVISOR(x)			((x) << 25)
578c2ecf20Sopenharmony_ci#define		REFRESH_RATE_DIVISOR_SHIFT		25
588c2ecf20Sopenharmony_ci#define		REFRESH_RATE_DIVISOR_MASK		(0x3 << 25)
598c2ecf20Sopenharmony_ci#define		ENABLE_FV_THROT				(1 << 27)
608c2ecf20Sopenharmony_ci#define		ENABLE_FV_UPDATE			(1 << 28)
618c2ecf20Sopenharmony_ci#define		TREND_SEL_MODE				(1 << 29)
628c2ecf20Sopenharmony_ci#define		FORCE_TREND_SEL				(1 << 30)
638c2ecf20Sopenharmony_ci#define		ENABLE_FV_THROT_IO			(1 << 31)
648c2ecf20Sopenharmony_ci#define	FVTHROT_TARGET_REG				0x3004
658c2ecf20Sopenharmony_ci#define		TARGET_IDLE_COUNT(x)			((x) << 0)
668c2ecf20Sopenharmony_ci#define		TARGET_IDLE_COUNT_MASK			0xffffff
678c2ecf20Sopenharmony_ci#define		TARGET_IDLE_COUNT_SHIFT			0
688c2ecf20Sopenharmony_ci#define	FVTHROT_CB1					0x3008
698c2ecf20Sopenharmony_ci#define	FVTHROT_CB2					0x300c
708c2ecf20Sopenharmony_ci#define	FVTHROT_CB3					0x3010
718c2ecf20Sopenharmony_ci#define	FVTHROT_CB4					0x3014
728c2ecf20Sopenharmony_ci#define	FVTHROT_UTC0					0x3018
738c2ecf20Sopenharmony_ci#define	FVTHROT_UTC1					0x301c
748c2ecf20Sopenharmony_ci#define	FVTHROT_UTC2					0x3020
758c2ecf20Sopenharmony_ci#define	FVTHROT_UTC3					0x3024
768c2ecf20Sopenharmony_ci#define	FVTHROT_UTC4					0x3028
778c2ecf20Sopenharmony_ci#define	FVTHROT_DTC0					0x302c
788c2ecf20Sopenharmony_ci#define	FVTHROT_DTC1					0x3030
798c2ecf20Sopenharmony_ci#define	FVTHROT_DTC2					0x3034
808c2ecf20Sopenharmony_ci#define	FVTHROT_DTC3					0x3038
818c2ecf20Sopenharmony_ci#define	FVTHROT_DTC4					0x303c
828c2ecf20Sopenharmony_ci#define	FVTHROT_FBDIV_REG0				0x3040
838c2ecf20Sopenharmony_ci#define		MIN_FEEDBACK_DIV(x)			((x) << 0)
848c2ecf20Sopenharmony_ci#define		MIN_FEEDBACK_DIV_MASK			0xfff
858c2ecf20Sopenharmony_ci#define		MIN_FEEDBACK_DIV_SHIFT			0
868c2ecf20Sopenharmony_ci#define		MAX_FEEDBACK_DIV(x)			((x) << 12)
878c2ecf20Sopenharmony_ci#define		MAX_FEEDBACK_DIV_MASK			(0xfff << 12)
888c2ecf20Sopenharmony_ci#define		MAX_FEEDBACK_DIV_SHIFT			12
898c2ecf20Sopenharmony_ci#define	FVTHROT_FBDIV_REG1				0x3044
908c2ecf20Sopenharmony_ci#define		MAX_FEEDBACK_STEP(x)			((x) << 0)
918c2ecf20Sopenharmony_ci#define		MAX_FEEDBACK_STEP_MASK			0xfff
928c2ecf20Sopenharmony_ci#define		MAX_FEEDBACK_STEP_SHIFT			0
938c2ecf20Sopenharmony_ci#define		STARTING_FEEDBACK_DIV(x)		((x) << 12)
948c2ecf20Sopenharmony_ci#define		STARTING_FEEDBACK_DIV_MASK		(0xfff << 12)
958c2ecf20Sopenharmony_ci#define		STARTING_FEEDBACK_DIV_SHIFT		12
968c2ecf20Sopenharmony_ci#define		FORCE_FEEDBACK_DIV			(1 << 24)
978c2ecf20Sopenharmony_ci#define	FVTHROT_FBDIV_REG2				0x3048
988c2ecf20Sopenharmony_ci#define		FORCED_FEEDBACK_DIV(x)			((x) << 0)
998c2ecf20Sopenharmony_ci#define		FORCED_FEEDBACK_DIV_MASK		0xfff
1008c2ecf20Sopenharmony_ci#define		FORCED_FEEDBACK_DIV_SHIFT		0
1018c2ecf20Sopenharmony_ci#define		FB_DIV_TIMER_VAL(x)			((x) << 12)
1028c2ecf20Sopenharmony_ci#define		FB_DIV_TIMER_VAL_MASK			(0xffff << 12)
1038c2ecf20Sopenharmony_ci#define		FB_DIV_TIMER_VAL_SHIFT			12
1048c2ecf20Sopenharmony_ci#define	FVTHROT_FB_US_REG0				0x304c
1058c2ecf20Sopenharmony_ci#define	FVTHROT_FB_US_REG1				0x3050
1068c2ecf20Sopenharmony_ci#define	FVTHROT_FB_DS_REG0				0x3054
1078c2ecf20Sopenharmony_ci#define	FVTHROT_FB_DS_REG1				0x3058
1088c2ecf20Sopenharmony_ci#define	FVTHROT_PWM_CTRL_REG0				0x305c
1098c2ecf20Sopenharmony_ci#define		STARTING_PWM_HIGHTIME(x)		((x) << 0)
1108c2ecf20Sopenharmony_ci#define		STARTING_PWM_HIGHTIME_MASK		0xfff
1118c2ecf20Sopenharmony_ci#define		STARTING_PWM_HIGHTIME_SHIFT		0
1128c2ecf20Sopenharmony_ci#define		NUMBER_OF_CYCLES_IN_PERIOD(x)		((x) << 12)
1138c2ecf20Sopenharmony_ci#define		NUMBER_OF_CYCLES_IN_PERIOD_MASK		(0xfff << 12)
1148c2ecf20Sopenharmony_ci#define		NUMBER_OF_CYCLES_IN_PERIOD_SHIFT	12
1158c2ecf20Sopenharmony_ci#define		FORCE_STARTING_PWM_HIGHTIME		(1 << 24)
1168c2ecf20Sopenharmony_ci#define		INVERT_PWM_WAVEFORM			(1 << 25)
1178c2ecf20Sopenharmony_ci#define	FVTHROT_PWM_CTRL_REG1				0x3060
1188c2ecf20Sopenharmony_ci#define		MIN_PWM_HIGHTIME(x)			((x) << 0)
1198c2ecf20Sopenharmony_ci#define		MIN_PWM_HIGHTIME_MASK			0xfff
1208c2ecf20Sopenharmony_ci#define		MIN_PWM_HIGHTIME_SHIFT			0
1218c2ecf20Sopenharmony_ci#define		MAX_PWM_HIGHTIME(x)			((x) << 12)
1228c2ecf20Sopenharmony_ci#define		MAX_PWM_HIGHTIME_MASK			(0xfff << 12)
1238c2ecf20Sopenharmony_ci#define		MAX_PWM_HIGHTIME_SHIFT			12
1248c2ecf20Sopenharmony_ci#define	FVTHROT_PWM_US_REG0				0x3064
1258c2ecf20Sopenharmony_ci#define	FVTHROT_PWM_US_REG1				0x3068
1268c2ecf20Sopenharmony_ci#define	FVTHROT_PWM_DS_REG0				0x306c
1278c2ecf20Sopenharmony_ci#define	FVTHROT_PWM_DS_REG1				0x3070
1288c2ecf20Sopenharmony_ci#define	FVTHROT_STATUS_REG0				0x3074
1298c2ecf20Sopenharmony_ci#define		CURRENT_FEEDBACK_DIV_MASK		0xfff
1308c2ecf20Sopenharmony_ci#define		CURRENT_FEEDBACK_DIV_SHIFT		0
1318c2ecf20Sopenharmony_ci#define	FVTHROT_STATUS_REG1				0x3078
1328c2ecf20Sopenharmony_ci#define	FVTHROT_STATUS_REG2				0x307c
1338c2ecf20Sopenharmony_ci#define	CG_INTGFX_MISC					0x3080
1348c2ecf20Sopenharmony_ci#define		FVTHROT_VBLANK_SEL			(1 << 9)
1358c2ecf20Sopenharmony_ci#define	FVTHROT_PWM_FEEDBACK_DIV_REG1			0x308c
1368c2ecf20Sopenharmony_ci#define		RANGE0_PWM_FEEDBACK_DIV(x)		((x) << 0)
1378c2ecf20Sopenharmony_ci#define		RANGE0_PWM_FEEDBACK_DIV_MASK		0xfff
1388c2ecf20Sopenharmony_ci#define		RANGE0_PWM_FEEDBACK_DIV_SHIFT		0
1398c2ecf20Sopenharmony_ci#define		RANGE_PWM_FEEDBACK_DIV_EN		(1 << 12)
1408c2ecf20Sopenharmony_ci#define	FVTHROT_PWM_FEEDBACK_DIV_REG2			0x3090
1418c2ecf20Sopenharmony_ci#define		RANGE1_PWM_FEEDBACK_DIV(x)		((x) << 0)
1428c2ecf20Sopenharmony_ci#define		RANGE1_PWM_FEEDBACK_DIV_MASK		0xfff
1438c2ecf20Sopenharmony_ci#define		RANGE1_PWM_FEEDBACK_DIV_SHIFT		0
1448c2ecf20Sopenharmony_ci#define		RANGE2_PWM_FEEDBACK_DIV(x)		((x) << 12)
1458c2ecf20Sopenharmony_ci#define		RANGE2_PWM_FEEDBACK_DIV_MASK		(0xfff << 12)
1468c2ecf20Sopenharmony_ci#define		RANGE2_PWM_FEEDBACK_DIV_SHIFT		12
1478c2ecf20Sopenharmony_ci#define	FVTHROT_PWM_FEEDBACK_DIV_REG3			0x3094
1488c2ecf20Sopenharmony_ci#define		RANGE0_PWM(x)				((x) << 0)
1498c2ecf20Sopenharmony_ci#define		RANGE0_PWM_MASK				0xfff
1508c2ecf20Sopenharmony_ci#define		RANGE0_PWM_SHIFT			0
1518c2ecf20Sopenharmony_ci#define		RANGE1_PWM(x)				((x) << 12)
1528c2ecf20Sopenharmony_ci#define		RANGE1_PWM_MASK				(0xfff << 12)
1538c2ecf20Sopenharmony_ci#define		RANGE1_PWM_SHIFT			12
1548c2ecf20Sopenharmony_ci#define	FVTHROT_PWM_FEEDBACK_DIV_REG4			0x3098
1558c2ecf20Sopenharmony_ci#define		RANGE2_PWM(x)				((x) << 0)
1568c2ecf20Sopenharmony_ci#define		RANGE2_PWM_MASK				0xfff
1578c2ecf20Sopenharmony_ci#define		RANGE2_PWM_SHIFT			0
1588c2ecf20Sopenharmony_ci#define		RANGE3_PWM(x)				((x) << 12)
1598c2ecf20Sopenharmony_ci#define		RANGE3_PWM_MASK				(0xfff << 12)
1608c2ecf20Sopenharmony_ci#define		RANGE3_PWM_SHIFT			12
1618c2ecf20Sopenharmony_ci#define	FVTHROT_SLOW_CLK_FEEDBACK_DIV_REG1		0x30ac
1628c2ecf20Sopenharmony_ci#define		RANGE0_SLOW_CLK_FEEDBACK_DIV(x)		((x) << 0)
1638c2ecf20Sopenharmony_ci#define		RANGE0_SLOW_CLK_FEEDBACK_DIV_MASK	0xfff
1648c2ecf20Sopenharmony_ci#define		RANGE0_SLOW_CLK_FEEDBACK_DIV_SHIFT	0
1658c2ecf20Sopenharmony_ci#define		RANGE_SLOW_CLK_FEEDBACK_DIV_EN		(1 << 12)
1668c2ecf20Sopenharmony_ci
1678c2ecf20Sopenharmony_ci#define	GFX_MACRO_BYPASS_CNTL				0x30c0
1688c2ecf20Sopenharmony_ci#define		SPLL_BYPASS_CNTL			(1 << 0)
1698c2ecf20Sopenharmony_ci#define		UPLL_BYPASS_CNTL			(1 << 1)
1708c2ecf20Sopenharmony_ci
1718c2ecf20Sopenharmony_ci#endif
172