18c2ecf20Sopenharmony_ci/* 28c2ecf20Sopenharmony_ci * Copyright 2008 Advanced Micro Devices, Inc. 38c2ecf20Sopenharmony_ci * Copyright 2008 Red Hat Inc. 48c2ecf20Sopenharmony_ci * Copyright 2009 Jerome Glisse. 58c2ecf20Sopenharmony_ci * 68c2ecf20Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a 78c2ecf20Sopenharmony_ci * copy of this software and associated documentation files (the "Software"), 88c2ecf20Sopenharmony_ci * to deal in the Software without restriction, including without limitation 98c2ecf20Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense, 108c2ecf20Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the 118c2ecf20Sopenharmony_ci * Software is furnished to do so, subject to the following conditions: 128c2ecf20Sopenharmony_ci * 138c2ecf20Sopenharmony_ci * The above copyright notice and this permission notice shall be included in 148c2ecf20Sopenharmony_ci * all copies or substantial portions of the Software. 158c2ecf20Sopenharmony_ci * 168c2ecf20Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 178c2ecf20Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 188c2ecf20Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 198c2ecf20Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 208c2ecf20Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 218c2ecf20Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 228c2ecf20Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE. 238c2ecf20Sopenharmony_ci * 248c2ecf20Sopenharmony_ci * Authors: Dave Airlie 258c2ecf20Sopenharmony_ci * Alex Deucher 268c2ecf20Sopenharmony_ci * Jerome Glisse 278c2ecf20Sopenharmony_ci */ 288c2ecf20Sopenharmony_ci 298c2ecf20Sopenharmony_ci#include <linux/pci.h> 308c2ecf20Sopenharmony_ci 318c2ecf20Sopenharmony_ci#include <drm/drm_debugfs.h> 328c2ecf20Sopenharmony_ci#include <drm/drm_device.h> 338c2ecf20Sopenharmony_ci#include <drm/drm_file.h> 348c2ecf20Sopenharmony_ci#include <drm/radeon_drm.h> 358c2ecf20Sopenharmony_ci 368c2ecf20Sopenharmony_ci#include "radeon.h" 378c2ecf20Sopenharmony_ci 388c2ecf20Sopenharmony_civoid radeon_gem_object_free(struct drm_gem_object *gobj) 398c2ecf20Sopenharmony_ci{ 408c2ecf20Sopenharmony_ci struct radeon_bo *robj = gem_to_radeon_bo(gobj); 418c2ecf20Sopenharmony_ci 428c2ecf20Sopenharmony_ci if (robj) { 438c2ecf20Sopenharmony_ci radeon_mn_unregister(robj); 448c2ecf20Sopenharmony_ci radeon_bo_unref(&robj); 458c2ecf20Sopenharmony_ci } 468c2ecf20Sopenharmony_ci} 478c2ecf20Sopenharmony_ci 488c2ecf20Sopenharmony_ciint radeon_gem_object_create(struct radeon_device *rdev, unsigned long size, 498c2ecf20Sopenharmony_ci int alignment, int initial_domain, 508c2ecf20Sopenharmony_ci u32 flags, bool kernel, 518c2ecf20Sopenharmony_ci struct drm_gem_object **obj) 528c2ecf20Sopenharmony_ci{ 538c2ecf20Sopenharmony_ci struct radeon_bo *robj; 548c2ecf20Sopenharmony_ci unsigned long max_size; 558c2ecf20Sopenharmony_ci int r; 568c2ecf20Sopenharmony_ci 578c2ecf20Sopenharmony_ci *obj = NULL; 588c2ecf20Sopenharmony_ci /* At least align on page size */ 598c2ecf20Sopenharmony_ci if (alignment < PAGE_SIZE) { 608c2ecf20Sopenharmony_ci alignment = PAGE_SIZE; 618c2ecf20Sopenharmony_ci } 628c2ecf20Sopenharmony_ci 638c2ecf20Sopenharmony_ci /* Maximum bo size is the unpinned gtt size since we use the gtt to 648c2ecf20Sopenharmony_ci * handle vram to system pool migrations. 658c2ecf20Sopenharmony_ci */ 668c2ecf20Sopenharmony_ci max_size = rdev->mc.gtt_size - rdev->gart_pin_size; 678c2ecf20Sopenharmony_ci if (size > max_size) { 688c2ecf20Sopenharmony_ci DRM_DEBUG("Allocation size %ldMb bigger than %ldMb limit\n", 698c2ecf20Sopenharmony_ci size >> 20, max_size >> 20); 708c2ecf20Sopenharmony_ci return -ENOMEM; 718c2ecf20Sopenharmony_ci } 728c2ecf20Sopenharmony_ci 738c2ecf20Sopenharmony_ciretry: 748c2ecf20Sopenharmony_ci r = radeon_bo_create(rdev, size, alignment, kernel, initial_domain, 758c2ecf20Sopenharmony_ci flags, NULL, NULL, &robj); 768c2ecf20Sopenharmony_ci if (r) { 778c2ecf20Sopenharmony_ci if (r != -ERESTARTSYS) { 788c2ecf20Sopenharmony_ci if (initial_domain == RADEON_GEM_DOMAIN_VRAM) { 798c2ecf20Sopenharmony_ci initial_domain |= RADEON_GEM_DOMAIN_GTT; 808c2ecf20Sopenharmony_ci goto retry; 818c2ecf20Sopenharmony_ci } 828c2ecf20Sopenharmony_ci DRM_ERROR("Failed to allocate GEM object (%ld, %d, %u, %d)\n", 838c2ecf20Sopenharmony_ci size, initial_domain, alignment, r); 848c2ecf20Sopenharmony_ci } 858c2ecf20Sopenharmony_ci return r; 868c2ecf20Sopenharmony_ci } 878c2ecf20Sopenharmony_ci *obj = &robj->tbo.base; 888c2ecf20Sopenharmony_ci robj->pid = task_pid_nr(current); 898c2ecf20Sopenharmony_ci 908c2ecf20Sopenharmony_ci mutex_lock(&rdev->gem.mutex); 918c2ecf20Sopenharmony_ci list_add_tail(&robj->list, &rdev->gem.objects); 928c2ecf20Sopenharmony_ci mutex_unlock(&rdev->gem.mutex); 938c2ecf20Sopenharmony_ci 948c2ecf20Sopenharmony_ci return 0; 958c2ecf20Sopenharmony_ci} 968c2ecf20Sopenharmony_ci 978c2ecf20Sopenharmony_cistatic int radeon_gem_set_domain(struct drm_gem_object *gobj, 988c2ecf20Sopenharmony_ci uint32_t rdomain, uint32_t wdomain) 998c2ecf20Sopenharmony_ci{ 1008c2ecf20Sopenharmony_ci struct radeon_bo *robj; 1018c2ecf20Sopenharmony_ci uint32_t domain; 1028c2ecf20Sopenharmony_ci long r; 1038c2ecf20Sopenharmony_ci 1048c2ecf20Sopenharmony_ci /* FIXME: reeimplement */ 1058c2ecf20Sopenharmony_ci robj = gem_to_radeon_bo(gobj); 1068c2ecf20Sopenharmony_ci /* work out where to validate the buffer to */ 1078c2ecf20Sopenharmony_ci domain = wdomain; 1088c2ecf20Sopenharmony_ci if (!domain) { 1098c2ecf20Sopenharmony_ci domain = rdomain; 1108c2ecf20Sopenharmony_ci } 1118c2ecf20Sopenharmony_ci if (!domain) { 1128c2ecf20Sopenharmony_ci /* Do nothings */ 1138c2ecf20Sopenharmony_ci pr_warn("Set domain without domain !\n"); 1148c2ecf20Sopenharmony_ci return 0; 1158c2ecf20Sopenharmony_ci } 1168c2ecf20Sopenharmony_ci if (domain == RADEON_GEM_DOMAIN_CPU) { 1178c2ecf20Sopenharmony_ci /* Asking for cpu access wait for object idle */ 1188c2ecf20Sopenharmony_ci r = dma_resv_wait_timeout_rcu(robj->tbo.base.resv, true, true, 30 * HZ); 1198c2ecf20Sopenharmony_ci if (!r) 1208c2ecf20Sopenharmony_ci r = -EBUSY; 1218c2ecf20Sopenharmony_ci 1228c2ecf20Sopenharmony_ci if (r < 0 && r != -EINTR) { 1238c2ecf20Sopenharmony_ci pr_err("Failed to wait for object: %li\n", r); 1248c2ecf20Sopenharmony_ci return r; 1258c2ecf20Sopenharmony_ci } 1268c2ecf20Sopenharmony_ci } 1278c2ecf20Sopenharmony_ci if (domain == RADEON_GEM_DOMAIN_VRAM && robj->prime_shared_count) { 1288c2ecf20Sopenharmony_ci /* A BO that is associated with a dma-buf cannot be sensibly migrated to VRAM */ 1298c2ecf20Sopenharmony_ci return -EINVAL; 1308c2ecf20Sopenharmony_ci } 1318c2ecf20Sopenharmony_ci return 0; 1328c2ecf20Sopenharmony_ci} 1338c2ecf20Sopenharmony_ci 1348c2ecf20Sopenharmony_ciint radeon_gem_init(struct radeon_device *rdev) 1358c2ecf20Sopenharmony_ci{ 1368c2ecf20Sopenharmony_ci INIT_LIST_HEAD(&rdev->gem.objects); 1378c2ecf20Sopenharmony_ci return 0; 1388c2ecf20Sopenharmony_ci} 1398c2ecf20Sopenharmony_ci 1408c2ecf20Sopenharmony_civoid radeon_gem_fini(struct radeon_device *rdev) 1418c2ecf20Sopenharmony_ci{ 1428c2ecf20Sopenharmony_ci radeon_bo_force_delete(rdev); 1438c2ecf20Sopenharmony_ci} 1448c2ecf20Sopenharmony_ci 1458c2ecf20Sopenharmony_ci/* 1468c2ecf20Sopenharmony_ci * Call from drm_gem_handle_create which appear in both new and open ioctl 1478c2ecf20Sopenharmony_ci * case. 1488c2ecf20Sopenharmony_ci */ 1498c2ecf20Sopenharmony_ciint radeon_gem_object_open(struct drm_gem_object *obj, struct drm_file *file_priv) 1508c2ecf20Sopenharmony_ci{ 1518c2ecf20Sopenharmony_ci struct radeon_bo *rbo = gem_to_radeon_bo(obj); 1528c2ecf20Sopenharmony_ci struct radeon_device *rdev = rbo->rdev; 1538c2ecf20Sopenharmony_ci struct radeon_fpriv *fpriv = file_priv->driver_priv; 1548c2ecf20Sopenharmony_ci struct radeon_vm *vm = &fpriv->vm; 1558c2ecf20Sopenharmony_ci struct radeon_bo_va *bo_va; 1568c2ecf20Sopenharmony_ci int r; 1578c2ecf20Sopenharmony_ci 1588c2ecf20Sopenharmony_ci if ((rdev->family < CHIP_CAYMAN) || 1598c2ecf20Sopenharmony_ci (!rdev->accel_working)) { 1608c2ecf20Sopenharmony_ci return 0; 1618c2ecf20Sopenharmony_ci } 1628c2ecf20Sopenharmony_ci 1638c2ecf20Sopenharmony_ci r = radeon_bo_reserve(rbo, false); 1648c2ecf20Sopenharmony_ci if (r) { 1658c2ecf20Sopenharmony_ci return r; 1668c2ecf20Sopenharmony_ci } 1678c2ecf20Sopenharmony_ci 1688c2ecf20Sopenharmony_ci bo_va = radeon_vm_bo_find(vm, rbo); 1698c2ecf20Sopenharmony_ci if (!bo_va) { 1708c2ecf20Sopenharmony_ci bo_va = radeon_vm_bo_add(rdev, vm, rbo); 1718c2ecf20Sopenharmony_ci } else { 1728c2ecf20Sopenharmony_ci ++bo_va->ref_count; 1738c2ecf20Sopenharmony_ci } 1748c2ecf20Sopenharmony_ci radeon_bo_unreserve(rbo); 1758c2ecf20Sopenharmony_ci 1768c2ecf20Sopenharmony_ci return 0; 1778c2ecf20Sopenharmony_ci} 1788c2ecf20Sopenharmony_ci 1798c2ecf20Sopenharmony_civoid radeon_gem_object_close(struct drm_gem_object *obj, 1808c2ecf20Sopenharmony_ci struct drm_file *file_priv) 1818c2ecf20Sopenharmony_ci{ 1828c2ecf20Sopenharmony_ci struct radeon_bo *rbo = gem_to_radeon_bo(obj); 1838c2ecf20Sopenharmony_ci struct radeon_device *rdev = rbo->rdev; 1848c2ecf20Sopenharmony_ci struct radeon_fpriv *fpriv = file_priv->driver_priv; 1858c2ecf20Sopenharmony_ci struct radeon_vm *vm = &fpriv->vm; 1868c2ecf20Sopenharmony_ci struct radeon_bo_va *bo_va; 1878c2ecf20Sopenharmony_ci int r; 1888c2ecf20Sopenharmony_ci 1898c2ecf20Sopenharmony_ci if ((rdev->family < CHIP_CAYMAN) || 1908c2ecf20Sopenharmony_ci (!rdev->accel_working)) { 1918c2ecf20Sopenharmony_ci return; 1928c2ecf20Sopenharmony_ci } 1938c2ecf20Sopenharmony_ci 1948c2ecf20Sopenharmony_ci r = radeon_bo_reserve(rbo, true); 1958c2ecf20Sopenharmony_ci if (r) { 1968c2ecf20Sopenharmony_ci dev_err(rdev->dev, "leaking bo va because " 1978c2ecf20Sopenharmony_ci "we fail to reserve bo (%d)\n", r); 1988c2ecf20Sopenharmony_ci return; 1998c2ecf20Sopenharmony_ci } 2008c2ecf20Sopenharmony_ci bo_va = radeon_vm_bo_find(vm, rbo); 2018c2ecf20Sopenharmony_ci if (bo_va) { 2028c2ecf20Sopenharmony_ci if (--bo_va->ref_count == 0) { 2038c2ecf20Sopenharmony_ci radeon_vm_bo_rmv(rdev, bo_va); 2048c2ecf20Sopenharmony_ci } 2058c2ecf20Sopenharmony_ci } 2068c2ecf20Sopenharmony_ci radeon_bo_unreserve(rbo); 2078c2ecf20Sopenharmony_ci} 2088c2ecf20Sopenharmony_ci 2098c2ecf20Sopenharmony_cistatic int radeon_gem_handle_lockup(struct radeon_device *rdev, int r) 2108c2ecf20Sopenharmony_ci{ 2118c2ecf20Sopenharmony_ci if (r == -EDEADLK) { 2128c2ecf20Sopenharmony_ci r = radeon_gpu_reset(rdev); 2138c2ecf20Sopenharmony_ci if (!r) 2148c2ecf20Sopenharmony_ci r = -EAGAIN; 2158c2ecf20Sopenharmony_ci } 2168c2ecf20Sopenharmony_ci return r; 2178c2ecf20Sopenharmony_ci} 2188c2ecf20Sopenharmony_ci 2198c2ecf20Sopenharmony_ci/* 2208c2ecf20Sopenharmony_ci * GEM ioctls. 2218c2ecf20Sopenharmony_ci */ 2228c2ecf20Sopenharmony_ciint radeon_gem_info_ioctl(struct drm_device *dev, void *data, 2238c2ecf20Sopenharmony_ci struct drm_file *filp) 2248c2ecf20Sopenharmony_ci{ 2258c2ecf20Sopenharmony_ci struct radeon_device *rdev = dev->dev_private; 2268c2ecf20Sopenharmony_ci struct drm_radeon_gem_info *args = data; 2278c2ecf20Sopenharmony_ci struct ttm_resource_manager *man; 2288c2ecf20Sopenharmony_ci 2298c2ecf20Sopenharmony_ci man = ttm_manager_type(&rdev->mman.bdev, TTM_PL_VRAM); 2308c2ecf20Sopenharmony_ci 2318c2ecf20Sopenharmony_ci args->vram_size = (u64)man->size << PAGE_SHIFT; 2328c2ecf20Sopenharmony_ci args->vram_visible = rdev->mc.visible_vram_size; 2338c2ecf20Sopenharmony_ci args->vram_visible -= rdev->vram_pin_size; 2348c2ecf20Sopenharmony_ci args->gart_size = rdev->mc.gtt_size; 2358c2ecf20Sopenharmony_ci args->gart_size -= rdev->gart_pin_size; 2368c2ecf20Sopenharmony_ci 2378c2ecf20Sopenharmony_ci return 0; 2388c2ecf20Sopenharmony_ci} 2398c2ecf20Sopenharmony_ci 2408c2ecf20Sopenharmony_ciint radeon_gem_pread_ioctl(struct drm_device *dev, void *data, 2418c2ecf20Sopenharmony_ci struct drm_file *filp) 2428c2ecf20Sopenharmony_ci{ 2438c2ecf20Sopenharmony_ci /* TODO: implement */ 2448c2ecf20Sopenharmony_ci DRM_ERROR("unimplemented %s\n", __func__); 2458c2ecf20Sopenharmony_ci return -ENOSYS; 2468c2ecf20Sopenharmony_ci} 2478c2ecf20Sopenharmony_ci 2488c2ecf20Sopenharmony_ciint radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data, 2498c2ecf20Sopenharmony_ci struct drm_file *filp) 2508c2ecf20Sopenharmony_ci{ 2518c2ecf20Sopenharmony_ci /* TODO: implement */ 2528c2ecf20Sopenharmony_ci DRM_ERROR("unimplemented %s\n", __func__); 2538c2ecf20Sopenharmony_ci return -ENOSYS; 2548c2ecf20Sopenharmony_ci} 2558c2ecf20Sopenharmony_ci 2568c2ecf20Sopenharmony_ciint radeon_gem_create_ioctl(struct drm_device *dev, void *data, 2578c2ecf20Sopenharmony_ci struct drm_file *filp) 2588c2ecf20Sopenharmony_ci{ 2598c2ecf20Sopenharmony_ci struct radeon_device *rdev = dev->dev_private; 2608c2ecf20Sopenharmony_ci struct drm_radeon_gem_create *args = data; 2618c2ecf20Sopenharmony_ci struct drm_gem_object *gobj; 2628c2ecf20Sopenharmony_ci uint32_t handle; 2638c2ecf20Sopenharmony_ci int r; 2648c2ecf20Sopenharmony_ci 2658c2ecf20Sopenharmony_ci down_read(&rdev->exclusive_lock); 2668c2ecf20Sopenharmony_ci /* create a gem object to contain this object in */ 2678c2ecf20Sopenharmony_ci args->size = roundup(args->size, PAGE_SIZE); 2688c2ecf20Sopenharmony_ci r = radeon_gem_object_create(rdev, args->size, args->alignment, 2698c2ecf20Sopenharmony_ci args->initial_domain, args->flags, 2708c2ecf20Sopenharmony_ci false, &gobj); 2718c2ecf20Sopenharmony_ci if (r) { 2728c2ecf20Sopenharmony_ci up_read(&rdev->exclusive_lock); 2738c2ecf20Sopenharmony_ci r = radeon_gem_handle_lockup(rdev, r); 2748c2ecf20Sopenharmony_ci return r; 2758c2ecf20Sopenharmony_ci } 2768c2ecf20Sopenharmony_ci r = drm_gem_handle_create(filp, gobj, &handle); 2778c2ecf20Sopenharmony_ci /* drop reference from allocate - handle holds it now */ 2788c2ecf20Sopenharmony_ci drm_gem_object_put(gobj); 2798c2ecf20Sopenharmony_ci if (r) { 2808c2ecf20Sopenharmony_ci up_read(&rdev->exclusive_lock); 2818c2ecf20Sopenharmony_ci r = radeon_gem_handle_lockup(rdev, r); 2828c2ecf20Sopenharmony_ci return r; 2838c2ecf20Sopenharmony_ci } 2848c2ecf20Sopenharmony_ci args->handle = handle; 2858c2ecf20Sopenharmony_ci up_read(&rdev->exclusive_lock); 2868c2ecf20Sopenharmony_ci return 0; 2878c2ecf20Sopenharmony_ci} 2888c2ecf20Sopenharmony_ci 2898c2ecf20Sopenharmony_ciint radeon_gem_userptr_ioctl(struct drm_device *dev, void *data, 2908c2ecf20Sopenharmony_ci struct drm_file *filp) 2918c2ecf20Sopenharmony_ci{ 2928c2ecf20Sopenharmony_ci struct ttm_operation_ctx ctx = { true, false }; 2938c2ecf20Sopenharmony_ci struct radeon_device *rdev = dev->dev_private; 2948c2ecf20Sopenharmony_ci struct drm_radeon_gem_userptr *args = data; 2958c2ecf20Sopenharmony_ci struct drm_gem_object *gobj; 2968c2ecf20Sopenharmony_ci struct radeon_bo *bo; 2978c2ecf20Sopenharmony_ci uint32_t handle; 2988c2ecf20Sopenharmony_ci int r; 2998c2ecf20Sopenharmony_ci 3008c2ecf20Sopenharmony_ci args->addr = untagged_addr(args->addr); 3018c2ecf20Sopenharmony_ci 3028c2ecf20Sopenharmony_ci if (offset_in_page(args->addr | args->size)) 3038c2ecf20Sopenharmony_ci return -EINVAL; 3048c2ecf20Sopenharmony_ci 3058c2ecf20Sopenharmony_ci /* reject unknown flag values */ 3068c2ecf20Sopenharmony_ci if (args->flags & ~(RADEON_GEM_USERPTR_READONLY | 3078c2ecf20Sopenharmony_ci RADEON_GEM_USERPTR_ANONONLY | RADEON_GEM_USERPTR_VALIDATE | 3088c2ecf20Sopenharmony_ci RADEON_GEM_USERPTR_REGISTER)) 3098c2ecf20Sopenharmony_ci return -EINVAL; 3108c2ecf20Sopenharmony_ci 3118c2ecf20Sopenharmony_ci if (args->flags & RADEON_GEM_USERPTR_READONLY) { 3128c2ecf20Sopenharmony_ci /* readonly pages not tested on older hardware */ 3138c2ecf20Sopenharmony_ci if (rdev->family < CHIP_R600) 3148c2ecf20Sopenharmony_ci return -EINVAL; 3158c2ecf20Sopenharmony_ci 3168c2ecf20Sopenharmony_ci } else if (!(args->flags & RADEON_GEM_USERPTR_ANONONLY) || 3178c2ecf20Sopenharmony_ci !(args->flags & RADEON_GEM_USERPTR_REGISTER)) { 3188c2ecf20Sopenharmony_ci 3198c2ecf20Sopenharmony_ci /* if we want to write to it we must require anonymous 3208c2ecf20Sopenharmony_ci memory and install a MMU notifier */ 3218c2ecf20Sopenharmony_ci return -EACCES; 3228c2ecf20Sopenharmony_ci } 3238c2ecf20Sopenharmony_ci 3248c2ecf20Sopenharmony_ci down_read(&rdev->exclusive_lock); 3258c2ecf20Sopenharmony_ci 3268c2ecf20Sopenharmony_ci /* create a gem object to contain this object in */ 3278c2ecf20Sopenharmony_ci r = radeon_gem_object_create(rdev, args->size, 0, 3288c2ecf20Sopenharmony_ci RADEON_GEM_DOMAIN_CPU, 0, 3298c2ecf20Sopenharmony_ci false, &gobj); 3308c2ecf20Sopenharmony_ci if (r) 3318c2ecf20Sopenharmony_ci goto handle_lockup; 3328c2ecf20Sopenharmony_ci 3338c2ecf20Sopenharmony_ci bo = gem_to_radeon_bo(gobj); 3348c2ecf20Sopenharmony_ci r = radeon_ttm_tt_set_userptr(rdev, bo->tbo.ttm, args->addr, args->flags); 3358c2ecf20Sopenharmony_ci if (r) 3368c2ecf20Sopenharmony_ci goto release_object; 3378c2ecf20Sopenharmony_ci 3388c2ecf20Sopenharmony_ci if (args->flags & RADEON_GEM_USERPTR_REGISTER) { 3398c2ecf20Sopenharmony_ci r = radeon_mn_register(bo, args->addr); 3408c2ecf20Sopenharmony_ci if (r) 3418c2ecf20Sopenharmony_ci goto release_object; 3428c2ecf20Sopenharmony_ci } 3438c2ecf20Sopenharmony_ci 3448c2ecf20Sopenharmony_ci if (args->flags & RADEON_GEM_USERPTR_VALIDATE) { 3458c2ecf20Sopenharmony_ci mmap_read_lock(current->mm); 3468c2ecf20Sopenharmony_ci r = radeon_bo_reserve(bo, true); 3478c2ecf20Sopenharmony_ci if (r) { 3488c2ecf20Sopenharmony_ci mmap_read_unlock(current->mm); 3498c2ecf20Sopenharmony_ci goto release_object; 3508c2ecf20Sopenharmony_ci } 3518c2ecf20Sopenharmony_ci 3528c2ecf20Sopenharmony_ci radeon_ttm_placement_from_domain(bo, RADEON_GEM_DOMAIN_GTT); 3538c2ecf20Sopenharmony_ci r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx); 3548c2ecf20Sopenharmony_ci radeon_bo_unreserve(bo); 3558c2ecf20Sopenharmony_ci mmap_read_unlock(current->mm); 3568c2ecf20Sopenharmony_ci if (r) 3578c2ecf20Sopenharmony_ci goto release_object; 3588c2ecf20Sopenharmony_ci } 3598c2ecf20Sopenharmony_ci 3608c2ecf20Sopenharmony_ci r = drm_gem_handle_create(filp, gobj, &handle); 3618c2ecf20Sopenharmony_ci /* drop reference from allocate - handle holds it now */ 3628c2ecf20Sopenharmony_ci drm_gem_object_put(gobj); 3638c2ecf20Sopenharmony_ci if (r) 3648c2ecf20Sopenharmony_ci goto handle_lockup; 3658c2ecf20Sopenharmony_ci 3668c2ecf20Sopenharmony_ci args->handle = handle; 3678c2ecf20Sopenharmony_ci up_read(&rdev->exclusive_lock); 3688c2ecf20Sopenharmony_ci return 0; 3698c2ecf20Sopenharmony_ci 3708c2ecf20Sopenharmony_cirelease_object: 3718c2ecf20Sopenharmony_ci drm_gem_object_put(gobj); 3728c2ecf20Sopenharmony_ci 3738c2ecf20Sopenharmony_cihandle_lockup: 3748c2ecf20Sopenharmony_ci up_read(&rdev->exclusive_lock); 3758c2ecf20Sopenharmony_ci r = radeon_gem_handle_lockup(rdev, r); 3768c2ecf20Sopenharmony_ci 3778c2ecf20Sopenharmony_ci return r; 3788c2ecf20Sopenharmony_ci} 3798c2ecf20Sopenharmony_ci 3808c2ecf20Sopenharmony_ciint radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data, 3818c2ecf20Sopenharmony_ci struct drm_file *filp) 3828c2ecf20Sopenharmony_ci{ 3838c2ecf20Sopenharmony_ci /* transition the BO to a domain - 3848c2ecf20Sopenharmony_ci * just validate the BO into a certain domain */ 3858c2ecf20Sopenharmony_ci struct radeon_device *rdev = dev->dev_private; 3868c2ecf20Sopenharmony_ci struct drm_radeon_gem_set_domain *args = data; 3878c2ecf20Sopenharmony_ci struct drm_gem_object *gobj; 3888c2ecf20Sopenharmony_ci int r; 3898c2ecf20Sopenharmony_ci 3908c2ecf20Sopenharmony_ci /* for now if someone requests domain CPU - 3918c2ecf20Sopenharmony_ci * just make sure the buffer is finished with */ 3928c2ecf20Sopenharmony_ci down_read(&rdev->exclusive_lock); 3938c2ecf20Sopenharmony_ci 3948c2ecf20Sopenharmony_ci /* just do a BO wait for now */ 3958c2ecf20Sopenharmony_ci gobj = drm_gem_object_lookup(filp, args->handle); 3968c2ecf20Sopenharmony_ci if (gobj == NULL) { 3978c2ecf20Sopenharmony_ci up_read(&rdev->exclusive_lock); 3988c2ecf20Sopenharmony_ci return -ENOENT; 3998c2ecf20Sopenharmony_ci } 4008c2ecf20Sopenharmony_ci 4018c2ecf20Sopenharmony_ci r = radeon_gem_set_domain(gobj, args->read_domains, args->write_domain); 4028c2ecf20Sopenharmony_ci 4038c2ecf20Sopenharmony_ci drm_gem_object_put(gobj); 4048c2ecf20Sopenharmony_ci up_read(&rdev->exclusive_lock); 4058c2ecf20Sopenharmony_ci r = radeon_gem_handle_lockup(rdev, r); 4068c2ecf20Sopenharmony_ci return r; 4078c2ecf20Sopenharmony_ci} 4088c2ecf20Sopenharmony_ci 4098c2ecf20Sopenharmony_ciint radeon_mode_dumb_mmap(struct drm_file *filp, 4108c2ecf20Sopenharmony_ci struct drm_device *dev, 4118c2ecf20Sopenharmony_ci uint32_t handle, uint64_t *offset_p) 4128c2ecf20Sopenharmony_ci{ 4138c2ecf20Sopenharmony_ci struct drm_gem_object *gobj; 4148c2ecf20Sopenharmony_ci struct radeon_bo *robj; 4158c2ecf20Sopenharmony_ci 4168c2ecf20Sopenharmony_ci gobj = drm_gem_object_lookup(filp, handle); 4178c2ecf20Sopenharmony_ci if (gobj == NULL) { 4188c2ecf20Sopenharmony_ci return -ENOENT; 4198c2ecf20Sopenharmony_ci } 4208c2ecf20Sopenharmony_ci robj = gem_to_radeon_bo(gobj); 4218c2ecf20Sopenharmony_ci if (radeon_ttm_tt_has_userptr(robj->rdev, robj->tbo.ttm)) { 4228c2ecf20Sopenharmony_ci drm_gem_object_put(gobj); 4238c2ecf20Sopenharmony_ci return -EPERM; 4248c2ecf20Sopenharmony_ci } 4258c2ecf20Sopenharmony_ci *offset_p = radeon_bo_mmap_offset(robj); 4268c2ecf20Sopenharmony_ci drm_gem_object_put(gobj); 4278c2ecf20Sopenharmony_ci return 0; 4288c2ecf20Sopenharmony_ci} 4298c2ecf20Sopenharmony_ci 4308c2ecf20Sopenharmony_ciint radeon_gem_mmap_ioctl(struct drm_device *dev, void *data, 4318c2ecf20Sopenharmony_ci struct drm_file *filp) 4328c2ecf20Sopenharmony_ci{ 4338c2ecf20Sopenharmony_ci struct drm_radeon_gem_mmap *args = data; 4348c2ecf20Sopenharmony_ci 4358c2ecf20Sopenharmony_ci return radeon_mode_dumb_mmap(filp, dev, args->handle, &args->addr_ptr); 4368c2ecf20Sopenharmony_ci} 4378c2ecf20Sopenharmony_ci 4388c2ecf20Sopenharmony_ciint radeon_gem_busy_ioctl(struct drm_device *dev, void *data, 4398c2ecf20Sopenharmony_ci struct drm_file *filp) 4408c2ecf20Sopenharmony_ci{ 4418c2ecf20Sopenharmony_ci struct drm_radeon_gem_busy *args = data; 4428c2ecf20Sopenharmony_ci struct drm_gem_object *gobj; 4438c2ecf20Sopenharmony_ci struct radeon_bo *robj; 4448c2ecf20Sopenharmony_ci int r; 4458c2ecf20Sopenharmony_ci uint32_t cur_placement = 0; 4468c2ecf20Sopenharmony_ci 4478c2ecf20Sopenharmony_ci gobj = drm_gem_object_lookup(filp, args->handle); 4488c2ecf20Sopenharmony_ci if (gobj == NULL) { 4498c2ecf20Sopenharmony_ci return -ENOENT; 4508c2ecf20Sopenharmony_ci } 4518c2ecf20Sopenharmony_ci robj = gem_to_radeon_bo(gobj); 4528c2ecf20Sopenharmony_ci 4538c2ecf20Sopenharmony_ci r = dma_resv_test_signaled_rcu(robj->tbo.base.resv, true); 4548c2ecf20Sopenharmony_ci if (r == 0) 4558c2ecf20Sopenharmony_ci r = -EBUSY; 4568c2ecf20Sopenharmony_ci else 4578c2ecf20Sopenharmony_ci r = 0; 4588c2ecf20Sopenharmony_ci 4598c2ecf20Sopenharmony_ci cur_placement = READ_ONCE(robj->tbo.mem.mem_type); 4608c2ecf20Sopenharmony_ci args->domain = radeon_mem_type_to_domain(cur_placement); 4618c2ecf20Sopenharmony_ci drm_gem_object_put(gobj); 4628c2ecf20Sopenharmony_ci return r; 4638c2ecf20Sopenharmony_ci} 4648c2ecf20Sopenharmony_ci 4658c2ecf20Sopenharmony_ciint radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data, 4668c2ecf20Sopenharmony_ci struct drm_file *filp) 4678c2ecf20Sopenharmony_ci{ 4688c2ecf20Sopenharmony_ci struct radeon_device *rdev = dev->dev_private; 4698c2ecf20Sopenharmony_ci struct drm_radeon_gem_wait_idle *args = data; 4708c2ecf20Sopenharmony_ci struct drm_gem_object *gobj; 4718c2ecf20Sopenharmony_ci struct radeon_bo *robj; 4728c2ecf20Sopenharmony_ci int r = 0; 4738c2ecf20Sopenharmony_ci uint32_t cur_placement = 0; 4748c2ecf20Sopenharmony_ci long ret; 4758c2ecf20Sopenharmony_ci 4768c2ecf20Sopenharmony_ci gobj = drm_gem_object_lookup(filp, args->handle); 4778c2ecf20Sopenharmony_ci if (gobj == NULL) { 4788c2ecf20Sopenharmony_ci return -ENOENT; 4798c2ecf20Sopenharmony_ci } 4808c2ecf20Sopenharmony_ci robj = gem_to_radeon_bo(gobj); 4818c2ecf20Sopenharmony_ci 4828c2ecf20Sopenharmony_ci ret = dma_resv_wait_timeout_rcu(robj->tbo.base.resv, true, true, 30 * HZ); 4838c2ecf20Sopenharmony_ci if (ret == 0) 4848c2ecf20Sopenharmony_ci r = -EBUSY; 4858c2ecf20Sopenharmony_ci else if (ret < 0) 4868c2ecf20Sopenharmony_ci r = ret; 4878c2ecf20Sopenharmony_ci 4888c2ecf20Sopenharmony_ci /* Flush HDP cache via MMIO if necessary */ 4898c2ecf20Sopenharmony_ci cur_placement = READ_ONCE(robj->tbo.mem.mem_type); 4908c2ecf20Sopenharmony_ci if (rdev->asic->mmio_hdp_flush && 4918c2ecf20Sopenharmony_ci radeon_mem_type_to_domain(cur_placement) == RADEON_GEM_DOMAIN_VRAM) 4928c2ecf20Sopenharmony_ci robj->rdev->asic->mmio_hdp_flush(rdev); 4938c2ecf20Sopenharmony_ci drm_gem_object_put(gobj); 4948c2ecf20Sopenharmony_ci r = radeon_gem_handle_lockup(rdev, r); 4958c2ecf20Sopenharmony_ci return r; 4968c2ecf20Sopenharmony_ci} 4978c2ecf20Sopenharmony_ci 4988c2ecf20Sopenharmony_ciint radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data, 4998c2ecf20Sopenharmony_ci struct drm_file *filp) 5008c2ecf20Sopenharmony_ci{ 5018c2ecf20Sopenharmony_ci struct drm_radeon_gem_set_tiling *args = data; 5028c2ecf20Sopenharmony_ci struct drm_gem_object *gobj; 5038c2ecf20Sopenharmony_ci struct radeon_bo *robj; 5048c2ecf20Sopenharmony_ci int r = 0; 5058c2ecf20Sopenharmony_ci 5068c2ecf20Sopenharmony_ci DRM_DEBUG("%d \n", args->handle); 5078c2ecf20Sopenharmony_ci gobj = drm_gem_object_lookup(filp, args->handle); 5088c2ecf20Sopenharmony_ci if (gobj == NULL) 5098c2ecf20Sopenharmony_ci return -ENOENT; 5108c2ecf20Sopenharmony_ci robj = gem_to_radeon_bo(gobj); 5118c2ecf20Sopenharmony_ci r = radeon_bo_set_tiling_flags(robj, args->tiling_flags, args->pitch); 5128c2ecf20Sopenharmony_ci drm_gem_object_put(gobj); 5138c2ecf20Sopenharmony_ci return r; 5148c2ecf20Sopenharmony_ci} 5158c2ecf20Sopenharmony_ci 5168c2ecf20Sopenharmony_ciint radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data, 5178c2ecf20Sopenharmony_ci struct drm_file *filp) 5188c2ecf20Sopenharmony_ci{ 5198c2ecf20Sopenharmony_ci struct drm_radeon_gem_get_tiling *args = data; 5208c2ecf20Sopenharmony_ci struct drm_gem_object *gobj; 5218c2ecf20Sopenharmony_ci struct radeon_bo *rbo; 5228c2ecf20Sopenharmony_ci int r = 0; 5238c2ecf20Sopenharmony_ci 5248c2ecf20Sopenharmony_ci DRM_DEBUG("\n"); 5258c2ecf20Sopenharmony_ci gobj = drm_gem_object_lookup(filp, args->handle); 5268c2ecf20Sopenharmony_ci if (gobj == NULL) 5278c2ecf20Sopenharmony_ci return -ENOENT; 5288c2ecf20Sopenharmony_ci rbo = gem_to_radeon_bo(gobj); 5298c2ecf20Sopenharmony_ci r = radeon_bo_reserve(rbo, false); 5308c2ecf20Sopenharmony_ci if (unlikely(r != 0)) 5318c2ecf20Sopenharmony_ci goto out; 5328c2ecf20Sopenharmony_ci radeon_bo_get_tiling_flags(rbo, &args->tiling_flags, &args->pitch); 5338c2ecf20Sopenharmony_ci radeon_bo_unreserve(rbo); 5348c2ecf20Sopenharmony_ciout: 5358c2ecf20Sopenharmony_ci drm_gem_object_put(gobj); 5368c2ecf20Sopenharmony_ci return r; 5378c2ecf20Sopenharmony_ci} 5388c2ecf20Sopenharmony_ci 5398c2ecf20Sopenharmony_ci/** 5408c2ecf20Sopenharmony_ci * radeon_gem_va_update_vm -update the bo_va in its VM 5418c2ecf20Sopenharmony_ci * 5428c2ecf20Sopenharmony_ci * @rdev: radeon_device pointer 5438c2ecf20Sopenharmony_ci * @bo_va: bo_va to update 5448c2ecf20Sopenharmony_ci * 5458c2ecf20Sopenharmony_ci * Update the bo_va directly after setting it's address. Errors are not 5468c2ecf20Sopenharmony_ci * vital here, so they are not reported back to userspace. 5478c2ecf20Sopenharmony_ci */ 5488c2ecf20Sopenharmony_cistatic void radeon_gem_va_update_vm(struct radeon_device *rdev, 5498c2ecf20Sopenharmony_ci struct radeon_bo_va *bo_va) 5508c2ecf20Sopenharmony_ci{ 5518c2ecf20Sopenharmony_ci struct ttm_validate_buffer tv, *entry; 5528c2ecf20Sopenharmony_ci struct radeon_bo_list *vm_bos; 5538c2ecf20Sopenharmony_ci struct ww_acquire_ctx ticket; 5548c2ecf20Sopenharmony_ci struct list_head list; 5558c2ecf20Sopenharmony_ci unsigned domain; 5568c2ecf20Sopenharmony_ci int r; 5578c2ecf20Sopenharmony_ci 5588c2ecf20Sopenharmony_ci INIT_LIST_HEAD(&list); 5598c2ecf20Sopenharmony_ci 5608c2ecf20Sopenharmony_ci tv.bo = &bo_va->bo->tbo; 5618c2ecf20Sopenharmony_ci tv.num_shared = 1; 5628c2ecf20Sopenharmony_ci list_add(&tv.head, &list); 5638c2ecf20Sopenharmony_ci 5648c2ecf20Sopenharmony_ci vm_bos = radeon_vm_get_bos(rdev, bo_va->vm, &list); 5658c2ecf20Sopenharmony_ci if (!vm_bos) 5668c2ecf20Sopenharmony_ci return; 5678c2ecf20Sopenharmony_ci 5688c2ecf20Sopenharmony_ci r = ttm_eu_reserve_buffers(&ticket, &list, true, NULL); 5698c2ecf20Sopenharmony_ci if (r) 5708c2ecf20Sopenharmony_ci goto error_free; 5718c2ecf20Sopenharmony_ci 5728c2ecf20Sopenharmony_ci list_for_each_entry(entry, &list, head) { 5738c2ecf20Sopenharmony_ci domain = radeon_mem_type_to_domain(entry->bo->mem.mem_type); 5748c2ecf20Sopenharmony_ci /* if anything is swapped out don't swap it in here, 5758c2ecf20Sopenharmony_ci just abort and wait for the next CS */ 5768c2ecf20Sopenharmony_ci if (domain == RADEON_GEM_DOMAIN_CPU) 5778c2ecf20Sopenharmony_ci goto error_unreserve; 5788c2ecf20Sopenharmony_ci } 5798c2ecf20Sopenharmony_ci 5808c2ecf20Sopenharmony_ci mutex_lock(&bo_va->vm->mutex); 5818c2ecf20Sopenharmony_ci r = radeon_vm_clear_freed(rdev, bo_va->vm); 5828c2ecf20Sopenharmony_ci if (r) 5838c2ecf20Sopenharmony_ci goto error_unlock; 5848c2ecf20Sopenharmony_ci 5858c2ecf20Sopenharmony_ci if (bo_va->it.start) 5868c2ecf20Sopenharmony_ci r = radeon_vm_bo_update(rdev, bo_va, &bo_va->bo->tbo.mem); 5878c2ecf20Sopenharmony_ci 5888c2ecf20Sopenharmony_cierror_unlock: 5898c2ecf20Sopenharmony_ci mutex_unlock(&bo_va->vm->mutex); 5908c2ecf20Sopenharmony_ci 5918c2ecf20Sopenharmony_cierror_unreserve: 5928c2ecf20Sopenharmony_ci ttm_eu_backoff_reservation(&ticket, &list); 5938c2ecf20Sopenharmony_ci 5948c2ecf20Sopenharmony_cierror_free: 5958c2ecf20Sopenharmony_ci kvfree(vm_bos); 5968c2ecf20Sopenharmony_ci 5978c2ecf20Sopenharmony_ci if (r && r != -ERESTARTSYS) 5988c2ecf20Sopenharmony_ci DRM_ERROR("Couldn't update BO_VA (%d)\n", r); 5998c2ecf20Sopenharmony_ci} 6008c2ecf20Sopenharmony_ci 6018c2ecf20Sopenharmony_ciint radeon_gem_va_ioctl(struct drm_device *dev, void *data, 6028c2ecf20Sopenharmony_ci struct drm_file *filp) 6038c2ecf20Sopenharmony_ci{ 6048c2ecf20Sopenharmony_ci struct drm_radeon_gem_va *args = data; 6058c2ecf20Sopenharmony_ci struct drm_gem_object *gobj; 6068c2ecf20Sopenharmony_ci struct radeon_device *rdev = dev->dev_private; 6078c2ecf20Sopenharmony_ci struct radeon_fpriv *fpriv = filp->driver_priv; 6088c2ecf20Sopenharmony_ci struct radeon_bo *rbo; 6098c2ecf20Sopenharmony_ci struct radeon_bo_va *bo_va; 6108c2ecf20Sopenharmony_ci u32 invalid_flags; 6118c2ecf20Sopenharmony_ci int r = 0; 6128c2ecf20Sopenharmony_ci 6138c2ecf20Sopenharmony_ci if (!rdev->vm_manager.enabled) { 6148c2ecf20Sopenharmony_ci args->operation = RADEON_VA_RESULT_ERROR; 6158c2ecf20Sopenharmony_ci return -ENOTTY; 6168c2ecf20Sopenharmony_ci } 6178c2ecf20Sopenharmony_ci 6188c2ecf20Sopenharmony_ci /* !! DONT REMOVE !! 6198c2ecf20Sopenharmony_ci * We don't support vm_id yet, to be sure we don't have have broken 6208c2ecf20Sopenharmony_ci * userspace, reject anyone trying to use non 0 value thus moving 6218c2ecf20Sopenharmony_ci * forward we can use those fields without breaking existant userspace 6228c2ecf20Sopenharmony_ci */ 6238c2ecf20Sopenharmony_ci if (args->vm_id) { 6248c2ecf20Sopenharmony_ci args->operation = RADEON_VA_RESULT_ERROR; 6258c2ecf20Sopenharmony_ci return -EINVAL; 6268c2ecf20Sopenharmony_ci } 6278c2ecf20Sopenharmony_ci 6288c2ecf20Sopenharmony_ci if (args->offset < RADEON_VA_RESERVED_SIZE) { 6298c2ecf20Sopenharmony_ci dev_err(&dev->pdev->dev, 6308c2ecf20Sopenharmony_ci "offset 0x%lX is in reserved area 0x%X\n", 6318c2ecf20Sopenharmony_ci (unsigned long)args->offset, 6328c2ecf20Sopenharmony_ci RADEON_VA_RESERVED_SIZE); 6338c2ecf20Sopenharmony_ci args->operation = RADEON_VA_RESULT_ERROR; 6348c2ecf20Sopenharmony_ci return -EINVAL; 6358c2ecf20Sopenharmony_ci } 6368c2ecf20Sopenharmony_ci 6378c2ecf20Sopenharmony_ci /* don't remove, we need to enforce userspace to set the snooped flag 6388c2ecf20Sopenharmony_ci * otherwise we will endup with broken userspace and we won't be able 6398c2ecf20Sopenharmony_ci * to enable this feature without adding new interface 6408c2ecf20Sopenharmony_ci */ 6418c2ecf20Sopenharmony_ci invalid_flags = RADEON_VM_PAGE_VALID | RADEON_VM_PAGE_SYSTEM; 6428c2ecf20Sopenharmony_ci if ((args->flags & invalid_flags)) { 6438c2ecf20Sopenharmony_ci dev_err(&dev->pdev->dev, "invalid flags 0x%08X vs 0x%08X\n", 6448c2ecf20Sopenharmony_ci args->flags, invalid_flags); 6458c2ecf20Sopenharmony_ci args->operation = RADEON_VA_RESULT_ERROR; 6468c2ecf20Sopenharmony_ci return -EINVAL; 6478c2ecf20Sopenharmony_ci } 6488c2ecf20Sopenharmony_ci 6498c2ecf20Sopenharmony_ci switch (args->operation) { 6508c2ecf20Sopenharmony_ci case RADEON_VA_MAP: 6518c2ecf20Sopenharmony_ci case RADEON_VA_UNMAP: 6528c2ecf20Sopenharmony_ci break; 6538c2ecf20Sopenharmony_ci default: 6548c2ecf20Sopenharmony_ci dev_err(&dev->pdev->dev, "unsupported operation %d\n", 6558c2ecf20Sopenharmony_ci args->operation); 6568c2ecf20Sopenharmony_ci args->operation = RADEON_VA_RESULT_ERROR; 6578c2ecf20Sopenharmony_ci return -EINVAL; 6588c2ecf20Sopenharmony_ci } 6598c2ecf20Sopenharmony_ci 6608c2ecf20Sopenharmony_ci gobj = drm_gem_object_lookup(filp, args->handle); 6618c2ecf20Sopenharmony_ci if (gobj == NULL) { 6628c2ecf20Sopenharmony_ci args->operation = RADEON_VA_RESULT_ERROR; 6638c2ecf20Sopenharmony_ci return -ENOENT; 6648c2ecf20Sopenharmony_ci } 6658c2ecf20Sopenharmony_ci rbo = gem_to_radeon_bo(gobj); 6668c2ecf20Sopenharmony_ci r = radeon_bo_reserve(rbo, false); 6678c2ecf20Sopenharmony_ci if (r) { 6688c2ecf20Sopenharmony_ci args->operation = RADEON_VA_RESULT_ERROR; 6698c2ecf20Sopenharmony_ci drm_gem_object_put(gobj); 6708c2ecf20Sopenharmony_ci return r; 6718c2ecf20Sopenharmony_ci } 6728c2ecf20Sopenharmony_ci bo_va = radeon_vm_bo_find(&fpriv->vm, rbo); 6738c2ecf20Sopenharmony_ci if (!bo_va) { 6748c2ecf20Sopenharmony_ci args->operation = RADEON_VA_RESULT_ERROR; 6758c2ecf20Sopenharmony_ci radeon_bo_unreserve(rbo); 6768c2ecf20Sopenharmony_ci drm_gem_object_put(gobj); 6778c2ecf20Sopenharmony_ci return -ENOENT; 6788c2ecf20Sopenharmony_ci } 6798c2ecf20Sopenharmony_ci 6808c2ecf20Sopenharmony_ci switch (args->operation) { 6818c2ecf20Sopenharmony_ci case RADEON_VA_MAP: 6828c2ecf20Sopenharmony_ci if (bo_va->it.start) { 6838c2ecf20Sopenharmony_ci args->operation = RADEON_VA_RESULT_VA_EXIST; 6848c2ecf20Sopenharmony_ci args->offset = bo_va->it.start * RADEON_GPU_PAGE_SIZE; 6858c2ecf20Sopenharmony_ci radeon_bo_unreserve(rbo); 6868c2ecf20Sopenharmony_ci goto out; 6878c2ecf20Sopenharmony_ci } 6888c2ecf20Sopenharmony_ci r = radeon_vm_bo_set_addr(rdev, bo_va, args->offset, args->flags); 6898c2ecf20Sopenharmony_ci break; 6908c2ecf20Sopenharmony_ci case RADEON_VA_UNMAP: 6918c2ecf20Sopenharmony_ci r = radeon_vm_bo_set_addr(rdev, bo_va, 0, 0); 6928c2ecf20Sopenharmony_ci break; 6938c2ecf20Sopenharmony_ci default: 6948c2ecf20Sopenharmony_ci break; 6958c2ecf20Sopenharmony_ci } 6968c2ecf20Sopenharmony_ci if (!r) 6978c2ecf20Sopenharmony_ci radeon_gem_va_update_vm(rdev, bo_va); 6988c2ecf20Sopenharmony_ci args->operation = RADEON_VA_RESULT_OK; 6998c2ecf20Sopenharmony_ci if (r) { 7008c2ecf20Sopenharmony_ci args->operation = RADEON_VA_RESULT_ERROR; 7018c2ecf20Sopenharmony_ci } 7028c2ecf20Sopenharmony_ciout: 7038c2ecf20Sopenharmony_ci drm_gem_object_put(gobj); 7048c2ecf20Sopenharmony_ci return r; 7058c2ecf20Sopenharmony_ci} 7068c2ecf20Sopenharmony_ci 7078c2ecf20Sopenharmony_ciint radeon_gem_op_ioctl(struct drm_device *dev, void *data, 7088c2ecf20Sopenharmony_ci struct drm_file *filp) 7098c2ecf20Sopenharmony_ci{ 7108c2ecf20Sopenharmony_ci struct drm_radeon_gem_op *args = data; 7118c2ecf20Sopenharmony_ci struct drm_gem_object *gobj; 7128c2ecf20Sopenharmony_ci struct radeon_bo *robj; 7138c2ecf20Sopenharmony_ci int r; 7148c2ecf20Sopenharmony_ci 7158c2ecf20Sopenharmony_ci gobj = drm_gem_object_lookup(filp, args->handle); 7168c2ecf20Sopenharmony_ci if (gobj == NULL) { 7178c2ecf20Sopenharmony_ci return -ENOENT; 7188c2ecf20Sopenharmony_ci } 7198c2ecf20Sopenharmony_ci robj = gem_to_radeon_bo(gobj); 7208c2ecf20Sopenharmony_ci 7218c2ecf20Sopenharmony_ci r = -EPERM; 7228c2ecf20Sopenharmony_ci if (radeon_ttm_tt_has_userptr(robj->rdev, robj->tbo.ttm)) 7238c2ecf20Sopenharmony_ci goto out; 7248c2ecf20Sopenharmony_ci 7258c2ecf20Sopenharmony_ci r = radeon_bo_reserve(robj, false); 7268c2ecf20Sopenharmony_ci if (unlikely(r)) 7278c2ecf20Sopenharmony_ci goto out; 7288c2ecf20Sopenharmony_ci 7298c2ecf20Sopenharmony_ci switch (args->op) { 7308c2ecf20Sopenharmony_ci case RADEON_GEM_OP_GET_INITIAL_DOMAIN: 7318c2ecf20Sopenharmony_ci args->value = robj->initial_domain; 7328c2ecf20Sopenharmony_ci break; 7338c2ecf20Sopenharmony_ci case RADEON_GEM_OP_SET_INITIAL_DOMAIN: 7348c2ecf20Sopenharmony_ci robj->initial_domain = args->value & (RADEON_GEM_DOMAIN_VRAM | 7358c2ecf20Sopenharmony_ci RADEON_GEM_DOMAIN_GTT | 7368c2ecf20Sopenharmony_ci RADEON_GEM_DOMAIN_CPU); 7378c2ecf20Sopenharmony_ci break; 7388c2ecf20Sopenharmony_ci default: 7398c2ecf20Sopenharmony_ci r = -EINVAL; 7408c2ecf20Sopenharmony_ci } 7418c2ecf20Sopenharmony_ci 7428c2ecf20Sopenharmony_ci radeon_bo_unreserve(robj); 7438c2ecf20Sopenharmony_ciout: 7448c2ecf20Sopenharmony_ci drm_gem_object_put(gobj); 7458c2ecf20Sopenharmony_ci return r; 7468c2ecf20Sopenharmony_ci} 7478c2ecf20Sopenharmony_ci 7488c2ecf20Sopenharmony_ciint radeon_mode_dumb_create(struct drm_file *file_priv, 7498c2ecf20Sopenharmony_ci struct drm_device *dev, 7508c2ecf20Sopenharmony_ci struct drm_mode_create_dumb *args) 7518c2ecf20Sopenharmony_ci{ 7528c2ecf20Sopenharmony_ci struct radeon_device *rdev = dev->dev_private; 7538c2ecf20Sopenharmony_ci struct drm_gem_object *gobj; 7548c2ecf20Sopenharmony_ci uint32_t handle; 7558c2ecf20Sopenharmony_ci int r; 7568c2ecf20Sopenharmony_ci 7578c2ecf20Sopenharmony_ci args->pitch = radeon_align_pitch(rdev, args->width, 7588c2ecf20Sopenharmony_ci DIV_ROUND_UP(args->bpp, 8), 0); 7598c2ecf20Sopenharmony_ci args->size = args->pitch * args->height; 7608c2ecf20Sopenharmony_ci args->size = ALIGN(args->size, PAGE_SIZE); 7618c2ecf20Sopenharmony_ci 7628c2ecf20Sopenharmony_ci r = radeon_gem_object_create(rdev, args->size, 0, 7638c2ecf20Sopenharmony_ci RADEON_GEM_DOMAIN_VRAM, 0, 7648c2ecf20Sopenharmony_ci false, &gobj); 7658c2ecf20Sopenharmony_ci if (r) 7668c2ecf20Sopenharmony_ci return -ENOMEM; 7678c2ecf20Sopenharmony_ci 7688c2ecf20Sopenharmony_ci r = drm_gem_handle_create(file_priv, gobj, &handle); 7698c2ecf20Sopenharmony_ci /* drop reference from allocate - handle holds it now */ 7708c2ecf20Sopenharmony_ci drm_gem_object_put(gobj); 7718c2ecf20Sopenharmony_ci if (r) { 7728c2ecf20Sopenharmony_ci return r; 7738c2ecf20Sopenharmony_ci } 7748c2ecf20Sopenharmony_ci args->handle = handle; 7758c2ecf20Sopenharmony_ci return 0; 7768c2ecf20Sopenharmony_ci} 7778c2ecf20Sopenharmony_ci 7788c2ecf20Sopenharmony_ci#if defined(CONFIG_DEBUG_FS) 7798c2ecf20Sopenharmony_cistatic int radeon_debugfs_gem_info(struct seq_file *m, void *data) 7808c2ecf20Sopenharmony_ci{ 7818c2ecf20Sopenharmony_ci struct drm_info_node *node = (struct drm_info_node *)m->private; 7828c2ecf20Sopenharmony_ci struct drm_device *dev = node->minor->dev; 7838c2ecf20Sopenharmony_ci struct radeon_device *rdev = dev->dev_private; 7848c2ecf20Sopenharmony_ci struct radeon_bo *rbo; 7858c2ecf20Sopenharmony_ci unsigned i = 0; 7868c2ecf20Sopenharmony_ci 7878c2ecf20Sopenharmony_ci mutex_lock(&rdev->gem.mutex); 7888c2ecf20Sopenharmony_ci list_for_each_entry(rbo, &rdev->gem.objects, list) { 7898c2ecf20Sopenharmony_ci unsigned domain; 7908c2ecf20Sopenharmony_ci const char *placement; 7918c2ecf20Sopenharmony_ci 7928c2ecf20Sopenharmony_ci domain = radeon_mem_type_to_domain(rbo->tbo.mem.mem_type); 7938c2ecf20Sopenharmony_ci switch (domain) { 7948c2ecf20Sopenharmony_ci case RADEON_GEM_DOMAIN_VRAM: 7958c2ecf20Sopenharmony_ci placement = "VRAM"; 7968c2ecf20Sopenharmony_ci break; 7978c2ecf20Sopenharmony_ci case RADEON_GEM_DOMAIN_GTT: 7988c2ecf20Sopenharmony_ci placement = " GTT"; 7998c2ecf20Sopenharmony_ci break; 8008c2ecf20Sopenharmony_ci case RADEON_GEM_DOMAIN_CPU: 8018c2ecf20Sopenharmony_ci default: 8028c2ecf20Sopenharmony_ci placement = " CPU"; 8038c2ecf20Sopenharmony_ci break; 8048c2ecf20Sopenharmony_ci } 8058c2ecf20Sopenharmony_ci seq_printf(m, "bo[0x%08x] %8ldkB %8ldMB %s pid %8ld\n", 8068c2ecf20Sopenharmony_ci i, radeon_bo_size(rbo) >> 10, radeon_bo_size(rbo) >> 20, 8078c2ecf20Sopenharmony_ci placement, (unsigned long)rbo->pid); 8088c2ecf20Sopenharmony_ci i++; 8098c2ecf20Sopenharmony_ci } 8108c2ecf20Sopenharmony_ci mutex_unlock(&rdev->gem.mutex); 8118c2ecf20Sopenharmony_ci return 0; 8128c2ecf20Sopenharmony_ci} 8138c2ecf20Sopenharmony_ci 8148c2ecf20Sopenharmony_cistatic struct drm_info_list radeon_debugfs_gem_list[] = { 8158c2ecf20Sopenharmony_ci {"radeon_gem_info", &radeon_debugfs_gem_info, 0, NULL}, 8168c2ecf20Sopenharmony_ci}; 8178c2ecf20Sopenharmony_ci#endif 8188c2ecf20Sopenharmony_ci 8198c2ecf20Sopenharmony_ciint radeon_gem_debugfs_init(struct radeon_device *rdev) 8208c2ecf20Sopenharmony_ci{ 8218c2ecf20Sopenharmony_ci#if defined(CONFIG_DEBUG_FS) 8228c2ecf20Sopenharmony_ci return radeon_debugfs_add_files(rdev, radeon_debugfs_gem_list, 1); 8238c2ecf20Sopenharmony_ci#endif 8248c2ecf20Sopenharmony_ci return 0; 8258c2ecf20Sopenharmony_ci} 826