18c2ecf20Sopenharmony_ci/* 28c2ecf20Sopenharmony_ci * Copyright 2008 Advanced Micro Devices, Inc. 38c2ecf20Sopenharmony_ci * Copyright 2008 Red Hat Inc. 48c2ecf20Sopenharmony_ci * Copyright 2009 Jerome Glisse. 58c2ecf20Sopenharmony_ci * 68c2ecf20Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a 78c2ecf20Sopenharmony_ci * copy of this software and associated documentation files (the "Software"), 88c2ecf20Sopenharmony_ci * to deal in the Software without restriction, including without limitation 98c2ecf20Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense, 108c2ecf20Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the 118c2ecf20Sopenharmony_ci * Software is furnished to do so, subject to the following conditions: 128c2ecf20Sopenharmony_ci * 138c2ecf20Sopenharmony_ci * The above copyright notice and this permission notice shall be included in 148c2ecf20Sopenharmony_ci * all copies or substantial portions of the Software. 158c2ecf20Sopenharmony_ci * 168c2ecf20Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 178c2ecf20Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 188c2ecf20Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 198c2ecf20Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 208c2ecf20Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 218c2ecf20Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 228c2ecf20Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE. 238c2ecf20Sopenharmony_ci * 248c2ecf20Sopenharmony_ci * Authors: Dave Airlie 258c2ecf20Sopenharmony_ci * Alex Deucher 268c2ecf20Sopenharmony_ci * Jerome Glisse 278c2ecf20Sopenharmony_ci */ 288c2ecf20Sopenharmony_ci 298c2ecf20Sopenharmony_ci#include <linux/console.h> 308c2ecf20Sopenharmony_ci#include <linux/efi.h> 318c2ecf20Sopenharmony_ci#include <linux/pci.h> 328c2ecf20Sopenharmony_ci#include <linux/pm_runtime.h> 338c2ecf20Sopenharmony_ci#include <linux/slab.h> 348c2ecf20Sopenharmony_ci#include <linux/vga_switcheroo.h> 358c2ecf20Sopenharmony_ci#include <linux/vgaarb.h> 368c2ecf20Sopenharmony_ci 378c2ecf20Sopenharmony_ci#include <drm/drm_cache.h> 388c2ecf20Sopenharmony_ci#include <drm/drm_crtc_helper.h> 398c2ecf20Sopenharmony_ci#include <drm/drm_debugfs.h> 408c2ecf20Sopenharmony_ci#include <drm/drm_device.h> 418c2ecf20Sopenharmony_ci#include <drm/drm_file.h> 428c2ecf20Sopenharmony_ci#include <drm/drm_probe_helper.h> 438c2ecf20Sopenharmony_ci#include <drm/radeon_drm.h> 448c2ecf20Sopenharmony_ci 458c2ecf20Sopenharmony_ci#include "radeon_reg.h" 468c2ecf20Sopenharmony_ci#include "radeon.h" 478c2ecf20Sopenharmony_ci#include "atom.h" 488c2ecf20Sopenharmony_ci 498c2ecf20Sopenharmony_cistatic const char radeon_family_name[][16] = { 508c2ecf20Sopenharmony_ci "R100", 518c2ecf20Sopenharmony_ci "RV100", 528c2ecf20Sopenharmony_ci "RS100", 538c2ecf20Sopenharmony_ci "RV200", 548c2ecf20Sopenharmony_ci "RS200", 558c2ecf20Sopenharmony_ci "R200", 568c2ecf20Sopenharmony_ci "RV250", 578c2ecf20Sopenharmony_ci "RS300", 588c2ecf20Sopenharmony_ci "RV280", 598c2ecf20Sopenharmony_ci "R300", 608c2ecf20Sopenharmony_ci "R350", 618c2ecf20Sopenharmony_ci "RV350", 628c2ecf20Sopenharmony_ci "RV380", 638c2ecf20Sopenharmony_ci "R420", 648c2ecf20Sopenharmony_ci "R423", 658c2ecf20Sopenharmony_ci "RV410", 668c2ecf20Sopenharmony_ci "RS400", 678c2ecf20Sopenharmony_ci "RS480", 688c2ecf20Sopenharmony_ci "RS600", 698c2ecf20Sopenharmony_ci "RS690", 708c2ecf20Sopenharmony_ci "RS740", 718c2ecf20Sopenharmony_ci "RV515", 728c2ecf20Sopenharmony_ci "R520", 738c2ecf20Sopenharmony_ci "RV530", 748c2ecf20Sopenharmony_ci "RV560", 758c2ecf20Sopenharmony_ci "RV570", 768c2ecf20Sopenharmony_ci "R580", 778c2ecf20Sopenharmony_ci "R600", 788c2ecf20Sopenharmony_ci "RV610", 798c2ecf20Sopenharmony_ci "RV630", 808c2ecf20Sopenharmony_ci "RV670", 818c2ecf20Sopenharmony_ci "RV620", 828c2ecf20Sopenharmony_ci "RV635", 838c2ecf20Sopenharmony_ci "RS780", 848c2ecf20Sopenharmony_ci "RS880", 858c2ecf20Sopenharmony_ci "RV770", 868c2ecf20Sopenharmony_ci "RV730", 878c2ecf20Sopenharmony_ci "RV710", 888c2ecf20Sopenharmony_ci "RV740", 898c2ecf20Sopenharmony_ci "CEDAR", 908c2ecf20Sopenharmony_ci "REDWOOD", 918c2ecf20Sopenharmony_ci "JUNIPER", 928c2ecf20Sopenharmony_ci "CYPRESS", 938c2ecf20Sopenharmony_ci "HEMLOCK", 948c2ecf20Sopenharmony_ci "PALM", 958c2ecf20Sopenharmony_ci "SUMO", 968c2ecf20Sopenharmony_ci "SUMO2", 978c2ecf20Sopenharmony_ci "BARTS", 988c2ecf20Sopenharmony_ci "TURKS", 998c2ecf20Sopenharmony_ci "CAICOS", 1008c2ecf20Sopenharmony_ci "CAYMAN", 1018c2ecf20Sopenharmony_ci "ARUBA", 1028c2ecf20Sopenharmony_ci "TAHITI", 1038c2ecf20Sopenharmony_ci "PITCAIRN", 1048c2ecf20Sopenharmony_ci "VERDE", 1058c2ecf20Sopenharmony_ci "OLAND", 1068c2ecf20Sopenharmony_ci "HAINAN", 1078c2ecf20Sopenharmony_ci "BONAIRE", 1088c2ecf20Sopenharmony_ci "KAVERI", 1098c2ecf20Sopenharmony_ci "KABINI", 1108c2ecf20Sopenharmony_ci "HAWAII", 1118c2ecf20Sopenharmony_ci "MULLINS", 1128c2ecf20Sopenharmony_ci "LAST", 1138c2ecf20Sopenharmony_ci}; 1148c2ecf20Sopenharmony_ci 1158c2ecf20Sopenharmony_ci#if defined(CONFIG_VGA_SWITCHEROO) 1168c2ecf20Sopenharmony_cibool radeon_has_atpx_dgpu_power_cntl(void); 1178c2ecf20Sopenharmony_cibool radeon_is_atpx_hybrid(void); 1188c2ecf20Sopenharmony_ci#else 1198c2ecf20Sopenharmony_cistatic inline bool radeon_has_atpx_dgpu_power_cntl(void) { return false; } 1208c2ecf20Sopenharmony_cistatic inline bool radeon_is_atpx_hybrid(void) { return false; } 1218c2ecf20Sopenharmony_ci#endif 1228c2ecf20Sopenharmony_ci 1238c2ecf20Sopenharmony_ci#define RADEON_PX_QUIRK_DISABLE_PX (1 << 0) 1248c2ecf20Sopenharmony_ci 1258c2ecf20Sopenharmony_cistruct radeon_px_quirk { 1268c2ecf20Sopenharmony_ci u32 chip_vendor; 1278c2ecf20Sopenharmony_ci u32 chip_device; 1288c2ecf20Sopenharmony_ci u32 subsys_vendor; 1298c2ecf20Sopenharmony_ci u32 subsys_device; 1308c2ecf20Sopenharmony_ci u32 px_quirk_flags; 1318c2ecf20Sopenharmony_ci}; 1328c2ecf20Sopenharmony_ci 1338c2ecf20Sopenharmony_cistatic struct radeon_px_quirk radeon_px_quirk_list[] = { 1348c2ecf20Sopenharmony_ci /* Acer aspire 5560g (CPU: AMD A4-3305M; GPU: AMD Radeon HD 6480g + 7470m) 1358c2ecf20Sopenharmony_ci * https://bugzilla.kernel.org/show_bug.cgi?id=74551 1368c2ecf20Sopenharmony_ci */ 1378c2ecf20Sopenharmony_ci { PCI_VENDOR_ID_ATI, 0x6760, 0x1025, 0x0672, RADEON_PX_QUIRK_DISABLE_PX }, 1388c2ecf20Sopenharmony_ci /* Asus K73TA laptop with AMD A6-3400M APU and Radeon 6550 GPU 1398c2ecf20Sopenharmony_ci * https://bugzilla.kernel.org/show_bug.cgi?id=51381 1408c2ecf20Sopenharmony_ci */ 1418c2ecf20Sopenharmony_ci { PCI_VENDOR_ID_ATI, 0x6741, 0x1043, 0x108c, RADEON_PX_QUIRK_DISABLE_PX }, 1428c2ecf20Sopenharmony_ci /* Asus K53TK laptop with AMD A6-3420M APU and Radeon 7670m GPU 1438c2ecf20Sopenharmony_ci * https://bugzilla.kernel.org/show_bug.cgi?id=51381 1448c2ecf20Sopenharmony_ci */ 1458c2ecf20Sopenharmony_ci { PCI_VENDOR_ID_ATI, 0x6840, 0x1043, 0x2122, RADEON_PX_QUIRK_DISABLE_PX }, 1468c2ecf20Sopenharmony_ci /* Asus K53TK laptop with AMD A6-3420M APU and Radeon 7670m GPU 1478c2ecf20Sopenharmony_ci * https://bugs.freedesktop.org/show_bug.cgi?id=101491 1488c2ecf20Sopenharmony_ci */ 1498c2ecf20Sopenharmony_ci { PCI_VENDOR_ID_ATI, 0x6741, 0x1043, 0x2122, RADEON_PX_QUIRK_DISABLE_PX }, 1508c2ecf20Sopenharmony_ci /* Asus K73TK laptop with AMD A6-3420M APU and Radeon 7670m GPU 1518c2ecf20Sopenharmony_ci * https://bugzilla.kernel.org/show_bug.cgi?id=51381#c52 1528c2ecf20Sopenharmony_ci */ 1538c2ecf20Sopenharmony_ci { PCI_VENDOR_ID_ATI, 0x6840, 0x1043, 0x2123, RADEON_PX_QUIRK_DISABLE_PX }, 1548c2ecf20Sopenharmony_ci { 0, 0, 0, 0, 0 }, 1558c2ecf20Sopenharmony_ci}; 1568c2ecf20Sopenharmony_ci 1578c2ecf20Sopenharmony_cibool radeon_is_px(struct drm_device *dev) 1588c2ecf20Sopenharmony_ci{ 1598c2ecf20Sopenharmony_ci struct radeon_device *rdev = dev->dev_private; 1608c2ecf20Sopenharmony_ci 1618c2ecf20Sopenharmony_ci if (rdev->flags & RADEON_IS_PX) 1628c2ecf20Sopenharmony_ci return true; 1638c2ecf20Sopenharmony_ci return false; 1648c2ecf20Sopenharmony_ci} 1658c2ecf20Sopenharmony_ci 1668c2ecf20Sopenharmony_cistatic void radeon_device_handle_px_quirks(struct radeon_device *rdev) 1678c2ecf20Sopenharmony_ci{ 1688c2ecf20Sopenharmony_ci struct radeon_px_quirk *p = radeon_px_quirk_list; 1698c2ecf20Sopenharmony_ci 1708c2ecf20Sopenharmony_ci /* Apply PX quirks */ 1718c2ecf20Sopenharmony_ci while (p && p->chip_device != 0) { 1728c2ecf20Sopenharmony_ci if (rdev->pdev->vendor == p->chip_vendor && 1738c2ecf20Sopenharmony_ci rdev->pdev->device == p->chip_device && 1748c2ecf20Sopenharmony_ci rdev->pdev->subsystem_vendor == p->subsys_vendor && 1758c2ecf20Sopenharmony_ci rdev->pdev->subsystem_device == p->subsys_device) { 1768c2ecf20Sopenharmony_ci rdev->px_quirk_flags = p->px_quirk_flags; 1778c2ecf20Sopenharmony_ci break; 1788c2ecf20Sopenharmony_ci } 1798c2ecf20Sopenharmony_ci ++p; 1808c2ecf20Sopenharmony_ci } 1818c2ecf20Sopenharmony_ci 1828c2ecf20Sopenharmony_ci if (rdev->px_quirk_flags & RADEON_PX_QUIRK_DISABLE_PX) 1838c2ecf20Sopenharmony_ci rdev->flags &= ~RADEON_IS_PX; 1848c2ecf20Sopenharmony_ci 1858c2ecf20Sopenharmony_ci /* disable PX is the system doesn't support dGPU power control or hybrid gfx */ 1868c2ecf20Sopenharmony_ci if (!radeon_is_atpx_hybrid() && 1878c2ecf20Sopenharmony_ci !radeon_has_atpx_dgpu_power_cntl()) 1888c2ecf20Sopenharmony_ci rdev->flags &= ~RADEON_IS_PX; 1898c2ecf20Sopenharmony_ci} 1908c2ecf20Sopenharmony_ci 1918c2ecf20Sopenharmony_ci/** 1928c2ecf20Sopenharmony_ci * radeon_program_register_sequence - program an array of registers. 1938c2ecf20Sopenharmony_ci * 1948c2ecf20Sopenharmony_ci * @rdev: radeon_device pointer 1958c2ecf20Sopenharmony_ci * @registers: pointer to the register array 1968c2ecf20Sopenharmony_ci * @array_size: size of the register array 1978c2ecf20Sopenharmony_ci * 1988c2ecf20Sopenharmony_ci * Programs an array or registers with and and or masks. 1998c2ecf20Sopenharmony_ci * This is a helper for setting golden registers. 2008c2ecf20Sopenharmony_ci */ 2018c2ecf20Sopenharmony_civoid radeon_program_register_sequence(struct radeon_device *rdev, 2028c2ecf20Sopenharmony_ci const u32 *registers, 2038c2ecf20Sopenharmony_ci const u32 array_size) 2048c2ecf20Sopenharmony_ci{ 2058c2ecf20Sopenharmony_ci u32 tmp, reg, and_mask, or_mask; 2068c2ecf20Sopenharmony_ci int i; 2078c2ecf20Sopenharmony_ci 2088c2ecf20Sopenharmony_ci if (array_size % 3) 2098c2ecf20Sopenharmony_ci return; 2108c2ecf20Sopenharmony_ci 2118c2ecf20Sopenharmony_ci for (i = 0; i < array_size; i +=3) { 2128c2ecf20Sopenharmony_ci reg = registers[i + 0]; 2138c2ecf20Sopenharmony_ci and_mask = registers[i + 1]; 2148c2ecf20Sopenharmony_ci or_mask = registers[i + 2]; 2158c2ecf20Sopenharmony_ci 2168c2ecf20Sopenharmony_ci if (and_mask == 0xffffffff) { 2178c2ecf20Sopenharmony_ci tmp = or_mask; 2188c2ecf20Sopenharmony_ci } else { 2198c2ecf20Sopenharmony_ci tmp = RREG32(reg); 2208c2ecf20Sopenharmony_ci tmp &= ~and_mask; 2218c2ecf20Sopenharmony_ci tmp |= or_mask; 2228c2ecf20Sopenharmony_ci } 2238c2ecf20Sopenharmony_ci WREG32(reg, tmp); 2248c2ecf20Sopenharmony_ci } 2258c2ecf20Sopenharmony_ci} 2268c2ecf20Sopenharmony_ci 2278c2ecf20Sopenharmony_civoid radeon_pci_config_reset(struct radeon_device *rdev) 2288c2ecf20Sopenharmony_ci{ 2298c2ecf20Sopenharmony_ci pci_write_config_dword(rdev->pdev, 0x7c, RADEON_ASIC_RESET_DATA); 2308c2ecf20Sopenharmony_ci} 2318c2ecf20Sopenharmony_ci 2328c2ecf20Sopenharmony_ci/** 2338c2ecf20Sopenharmony_ci * radeon_surface_init - Clear GPU surface registers. 2348c2ecf20Sopenharmony_ci * 2358c2ecf20Sopenharmony_ci * @rdev: radeon_device pointer 2368c2ecf20Sopenharmony_ci * 2378c2ecf20Sopenharmony_ci * Clear GPU surface registers (r1xx-r5xx). 2388c2ecf20Sopenharmony_ci */ 2398c2ecf20Sopenharmony_civoid radeon_surface_init(struct radeon_device *rdev) 2408c2ecf20Sopenharmony_ci{ 2418c2ecf20Sopenharmony_ci /* FIXME: check this out */ 2428c2ecf20Sopenharmony_ci if (rdev->family < CHIP_R600) { 2438c2ecf20Sopenharmony_ci int i; 2448c2ecf20Sopenharmony_ci 2458c2ecf20Sopenharmony_ci for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) { 2468c2ecf20Sopenharmony_ci if (rdev->surface_regs[i].bo) 2478c2ecf20Sopenharmony_ci radeon_bo_get_surface_reg(rdev->surface_regs[i].bo); 2488c2ecf20Sopenharmony_ci else 2498c2ecf20Sopenharmony_ci radeon_clear_surface_reg(rdev, i); 2508c2ecf20Sopenharmony_ci } 2518c2ecf20Sopenharmony_ci /* enable surfaces */ 2528c2ecf20Sopenharmony_ci WREG32(RADEON_SURFACE_CNTL, 0); 2538c2ecf20Sopenharmony_ci } 2548c2ecf20Sopenharmony_ci} 2558c2ecf20Sopenharmony_ci 2568c2ecf20Sopenharmony_ci/* 2578c2ecf20Sopenharmony_ci * GPU scratch registers helpers function. 2588c2ecf20Sopenharmony_ci */ 2598c2ecf20Sopenharmony_ci/** 2608c2ecf20Sopenharmony_ci * radeon_scratch_init - Init scratch register driver information. 2618c2ecf20Sopenharmony_ci * 2628c2ecf20Sopenharmony_ci * @rdev: radeon_device pointer 2638c2ecf20Sopenharmony_ci * 2648c2ecf20Sopenharmony_ci * Init CP scratch register driver information (r1xx-r5xx) 2658c2ecf20Sopenharmony_ci */ 2668c2ecf20Sopenharmony_civoid radeon_scratch_init(struct radeon_device *rdev) 2678c2ecf20Sopenharmony_ci{ 2688c2ecf20Sopenharmony_ci int i; 2698c2ecf20Sopenharmony_ci 2708c2ecf20Sopenharmony_ci /* FIXME: check this out */ 2718c2ecf20Sopenharmony_ci if (rdev->family < CHIP_R300) { 2728c2ecf20Sopenharmony_ci rdev->scratch.num_reg = 5; 2738c2ecf20Sopenharmony_ci } else { 2748c2ecf20Sopenharmony_ci rdev->scratch.num_reg = 7; 2758c2ecf20Sopenharmony_ci } 2768c2ecf20Sopenharmony_ci rdev->scratch.reg_base = RADEON_SCRATCH_REG0; 2778c2ecf20Sopenharmony_ci for (i = 0; i < rdev->scratch.num_reg; i++) { 2788c2ecf20Sopenharmony_ci rdev->scratch.free[i] = true; 2798c2ecf20Sopenharmony_ci rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4); 2808c2ecf20Sopenharmony_ci } 2818c2ecf20Sopenharmony_ci} 2828c2ecf20Sopenharmony_ci 2838c2ecf20Sopenharmony_ci/** 2848c2ecf20Sopenharmony_ci * radeon_scratch_get - Allocate a scratch register 2858c2ecf20Sopenharmony_ci * 2868c2ecf20Sopenharmony_ci * @rdev: radeon_device pointer 2878c2ecf20Sopenharmony_ci * @reg: scratch register mmio offset 2888c2ecf20Sopenharmony_ci * 2898c2ecf20Sopenharmony_ci * Allocate a CP scratch register for use by the driver (all asics). 2908c2ecf20Sopenharmony_ci * Returns 0 on success or -EINVAL on failure. 2918c2ecf20Sopenharmony_ci */ 2928c2ecf20Sopenharmony_ciint radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg) 2938c2ecf20Sopenharmony_ci{ 2948c2ecf20Sopenharmony_ci int i; 2958c2ecf20Sopenharmony_ci 2968c2ecf20Sopenharmony_ci for (i = 0; i < rdev->scratch.num_reg; i++) { 2978c2ecf20Sopenharmony_ci if (rdev->scratch.free[i]) { 2988c2ecf20Sopenharmony_ci rdev->scratch.free[i] = false; 2998c2ecf20Sopenharmony_ci *reg = rdev->scratch.reg[i]; 3008c2ecf20Sopenharmony_ci return 0; 3018c2ecf20Sopenharmony_ci } 3028c2ecf20Sopenharmony_ci } 3038c2ecf20Sopenharmony_ci return -EINVAL; 3048c2ecf20Sopenharmony_ci} 3058c2ecf20Sopenharmony_ci 3068c2ecf20Sopenharmony_ci/** 3078c2ecf20Sopenharmony_ci * radeon_scratch_free - Free a scratch register 3088c2ecf20Sopenharmony_ci * 3098c2ecf20Sopenharmony_ci * @rdev: radeon_device pointer 3108c2ecf20Sopenharmony_ci * @reg: scratch register mmio offset 3118c2ecf20Sopenharmony_ci * 3128c2ecf20Sopenharmony_ci * Free a CP scratch register allocated for use by the driver (all asics) 3138c2ecf20Sopenharmony_ci */ 3148c2ecf20Sopenharmony_civoid radeon_scratch_free(struct radeon_device *rdev, uint32_t reg) 3158c2ecf20Sopenharmony_ci{ 3168c2ecf20Sopenharmony_ci int i; 3178c2ecf20Sopenharmony_ci 3188c2ecf20Sopenharmony_ci for (i = 0; i < rdev->scratch.num_reg; i++) { 3198c2ecf20Sopenharmony_ci if (rdev->scratch.reg[i] == reg) { 3208c2ecf20Sopenharmony_ci rdev->scratch.free[i] = true; 3218c2ecf20Sopenharmony_ci return; 3228c2ecf20Sopenharmony_ci } 3238c2ecf20Sopenharmony_ci } 3248c2ecf20Sopenharmony_ci} 3258c2ecf20Sopenharmony_ci 3268c2ecf20Sopenharmony_ci/* 3278c2ecf20Sopenharmony_ci * GPU doorbell aperture helpers function. 3288c2ecf20Sopenharmony_ci */ 3298c2ecf20Sopenharmony_ci/** 3308c2ecf20Sopenharmony_ci * radeon_doorbell_init - Init doorbell driver information. 3318c2ecf20Sopenharmony_ci * 3328c2ecf20Sopenharmony_ci * @rdev: radeon_device pointer 3338c2ecf20Sopenharmony_ci * 3348c2ecf20Sopenharmony_ci * Init doorbell driver information (CIK) 3358c2ecf20Sopenharmony_ci * Returns 0 on success, error on failure. 3368c2ecf20Sopenharmony_ci */ 3378c2ecf20Sopenharmony_cistatic int radeon_doorbell_init(struct radeon_device *rdev) 3388c2ecf20Sopenharmony_ci{ 3398c2ecf20Sopenharmony_ci /* doorbell bar mapping */ 3408c2ecf20Sopenharmony_ci rdev->doorbell.base = pci_resource_start(rdev->pdev, 2); 3418c2ecf20Sopenharmony_ci rdev->doorbell.size = pci_resource_len(rdev->pdev, 2); 3428c2ecf20Sopenharmony_ci 3438c2ecf20Sopenharmony_ci rdev->doorbell.num_doorbells = min_t(u32, rdev->doorbell.size / sizeof(u32), RADEON_MAX_DOORBELLS); 3448c2ecf20Sopenharmony_ci if (rdev->doorbell.num_doorbells == 0) 3458c2ecf20Sopenharmony_ci return -EINVAL; 3468c2ecf20Sopenharmony_ci 3478c2ecf20Sopenharmony_ci rdev->doorbell.ptr = ioremap(rdev->doorbell.base, rdev->doorbell.num_doorbells * sizeof(u32)); 3488c2ecf20Sopenharmony_ci if (rdev->doorbell.ptr == NULL) { 3498c2ecf20Sopenharmony_ci return -ENOMEM; 3508c2ecf20Sopenharmony_ci } 3518c2ecf20Sopenharmony_ci DRM_INFO("doorbell mmio base: 0x%08X\n", (uint32_t)rdev->doorbell.base); 3528c2ecf20Sopenharmony_ci DRM_INFO("doorbell mmio size: %u\n", (unsigned)rdev->doorbell.size); 3538c2ecf20Sopenharmony_ci 3548c2ecf20Sopenharmony_ci memset(&rdev->doorbell.used, 0, sizeof(rdev->doorbell.used)); 3558c2ecf20Sopenharmony_ci 3568c2ecf20Sopenharmony_ci return 0; 3578c2ecf20Sopenharmony_ci} 3588c2ecf20Sopenharmony_ci 3598c2ecf20Sopenharmony_ci/** 3608c2ecf20Sopenharmony_ci * radeon_doorbell_fini - Tear down doorbell driver information. 3618c2ecf20Sopenharmony_ci * 3628c2ecf20Sopenharmony_ci * @rdev: radeon_device pointer 3638c2ecf20Sopenharmony_ci * 3648c2ecf20Sopenharmony_ci * Tear down doorbell driver information (CIK) 3658c2ecf20Sopenharmony_ci */ 3668c2ecf20Sopenharmony_cistatic void radeon_doorbell_fini(struct radeon_device *rdev) 3678c2ecf20Sopenharmony_ci{ 3688c2ecf20Sopenharmony_ci iounmap(rdev->doorbell.ptr); 3698c2ecf20Sopenharmony_ci rdev->doorbell.ptr = NULL; 3708c2ecf20Sopenharmony_ci} 3718c2ecf20Sopenharmony_ci 3728c2ecf20Sopenharmony_ci/** 3738c2ecf20Sopenharmony_ci * radeon_doorbell_get - Allocate a doorbell entry 3748c2ecf20Sopenharmony_ci * 3758c2ecf20Sopenharmony_ci * @rdev: radeon_device pointer 3768c2ecf20Sopenharmony_ci * @doorbell: doorbell index 3778c2ecf20Sopenharmony_ci * 3788c2ecf20Sopenharmony_ci * Allocate a doorbell for use by the driver (all asics). 3798c2ecf20Sopenharmony_ci * Returns 0 on success or -EINVAL on failure. 3808c2ecf20Sopenharmony_ci */ 3818c2ecf20Sopenharmony_ciint radeon_doorbell_get(struct radeon_device *rdev, u32 *doorbell) 3828c2ecf20Sopenharmony_ci{ 3838c2ecf20Sopenharmony_ci unsigned long offset = find_first_zero_bit(rdev->doorbell.used, rdev->doorbell.num_doorbells); 3848c2ecf20Sopenharmony_ci if (offset < rdev->doorbell.num_doorbells) { 3858c2ecf20Sopenharmony_ci __set_bit(offset, rdev->doorbell.used); 3868c2ecf20Sopenharmony_ci *doorbell = offset; 3878c2ecf20Sopenharmony_ci return 0; 3888c2ecf20Sopenharmony_ci } else { 3898c2ecf20Sopenharmony_ci return -EINVAL; 3908c2ecf20Sopenharmony_ci } 3918c2ecf20Sopenharmony_ci} 3928c2ecf20Sopenharmony_ci 3938c2ecf20Sopenharmony_ci/** 3948c2ecf20Sopenharmony_ci * radeon_doorbell_free - Free a doorbell entry 3958c2ecf20Sopenharmony_ci * 3968c2ecf20Sopenharmony_ci * @rdev: radeon_device pointer 3978c2ecf20Sopenharmony_ci * @doorbell: doorbell index 3988c2ecf20Sopenharmony_ci * 3998c2ecf20Sopenharmony_ci * Free a doorbell allocated for use by the driver (all asics) 4008c2ecf20Sopenharmony_ci */ 4018c2ecf20Sopenharmony_civoid radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell) 4028c2ecf20Sopenharmony_ci{ 4038c2ecf20Sopenharmony_ci if (doorbell < rdev->doorbell.num_doorbells) 4048c2ecf20Sopenharmony_ci __clear_bit(doorbell, rdev->doorbell.used); 4058c2ecf20Sopenharmony_ci} 4068c2ecf20Sopenharmony_ci 4078c2ecf20Sopenharmony_ci/* 4088c2ecf20Sopenharmony_ci * radeon_wb_*() 4098c2ecf20Sopenharmony_ci * Writeback is the the method by which the the GPU updates special pages 4108c2ecf20Sopenharmony_ci * in memory with the status of certain GPU events (fences, ring pointers, 4118c2ecf20Sopenharmony_ci * etc.). 4128c2ecf20Sopenharmony_ci */ 4138c2ecf20Sopenharmony_ci 4148c2ecf20Sopenharmony_ci/** 4158c2ecf20Sopenharmony_ci * radeon_wb_disable - Disable Writeback 4168c2ecf20Sopenharmony_ci * 4178c2ecf20Sopenharmony_ci * @rdev: radeon_device pointer 4188c2ecf20Sopenharmony_ci * 4198c2ecf20Sopenharmony_ci * Disables Writeback (all asics). Used for suspend. 4208c2ecf20Sopenharmony_ci */ 4218c2ecf20Sopenharmony_civoid radeon_wb_disable(struct radeon_device *rdev) 4228c2ecf20Sopenharmony_ci{ 4238c2ecf20Sopenharmony_ci rdev->wb.enabled = false; 4248c2ecf20Sopenharmony_ci} 4258c2ecf20Sopenharmony_ci 4268c2ecf20Sopenharmony_ci/** 4278c2ecf20Sopenharmony_ci * radeon_wb_fini - Disable Writeback and free memory 4288c2ecf20Sopenharmony_ci * 4298c2ecf20Sopenharmony_ci * @rdev: radeon_device pointer 4308c2ecf20Sopenharmony_ci * 4318c2ecf20Sopenharmony_ci * Disables Writeback and frees the Writeback memory (all asics). 4328c2ecf20Sopenharmony_ci * Used at driver shutdown. 4338c2ecf20Sopenharmony_ci */ 4348c2ecf20Sopenharmony_civoid radeon_wb_fini(struct radeon_device *rdev) 4358c2ecf20Sopenharmony_ci{ 4368c2ecf20Sopenharmony_ci radeon_wb_disable(rdev); 4378c2ecf20Sopenharmony_ci if (rdev->wb.wb_obj) { 4388c2ecf20Sopenharmony_ci if (!radeon_bo_reserve(rdev->wb.wb_obj, false)) { 4398c2ecf20Sopenharmony_ci radeon_bo_kunmap(rdev->wb.wb_obj); 4408c2ecf20Sopenharmony_ci radeon_bo_unpin(rdev->wb.wb_obj); 4418c2ecf20Sopenharmony_ci radeon_bo_unreserve(rdev->wb.wb_obj); 4428c2ecf20Sopenharmony_ci } 4438c2ecf20Sopenharmony_ci radeon_bo_unref(&rdev->wb.wb_obj); 4448c2ecf20Sopenharmony_ci rdev->wb.wb = NULL; 4458c2ecf20Sopenharmony_ci rdev->wb.wb_obj = NULL; 4468c2ecf20Sopenharmony_ci } 4478c2ecf20Sopenharmony_ci} 4488c2ecf20Sopenharmony_ci 4498c2ecf20Sopenharmony_ci/** 4508c2ecf20Sopenharmony_ci * radeon_wb_init- Init Writeback driver info and allocate memory 4518c2ecf20Sopenharmony_ci * 4528c2ecf20Sopenharmony_ci * @rdev: radeon_device pointer 4538c2ecf20Sopenharmony_ci * 4548c2ecf20Sopenharmony_ci * Disables Writeback and frees the Writeback memory (all asics). 4558c2ecf20Sopenharmony_ci * Used at driver startup. 4568c2ecf20Sopenharmony_ci * Returns 0 on success or an -error on failure. 4578c2ecf20Sopenharmony_ci */ 4588c2ecf20Sopenharmony_ciint radeon_wb_init(struct radeon_device *rdev) 4598c2ecf20Sopenharmony_ci{ 4608c2ecf20Sopenharmony_ci int r; 4618c2ecf20Sopenharmony_ci 4628c2ecf20Sopenharmony_ci if (rdev->wb.wb_obj == NULL) { 4638c2ecf20Sopenharmony_ci r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true, 4648c2ecf20Sopenharmony_ci RADEON_GEM_DOMAIN_GTT, 0, NULL, NULL, 4658c2ecf20Sopenharmony_ci &rdev->wb.wb_obj); 4668c2ecf20Sopenharmony_ci if (r) { 4678c2ecf20Sopenharmony_ci dev_warn(rdev->dev, "(%d) create WB bo failed\n", r); 4688c2ecf20Sopenharmony_ci return r; 4698c2ecf20Sopenharmony_ci } 4708c2ecf20Sopenharmony_ci r = radeon_bo_reserve(rdev->wb.wb_obj, false); 4718c2ecf20Sopenharmony_ci if (unlikely(r != 0)) { 4728c2ecf20Sopenharmony_ci radeon_wb_fini(rdev); 4738c2ecf20Sopenharmony_ci return r; 4748c2ecf20Sopenharmony_ci } 4758c2ecf20Sopenharmony_ci r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT, 4768c2ecf20Sopenharmony_ci &rdev->wb.gpu_addr); 4778c2ecf20Sopenharmony_ci if (r) { 4788c2ecf20Sopenharmony_ci radeon_bo_unreserve(rdev->wb.wb_obj); 4798c2ecf20Sopenharmony_ci dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r); 4808c2ecf20Sopenharmony_ci radeon_wb_fini(rdev); 4818c2ecf20Sopenharmony_ci return r; 4828c2ecf20Sopenharmony_ci } 4838c2ecf20Sopenharmony_ci r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb); 4848c2ecf20Sopenharmony_ci radeon_bo_unreserve(rdev->wb.wb_obj); 4858c2ecf20Sopenharmony_ci if (r) { 4868c2ecf20Sopenharmony_ci dev_warn(rdev->dev, "(%d) map WB bo failed\n", r); 4878c2ecf20Sopenharmony_ci radeon_wb_fini(rdev); 4888c2ecf20Sopenharmony_ci return r; 4898c2ecf20Sopenharmony_ci } 4908c2ecf20Sopenharmony_ci } 4918c2ecf20Sopenharmony_ci 4928c2ecf20Sopenharmony_ci /* clear wb memory */ 4938c2ecf20Sopenharmony_ci memset((char *)rdev->wb.wb, 0, RADEON_GPU_PAGE_SIZE); 4948c2ecf20Sopenharmony_ci /* disable event_write fences */ 4958c2ecf20Sopenharmony_ci rdev->wb.use_event = false; 4968c2ecf20Sopenharmony_ci /* disabled via module param */ 4978c2ecf20Sopenharmony_ci if (radeon_no_wb == 1) { 4988c2ecf20Sopenharmony_ci rdev->wb.enabled = false; 4998c2ecf20Sopenharmony_ci } else { 5008c2ecf20Sopenharmony_ci if (rdev->flags & RADEON_IS_AGP) { 5018c2ecf20Sopenharmony_ci /* often unreliable on AGP */ 5028c2ecf20Sopenharmony_ci rdev->wb.enabled = false; 5038c2ecf20Sopenharmony_ci } else if (rdev->family < CHIP_R300) { 5048c2ecf20Sopenharmony_ci /* often unreliable on pre-r300 */ 5058c2ecf20Sopenharmony_ci rdev->wb.enabled = false; 5068c2ecf20Sopenharmony_ci } else { 5078c2ecf20Sopenharmony_ci rdev->wb.enabled = true; 5088c2ecf20Sopenharmony_ci /* event_write fences are only available on r600+ */ 5098c2ecf20Sopenharmony_ci if (rdev->family >= CHIP_R600) { 5108c2ecf20Sopenharmony_ci rdev->wb.use_event = true; 5118c2ecf20Sopenharmony_ci } 5128c2ecf20Sopenharmony_ci } 5138c2ecf20Sopenharmony_ci } 5148c2ecf20Sopenharmony_ci /* always use writeback/events on NI, APUs */ 5158c2ecf20Sopenharmony_ci if (rdev->family >= CHIP_PALM) { 5168c2ecf20Sopenharmony_ci rdev->wb.enabled = true; 5178c2ecf20Sopenharmony_ci rdev->wb.use_event = true; 5188c2ecf20Sopenharmony_ci } 5198c2ecf20Sopenharmony_ci 5208c2ecf20Sopenharmony_ci dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis"); 5218c2ecf20Sopenharmony_ci 5228c2ecf20Sopenharmony_ci return 0; 5238c2ecf20Sopenharmony_ci} 5248c2ecf20Sopenharmony_ci 5258c2ecf20Sopenharmony_ci/** 5268c2ecf20Sopenharmony_ci * radeon_vram_location - try to find VRAM location 5278c2ecf20Sopenharmony_ci * @rdev: radeon device structure holding all necessary informations 5288c2ecf20Sopenharmony_ci * @mc: memory controller structure holding memory informations 5298c2ecf20Sopenharmony_ci * @base: base address at which to put VRAM 5308c2ecf20Sopenharmony_ci * 5318c2ecf20Sopenharmony_ci * Function will place try to place VRAM at base address provided 5328c2ecf20Sopenharmony_ci * as parameter (which is so far either PCI aperture address or 5338c2ecf20Sopenharmony_ci * for IGP TOM base address). 5348c2ecf20Sopenharmony_ci * 5358c2ecf20Sopenharmony_ci * If there is not enough space to fit the unvisible VRAM in the 32bits 5368c2ecf20Sopenharmony_ci * address space then we limit the VRAM size to the aperture. 5378c2ecf20Sopenharmony_ci * 5388c2ecf20Sopenharmony_ci * If we are using AGP and if the AGP aperture doesn't allow us to have 5398c2ecf20Sopenharmony_ci * room for all the VRAM than we restrict the VRAM to the PCI aperture 5408c2ecf20Sopenharmony_ci * size and print a warning. 5418c2ecf20Sopenharmony_ci * 5428c2ecf20Sopenharmony_ci * This function will never fails, worst case are limiting VRAM. 5438c2ecf20Sopenharmony_ci * 5448c2ecf20Sopenharmony_ci * Note: GTT start, end, size should be initialized before calling this 5458c2ecf20Sopenharmony_ci * function on AGP platform. 5468c2ecf20Sopenharmony_ci * 5478c2ecf20Sopenharmony_ci * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size, 5488c2ecf20Sopenharmony_ci * this shouldn't be a problem as we are using the PCI aperture as a reference. 5498c2ecf20Sopenharmony_ci * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but 5508c2ecf20Sopenharmony_ci * not IGP. 5518c2ecf20Sopenharmony_ci * 5528c2ecf20Sopenharmony_ci * Note: we use mc_vram_size as on some board we need to program the mc to 5538c2ecf20Sopenharmony_ci * cover the whole aperture even if VRAM size is inferior to aperture size 5548c2ecf20Sopenharmony_ci * Novell bug 204882 + along with lots of ubuntu ones 5558c2ecf20Sopenharmony_ci * 5568c2ecf20Sopenharmony_ci * Note: when limiting vram it's safe to overwritte real_vram_size because 5578c2ecf20Sopenharmony_ci * we are not in case where real_vram_size is inferior to mc_vram_size (ie 5588c2ecf20Sopenharmony_ci * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu 5598c2ecf20Sopenharmony_ci * ones) 5608c2ecf20Sopenharmony_ci * 5618c2ecf20Sopenharmony_ci * Note: IGP TOM addr should be the same as the aperture addr, we don't 5628c2ecf20Sopenharmony_ci * explicitly check for that thought. 5638c2ecf20Sopenharmony_ci * 5648c2ecf20Sopenharmony_ci * FIXME: when reducing VRAM size align new size on power of 2. 5658c2ecf20Sopenharmony_ci */ 5668c2ecf20Sopenharmony_civoid radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base) 5678c2ecf20Sopenharmony_ci{ 5688c2ecf20Sopenharmony_ci uint64_t limit = (uint64_t)radeon_vram_limit << 20; 5698c2ecf20Sopenharmony_ci 5708c2ecf20Sopenharmony_ci mc->vram_start = base; 5718c2ecf20Sopenharmony_ci if (mc->mc_vram_size > (rdev->mc.mc_mask - base + 1)) { 5728c2ecf20Sopenharmony_ci dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n"); 5738c2ecf20Sopenharmony_ci mc->real_vram_size = mc->aper_size; 5748c2ecf20Sopenharmony_ci mc->mc_vram_size = mc->aper_size; 5758c2ecf20Sopenharmony_ci } 5768c2ecf20Sopenharmony_ci mc->vram_end = mc->vram_start + mc->mc_vram_size - 1; 5778c2ecf20Sopenharmony_ci if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) { 5788c2ecf20Sopenharmony_ci dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n"); 5798c2ecf20Sopenharmony_ci mc->real_vram_size = mc->aper_size; 5808c2ecf20Sopenharmony_ci mc->mc_vram_size = mc->aper_size; 5818c2ecf20Sopenharmony_ci } 5828c2ecf20Sopenharmony_ci mc->vram_end = mc->vram_start + mc->mc_vram_size - 1; 5838c2ecf20Sopenharmony_ci if (limit && limit < mc->real_vram_size) 5848c2ecf20Sopenharmony_ci mc->real_vram_size = limit; 5858c2ecf20Sopenharmony_ci dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n", 5868c2ecf20Sopenharmony_ci mc->mc_vram_size >> 20, mc->vram_start, 5878c2ecf20Sopenharmony_ci mc->vram_end, mc->real_vram_size >> 20); 5888c2ecf20Sopenharmony_ci} 5898c2ecf20Sopenharmony_ci 5908c2ecf20Sopenharmony_ci/** 5918c2ecf20Sopenharmony_ci * radeon_gtt_location - try to find GTT location 5928c2ecf20Sopenharmony_ci * @rdev: radeon device structure holding all necessary informations 5938c2ecf20Sopenharmony_ci * @mc: memory controller structure holding memory informations 5948c2ecf20Sopenharmony_ci * 5958c2ecf20Sopenharmony_ci * Function will place try to place GTT before or after VRAM. 5968c2ecf20Sopenharmony_ci * 5978c2ecf20Sopenharmony_ci * If GTT size is bigger than space left then we ajust GTT size. 5988c2ecf20Sopenharmony_ci * Thus function will never fails. 5998c2ecf20Sopenharmony_ci * 6008c2ecf20Sopenharmony_ci * FIXME: when reducing GTT size align new size on power of 2. 6018c2ecf20Sopenharmony_ci */ 6028c2ecf20Sopenharmony_civoid radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc) 6038c2ecf20Sopenharmony_ci{ 6048c2ecf20Sopenharmony_ci u64 size_af, size_bf; 6058c2ecf20Sopenharmony_ci 6068c2ecf20Sopenharmony_ci size_af = ((rdev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align; 6078c2ecf20Sopenharmony_ci size_bf = mc->vram_start & ~mc->gtt_base_align; 6088c2ecf20Sopenharmony_ci if (size_bf > size_af) { 6098c2ecf20Sopenharmony_ci if (mc->gtt_size > size_bf) { 6108c2ecf20Sopenharmony_ci dev_warn(rdev->dev, "limiting GTT\n"); 6118c2ecf20Sopenharmony_ci mc->gtt_size = size_bf; 6128c2ecf20Sopenharmony_ci } 6138c2ecf20Sopenharmony_ci mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size; 6148c2ecf20Sopenharmony_ci } else { 6158c2ecf20Sopenharmony_ci if (mc->gtt_size > size_af) { 6168c2ecf20Sopenharmony_ci dev_warn(rdev->dev, "limiting GTT\n"); 6178c2ecf20Sopenharmony_ci mc->gtt_size = size_af; 6188c2ecf20Sopenharmony_ci } 6198c2ecf20Sopenharmony_ci mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align; 6208c2ecf20Sopenharmony_ci } 6218c2ecf20Sopenharmony_ci mc->gtt_end = mc->gtt_start + mc->gtt_size - 1; 6228c2ecf20Sopenharmony_ci dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n", 6238c2ecf20Sopenharmony_ci mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end); 6248c2ecf20Sopenharmony_ci} 6258c2ecf20Sopenharmony_ci 6268c2ecf20Sopenharmony_ci/* 6278c2ecf20Sopenharmony_ci * GPU helpers function. 6288c2ecf20Sopenharmony_ci */ 6298c2ecf20Sopenharmony_ci 6308c2ecf20Sopenharmony_ci/** 6318c2ecf20Sopenharmony_ci * radeon_device_is_virtual - check if we are running is a virtual environment 6328c2ecf20Sopenharmony_ci * 6338c2ecf20Sopenharmony_ci * Check if the asic has been passed through to a VM (all asics). 6348c2ecf20Sopenharmony_ci * Used at driver startup. 6358c2ecf20Sopenharmony_ci * Returns true if virtual or false if not. 6368c2ecf20Sopenharmony_ci */ 6378c2ecf20Sopenharmony_cibool radeon_device_is_virtual(void) 6388c2ecf20Sopenharmony_ci{ 6398c2ecf20Sopenharmony_ci#ifdef CONFIG_X86 6408c2ecf20Sopenharmony_ci return boot_cpu_has(X86_FEATURE_HYPERVISOR); 6418c2ecf20Sopenharmony_ci#else 6428c2ecf20Sopenharmony_ci return false; 6438c2ecf20Sopenharmony_ci#endif 6448c2ecf20Sopenharmony_ci} 6458c2ecf20Sopenharmony_ci 6468c2ecf20Sopenharmony_ci/** 6478c2ecf20Sopenharmony_ci * radeon_card_posted - check if the hw has already been initialized 6488c2ecf20Sopenharmony_ci * 6498c2ecf20Sopenharmony_ci * @rdev: radeon_device pointer 6508c2ecf20Sopenharmony_ci * 6518c2ecf20Sopenharmony_ci * Check if the asic has been initialized (all asics). 6528c2ecf20Sopenharmony_ci * Used at driver startup. 6538c2ecf20Sopenharmony_ci * Returns true if initialized or false if not. 6548c2ecf20Sopenharmony_ci */ 6558c2ecf20Sopenharmony_cibool radeon_card_posted(struct radeon_device *rdev) 6568c2ecf20Sopenharmony_ci{ 6578c2ecf20Sopenharmony_ci uint32_t reg; 6588c2ecf20Sopenharmony_ci 6598c2ecf20Sopenharmony_ci /* for pass through, always force asic_init for CI */ 6608c2ecf20Sopenharmony_ci if (rdev->family >= CHIP_BONAIRE && 6618c2ecf20Sopenharmony_ci radeon_device_is_virtual()) 6628c2ecf20Sopenharmony_ci return false; 6638c2ecf20Sopenharmony_ci 6648c2ecf20Sopenharmony_ci /* required for EFI mode on macbook2,1 which uses an r5xx asic */ 6658c2ecf20Sopenharmony_ci if (efi_enabled(EFI_BOOT) && 6668c2ecf20Sopenharmony_ci (rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE) && 6678c2ecf20Sopenharmony_ci (rdev->family < CHIP_R600)) 6688c2ecf20Sopenharmony_ci return false; 6698c2ecf20Sopenharmony_ci 6708c2ecf20Sopenharmony_ci if (ASIC_IS_NODCE(rdev)) 6718c2ecf20Sopenharmony_ci goto check_memsize; 6728c2ecf20Sopenharmony_ci 6738c2ecf20Sopenharmony_ci /* first check CRTCs */ 6748c2ecf20Sopenharmony_ci if (ASIC_IS_DCE4(rdev)) { 6758c2ecf20Sopenharmony_ci reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) | 6768c2ecf20Sopenharmony_ci RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET); 6778c2ecf20Sopenharmony_ci if (rdev->num_crtc >= 4) { 6788c2ecf20Sopenharmony_ci reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) | 6798c2ecf20Sopenharmony_ci RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET); 6808c2ecf20Sopenharmony_ci } 6818c2ecf20Sopenharmony_ci if (rdev->num_crtc >= 6) { 6828c2ecf20Sopenharmony_ci reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) | 6838c2ecf20Sopenharmony_ci RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET); 6848c2ecf20Sopenharmony_ci } 6858c2ecf20Sopenharmony_ci if (reg & EVERGREEN_CRTC_MASTER_EN) 6868c2ecf20Sopenharmony_ci return true; 6878c2ecf20Sopenharmony_ci } else if (ASIC_IS_AVIVO(rdev)) { 6888c2ecf20Sopenharmony_ci reg = RREG32(AVIVO_D1CRTC_CONTROL) | 6898c2ecf20Sopenharmony_ci RREG32(AVIVO_D2CRTC_CONTROL); 6908c2ecf20Sopenharmony_ci if (reg & AVIVO_CRTC_EN) { 6918c2ecf20Sopenharmony_ci return true; 6928c2ecf20Sopenharmony_ci } 6938c2ecf20Sopenharmony_ci } else { 6948c2ecf20Sopenharmony_ci reg = RREG32(RADEON_CRTC_GEN_CNTL) | 6958c2ecf20Sopenharmony_ci RREG32(RADEON_CRTC2_GEN_CNTL); 6968c2ecf20Sopenharmony_ci if (reg & RADEON_CRTC_EN) { 6978c2ecf20Sopenharmony_ci return true; 6988c2ecf20Sopenharmony_ci } 6998c2ecf20Sopenharmony_ci } 7008c2ecf20Sopenharmony_ci 7018c2ecf20Sopenharmony_cicheck_memsize: 7028c2ecf20Sopenharmony_ci /* then check MEM_SIZE, in case the crtcs are off */ 7038c2ecf20Sopenharmony_ci if (rdev->family >= CHIP_R600) 7048c2ecf20Sopenharmony_ci reg = RREG32(R600_CONFIG_MEMSIZE); 7058c2ecf20Sopenharmony_ci else 7068c2ecf20Sopenharmony_ci reg = RREG32(RADEON_CONFIG_MEMSIZE); 7078c2ecf20Sopenharmony_ci 7088c2ecf20Sopenharmony_ci if (reg) 7098c2ecf20Sopenharmony_ci return true; 7108c2ecf20Sopenharmony_ci 7118c2ecf20Sopenharmony_ci return false; 7128c2ecf20Sopenharmony_ci 7138c2ecf20Sopenharmony_ci} 7148c2ecf20Sopenharmony_ci 7158c2ecf20Sopenharmony_ci/** 7168c2ecf20Sopenharmony_ci * radeon_update_bandwidth_info - update display bandwidth params 7178c2ecf20Sopenharmony_ci * 7188c2ecf20Sopenharmony_ci * @rdev: radeon_device pointer 7198c2ecf20Sopenharmony_ci * 7208c2ecf20Sopenharmony_ci * Used when sclk/mclk are switched or display modes are set. 7218c2ecf20Sopenharmony_ci * params are used to calculate display watermarks (all asics) 7228c2ecf20Sopenharmony_ci */ 7238c2ecf20Sopenharmony_civoid radeon_update_bandwidth_info(struct radeon_device *rdev) 7248c2ecf20Sopenharmony_ci{ 7258c2ecf20Sopenharmony_ci fixed20_12 a; 7268c2ecf20Sopenharmony_ci u32 sclk = rdev->pm.current_sclk; 7278c2ecf20Sopenharmony_ci u32 mclk = rdev->pm.current_mclk; 7288c2ecf20Sopenharmony_ci 7298c2ecf20Sopenharmony_ci /* sclk/mclk in Mhz */ 7308c2ecf20Sopenharmony_ci a.full = dfixed_const(100); 7318c2ecf20Sopenharmony_ci rdev->pm.sclk.full = dfixed_const(sclk); 7328c2ecf20Sopenharmony_ci rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a); 7338c2ecf20Sopenharmony_ci rdev->pm.mclk.full = dfixed_const(mclk); 7348c2ecf20Sopenharmony_ci rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a); 7358c2ecf20Sopenharmony_ci 7368c2ecf20Sopenharmony_ci if (rdev->flags & RADEON_IS_IGP) { 7378c2ecf20Sopenharmony_ci a.full = dfixed_const(16); 7388c2ecf20Sopenharmony_ci /* core_bandwidth = sclk(Mhz) * 16 */ 7398c2ecf20Sopenharmony_ci rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a); 7408c2ecf20Sopenharmony_ci } 7418c2ecf20Sopenharmony_ci} 7428c2ecf20Sopenharmony_ci 7438c2ecf20Sopenharmony_ci/** 7448c2ecf20Sopenharmony_ci * radeon_boot_test_post_card - check and possibly initialize the hw 7458c2ecf20Sopenharmony_ci * 7468c2ecf20Sopenharmony_ci * @rdev: radeon_device pointer 7478c2ecf20Sopenharmony_ci * 7488c2ecf20Sopenharmony_ci * Check if the asic is initialized and if not, attempt to initialize 7498c2ecf20Sopenharmony_ci * it (all asics). 7508c2ecf20Sopenharmony_ci * Returns true if initialized or false if not. 7518c2ecf20Sopenharmony_ci */ 7528c2ecf20Sopenharmony_cibool radeon_boot_test_post_card(struct radeon_device *rdev) 7538c2ecf20Sopenharmony_ci{ 7548c2ecf20Sopenharmony_ci if (radeon_card_posted(rdev)) 7558c2ecf20Sopenharmony_ci return true; 7568c2ecf20Sopenharmony_ci 7578c2ecf20Sopenharmony_ci if (rdev->bios) { 7588c2ecf20Sopenharmony_ci DRM_INFO("GPU not posted. posting now...\n"); 7598c2ecf20Sopenharmony_ci if (rdev->is_atom_bios) 7608c2ecf20Sopenharmony_ci atom_asic_init(rdev->mode_info.atom_context); 7618c2ecf20Sopenharmony_ci else 7628c2ecf20Sopenharmony_ci radeon_combios_asic_init(rdev->ddev); 7638c2ecf20Sopenharmony_ci return true; 7648c2ecf20Sopenharmony_ci } else { 7658c2ecf20Sopenharmony_ci dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n"); 7668c2ecf20Sopenharmony_ci return false; 7678c2ecf20Sopenharmony_ci } 7688c2ecf20Sopenharmony_ci} 7698c2ecf20Sopenharmony_ci 7708c2ecf20Sopenharmony_ci/** 7718c2ecf20Sopenharmony_ci * radeon_dummy_page_init - init dummy page used by the driver 7728c2ecf20Sopenharmony_ci * 7738c2ecf20Sopenharmony_ci * @rdev: radeon_device pointer 7748c2ecf20Sopenharmony_ci * 7758c2ecf20Sopenharmony_ci * Allocate the dummy page used by the driver (all asics). 7768c2ecf20Sopenharmony_ci * This dummy page is used by the driver as a filler for gart entries 7778c2ecf20Sopenharmony_ci * when pages are taken out of the GART 7788c2ecf20Sopenharmony_ci * Returns 0 on sucess, -ENOMEM on failure. 7798c2ecf20Sopenharmony_ci */ 7808c2ecf20Sopenharmony_ciint radeon_dummy_page_init(struct radeon_device *rdev) 7818c2ecf20Sopenharmony_ci{ 7828c2ecf20Sopenharmony_ci if (rdev->dummy_page.page) 7838c2ecf20Sopenharmony_ci return 0; 7848c2ecf20Sopenharmony_ci rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO); 7858c2ecf20Sopenharmony_ci if (rdev->dummy_page.page == NULL) 7868c2ecf20Sopenharmony_ci return -ENOMEM; 7878c2ecf20Sopenharmony_ci rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page, 7888c2ecf20Sopenharmony_ci 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL); 7898c2ecf20Sopenharmony_ci if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) { 7908c2ecf20Sopenharmony_ci dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n"); 7918c2ecf20Sopenharmony_ci __free_page(rdev->dummy_page.page); 7928c2ecf20Sopenharmony_ci rdev->dummy_page.page = NULL; 7938c2ecf20Sopenharmony_ci return -ENOMEM; 7948c2ecf20Sopenharmony_ci } 7958c2ecf20Sopenharmony_ci rdev->dummy_page.entry = radeon_gart_get_page_entry(rdev->dummy_page.addr, 7968c2ecf20Sopenharmony_ci RADEON_GART_PAGE_DUMMY); 7978c2ecf20Sopenharmony_ci return 0; 7988c2ecf20Sopenharmony_ci} 7998c2ecf20Sopenharmony_ci 8008c2ecf20Sopenharmony_ci/** 8018c2ecf20Sopenharmony_ci * radeon_dummy_page_fini - free dummy page used by the driver 8028c2ecf20Sopenharmony_ci * 8038c2ecf20Sopenharmony_ci * @rdev: radeon_device pointer 8048c2ecf20Sopenharmony_ci * 8058c2ecf20Sopenharmony_ci * Frees the dummy page used by the driver (all asics). 8068c2ecf20Sopenharmony_ci */ 8078c2ecf20Sopenharmony_civoid radeon_dummy_page_fini(struct radeon_device *rdev) 8088c2ecf20Sopenharmony_ci{ 8098c2ecf20Sopenharmony_ci if (rdev->dummy_page.page == NULL) 8108c2ecf20Sopenharmony_ci return; 8118c2ecf20Sopenharmony_ci pci_unmap_page(rdev->pdev, rdev->dummy_page.addr, 8128c2ecf20Sopenharmony_ci PAGE_SIZE, PCI_DMA_BIDIRECTIONAL); 8138c2ecf20Sopenharmony_ci __free_page(rdev->dummy_page.page); 8148c2ecf20Sopenharmony_ci rdev->dummy_page.page = NULL; 8158c2ecf20Sopenharmony_ci} 8168c2ecf20Sopenharmony_ci 8178c2ecf20Sopenharmony_ci 8188c2ecf20Sopenharmony_ci/* ATOM accessor methods */ 8198c2ecf20Sopenharmony_ci/* 8208c2ecf20Sopenharmony_ci * ATOM is an interpreted byte code stored in tables in the vbios. The 8218c2ecf20Sopenharmony_ci * driver registers callbacks to access registers and the interpreter 8228c2ecf20Sopenharmony_ci * in the driver parses the tables and executes then to program specific 8238c2ecf20Sopenharmony_ci * actions (set display modes, asic init, etc.). See radeon_atombios.c, 8248c2ecf20Sopenharmony_ci * atombios.h, and atom.c 8258c2ecf20Sopenharmony_ci */ 8268c2ecf20Sopenharmony_ci 8278c2ecf20Sopenharmony_ci/** 8288c2ecf20Sopenharmony_ci * cail_pll_read - read PLL register 8298c2ecf20Sopenharmony_ci * 8308c2ecf20Sopenharmony_ci * @info: atom card_info pointer 8318c2ecf20Sopenharmony_ci * @reg: PLL register offset 8328c2ecf20Sopenharmony_ci * 8338c2ecf20Sopenharmony_ci * Provides a PLL register accessor for the atom interpreter (r4xx+). 8348c2ecf20Sopenharmony_ci * Returns the value of the PLL register. 8358c2ecf20Sopenharmony_ci */ 8368c2ecf20Sopenharmony_cistatic uint32_t cail_pll_read(struct card_info *info, uint32_t reg) 8378c2ecf20Sopenharmony_ci{ 8388c2ecf20Sopenharmony_ci struct radeon_device *rdev = info->dev->dev_private; 8398c2ecf20Sopenharmony_ci uint32_t r; 8408c2ecf20Sopenharmony_ci 8418c2ecf20Sopenharmony_ci r = rdev->pll_rreg(rdev, reg); 8428c2ecf20Sopenharmony_ci return r; 8438c2ecf20Sopenharmony_ci} 8448c2ecf20Sopenharmony_ci 8458c2ecf20Sopenharmony_ci/** 8468c2ecf20Sopenharmony_ci * cail_pll_write - write PLL register 8478c2ecf20Sopenharmony_ci * 8488c2ecf20Sopenharmony_ci * @info: atom card_info pointer 8498c2ecf20Sopenharmony_ci * @reg: PLL register offset 8508c2ecf20Sopenharmony_ci * @val: value to write to the pll register 8518c2ecf20Sopenharmony_ci * 8528c2ecf20Sopenharmony_ci * Provides a PLL register accessor for the atom interpreter (r4xx+). 8538c2ecf20Sopenharmony_ci */ 8548c2ecf20Sopenharmony_cistatic void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val) 8558c2ecf20Sopenharmony_ci{ 8568c2ecf20Sopenharmony_ci struct radeon_device *rdev = info->dev->dev_private; 8578c2ecf20Sopenharmony_ci 8588c2ecf20Sopenharmony_ci rdev->pll_wreg(rdev, reg, val); 8598c2ecf20Sopenharmony_ci} 8608c2ecf20Sopenharmony_ci 8618c2ecf20Sopenharmony_ci/** 8628c2ecf20Sopenharmony_ci * cail_mc_read - read MC (Memory Controller) register 8638c2ecf20Sopenharmony_ci * 8648c2ecf20Sopenharmony_ci * @info: atom card_info pointer 8658c2ecf20Sopenharmony_ci * @reg: MC register offset 8668c2ecf20Sopenharmony_ci * 8678c2ecf20Sopenharmony_ci * Provides an MC register accessor for the atom interpreter (r4xx+). 8688c2ecf20Sopenharmony_ci * Returns the value of the MC register. 8698c2ecf20Sopenharmony_ci */ 8708c2ecf20Sopenharmony_cistatic uint32_t cail_mc_read(struct card_info *info, uint32_t reg) 8718c2ecf20Sopenharmony_ci{ 8728c2ecf20Sopenharmony_ci struct radeon_device *rdev = info->dev->dev_private; 8738c2ecf20Sopenharmony_ci uint32_t r; 8748c2ecf20Sopenharmony_ci 8758c2ecf20Sopenharmony_ci r = rdev->mc_rreg(rdev, reg); 8768c2ecf20Sopenharmony_ci return r; 8778c2ecf20Sopenharmony_ci} 8788c2ecf20Sopenharmony_ci 8798c2ecf20Sopenharmony_ci/** 8808c2ecf20Sopenharmony_ci * cail_mc_write - write MC (Memory Controller) register 8818c2ecf20Sopenharmony_ci * 8828c2ecf20Sopenharmony_ci * @info: atom card_info pointer 8838c2ecf20Sopenharmony_ci * @reg: MC register offset 8848c2ecf20Sopenharmony_ci * @val: value to write to the pll register 8858c2ecf20Sopenharmony_ci * 8868c2ecf20Sopenharmony_ci * Provides a MC register accessor for the atom interpreter (r4xx+). 8878c2ecf20Sopenharmony_ci */ 8888c2ecf20Sopenharmony_cistatic void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val) 8898c2ecf20Sopenharmony_ci{ 8908c2ecf20Sopenharmony_ci struct radeon_device *rdev = info->dev->dev_private; 8918c2ecf20Sopenharmony_ci 8928c2ecf20Sopenharmony_ci rdev->mc_wreg(rdev, reg, val); 8938c2ecf20Sopenharmony_ci} 8948c2ecf20Sopenharmony_ci 8958c2ecf20Sopenharmony_ci/** 8968c2ecf20Sopenharmony_ci * cail_reg_write - write MMIO register 8978c2ecf20Sopenharmony_ci * 8988c2ecf20Sopenharmony_ci * @info: atom card_info pointer 8998c2ecf20Sopenharmony_ci * @reg: MMIO register offset 9008c2ecf20Sopenharmony_ci * @val: value to write to the pll register 9018c2ecf20Sopenharmony_ci * 9028c2ecf20Sopenharmony_ci * Provides a MMIO register accessor for the atom interpreter (r4xx+). 9038c2ecf20Sopenharmony_ci */ 9048c2ecf20Sopenharmony_cistatic void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val) 9058c2ecf20Sopenharmony_ci{ 9068c2ecf20Sopenharmony_ci struct radeon_device *rdev = info->dev->dev_private; 9078c2ecf20Sopenharmony_ci 9088c2ecf20Sopenharmony_ci WREG32(reg*4, val); 9098c2ecf20Sopenharmony_ci} 9108c2ecf20Sopenharmony_ci 9118c2ecf20Sopenharmony_ci/** 9128c2ecf20Sopenharmony_ci * cail_reg_read - read MMIO register 9138c2ecf20Sopenharmony_ci * 9148c2ecf20Sopenharmony_ci * @info: atom card_info pointer 9158c2ecf20Sopenharmony_ci * @reg: MMIO register offset 9168c2ecf20Sopenharmony_ci * 9178c2ecf20Sopenharmony_ci * Provides an MMIO register accessor for the atom interpreter (r4xx+). 9188c2ecf20Sopenharmony_ci * Returns the value of the MMIO register. 9198c2ecf20Sopenharmony_ci */ 9208c2ecf20Sopenharmony_cistatic uint32_t cail_reg_read(struct card_info *info, uint32_t reg) 9218c2ecf20Sopenharmony_ci{ 9228c2ecf20Sopenharmony_ci struct radeon_device *rdev = info->dev->dev_private; 9238c2ecf20Sopenharmony_ci uint32_t r; 9248c2ecf20Sopenharmony_ci 9258c2ecf20Sopenharmony_ci r = RREG32(reg*4); 9268c2ecf20Sopenharmony_ci return r; 9278c2ecf20Sopenharmony_ci} 9288c2ecf20Sopenharmony_ci 9298c2ecf20Sopenharmony_ci/** 9308c2ecf20Sopenharmony_ci * cail_ioreg_write - write IO register 9318c2ecf20Sopenharmony_ci * 9328c2ecf20Sopenharmony_ci * @info: atom card_info pointer 9338c2ecf20Sopenharmony_ci * @reg: IO register offset 9348c2ecf20Sopenharmony_ci * @val: value to write to the pll register 9358c2ecf20Sopenharmony_ci * 9368c2ecf20Sopenharmony_ci * Provides a IO register accessor for the atom interpreter (r4xx+). 9378c2ecf20Sopenharmony_ci */ 9388c2ecf20Sopenharmony_cistatic void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val) 9398c2ecf20Sopenharmony_ci{ 9408c2ecf20Sopenharmony_ci struct radeon_device *rdev = info->dev->dev_private; 9418c2ecf20Sopenharmony_ci 9428c2ecf20Sopenharmony_ci WREG32_IO(reg*4, val); 9438c2ecf20Sopenharmony_ci} 9448c2ecf20Sopenharmony_ci 9458c2ecf20Sopenharmony_ci/** 9468c2ecf20Sopenharmony_ci * cail_ioreg_read - read IO register 9478c2ecf20Sopenharmony_ci * 9488c2ecf20Sopenharmony_ci * @info: atom card_info pointer 9498c2ecf20Sopenharmony_ci * @reg: IO register offset 9508c2ecf20Sopenharmony_ci * 9518c2ecf20Sopenharmony_ci * Provides an IO register accessor for the atom interpreter (r4xx+). 9528c2ecf20Sopenharmony_ci * Returns the value of the IO register. 9538c2ecf20Sopenharmony_ci */ 9548c2ecf20Sopenharmony_cistatic uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg) 9558c2ecf20Sopenharmony_ci{ 9568c2ecf20Sopenharmony_ci struct radeon_device *rdev = info->dev->dev_private; 9578c2ecf20Sopenharmony_ci uint32_t r; 9588c2ecf20Sopenharmony_ci 9598c2ecf20Sopenharmony_ci r = RREG32_IO(reg*4); 9608c2ecf20Sopenharmony_ci return r; 9618c2ecf20Sopenharmony_ci} 9628c2ecf20Sopenharmony_ci 9638c2ecf20Sopenharmony_ci/** 9648c2ecf20Sopenharmony_ci * radeon_atombios_init - init the driver info and callbacks for atombios 9658c2ecf20Sopenharmony_ci * 9668c2ecf20Sopenharmony_ci * @rdev: radeon_device pointer 9678c2ecf20Sopenharmony_ci * 9688c2ecf20Sopenharmony_ci * Initializes the driver info and register access callbacks for the 9698c2ecf20Sopenharmony_ci * ATOM interpreter (r4xx+). 9708c2ecf20Sopenharmony_ci * Returns 0 on sucess, -ENOMEM on failure. 9718c2ecf20Sopenharmony_ci * Called at driver startup. 9728c2ecf20Sopenharmony_ci */ 9738c2ecf20Sopenharmony_ciint radeon_atombios_init(struct radeon_device *rdev) 9748c2ecf20Sopenharmony_ci{ 9758c2ecf20Sopenharmony_ci struct card_info *atom_card_info = 9768c2ecf20Sopenharmony_ci kzalloc(sizeof(struct card_info), GFP_KERNEL); 9778c2ecf20Sopenharmony_ci 9788c2ecf20Sopenharmony_ci if (!atom_card_info) 9798c2ecf20Sopenharmony_ci return -ENOMEM; 9808c2ecf20Sopenharmony_ci 9818c2ecf20Sopenharmony_ci rdev->mode_info.atom_card_info = atom_card_info; 9828c2ecf20Sopenharmony_ci atom_card_info->dev = rdev->ddev; 9838c2ecf20Sopenharmony_ci atom_card_info->reg_read = cail_reg_read; 9848c2ecf20Sopenharmony_ci atom_card_info->reg_write = cail_reg_write; 9858c2ecf20Sopenharmony_ci /* needed for iio ops */ 9868c2ecf20Sopenharmony_ci if (rdev->rio_mem) { 9878c2ecf20Sopenharmony_ci atom_card_info->ioreg_read = cail_ioreg_read; 9888c2ecf20Sopenharmony_ci atom_card_info->ioreg_write = cail_ioreg_write; 9898c2ecf20Sopenharmony_ci } else { 9908c2ecf20Sopenharmony_ci DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n"); 9918c2ecf20Sopenharmony_ci atom_card_info->ioreg_read = cail_reg_read; 9928c2ecf20Sopenharmony_ci atom_card_info->ioreg_write = cail_reg_write; 9938c2ecf20Sopenharmony_ci } 9948c2ecf20Sopenharmony_ci atom_card_info->mc_read = cail_mc_read; 9958c2ecf20Sopenharmony_ci atom_card_info->mc_write = cail_mc_write; 9968c2ecf20Sopenharmony_ci atom_card_info->pll_read = cail_pll_read; 9978c2ecf20Sopenharmony_ci atom_card_info->pll_write = cail_pll_write; 9988c2ecf20Sopenharmony_ci 9998c2ecf20Sopenharmony_ci rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios); 10008c2ecf20Sopenharmony_ci if (!rdev->mode_info.atom_context) { 10018c2ecf20Sopenharmony_ci radeon_atombios_fini(rdev); 10028c2ecf20Sopenharmony_ci return -ENOMEM; 10038c2ecf20Sopenharmony_ci } 10048c2ecf20Sopenharmony_ci 10058c2ecf20Sopenharmony_ci mutex_init(&rdev->mode_info.atom_context->mutex); 10068c2ecf20Sopenharmony_ci mutex_init(&rdev->mode_info.atom_context->scratch_mutex); 10078c2ecf20Sopenharmony_ci radeon_atom_initialize_bios_scratch_regs(rdev->ddev); 10088c2ecf20Sopenharmony_ci atom_allocate_fb_scratch(rdev->mode_info.atom_context); 10098c2ecf20Sopenharmony_ci return 0; 10108c2ecf20Sopenharmony_ci} 10118c2ecf20Sopenharmony_ci 10128c2ecf20Sopenharmony_ci/** 10138c2ecf20Sopenharmony_ci * radeon_atombios_fini - free the driver info and callbacks for atombios 10148c2ecf20Sopenharmony_ci * 10158c2ecf20Sopenharmony_ci * @rdev: radeon_device pointer 10168c2ecf20Sopenharmony_ci * 10178c2ecf20Sopenharmony_ci * Frees the driver info and register access callbacks for the ATOM 10188c2ecf20Sopenharmony_ci * interpreter (r4xx+). 10198c2ecf20Sopenharmony_ci * Called at driver shutdown. 10208c2ecf20Sopenharmony_ci */ 10218c2ecf20Sopenharmony_civoid radeon_atombios_fini(struct radeon_device *rdev) 10228c2ecf20Sopenharmony_ci{ 10238c2ecf20Sopenharmony_ci if (rdev->mode_info.atom_context) { 10248c2ecf20Sopenharmony_ci kfree(rdev->mode_info.atom_context->scratch); 10258c2ecf20Sopenharmony_ci kfree(rdev->mode_info.atom_context->iio); 10268c2ecf20Sopenharmony_ci } 10278c2ecf20Sopenharmony_ci kfree(rdev->mode_info.atom_context); 10288c2ecf20Sopenharmony_ci rdev->mode_info.atom_context = NULL; 10298c2ecf20Sopenharmony_ci kfree(rdev->mode_info.atom_card_info); 10308c2ecf20Sopenharmony_ci rdev->mode_info.atom_card_info = NULL; 10318c2ecf20Sopenharmony_ci} 10328c2ecf20Sopenharmony_ci 10338c2ecf20Sopenharmony_ci/* COMBIOS */ 10348c2ecf20Sopenharmony_ci/* 10358c2ecf20Sopenharmony_ci * COMBIOS is the bios format prior to ATOM. It provides 10368c2ecf20Sopenharmony_ci * command tables similar to ATOM, but doesn't have a unified 10378c2ecf20Sopenharmony_ci * parser. See radeon_combios.c 10388c2ecf20Sopenharmony_ci */ 10398c2ecf20Sopenharmony_ci 10408c2ecf20Sopenharmony_ci/** 10418c2ecf20Sopenharmony_ci * radeon_combios_init - init the driver info for combios 10428c2ecf20Sopenharmony_ci * 10438c2ecf20Sopenharmony_ci * @rdev: radeon_device pointer 10448c2ecf20Sopenharmony_ci * 10458c2ecf20Sopenharmony_ci * Initializes the driver info for combios (r1xx-r3xx). 10468c2ecf20Sopenharmony_ci * Returns 0 on sucess. 10478c2ecf20Sopenharmony_ci * Called at driver startup. 10488c2ecf20Sopenharmony_ci */ 10498c2ecf20Sopenharmony_ciint radeon_combios_init(struct radeon_device *rdev) 10508c2ecf20Sopenharmony_ci{ 10518c2ecf20Sopenharmony_ci radeon_combios_initialize_bios_scratch_regs(rdev->ddev); 10528c2ecf20Sopenharmony_ci return 0; 10538c2ecf20Sopenharmony_ci} 10548c2ecf20Sopenharmony_ci 10558c2ecf20Sopenharmony_ci/** 10568c2ecf20Sopenharmony_ci * radeon_combios_fini - free the driver info for combios 10578c2ecf20Sopenharmony_ci * 10588c2ecf20Sopenharmony_ci * @rdev: radeon_device pointer 10598c2ecf20Sopenharmony_ci * 10608c2ecf20Sopenharmony_ci * Frees the driver info for combios (r1xx-r3xx). 10618c2ecf20Sopenharmony_ci * Called at driver shutdown. 10628c2ecf20Sopenharmony_ci */ 10638c2ecf20Sopenharmony_civoid radeon_combios_fini(struct radeon_device *rdev) 10648c2ecf20Sopenharmony_ci{ 10658c2ecf20Sopenharmony_ci} 10668c2ecf20Sopenharmony_ci 10678c2ecf20Sopenharmony_ci/* if we get transitioned to only one device, take VGA back */ 10688c2ecf20Sopenharmony_ci/** 10698c2ecf20Sopenharmony_ci * radeon_vga_set_decode - enable/disable vga decode 10708c2ecf20Sopenharmony_ci * 10718c2ecf20Sopenharmony_ci * @cookie: radeon_device pointer 10728c2ecf20Sopenharmony_ci * @state: enable/disable vga decode 10738c2ecf20Sopenharmony_ci * 10748c2ecf20Sopenharmony_ci * Enable/disable vga decode (all asics). 10758c2ecf20Sopenharmony_ci * Returns VGA resource flags. 10768c2ecf20Sopenharmony_ci */ 10778c2ecf20Sopenharmony_cistatic unsigned int radeon_vga_set_decode(void *cookie, bool state) 10788c2ecf20Sopenharmony_ci{ 10798c2ecf20Sopenharmony_ci struct radeon_device *rdev = cookie; 10808c2ecf20Sopenharmony_ci radeon_vga_set_state(rdev, state); 10818c2ecf20Sopenharmony_ci if (state) 10828c2ecf20Sopenharmony_ci return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM | 10838c2ecf20Sopenharmony_ci VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; 10848c2ecf20Sopenharmony_ci else 10858c2ecf20Sopenharmony_ci return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; 10868c2ecf20Sopenharmony_ci} 10878c2ecf20Sopenharmony_ci 10888c2ecf20Sopenharmony_ci/** 10898c2ecf20Sopenharmony_ci * radeon_check_pot_argument - check that argument is a power of two 10908c2ecf20Sopenharmony_ci * 10918c2ecf20Sopenharmony_ci * @arg: value to check 10928c2ecf20Sopenharmony_ci * 10938c2ecf20Sopenharmony_ci * Validates that a certain argument is a power of two (all asics). 10948c2ecf20Sopenharmony_ci * Returns true if argument is valid. 10958c2ecf20Sopenharmony_ci */ 10968c2ecf20Sopenharmony_cistatic bool radeon_check_pot_argument(int arg) 10978c2ecf20Sopenharmony_ci{ 10988c2ecf20Sopenharmony_ci return (arg & (arg - 1)) == 0; 10998c2ecf20Sopenharmony_ci} 11008c2ecf20Sopenharmony_ci 11018c2ecf20Sopenharmony_ci/** 11028c2ecf20Sopenharmony_ci * Determine a sensible default GART size according to ASIC family. 11038c2ecf20Sopenharmony_ci * 11048c2ecf20Sopenharmony_ci * @family ASIC family name 11058c2ecf20Sopenharmony_ci */ 11068c2ecf20Sopenharmony_cistatic int radeon_gart_size_auto(enum radeon_family family) 11078c2ecf20Sopenharmony_ci{ 11088c2ecf20Sopenharmony_ci /* default to a larger gart size on newer asics */ 11098c2ecf20Sopenharmony_ci if (family >= CHIP_TAHITI) 11108c2ecf20Sopenharmony_ci return 2048; 11118c2ecf20Sopenharmony_ci else if (family >= CHIP_RV770) 11128c2ecf20Sopenharmony_ci return 1024; 11138c2ecf20Sopenharmony_ci else 11148c2ecf20Sopenharmony_ci return 512; 11158c2ecf20Sopenharmony_ci} 11168c2ecf20Sopenharmony_ci 11178c2ecf20Sopenharmony_ci/** 11188c2ecf20Sopenharmony_ci * radeon_check_arguments - validate module params 11198c2ecf20Sopenharmony_ci * 11208c2ecf20Sopenharmony_ci * @rdev: radeon_device pointer 11218c2ecf20Sopenharmony_ci * 11228c2ecf20Sopenharmony_ci * Validates certain module parameters and updates 11238c2ecf20Sopenharmony_ci * the associated values used by the driver (all asics). 11248c2ecf20Sopenharmony_ci */ 11258c2ecf20Sopenharmony_cistatic void radeon_check_arguments(struct radeon_device *rdev) 11268c2ecf20Sopenharmony_ci{ 11278c2ecf20Sopenharmony_ci /* vramlimit must be a power of two */ 11288c2ecf20Sopenharmony_ci if (!radeon_check_pot_argument(radeon_vram_limit)) { 11298c2ecf20Sopenharmony_ci dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n", 11308c2ecf20Sopenharmony_ci radeon_vram_limit); 11318c2ecf20Sopenharmony_ci radeon_vram_limit = 0; 11328c2ecf20Sopenharmony_ci } 11338c2ecf20Sopenharmony_ci 11348c2ecf20Sopenharmony_ci if (radeon_gart_size == -1) { 11358c2ecf20Sopenharmony_ci radeon_gart_size = radeon_gart_size_auto(rdev->family); 11368c2ecf20Sopenharmony_ci } 11378c2ecf20Sopenharmony_ci /* gtt size must be power of two and greater or equal to 32M */ 11388c2ecf20Sopenharmony_ci if (radeon_gart_size < 32) { 11398c2ecf20Sopenharmony_ci dev_warn(rdev->dev, "gart size (%d) too small\n", 11408c2ecf20Sopenharmony_ci radeon_gart_size); 11418c2ecf20Sopenharmony_ci radeon_gart_size = radeon_gart_size_auto(rdev->family); 11428c2ecf20Sopenharmony_ci } else if (!radeon_check_pot_argument(radeon_gart_size)) { 11438c2ecf20Sopenharmony_ci dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n", 11448c2ecf20Sopenharmony_ci radeon_gart_size); 11458c2ecf20Sopenharmony_ci radeon_gart_size = radeon_gart_size_auto(rdev->family); 11468c2ecf20Sopenharmony_ci } 11478c2ecf20Sopenharmony_ci rdev->mc.gtt_size = (uint64_t)radeon_gart_size << 20; 11488c2ecf20Sopenharmony_ci 11498c2ecf20Sopenharmony_ci /* AGP mode can only be -1, 1, 2, 4, 8 */ 11508c2ecf20Sopenharmony_ci switch (radeon_agpmode) { 11518c2ecf20Sopenharmony_ci case -1: 11528c2ecf20Sopenharmony_ci case 0: 11538c2ecf20Sopenharmony_ci case 1: 11548c2ecf20Sopenharmony_ci case 2: 11558c2ecf20Sopenharmony_ci case 4: 11568c2ecf20Sopenharmony_ci case 8: 11578c2ecf20Sopenharmony_ci break; 11588c2ecf20Sopenharmony_ci default: 11598c2ecf20Sopenharmony_ci dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: " 11608c2ecf20Sopenharmony_ci "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode); 11618c2ecf20Sopenharmony_ci radeon_agpmode = 0; 11628c2ecf20Sopenharmony_ci break; 11638c2ecf20Sopenharmony_ci } 11648c2ecf20Sopenharmony_ci 11658c2ecf20Sopenharmony_ci if (!radeon_check_pot_argument(radeon_vm_size)) { 11668c2ecf20Sopenharmony_ci dev_warn(rdev->dev, "VM size (%d) must be a power of 2\n", 11678c2ecf20Sopenharmony_ci radeon_vm_size); 11688c2ecf20Sopenharmony_ci radeon_vm_size = 4; 11698c2ecf20Sopenharmony_ci } 11708c2ecf20Sopenharmony_ci 11718c2ecf20Sopenharmony_ci if (radeon_vm_size < 1) { 11728c2ecf20Sopenharmony_ci dev_warn(rdev->dev, "VM size (%d) too small, min is 1GB\n", 11738c2ecf20Sopenharmony_ci radeon_vm_size); 11748c2ecf20Sopenharmony_ci radeon_vm_size = 4; 11758c2ecf20Sopenharmony_ci } 11768c2ecf20Sopenharmony_ci 11778c2ecf20Sopenharmony_ci /* 11788c2ecf20Sopenharmony_ci * Max GPUVM size for Cayman, SI and CI are 40 bits. 11798c2ecf20Sopenharmony_ci */ 11808c2ecf20Sopenharmony_ci if (radeon_vm_size > 1024) { 11818c2ecf20Sopenharmony_ci dev_warn(rdev->dev, "VM size (%d) too large, max is 1TB\n", 11828c2ecf20Sopenharmony_ci radeon_vm_size); 11838c2ecf20Sopenharmony_ci radeon_vm_size = 4; 11848c2ecf20Sopenharmony_ci } 11858c2ecf20Sopenharmony_ci 11868c2ecf20Sopenharmony_ci /* defines number of bits in page table versus page directory, 11878c2ecf20Sopenharmony_ci * a page is 4KB so we have 12 bits offset, minimum 9 bits in the 11888c2ecf20Sopenharmony_ci * page table and the remaining bits are in the page directory */ 11898c2ecf20Sopenharmony_ci if (radeon_vm_block_size == -1) { 11908c2ecf20Sopenharmony_ci 11918c2ecf20Sopenharmony_ci /* Total bits covered by PD + PTs */ 11928c2ecf20Sopenharmony_ci unsigned bits = ilog2(radeon_vm_size) + 18; 11938c2ecf20Sopenharmony_ci 11948c2ecf20Sopenharmony_ci /* Make sure the PD is 4K in size up to 8GB address space. 11958c2ecf20Sopenharmony_ci Above that split equal between PD and PTs */ 11968c2ecf20Sopenharmony_ci if (radeon_vm_size <= 8) 11978c2ecf20Sopenharmony_ci radeon_vm_block_size = bits - 9; 11988c2ecf20Sopenharmony_ci else 11998c2ecf20Sopenharmony_ci radeon_vm_block_size = (bits + 3) / 2; 12008c2ecf20Sopenharmony_ci 12018c2ecf20Sopenharmony_ci } else if (radeon_vm_block_size < 9) { 12028c2ecf20Sopenharmony_ci dev_warn(rdev->dev, "VM page table size (%d) too small\n", 12038c2ecf20Sopenharmony_ci radeon_vm_block_size); 12048c2ecf20Sopenharmony_ci radeon_vm_block_size = 9; 12058c2ecf20Sopenharmony_ci } 12068c2ecf20Sopenharmony_ci 12078c2ecf20Sopenharmony_ci if (radeon_vm_block_size > 24 || 12088c2ecf20Sopenharmony_ci (radeon_vm_size * 1024) < (1ull << radeon_vm_block_size)) { 12098c2ecf20Sopenharmony_ci dev_warn(rdev->dev, "VM page table size (%d) too large\n", 12108c2ecf20Sopenharmony_ci radeon_vm_block_size); 12118c2ecf20Sopenharmony_ci radeon_vm_block_size = 9; 12128c2ecf20Sopenharmony_ci } 12138c2ecf20Sopenharmony_ci} 12148c2ecf20Sopenharmony_ci 12158c2ecf20Sopenharmony_ci/** 12168c2ecf20Sopenharmony_ci * radeon_switcheroo_set_state - set switcheroo state 12178c2ecf20Sopenharmony_ci * 12188c2ecf20Sopenharmony_ci * @pdev: pci dev pointer 12198c2ecf20Sopenharmony_ci * @state: vga_switcheroo state 12208c2ecf20Sopenharmony_ci * 12218c2ecf20Sopenharmony_ci * Callback for the switcheroo driver. Suspends or resumes the 12228c2ecf20Sopenharmony_ci * the asics before or after it is powered up using ACPI methods. 12238c2ecf20Sopenharmony_ci */ 12248c2ecf20Sopenharmony_cistatic void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state) 12258c2ecf20Sopenharmony_ci{ 12268c2ecf20Sopenharmony_ci struct drm_device *dev = pci_get_drvdata(pdev); 12278c2ecf20Sopenharmony_ci 12288c2ecf20Sopenharmony_ci if (radeon_is_px(dev) && state == VGA_SWITCHEROO_OFF) 12298c2ecf20Sopenharmony_ci return; 12308c2ecf20Sopenharmony_ci 12318c2ecf20Sopenharmony_ci if (state == VGA_SWITCHEROO_ON) { 12328c2ecf20Sopenharmony_ci pr_info("radeon: switched on\n"); 12338c2ecf20Sopenharmony_ci /* don't suspend or resume card normally */ 12348c2ecf20Sopenharmony_ci dev->switch_power_state = DRM_SWITCH_POWER_CHANGING; 12358c2ecf20Sopenharmony_ci 12368c2ecf20Sopenharmony_ci radeon_resume_kms(dev, true, true); 12378c2ecf20Sopenharmony_ci 12388c2ecf20Sopenharmony_ci dev->switch_power_state = DRM_SWITCH_POWER_ON; 12398c2ecf20Sopenharmony_ci drm_kms_helper_poll_enable(dev); 12408c2ecf20Sopenharmony_ci } else { 12418c2ecf20Sopenharmony_ci pr_info("radeon: switched off\n"); 12428c2ecf20Sopenharmony_ci drm_kms_helper_poll_disable(dev); 12438c2ecf20Sopenharmony_ci dev->switch_power_state = DRM_SWITCH_POWER_CHANGING; 12448c2ecf20Sopenharmony_ci radeon_suspend_kms(dev, true, true, false); 12458c2ecf20Sopenharmony_ci dev->switch_power_state = DRM_SWITCH_POWER_OFF; 12468c2ecf20Sopenharmony_ci } 12478c2ecf20Sopenharmony_ci} 12488c2ecf20Sopenharmony_ci 12498c2ecf20Sopenharmony_ci/** 12508c2ecf20Sopenharmony_ci * radeon_switcheroo_can_switch - see if switcheroo state can change 12518c2ecf20Sopenharmony_ci * 12528c2ecf20Sopenharmony_ci * @pdev: pci dev pointer 12538c2ecf20Sopenharmony_ci * 12548c2ecf20Sopenharmony_ci * Callback for the switcheroo driver. Check of the switcheroo 12558c2ecf20Sopenharmony_ci * state can be changed. 12568c2ecf20Sopenharmony_ci * Returns true if the state can be changed, false if not. 12578c2ecf20Sopenharmony_ci */ 12588c2ecf20Sopenharmony_cistatic bool radeon_switcheroo_can_switch(struct pci_dev *pdev) 12598c2ecf20Sopenharmony_ci{ 12608c2ecf20Sopenharmony_ci struct drm_device *dev = pci_get_drvdata(pdev); 12618c2ecf20Sopenharmony_ci 12628c2ecf20Sopenharmony_ci /* 12638c2ecf20Sopenharmony_ci * FIXME: open_count is protected by drm_global_mutex but that would lead to 12648c2ecf20Sopenharmony_ci * locking inversion with the driver load path. And the access here is 12658c2ecf20Sopenharmony_ci * completely racy anyway. So don't bother with locking for now. 12668c2ecf20Sopenharmony_ci */ 12678c2ecf20Sopenharmony_ci return atomic_read(&dev->open_count) == 0; 12688c2ecf20Sopenharmony_ci} 12698c2ecf20Sopenharmony_ci 12708c2ecf20Sopenharmony_cistatic const struct vga_switcheroo_client_ops radeon_switcheroo_ops = { 12718c2ecf20Sopenharmony_ci .set_gpu_state = radeon_switcheroo_set_state, 12728c2ecf20Sopenharmony_ci .reprobe = NULL, 12738c2ecf20Sopenharmony_ci .can_switch = radeon_switcheroo_can_switch, 12748c2ecf20Sopenharmony_ci}; 12758c2ecf20Sopenharmony_ci 12768c2ecf20Sopenharmony_ci/** 12778c2ecf20Sopenharmony_ci * radeon_device_init - initialize the driver 12788c2ecf20Sopenharmony_ci * 12798c2ecf20Sopenharmony_ci * @rdev: radeon_device pointer 12808c2ecf20Sopenharmony_ci * @pdev: drm dev pointer 12818c2ecf20Sopenharmony_ci * @pdev: pci dev pointer 12828c2ecf20Sopenharmony_ci * @flags: driver flags 12838c2ecf20Sopenharmony_ci * 12848c2ecf20Sopenharmony_ci * Initializes the driver info and hw (all asics). 12858c2ecf20Sopenharmony_ci * Returns 0 for success or an error on failure. 12868c2ecf20Sopenharmony_ci * Called at driver startup. 12878c2ecf20Sopenharmony_ci */ 12888c2ecf20Sopenharmony_ciint radeon_device_init(struct radeon_device *rdev, 12898c2ecf20Sopenharmony_ci struct drm_device *ddev, 12908c2ecf20Sopenharmony_ci struct pci_dev *pdev, 12918c2ecf20Sopenharmony_ci uint32_t flags) 12928c2ecf20Sopenharmony_ci{ 12938c2ecf20Sopenharmony_ci int r, i; 12948c2ecf20Sopenharmony_ci int dma_bits; 12958c2ecf20Sopenharmony_ci bool runtime = false; 12968c2ecf20Sopenharmony_ci 12978c2ecf20Sopenharmony_ci rdev->shutdown = false; 12988c2ecf20Sopenharmony_ci rdev->dev = &pdev->dev; 12998c2ecf20Sopenharmony_ci rdev->ddev = ddev; 13008c2ecf20Sopenharmony_ci rdev->pdev = pdev; 13018c2ecf20Sopenharmony_ci rdev->flags = flags; 13028c2ecf20Sopenharmony_ci rdev->family = flags & RADEON_FAMILY_MASK; 13038c2ecf20Sopenharmony_ci rdev->is_atom_bios = false; 13048c2ecf20Sopenharmony_ci rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT; 13058c2ecf20Sopenharmony_ci rdev->mc.gtt_size = 512 * 1024 * 1024; 13068c2ecf20Sopenharmony_ci rdev->accel_working = false; 13078c2ecf20Sopenharmony_ci /* set up ring ids */ 13088c2ecf20Sopenharmony_ci for (i = 0; i < RADEON_NUM_RINGS; i++) { 13098c2ecf20Sopenharmony_ci rdev->ring[i].idx = i; 13108c2ecf20Sopenharmony_ci } 13118c2ecf20Sopenharmony_ci rdev->fence_context = dma_fence_context_alloc(RADEON_NUM_RINGS); 13128c2ecf20Sopenharmony_ci 13138c2ecf20Sopenharmony_ci DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n", 13148c2ecf20Sopenharmony_ci radeon_family_name[rdev->family], pdev->vendor, pdev->device, 13158c2ecf20Sopenharmony_ci pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision); 13168c2ecf20Sopenharmony_ci 13178c2ecf20Sopenharmony_ci /* mutex initialization are all done here so we 13188c2ecf20Sopenharmony_ci * can recall function without having locking issues */ 13198c2ecf20Sopenharmony_ci mutex_init(&rdev->ring_lock); 13208c2ecf20Sopenharmony_ci mutex_init(&rdev->dc_hw_i2c_mutex); 13218c2ecf20Sopenharmony_ci atomic_set(&rdev->ih.lock, 0); 13228c2ecf20Sopenharmony_ci mutex_init(&rdev->gem.mutex); 13238c2ecf20Sopenharmony_ci mutex_init(&rdev->pm.mutex); 13248c2ecf20Sopenharmony_ci mutex_init(&rdev->gpu_clock_mutex); 13258c2ecf20Sopenharmony_ci mutex_init(&rdev->srbm_mutex); 13268c2ecf20Sopenharmony_ci init_rwsem(&rdev->pm.mclk_lock); 13278c2ecf20Sopenharmony_ci init_rwsem(&rdev->exclusive_lock); 13288c2ecf20Sopenharmony_ci init_waitqueue_head(&rdev->irq.vblank_queue); 13298c2ecf20Sopenharmony_ci r = radeon_gem_init(rdev); 13308c2ecf20Sopenharmony_ci if (r) 13318c2ecf20Sopenharmony_ci return r; 13328c2ecf20Sopenharmony_ci 13338c2ecf20Sopenharmony_ci radeon_check_arguments(rdev); 13348c2ecf20Sopenharmony_ci /* Adjust VM size here. 13358c2ecf20Sopenharmony_ci * Max GPUVM size for cayman+ is 40 bits. 13368c2ecf20Sopenharmony_ci */ 13378c2ecf20Sopenharmony_ci rdev->vm_manager.max_pfn = radeon_vm_size << 18; 13388c2ecf20Sopenharmony_ci 13398c2ecf20Sopenharmony_ci /* Set asic functions */ 13408c2ecf20Sopenharmony_ci r = radeon_asic_init(rdev); 13418c2ecf20Sopenharmony_ci if (r) 13428c2ecf20Sopenharmony_ci return r; 13438c2ecf20Sopenharmony_ci 13448c2ecf20Sopenharmony_ci /* all of the newer IGP chips have an internal gart 13458c2ecf20Sopenharmony_ci * However some rs4xx report as AGP, so remove that here. 13468c2ecf20Sopenharmony_ci */ 13478c2ecf20Sopenharmony_ci if ((rdev->family >= CHIP_RS400) && 13488c2ecf20Sopenharmony_ci (rdev->flags & RADEON_IS_IGP)) { 13498c2ecf20Sopenharmony_ci rdev->flags &= ~RADEON_IS_AGP; 13508c2ecf20Sopenharmony_ci } 13518c2ecf20Sopenharmony_ci 13528c2ecf20Sopenharmony_ci if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) { 13538c2ecf20Sopenharmony_ci radeon_agp_disable(rdev); 13548c2ecf20Sopenharmony_ci } 13558c2ecf20Sopenharmony_ci 13568c2ecf20Sopenharmony_ci /* Set the internal MC address mask 13578c2ecf20Sopenharmony_ci * This is the max address of the GPU's 13588c2ecf20Sopenharmony_ci * internal address space. 13598c2ecf20Sopenharmony_ci */ 13608c2ecf20Sopenharmony_ci if (rdev->family >= CHIP_CAYMAN) 13618c2ecf20Sopenharmony_ci rdev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */ 13628c2ecf20Sopenharmony_ci else if (rdev->family >= CHIP_CEDAR) 13638c2ecf20Sopenharmony_ci rdev->mc.mc_mask = 0xfffffffffULL; /* 36 bit MC */ 13648c2ecf20Sopenharmony_ci else 13658c2ecf20Sopenharmony_ci rdev->mc.mc_mask = 0xffffffffULL; /* 32 bit MC */ 13668c2ecf20Sopenharmony_ci 13678c2ecf20Sopenharmony_ci /* set DMA mask. 13688c2ecf20Sopenharmony_ci * PCIE - can handle 40-bits. 13698c2ecf20Sopenharmony_ci * IGP - can handle 40-bits 13708c2ecf20Sopenharmony_ci * AGP - generally dma32 is safest 13718c2ecf20Sopenharmony_ci * PCI - dma32 for legacy pci gart, 40 bits on newer asics 13728c2ecf20Sopenharmony_ci */ 13738c2ecf20Sopenharmony_ci dma_bits = 40; 13748c2ecf20Sopenharmony_ci if (rdev->flags & RADEON_IS_AGP) 13758c2ecf20Sopenharmony_ci dma_bits = 32; 13768c2ecf20Sopenharmony_ci if ((rdev->flags & RADEON_IS_PCI) && 13778c2ecf20Sopenharmony_ci (rdev->family <= CHIP_RS740)) 13788c2ecf20Sopenharmony_ci dma_bits = 32; 13798c2ecf20Sopenharmony_ci#ifdef CONFIG_PPC64 13808c2ecf20Sopenharmony_ci if (rdev->family == CHIP_CEDAR) 13818c2ecf20Sopenharmony_ci dma_bits = 32; 13828c2ecf20Sopenharmony_ci#endif 13838c2ecf20Sopenharmony_ci 13848c2ecf20Sopenharmony_ci r = dma_set_mask_and_coherent(&rdev->pdev->dev, DMA_BIT_MASK(dma_bits)); 13858c2ecf20Sopenharmony_ci if (r) { 13868c2ecf20Sopenharmony_ci pr_warn("radeon: No suitable DMA available\n"); 13878c2ecf20Sopenharmony_ci return r; 13888c2ecf20Sopenharmony_ci } 13898c2ecf20Sopenharmony_ci rdev->need_swiotlb = drm_need_swiotlb(dma_bits); 13908c2ecf20Sopenharmony_ci 13918c2ecf20Sopenharmony_ci /* Registers mapping */ 13928c2ecf20Sopenharmony_ci /* TODO: block userspace mapping of io register */ 13938c2ecf20Sopenharmony_ci spin_lock_init(&rdev->mmio_idx_lock); 13948c2ecf20Sopenharmony_ci spin_lock_init(&rdev->smc_idx_lock); 13958c2ecf20Sopenharmony_ci spin_lock_init(&rdev->pll_idx_lock); 13968c2ecf20Sopenharmony_ci spin_lock_init(&rdev->mc_idx_lock); 13978c2ecf20Sopenharmony_ci spin_lock_init(&rdev->pcie_idx_lock); 13988c2ecf20Sopenharmony_ci spin_lock_init(&rdev->pciep_idx_lock); 13998c2ecf20Sopenharmony_ci spin_lock_init(&rdev->pif_idx_lock); 14008c2ecf20Sopenharmony_ci spin_lock_init(&rdev->cg_idx_lock); 14018c2ecf20Sopenharmony_ci spin_lock_init(&rdev->uvd_idx_lock); 14028c2ecf20Sopenharmony_ci spin_lock_init(&rdev->rcu_idx_lock); 14038c2ecf20Sopenharmony_ci spin_lock_init(&rdev->didt_idx_lock); 14048c2ecf20Sopenharmony_ci spin_lock_init(&rdev->end_idx_lock); 14058c2ecf20Sopenharmony_ci if (rdev->family >= CHIP_BONAIRE) { 14068c2ecf20Sopenharmony_ci rdev->rmmio_base = pci_resource_start(rdev->pdev, 5); 14078c2ecf20Sopenharmony_ci rdev->rmmio_size = pci_resource_len(rdev->pdev, 5); 14088c2ecf20Sopenharmony_ci } else { 14098c2ecf20Sopenharmony_ci rdev->rmmio_base = pci_resource_start(rdev->pdev, 2); 14108c2ecf20Sopenharmony_ci rdev->rmmio_size = pci_resource_len(rdev->pdev, 2); 14118c2ecf20Sopenharmony_ci } 14128c2ecf20Sopenharmony_ci rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size); 14138c2ecf20Sopenharmony_ci if (rdev->rmmio == NULL) 14148c2ecf20Sopenharmony_ci return -ENOMEM; 14158c2ecf20Sopenharmony_ci 14168c2ecf20Sopenharmony_ci /* doorbell bar mapping */ 14178c2ecf20Sopenharmony_ci if (rdev->family >= CHIP_BONAIRE) 14188c2ecf20Sopenharmony_ci radeon_doorbell_init(rdev); 14198c2ecf20Sopenharmony_ci 14208c2ecf20Sopenharmony_ci /* io port mapping */ 14218c2ecf20Sopenharmony_ci for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { 14228c2ecf20Sopenharmony_ci if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) { 14238c2ecf20Sopenharmony_ci rdev->rio_mem_size = pci_resource_len(rdev->pdev, i); 14248c2ecf20Sopenharmony_ci rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size); 14258c2ecf20Sopenharmony_ci break; 14268c2ecf20Sopenharmony_ci } 14278c2ecf20Sopenharmony_ci } 14288c2ecf20Sopenharmony_ci if (rdev->rio_mem == NULL) 14298c2ecf20Sopenharmony_ci DRM_ERROR("Unable to find PCI I/O BAR\n"); 14308c2ecf20Sopenharmony_ci 14318c2ecf20Sopenharmony_ci if (rdev->flags & RADEON_IS_PX) 14328c2ecf20Sopenharmony_ci radeon_device_handle_px_quirks(rdev); 14338c2ecf20Sopenharmony_ci 14348c2ecf20Sopenharmony_ci /* if we have > 1 VGA cards, then disable the radeon VGA resources */ 14358c2ecf20Sopenharmony_ci /* this will fail for cards that aren't VGA class devices, just 14368c2ecf20Sopenharmony_ci * ignore it */ 14378c2ecf20Sopenharmony_ci vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode); 14388c2ecf20Sopenharmony_ci 14398c2ecf20Sopenharmony_ci if (rdev->flags & RADEON_IS_PX) 14408c2ecf20Sopenharmony_ci runtime = true; 14418c2ecf20Sopenharmony_ci if (!pci_is_thunderbolt_attached(rdev->pdev)) 14428c2ecf20Sopenharmony_ci vga_switcheroo_register_client(rdev->pdev, 14438c2ecf20Sopenharmony_ci &radeon_switcheroo_ops, runtime); 14448c2ecf20Sopenharmony_ci if (runtime) 14458c2ecf20Sopenharmony_ci vga_switcheroo_init_domain_pm_ops(rdev->dev, &rdev->vga_pm_domain); 14468c2ecf20Sopenharmony_ci 14478c2ecf20Sopenharmony_ci r = radeon_init(rdev); 14488c2ecf20Sopenharmony_ci if (r) 14498c2ecf20Sopenharmony_ci goto failed; 14508c2ecf20Sopenharmony_ci 14518c2ecf20Sopenharmony_ci r = radeon_gem_debugfs_init(rdev); 14528c2ecf20Sopenharmony_ci if (r) { 14538c2ecf20Sopenharmony_ci DRM_ERROR("registering gem debugfs failed (%d).\n", r); 14548c2ecf20Sopenharmony_ci } 14558c2ecf20Sopenharmony_ci 14568c2ecf20Sopenharmony_ci r = radeon_mst_debugfs_init(rdev); 14578c2ecf20Sopenharmony_ci if (r) { 14588c2ecf20Sopenharmony_ci DRM_ERROR("registering mst debugfs failed (%d).\n", r); 14598c2ecf20Sopenharmony_ci } 14608c2ecf20Sopenharmony_ci 14618c2ecf20Sopenharmony_ci if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) { 14628c2ecf20Sopenharmony_ci /* Acceleration not working on AGP card try again 14638c2ecf20Sopenharmony_ci * with fallback to PCI or PCIE GART 14648c2ecf20Sopenharmony_ci */ 14658c2ecf20Sopenharmony_ci radeon_asic_reset(rdev); 14668c2ecf20Sopenharmony_ci radeon_fini(rdev); 14678c2ecf20Sopenharmony_ci radeon_agp_disable(rdev); 14688c2ecf20Sopenharmony_ci r = radeon_init(rdev); 14698c2ecf20Sopenharmony_ci if (r) 14708c2ecf20Sopenharmony_ci goto failed; 14718c2ecf20Sopenharmony_ci } 14728c2ecf20Sopenharmony_ci 14738c2ecf20Sopenharmony_ci r = radeon_ib_ring_tests(rdev); 14748c2ecf20Sopenharmony_ci if (r) 14758c2ecf20Sopenharmony_ci DRM_ERROR("ib ring test failed (%d).\n", r); 14768c2ecf20Sopenharmony_ci 14778c2ecf20Sopenharmony_ci /* 14788c2ecf20Sopenharmony_ci * Turks/Thames GPU will freeze whole laptop if DPM is not restarted 14798c2ecf20Sopenharmony_ci * after the CP ring have chew one packet at least. Hence here we stop 14808c2ecf20Sopenharmony_ci * and restart DPM after the radeon_ib_ring_tests(). 14818c2ecf20Sopenharmony_ci */ 14828c2ecf20Sopenharmony_ci if (rdev->pm.dpm_enabled && 14838c2ecf20Sopenharmony_ci (rdev->pm.pm_method == PM_METHOD_DPM) && 14848c2ecf20Sopenharmony_ci (rdev->family == CHIP_TURKS) && 14858c2ecf20Sopenharmony_ci (rdev->flags & RADEON_IS_MOBILITY)) { 14868c2ecf20Sopenharmony_ci mutex_lock(&rdev->pm.mutex); 14878c2ecf20Sopenharmony_ci radeon_dpm_disable(rdev); 14888c2ecf20Sopenharmony_ci radeon_dpm_enable(rdev); 14898c2ecf20Sopenharmony_ci mutex_unlock(&rdev->pm.mutex); 14908c2ecf20Sopenharmony_ci } 14918c2ecf20Sopenharmony_ci 14928c2ecf20Sopenharmony_ci if ((radeon_testing & 1)) { 14938c2ecf20Sopenharmony_ci if (rdev->accel_working) 14948c2ecf20Sopenharmony_ci radeon_test_moves(rdev); 14958c2ecf20Sopenharmony_ci else 14968c2ecf20Sopenharmony_ci DRM_INFO("radeon: acceleration disabled, skipping move tests\n"); 14978c2ecf20Sopenharmony_ci } 14988c2ecf20Sopenharmony_ci if ((radeon_testing & 2)) { 14998c2ecf20Sopenharmony_ci if (rdev->accel_working) 15008c2ecf20Sopenharmony_ci radeon_test_syncing(rdev); 15018c2ecf20Sopenharmony_ci else 15028c2ecf20Sopenharmony_ci DRM_INFO("radeon: acceleration disabled, skipping sync tests\n"); 15038c2ecf20Sopenharmony_ci } 15048c2ecf20Sopenharmony_ci if (radeon_benchmarking) { 15058c2ecf20Sopenharmony_ci if (rdev->accel_working) 15068c2ecf20Sopenharmony_ci radeon_benchmark(rdev, radeon_benchmarking); 15078c2ecf20Sopenharmony_ci else 15088c2ecf20Sopenharmony_ci DRM_INFO("radeon: acceleration disabled, skipping benchmarks\n"); 15098c2ecf20Sopenharmony_ci } 15108c2ecf20Sopenharmony_ci return 0; 15118c2ecf20Sopenharmony_ci 15128c2ecf20Sopenharmony_cifailed: 15138c2ecf20Sopenharmony_ci /* balance pm_runtime_get_sync() in radeon_driver_unload_kms() */ 15148c2ecf20Sopenharmony_ci if (radeon_is_px(ddev)) 15158c2ecf20Sopenharmony_ci pm_runtime_put_noidle(ddev->dev); 15168c2ecf20Sopenharmony_ci if (runtime) 15178c2ecf20Sopenharmony_ci vga_switcheroo_fini_domain_pm_ops(rdev->dev); 15188c2ecf20Sopenharmony_ci return r; 15198c2ecf20Sopenharmony_ci} 15208c2ecf20Sopenharmony_ci 15218c2ecf20Sopenharmony_ci/** 15228c2ecf20Sopenharmony_ci * radeon_device_fini - tear down the driver 15238c2ecf20Sopenharmony_ci * 15248c2ecf20Sopenharmony_ci * @rdev: radeon_device pointer 15258c2ecf20Sopenharmony_ci * 15268c2ecf20Sopenharmony_ci * Tear down the driver info (all asics). 15278c2ecf20Sopenharmony_ci * Called at driver shutdown. 15288c2ecf20Sopenharmony_ci */ 15298c2ecf20Sopenharmony_civoid radeon_device_fini(struct radeon_device *rdev) 15308c2ecf20Sopenharmony_ci{ 15318c2ecf20Sopenharmony_ci DRM_INFO("radeon: finishing device.\n"); 15328c2ecf20Sopenharmony_ci rdev->shutdown = true; 15338c2ecf20Sopenharmony_ci /* evict vram memory */ 15348c2ecf20Sopenharmony_ci radeon_bo_evict_vram(rdev); 15358c2ecf20Sopenharmony_ci radeon_fini(rdev); 15368c2ecf20Sopenharmony_ci if (!pci_is_thunderbolt_attached(rdev->pdev)) 15378c2ecf20Sopenharmony_ci vga_switcheroo_unregister_client(rdev->pdev); 15388c2ecf20Sopenharmony_ci if (rdev->flags & RADEON_IS_PX) 15398c2ecf20Sopenharmony_ci vga_switcheroo_fini_domain_pm_ops(rdev->dev); 15408c2ecf20Sopenharmony_ci vga_client_register(rdev->pdev, NULL, NULL, NULL); 15418c2ecf20Sopenharmony_ci if (rdev->rio_mem) 15428c2ecf20Sopenharmony_ci pci_iounmap(rdev->pdev, rdev->rio_mem); 15438c2ecf20Sopenharmony_ci rdev->rio_mem = NULL; 15448c2ecf20Sopenharmony_ci iounmap(rdev->rmmio); 15458c2ecf20Sopenharmony_ci rdev->rmmio = NULL; 15468c2ecf20Sopenharmony_ci if (rdev->family >= CHIP_BONAIRE) 15478c2ecf20Sopenharmony_ci radeon_doorbell_fini(rdev); 15488c2ecf20Sopenharmony_ci} 15498c2ecf20Sopenharmony_ci 15508c2ecf20Sopenharmony_ci 15518c2ecf20Sopenharmony_ci/* 15528c2ecf20Sopenharmony_ci * Suspend & resume. 15538c2ecf20Sopenharmony_ci */ 15548c2ecf20Sopenharmony_ci/** 15558c2ecf20Sopenharmony_ci * radeon_suspend_kms - initiate device suspend 15568c2ecf20Sopenharmony_ci * 15578c2ecf20Sopenharmony_ci * @pdev: drm dev pointer 15588c2ecf20Sopenharmony_ci * @state: suspend state 15598c2ecf20Sopenharmony_ci * 15608c2ecf20Sopenharmony_ci * Puts the hw in the suspend state (all asics). 15618c2ecf20Sopenharmony_ci * Returns 0 for success or an error on failure. 15628c2ecf20Sopenharmony_ci * Called at driver suspend. 15638c2ecf20Sopenharmony_ci */ 15648c2ecf20Sopenharmony_ciint radeon_suspend_kms(struct drm_device *dev, bool suspend, 15658c2ecf20Sopenharmony_ci bool fbcon, bool freeze) 15668c2ecf20Sopenharmony_ci{ 15678c2ecf20Sopenharmony_ci struct radeon_device *rdev; 15688c2ecf20Sopenharmony_ci struct drm_crtc *crtc; 15698c2ecf20Sopenharmony_ci struct drm_connector *connector; 15708c2ecf20Sopenharmony_ci int i, r; 15718c2ecf20Sopenharmony_ci 15728c2ecf20Sopenharmony_ci if (dev == NULL || dev->dev_private == NULL) { 15738c2ecf20Sopenharmony_ci return -ENODEV; 15748c2ecf20Sopenharmony_ci } 15758c2ecf20Sopenharmony_ci 15768c2ecf20Sopenharmony_ci rdev = dev->dev_private; 15778c2ecf20Sopenharmony_ci 15788c2ecf20Sopenharmony_ci if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) 15798c2ecf20Sopenharmony_ci return 0; 15808c2ecf20Sopenharmony_ci 15818c2ecf20Sopenharmony_ci drm_kms_helper_poll_disable(dev); 15828c2ecf20Sopenharmony_ci 15838c2ecf20Sopenharmony_ci drm_modeset_lock_all(dev); 15848c2ecf20Sopenharmony_ci /* turn off display hw */ 15858c2ecf20Sopenharmony_ci list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 15868c2ecf20Sopenharmony_ci drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF); 15878c2ecf20Sopenharmony_ci } 15888c2ecf20Sopenharmony_ci drm_modeset_unlock_all(dev); 15898c2ecf20Sopenharmony_ci 15908c2ecf20Sopenharmony_ci /* unpin the front buffers and cursors */ 15918c2ecf20Sopenharmony_ci list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 15928c2ecf20Sopenharmony_ci struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc); 15938c2ecf20Sopenharmony_ci struct drm_framebuffer *fb = crtc->primary->fb; 15948c2ecf20Sopenharmony_ci struct radeon_bo *robj; 15958c2ecf20Sopenharmony_ci 15968c2ecf20Sopenharmony_ci if (radeon_crtc->cursor_bo) { 15978c2ecf20Sopenharmony_ci struct radeon_bo *robj = gem_to_radeon_bo(radeon_crtc->cursor_bo); 15988c2ecf20Sopenharmony_ci r = radeon_bo_reserve(robj, false); 15998c2ecf20Sopenharmony_ci if (r == 0) { 16008c2ecf20Sopenharmony_ci radeon_bo_unpin(robj); 16018c2ecf20Sopenharmony_ci radeon_bo_unreserve(robj); 16028c2ecf20Sopenharmony_ci } 16038c2ecf20Sopenharmony_ci } 16048c2ecf20Sopenharmony_ci 16058c2ecf20Sopenharmony_ci if (fb == NULL || fb->obj[0] == NULL) { 16068c2ecf20Sopenharmony_ci continue; 16078c2ecf20Sopenharmony_ci } 16088c2ecf20Sopenharmony_ci robj = gem_to_radeon_bo(fb->obj[0]); 16098c2ecf20Sopenharmony_ci /* don't unpin kernel fb objects */ 16108c2ecf20Sopenharmony_ci if (!radeon_fbdev_robj_is_fb(rdev, robj)) { 16118c2ecf20Sopenharmony_ci r = radeon_bo_reserve(robj, false); 16128c2ecf20Sopenharmony_ci if (r == 0) { 16138c2ecf20Sopenharmony_ci radeon_bo_unpin(robj); 16148c2ecf20Sopenharmony_ci radeon_bo_unreserve(robj); 16158c2ecf20Sopenharmony_ci } 16168c2ecf20Sopenharmony_ci } 16178c2ecf20Sopenharmony_ci } 16188c2ecf20Sopenharmony_ci /* evict vram memory */ 16198c2ecf20Sopenharmony_ci radeon_bo_evict_vram(rdev); 16208c2ecf20Sopenharmony_ci 16218c2ecf20Sopenharmony_ci /* wait for gpu to finish processing current batch */ 16228c2ecf20Sopenharmony_ci for (i = 0; i < RADEON_NUM_RINGS; i++) { 16238c2ecf20Sopenharmony_ci r = radeon_fence_wait_empty(rdev, i); 16248c2ecf20Sopenharmony_ci if (r) { 16258c2ecf20Sopenharmony_ci /* delay GPU reset to resume */ 16268c2ecf20Sopenharmony_ci radeon_fence_driver_force_completion(rdev, i); 16278c2ecf20Sopenharmony_ci } else { 16288c2ecf20Sopenharmony_ci /* finish executing delayed work */ 16298c2ecf20Sopenharmony_ci flush_delayed_work(&rdev->fence_drv[i].lockup_work); 16308c2ecf20Sopenharmony_ci } 16318c2ecf20Sopenharmony_ci } 16328c2ecf20Sopenharmony_ci 16338c2ecf20Sopenharmony_ci radeon_save_bios_scratch_regs(rdev); 16348c2ecf20Sopenharmony_ci 16358c2ecf20Sopenharmony_ci radeon_suspend(rdev); 16368c2ecf20Sopenharmony_ci radeon_hpd_fini(rdev); 16378c2ecf20Sopenharmony_ci /* evict remaining vram memory 16388c2ecf20Sopenharmony_ci * This second call to evict vram is to evict the gart page table 16398c2ecf20Sopenharmony_ci * using the CPU. 16408c2ecf20Sopenharmony_ci */ 16418c2ecf20Sopenharmony_ci radeon_bo_evict_vram(rdev); 16428c2ecf20Sopenharmony_ci 16438c2ecf20Sopenharmony_ci radeon_agp_suspend(rdev); 16448c2ecf20Sopenharmony_ci 16458c2ecf20Sopenharmony_ci pci_save_state(dev->pdev); 16468c2ecf20Sopenharmony_ci if (freeze && rdev->family >= CHIP_CEDAR && !(rdev->flags & RADEON_IS_IGP)) { 16478c2ecf20Sopenharmony_ci rdev->asic->asic_reset(rdev, true); 16488c2ecf20Sopenharmony_ci pci_restore_state(dev->pdev); 16498c2ecf20Sopenharmony_ci } else if (suspend) { 16508c2ecf20Sopenharmony_ci /* Shut down the device */ 16518c2ecf20Sopenharmony_ci pci_disable_device(dev->pdev); 16528c2ecf20Sopenharmony_ci pci_set_power_state(dev->pdev, PCI_D3hot); 16538c2ecf20Sopenharmony_ci } 16548c2ecf20Sopenharmony_ci 16558c2ecf20Sopenharmony_ci if (fbcon) { 16568c2ecf20Sopenharmony_ci console_lock(); 16578c2ecf20Sopenharmony_ci radeon_fbdev_set_suspend(rdev, 1); 16588c2ecf20Sopenharmony_ci console_unlock(); 16598c2ecf20Sopenharmony_ci } 16608c2ecf20Sopenharmony_ci return 0; 16618c2ecf20Sopenharmony_ci} 16628c2ecf20Sopenharmony_ci 16638c2ecf20Sopenharmony_ci/** 16648c2ecf20Sopenharmony_ci * radeon_resume_kms - initiate device resume 16658c2ecf20Sopenharmony_ci * 16668c2ecf20Sopenharmony_ci * @pdev: drm dev pointer 16678c2ecf20Sopenharmony_ci * 16688c2ecf20Sopenharmony_ci * Bring the hw back to operating state (all asics). 16698c2ecf20Sopenharmony_ci * Returns 0 for success or an error on failure. 16708c2ecf20Sopenharmony_ci * Called at driver resume. 16718c2ecf20Sopenharmony_ci */ 16728c2ecf20Sopenharmony_ciint radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon) 16738c2ecf20Sopenharmony_ci{ 16748c2ecf20Sopenharmony_ci struct drm_connector *connector; 16758c2ecf20Sopenharmony_ci struct radeon_device *rdev = dev->dev_private; 16768c2ecf20Sopenharmony_ci struct drm_crtc *crtc; 16778c2ecf20Sopenharmony_ci int r; 16788c2ecf20Sopenharmony_ci 16798c2ecf20Sopenharmony_ci if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) 16808c2ecf20Sopenharmony_ci return 0; 16818c2ecf20Sopenharmony_ci 16828c2ecf20Sopenharmony_ci if (fbcon) { 16838c2ecf20Sopenharmony_ci console_lock(); 16848c2ecf20Sopenharmony_ci } 16858c2ecf20Sopenharmony_ci if (resume) { 16868c2ecf20Sopenharmony_ci pci_set_power_state(dev->pdev, PCI_D0); 16878c2ecf20Sopenharmony_ci pci_restore_state(dev->pdev); 16888c2ecf20Sopenharmony_ci if (pci_enable_device(dev->pdev)) { 16898c2ecf20Sopenharmony_ci if (fbcon) 16908c2ecf20Sopenharmony_ci console_unlock(); 16918c2ecf20Sopenharmony_ci return -1; 16928c2ecf20Sopenharmony_ci } 16938c2ecf20Sopenharmony_ci } 16948c2ecf20Sopenharmony_ci /* resume AGP if in use */ 16958c2ecf20Sopenharmony_ci radeon_agp_resume(rdev); 16968c2ecf20Sopenharmony_ci radeon_resume(rdev); 16978c2ecf20Sopenharmony_ci 16988c2ecf20Sopenharmony_ci r = radeon_ib_ring_tests(rdev); 16998c2ecf20Sopenharmony_ci if (r) 17008c2ecf20Sopenharmony_ci DRM_ERROR("ib ring test failed (%d).\n", r); 17018c2ecf20Sopenharmony_ci 17028c2ecf20Sopenharmony_ci if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) { 17038c2ecf20Sopenharmony_ci /* do dpm late init */ 17048c2ecf20Sopenharmony_ci r = radeon_pm_late_init(rdev); 17058c2ecf20Sopenharmony_ci if (r) { 17068c2ecf20Sopenharmony_ci rdev->pm.dpm_enabled = false; 17078c2ecf20Sopenharmony_ci DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n"); 17088c2ecf20Sopenharmony_ci } 17098c2ecf20Sopenharmony_ci } else { 17108c2ecf20Sopenharmony_ci /* resume old pm late */ 17118c2ecf20Sopenharmony_ci radeon_pm_resume(rdev); 17128c2ecf20Sopenharmony_ci } 17138c2ecf20Sopenharmony_ci 17148c2ecf20Sopenharmony_ci radeon_restore_bios_scratch_regs(rdev); 17158c2ecf20Sopenharmony_ci 17168c2ecf20Sopenharmony_ci /* pin cursors */ 17178c2ecf20Sopenharmony_ci list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 17188c2ecf20Sopenharmony_ci struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc); 17198c2ecf20Sopenharmony_ci 17208c2ecf20Sopenharmony_ci if (radeon_crtc->cursor_bo) { 17218c2ecf20Sopenharmony_ci struct radeon_bo *robj = gem_to_radeon_bo(radeon_crtc->cursor_bo); 17228c2ecf20Sopenharmony_ci r = radeon_bo_reserve(robj, false); 17238c2ecf20Sopenharmony_ci if (r == 0) { 17248c2ecf20Sopenharmony_ci /* Only 27 bit offset for legacy cursor */ 17258c2ecf20Sopenharmony_ci r = radeon_bo_pin_restricted(robj, 17268c2ecf20Sopenharmony_ci RADEON_GEM_DOMAIN_VRAM, 17278c2ecf20Sopenharmony_ci ASIC_IS_AVIVO(rdev) ? 17288c2ecf20Sopenharmony_ci 0 : 1 << 27, 17298c2ecf20Sopenharmony_ci &radeon_crtc->cursor_addr); 17308c2ecf20Sopenharmony_ci if (r != 0) 17318c2ecf20Sopenharmony_ci DRM_ERROR("Failed to pin cursor BO (%d)\n", r); 17328c2ecf20Sopenharmony_ci radeon_bo_unreserve(robj); 17338c2ecf20Sopenharmony_ci } 17348c2ecf20Sopenharmony_ci } 17358c2ecf20Sopenharmony_ci } 17368c2ecf20Sopenharmony_ci 17378c2ecf20Sopenharmony_ci /* init dig PHYs, disp eng pll */ 17388c2ecf20Sopenharmony_ci if (rdev->is_atom_bios) { 17398c2ecf20Sopenharmony_ci radeon_atom_encoder_init(rdev); 17408c2ecf20Sopenharmony_ci radeon_atom_disp_eng_pll_init(rdev); 17418c2ecf20Sopenharmony_ci /* turn on the BL */ 17428c2ecf20Sopenharmony_ci if (rdev->mode_info.bl_encoder) { 17438c2ecf20Sopenharmony_ci u8 bl_level = radeon_get_backlight_level(rdev, 17448c2ecf20Sopenharmony_ci rdev->mode_info.bl_encoder); 17458c2ecf20Sopenharmony_ci radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder, 17468c2ecf20Sopenharmony_ci bl_level); 17478c2ecf20Sopenharmony_ci } 17488c2ecf20Sopenharmony_ci } 17498c2ecf20Sopenharmony_ci /* reset hpd state */ 17508c2ecf20Sopenharmony_ci radeon_hpd_init(rdev); 17518c2ecf20Sopenharmony_ci /* blat the mode back in */ 17528c2ecf20Sopenharmony_ci if (fbcon) { 17538c2ecf20Sopenharmony_ci drm_helper_resume_force_mode(dev); 17548c2ecf20Sopenharmony_ci /* turn on display hw */ 17558c2ecf20Sopenharmony_ci drm_modeset_lock_all(dev); 17568c2ecf20Sopenharmony_ci list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 17578c2ecf20Sopenharmony_ci drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON); 17588c2ecf20Sopenharmony_ci } 17598c2ecf20Sopenharmony_ci drm_modeset_unlock_all(dev); 17608c2ecf20Sopenharmony_ci } 17618c2ecf20Sopenharmony_ci 17628c2ecf20Sopenharmony_ci drm_kms_helper_poll_enable(dev); 17638c2ecf20Sopenharmony_ci 17648c2ecf20Sopenharmony_ci /* set the power state here in case we are a PX system or headless */ 17658c2ecf20Sopenharmony_ci if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) 17668c2ecf20Sopenharmony_ci radeon_pm_compute_clocks(rdev); 17678c2ecf20Sopenharmony_ci 17688c2ecf20Sopenharmony_ci if (fbcon) { 17698c2ecf20Sopenharmony_ci radeon_fbdev_set_suspend(rdev, 0); 17708c2ecf20Sopenharmony_ci console_unlock(); 17718c2ecf20Sopenharmony_ci } 17728c2ecf20Sopenharmony_ci 17738c2ecf20Sopenharmony_ci return 0; 17748c2ecf20Sopenharmony_ci} 17758c2ecf20Sopenharmony_ci 17768c2ecf20Sopenharmony_ci/** 17778c2ecf20Sopenharmony_ci * radeon_gpu_reset - reset the asic 17788c2ecf20Sopenharmony_ci * 17798c2ecf20Sopenharmony_ci * @rdev: radeon device pointer 17808c2ecf20Sopenharmony_ci * 17818c2ecf20Sopenharmony_ci * Attempt the reset the GPU if it has hung (all asics). 17828c2ecf20Sopenharmony_ci * Returns 0 for success or an error on failure. 17838c2ecf20Sopenharmony_ci */ 17848c2ecf20Sopenharmony_ciint radeon_gpu_reset(struct radeon_device *rdev) 17858c2ecf20Sopenharmony_ci{ 17868c2ecf20Sopenharmony_ci unsigned ring_sizes[RADEON_NUM_RINGS]; 17878c2ecf20Sopenharmony_ci uint32_t *ring_data[RADEON_NUM_RINGS]; 17888c2ecf20Sopenharmony_ci 17898c2ecf20Sopenharmony_ci bool saved = false; 17908c2ecf20Sopenharmony_ci 17918c2ecf20Sopenharmony_ci int i, r; 17928c2ecf20Sopenharmony_ci int resched; 17938c2ecf20Sopenharmony_ci 17948c2ecf20Sopenharmony_ci down_write(&rdev->exclusive_lock); 17958c2ecf20Sopenharmony_ci 17968c2ecf20Sopenharmony_ci if (!rdev->needs_reset) { 17978c2ecf20Sopenharmony_ci up_write(&rdev->exclusive_lock); 17988c2ecf20Sopenharmony_ci return 0; 17998c2ecf20Sopenharmony_ci } 18008c2ecf20Sopenharmony_ci 18018c2ecf20Sopenharmony_ci atomic_inc(&rdev->gpu_reset_counter); 18028c2ecf20Sopenharmony_ci 18038c2ecf20Sopenharmony_ci radeon_save_bios_scratch_regs(rdev); 18048c2ecf20Sopenharmony_ci /* block TTM */ 18058c2ecf20Sopenharmony_ci resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev); 18068c2ecf20Sopenharmony_ci radeon_suspend(rdev); 18078c2ecf20Sopenharmony_ci radeon_hpd_fini(rdev); 18088c2ecf20Sopenharmony_ci 18098c2ecf20Sopenharmony_ci for (i = 0; i < RADEON_NUM_RINGS; ++i) { 18108c2ecf20Sopenharmony_ci ring_sizes[i] = radeon_ring_backup(rdev, &rdev->ring[i], 18118c2ecf20Sopenharmony_ci &ring_data[i]); 18128c2ecf20Sopenharmony_ci if (ring_sizes[i]) { 18138c2ecf20Sopenharmony_ci saved = true; 18148c2ecf20Sopenharmony_ci dev_info(rdev->dev, "Saved %d dwords of commands " 18158c2ecf20Sopenharmony_ci "on ring %d.\n", ring_sizes[i], i); 18168c2ecf20Sopenharmony_ci } 18178c2ecf20Sopenharmony_ci } 18188c2ecf20Sopenharmony_ci 18198c2ecf20Sopenharmony_ci r = radeon_asic_reset(rdev); 18208c2ecf20Sopenharmony_ci if (!r) { 18218c2ecf20Sopenharmony_ci dev_info(rdev->dev, "GPU reset succeeded, trying to resume\n"); 18228c2ecf20Sopenharmony_ci radeon_resume(rdev); 18238c2ecf20Sopenharmony_ci } 18248c2ecf20Sopenharmony_ci 18258c2ecf20Sopenharmony_ci radeon_restore_bios_scratch_regs(rdev); 18268c2ecf20Sopenharmony_ci 18278c2ecf20Sopenharmony_ci for (i = 0; i < RADEON_NUM_RINGS; ++i) { 18288c2ecf20Sopenharmony_ci if (!r && ring_data[i]) { 18298c2ecf20Sopenharmony_ci radeon_ring_restore(rdev, &rdev->ring[i], 18308c2ecf20Sopenharmony_ci ring_sizes[i], ring_data[i]); 18318c2ecf20Sopenharmony_ci } else { 18328c2ecf20Sopenharmony_ci radeon_fence_driver_force_completion(rdev, i); 18338c2ecf20Sopenharmony_ci kfree(ring_data[i]); 18348c2ecf20Sopenharmony_ci } 18358c2ecf20Sopenharmony_ci } 18368c2ecf20Sopenharmony_ci 18378c2ecf20Sopenharmony_ci if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) { 18388c2ecf20Sopenharmony_ci /* do dpm late init */ 18398c2ecf20Sopenharmony_ci r = radeon_pm_late_init(rdev); 18408c2ecf20Sopenharmony_ci if (r) { 18418c2ecf20Sopenharmony_ci rdev->pm.dpm_enabled = false; 18428c2ecf20Sopenharmony_ci DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n"); 18438c2ecf20Sopenharmony_ci } 18448c2ecf20Sopenharmony_ci } else { 18458c2ecf20Sopenharmony_ci /* resume old pm late */ 18468c2ecf20Sopenharmony_ci radeon_pm_resume(rdev); 18478c2ecf20Sopenharmony_ci } 18488c2ecf20Sopenharmony_ci 18498c2ecf20Sopenharmony_ci /* init dig PHYs, disp eng pll */ 18508c2ecf20Sopenharmony_ci if (rdev->is_atom_bios) { 18518c2ecf20Sopenharmony_ci radeon_atom_encoder_init(rdev); 18528c2ecf20Sopenharmony_ci radeon_atom_disp_eng_pll_init(rdev); 18538c2ecf20Sopenharmony_ci /* turn on the BL */ 18548c2ecf20Sopenharmony_ci if (rdev->mode_info.bl_encoder) { 18558c2ecf20Sopenharmony_ci u8 bl_level = radeon_get_backlight_level(rdev, 18568c2ecf20Sopenharmony_ci rdev->mode_info.bl_encoder); 18578c2ecf20Sopenharmony_ci radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder, 18588c2ecf20Sopenharmony_ci bl_level); 18598c2ecf20Sopenharmony_ci } 18608c2ecf20Sopenharmony_ci } 18618c2ecf20Sopenharmony_ci /* reset hpd state */ 18628c2ecf20Sopenharmony_ci radeon_hpd_init(rdev); 18638c2ecf20Sopenharmony_ci 18648c2ecf20Sopenharmony_ci ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched); 18658c2ecf20Sopenharmony_ci 18668c2ecf20Sopenharmony_ci rdev->in_reset = true; 18678c2ecf20Sopenharmony_ci rdev->needs_reset = false; 18688c2ecf20Sopenharmony_ci 18698c2ecf20Sopenharmony_ci downgrade_write(&rdev->exclusive_lock); 18708c2ecf20Sopenharmony_ci 18718c2ecf20Sopenharmony_ci drm_helper_resume_force_mode(rdev->ddev); 18728c2ecf20Sopenharmony_ci 18738c2ecf20Sopenharmony_ci /* set the power state here in case we are a PX system or headless */ 18748c2ecf20Sopenharmony_ci if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) 18758c2ecf20Sopenharmony_ci radeon_pm_compute_clocks(rdev); 18768c2ecf20Sopenharmony_ci 18778c2ecf20Sopenharmony_ci if (!r) { 18788c2ecf20Sopenharmony_ci r = radeon_ib_ring_tests(rdev); 18798c2ecf20Sopenharmony_ci if (r && saved) 18808c2ecf20Sopenharmony_ci r = -EAGAIN; 18818c2ecf20Sopenharmony_ci } else { 18828c2ecf20Sopenharmony_ci /* bad news, how to tell it to userspace ? */ 18838c2ecf20Sopenharmony_ci dev_info(rdev->dev, "GPU reset failed\n"); 18848c2ecf20Sopenharmony_ci } 18858c2ecf20Sopenharmony_ci 18868c2ecf20Sopenharmony_ci rdev->needs_reset = r == -EAGAIN; 18878c2ecf20Sopenharmony_ci rdev->in_reset = false; 18888c2ecf20Sopenharmony_ci 18898c2ecf20Sopenharmony_ci up_read(&rdev->exclusive_lock); 18908c2ecf20Sopenharmony_ci return r; 18918c2ecf20Sopenharmony_ci} 18928c2ecf20Sopenharmony_ci 18938c2ecf20Sopenharmony_ci 18948c2ecf20Sopenharmony_ci/* 18958c2ecf20Sopenharmony_ci * Debugfs 18968c2ecf20Sopenharmony_ci */ 18978c2ecf20Sopenharmony_ciint radeon_debugfs_add_files(struct radeon_device *rdev, 18988c2ecf20Sopenharmony_ci struct drm_info_list *files, 18998c2ecf20Sopenharmony_ci unsigned nfiles) 19008c2ecf20Sopenharmony_ci{ 19018c2ecf20Sopenharmony_ci unsigned i; 19028c2ecf20Sopenharmony_ci 19038c2ecf20Sopenharmony_ci for (i = 0; i < rdev->debugfs_count; i++) { 19048c2ecf20Sopenharmony_ci if (rdev->debugfs[i].files == files) { 19058c2ecf20Sopenharmony_ci /* Already registered */ 19068c2ecf20Sopenharmony_ci return 0; 19078c2ecf20Sopenharmony_ci } 19088c2ecf20Sopenharmony_ci } 19098c2ecf20Sopenharmony_ci 19108c2ecf20Sopenharmony_ci i = rdev->debugfs_count + 1; 19118c2ecf20Sopenharmony_ci if (i > RADEON_DEBUGFS_MAX_COMPONENTS) { 19128c2ecf20Sopenharmony_ci DRM_ERROR("Reached maximum number of debugfs components.\n"); 19138c2ecf20Sopenharmony_ci DRM_ERROR("Report so we increase " 19148c2ecf20Sopenharmony_ci "RADEON_DEBUGFS_MAX_COMPONENTS.\n"); 19158c2ecf20Sopenharmony_ci return -EINVAL; 19168c2ecf20Sopenharmony_ci } 19178c2ecf20Sopenharmony_ci rdev->debugfs[rdev->debugfs_count].files = files; 19188c2ecf20Sopenharmony_ci rdev->debugfs[rdev->debugfs_count].num_files = nfiles; 19198c2ecf20Sopenharmony_ci rdev->debugfs_count = i; 19208c2ecf20Sopenharmony_ci#if defined(CONFIG_DEBUG_FS) 19218c2ecf20Sopenharmony_ci drm_debugfs_create_files(files, nfiles, 19228c2ecf20Sopenharmony_ci rdev->ddev->primary->debugfs_root, 19238c2ecf20Sopenharmony_ci rdev->ddev->primary); 19248c2ecf20Sopenharmony_ci#endif 19258c2ecf20Sopenharmony_ci return 0; 19268c2ecf20Sopenharmony_ci} 1927