18c2ecf20Sopenharmony_ci/* 28c2ecf20Sopenharmony_ci * Copyright 2008 Advanced Micro Devices, Inc. 38c2ecf20Sopenharmony_ci * Copyright 2008 Red Hat Inc. 48c2ecf20Sopenharmony_ci * Copyright 2009 Jerome Glisse. 58c2ecf20Sopenharmony_ci * 68c2ecf20Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a 78c2ecf20Sopenharmony_ci * copy of this software and associated documentation files (the "Software"), 88c2ecf20Sopenharmony_ci * to deal in the Software without restriction, including without limitation 98c2ecf20Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense, 108c2ecf20Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the 118c2ecf20Sopenharmony_ci * Software is furnished to do so, subject to the following conditions: 128c2ecf20Sopenharmony_ci * 138c2ecf20Sopenharmony_ci * The above copyright notice and this permission notice shall be included in 148c2ecf20Sopenharmony_ci * all copies or substantial portions of the Software. 158c2ecf20Sopenharmony_ci * 168c2ecf20Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 178c2ecf20Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 188c2ecf20Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 198c2ecf20Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 208c2ecf20Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 218c2ecf20Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 228c2ecf20Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE. 238c2ecf20Sopenharmony_ci * 248c2ecf20Sopenharmony_ci * Authors: Dave Airlie 258c2ecf20Sopenharmony_ci * Alex Deucher 268c2ecf20Sopenharmony_ci * Jerome Glisse 278c2ecf20Sopenharmony_ci */ 288c2ecf20Sopenharmony_ci#ifndef __RADEON_ASIC_H__ 298c2ecf20Sopenharmony_ci#define __RADEON_ASIC_H__ 308c2ecf20Sopenharmony_ci 318c2ecf20Sopenharmony_ci/* 328c2ecf20Sopenharmony_ci * common functions 338c2ecf20Sopenharmony_ci */ 348c2ecf20Sopenharmony_ciuint32_t radeon_legacy_get_engine_clock(struct radeon_device *rdev); 358c2ecf20Sopenharmony_civoid radeon_legacy_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock); 368c2ecf20Sopenharmony_ciuint32_t radeon_legacy_get_memory_clock(struct radeon_device *rdev); 378c2ecf20Sopenharmony_civoid radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable); 388c2ecf20Sopenharmony_ci 398c2ecf20Sopenharmony_ciuint32_t radeon_atom_get_engine_clock(struct radeon_device *rdev); 408c2ecf20Sopenharmony_civoid radeon_atom_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock); 418c2ecf20Sopenharmony_ciuint32_t radeon_atom_get_memory_clock(struct radeon_device *rdev); 428c2ecf20Sopenharmony_civoid radeon_atom_set_memory_clock(struct radeon_device *rdev, uint32_t mem_clock); 438c2ecf20Sopenharmony_civoid radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable); 448c2ecf20Sopenharmony_ci 458c2ecf20Sopenharmony_civoid atombios_set_backlight_level(struct radeon_encoder *radeon_encoder, u8 level); 468c2ecf20Sopenharmony_ciu8 atombios_get_backlight_level(struct radeon_encoder *radeon_encoder); 478c2ecf20Sopenharmony_civoid radeon_legacy_set_backlight_level(struct radeon_encoder *radeon_encoder, u8 level); 488c2ecf20Sopenharmony_ciu8 radeon_legacy_get_backlight_level(struct radeon_encoder *radeon_encoder); 498c2ecf20Sopenharmony_ci 508c2ecf20Sopenharmony_ci/* 518c2ecf20Sopenharmony_ci * r100,rv100,rs100,rv200,rs200 528c2ecf20Sopenharmony_ci */ 538c2ecf20Sopenharmony_cistruct r100_mc_save { 548c2ecf20Sopenharmony_ci u32 GENMO_WT; 558c2ecf20Sopenharmony_ci u32 CRTC_EXT_CNTL; 568c2ecf20Sopenharmony_ci u32 CRTC_GEN_CNTL; 578c2ecf20Sopenharmony_ci u32 CRTC2_GEN_CNTL; 588c2ecf20Sopenharmony_ci u32 CUR_OFFSET; 598c2ecf20Sopenharmony_ci u32 CUR2_OFFSET; 608c2ecf20Sopenharmony_ci}; 618c2ecf20Sopenharmony_ciint r100_init(struct radeon_device *rdev); 628c2ecf20Sopenharmony_civoid r100_fini(struct radeon_device *rdev); 638c2ecf20Sopenharmony_ciint r100_suspend(struct radeon_device *rdev); 648c2ecf20Sopenharmony_ciint r100_resume(struct radeon_device *rdev); 658c2ecf20Sopenharmony_civoid r100_vga_set_state(struct radeon_device *rdev, bool state); 668c2ecf20Sopenharmony_cibool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp); 678c2ecf20Sopenharmony_ciint r100_asic_reset(struct radeon_device *rdev, bool hard); 688c2ecf20Sopenharmony_ciu32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc); 698c2ecf20Sopenharmony_civoid r100_pci_gart_tlb_flush(struct radeon_device *rdev); 708c2ecf20Sopenharmony_ciuint64_t r100_pci_gart_get_page_entry(uint64_t addr, uint32_t flags); 718c2ecf20Sopenharmony_civoid r100_pci_gart_set_page(struct radeon_device *rdev, unsigned i, 728c2ecf20Sopenharmony_ci uint64_t entry); 738c2ecf20Sopenharmony_civoid r100_ring_start(struct radeon_device *rdev, struct radeon_ring *ring); 748c2ecf20Sopenharmony_ciint r100_irq_set(struct radeon_device *rdev); 758c2ecf20Sopenharmony_ciint r100_irq_process(struct radeon_device *rdev); 768c2ecf20Sopenharmony_civoid r100_fence_ring_emit(struct radeon_device *rdev, 778c2ecf20Sopenharmony_ci struct radeon_fence *fence); 788c2ecf20Sopenharmony_cibool r100_semaphore_ring_emit(struct radeon_device *rdev, 798c2ecf20Sopenharmony_ci struct radeon_ring *cp, 808c2ecf20Sopenharmony_ci struct radeon_semaphore *semaphore, 818c2ecf20Sopenharmony_ci bool emit_wait); 828c2ecf20Sopenharmony_ciint r100_cs_parse(struct radeon_cs_parser *p); 838c2ecf20Sopenharmony_civoid r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v); 848c2ecf20Sopenharmony_ciuint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg); 858c2ecf20Sopenharmony_cistruct radeon_fence *r100_copy_blit(struct radeon_device *rdev, 868c2ecf20Sopenharmony_ci uint64_t src_offset, 878c2ecf20Sopenharmony_ci uint64_t dst_offset, 888c2ecf20Sopenharmony_ci unsigned num_gpu_pages, 898c2ecf20Sopenharmony_ci struct dma_resv *resv); 908c2ecf20Sopenharmony_ciint r100_set_surface_reg(struct radeon_device *rdev, int reg, 918c2ecf20Sopenharmony_ci uint32_t tiling_flags, uint32_t pitch, 928c2ecf20Sopenharmony_ci uint32_t offset, uint32_t obj_size); 938c2ecf20Sopenharmony_civoid r100_clear_surface_reg(struct radeon_device *rdev, int reg); 948c2ecf20Sopenharmony_civoid r100_bandwidth_update(struct radeon_device *rdev); 958c2ecf20Sopenharmony_civoid r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib); 968c2ecf20Sopenharmony_ciint r100_ring_test(struct radeon_device *rdev, struct radeon_ring *cp); 978c2ecf20Sopenharmony_civoid r100_hpd_init(struct radeon_device *rdev); 988c2ecf20Sopenharmony_civoid r100_hpd_fini(struct radeon_device *rdev); 998c2ecf20Sopenharmony_cibool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd); 1008c2ecf20Sopenharmony_civoid r100_hpd_set_polarity(struct radeon_device *rdev, 1018c2ecf20Sopenharmony_ci enum radeon_hpd_id hpd); 1028c2ecf20Sopenharmony_ciint r100_debugfs_rbbm_init(struct radeon_device *rdev); 1038c2ecf20Sopenharmony_ciint r100_debugfs_cp_init(struct radeon_device *rdev); 1048c2ecf20Sopenharmony_civoid r100_cp_disable(struct radeon_device *rdev); 1058c2ecf20Sopenharmony_ciint r100_cp_init(struct radeon_device *rdev, unsigned ring_size); 1068c2ecf20Sopenharmony_civoid r100_cp_fini(struct radeon_device *rdev); 1078c2ecf20Sopenharmony_ciint r100_pci_gart_init(struct radeon_device *rdev); 1088c2ecf20Sopenharmony_civoid r100_pci_gart_fini(struct radeon_device *rdev); 1098c2ecf20Sopenharmony_ciint r100_pci_gart_enable(struct radeon_device *rdev); 1108c2ecf20Sopenharmony_civoid r100_pci_gart_disable(struct radeon_device *rdev); 1118c2ecf20Sopenharmony_ciint r100_debugfs_mc_info_init(struct radeon_device *rdev); 1128c2ecf20Sopenharmony_ciint r100_gui_wait_for_idle(struct radeon_device *rdev); 1138c2ecf20Sopenharmony_ciint r100_ib_test(struct radeon_device *rdev, struct radeon_ring *ring); 1148c2ecf20Sopenharmony_civoid r100_irq_disable(struct radeon_device *rdev); 1158c2ecf20Sopenharmony_civoid r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save); 1168c2ecf20Sopenharmony_civoid r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save); 1178c2ecf20Sopenharmony_civoid r100_vram_init_sizes(struct radeon_device *rdev); 1188c2ecf20Sopenharmony_ciint r100_cp_reset(struct radeon_device *rdev); 1198c2ecf20Sopenharmony_civoid r100_vga_render_disable(struct radeon_device *rdev); 1208c2ecf20Sopenharmony_civoid r100_restore_sanity(struct radeon_device *rdev); 1218c2ecf20Sopenharmony_ciint r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p, 1228c2ecf20Sopenharmony_ci struct radeon_cs_packet *pkt, 1238c2ecf20Sopenharmony_ci struct radeon_bo *robj); 1248c2ecf20Sopenharmony_ciint r100_cs_parse_packet0(struct radeon_cs_parser *p, 1258c2ecf20Sopenharmony_ci struct radeon_cs_packet *pkt, 1268c2ecf20Sopenharmony_ci const unsigned *auth, unsigned n, 1278c2ecf20Sopenharmony_ci radeon_packet0_check_t check); 1288c2ecf20Sopenharmony_ciint r100_cs_packet_parse(struct radeon_cs_parser *p, 1298c2ecf20Sopenharmony_ci struct radeon_cs_packet *pkt, 1308c2ecf20Sopenharmony_ci unsigned idx); 1318c2ecf20Sopenharmony_civoid r100_enable_bm(struct radeon_device *rdev); 1328c2ecf20Sopenharmony_civoid r100_set_common_regs(struct radeon_device *rdev); 1338c2ecf20Sopenharmony_civoid r100_bm_disable(struct radeon_device *rdev); 1348c2ecf20Sopenharmony_ciextern bool r100_gui_idle(struct radeon_device *rdev); 1358c2ecf20Sopenharmony_ciextern void r100_pm_misc(struct radeon_device *rdev); 1368c2ecf20Sopenharmony_ciextern void r100_pm_prepare(struct radeon_device *rdev); 1378c2ecf20Sopenharmony_ciextern void r100_pm_finish(struct radeon_device *rdev); 1388c2ecf20Sopenharmony_ciextern void r100_pm_init_profile(struct radeon_device *rdev); 1398c2ecf20Sopenharmony_ciextern void r100_pm_get_dynpm_state(struct radeon_device *rdev); 1408c2ecf20Sopenharmony_ciextern void r100_page_flip(struct radeon_device *rdev, int crtc, 1418c2ecf20Sopenharmony_ci u64 crtc_base, bool async); 1428c2ecf20Sopenharmony_ciextern bool r100_page_flip_pending(struct radeon_device *rdev, int crtc); 1438c2ecf20Sopenharmony_ciextern void r100_wait_for_vblank(struct radeon_device *rdev, int crtc); 1448c2ecf20Sopenharmony_ciextern int r100_mc_wait_for_idle(struct radeon_device *rdev); 1458c2ecf20Sopenharmony_ci 1468c2ecf20Sopenharmony_ciu32 r100_gfx_get_rptr(struct radeon_device *rdev, 1478c2ecf20Sopenharmony_ci struct radeon_ring *ring); 1488c2ecf20Sopenharmony_ciu32 r100_gfx_get_wptr(struct radeon_device *rdev, 1498c2ecf20Sopenharmony_ci struct radeon_ring *ring); 1508c2ecf20Sopenharmony_civoid r100_gfx_set_wptr(struct radeon_device *rdev, 1518c2ecf20Sopenharmony_ci struct radeon_ring *ring); 1528c2ecf20Sopenharmony_ci 1538c2ecf20Sopenharmony_ci/* 1548c2ecf20Sopenharmony_ci * r200,rv250,rs300,rv280 1558c2ecf20Sopenharmony_ci */ 1568c2ecf20Sopenharmony_cistruct radeon_fence *r200_copy_dma(struct radeon_device *rdev, 1578c2ecf20Sopenharmony_ci uint64_t src_offset, 1588c2ecf20Sopenharmony_ci uint64_t dst_offset, 1598c2ecf20Sopenharmony_ci unsigned num_gpu_pages, 1608c2ecf20Sopenharmony_ci struct dma_resv *resv); 1618c2ecf20Sopenharmony_civoid r200_set_safe_registers(struct radeon_device *rdev); 1628c2ecf20Sopenharmony_ci 1638c2ecf20Sopenharmony_ci/* 1648c2ecf20Sopenharmony_ci * r300,r350,rv350,rv380 1658c2ecf20Sopenharmony_ci */ 1668c2ecf20Sopenharmony_ciextern int r300_init(struct radeon_device *rdev); 1678c2ecf20Sopenharmony_ciextern void r300_fini(struct radeon_device *rdev); 1688c2ecf20Sopenharmony_ciextern int r300_suspend(struct radeon_device *rdev); 1698c2ecf20Sopenharmony_ciextern int r300_resume(struct radeon_device *rdev); 1708c2ecf20Sopenharmony_ciextern int r300_asic_reset(struct radeon_device *rdev, bool hard); 1718c2ecf20Sopenharmony_ciextern void r300_ring_start(struct radeon_device *rdev, struct radeon_ring *ring); 1728c2ecf20Sopenharmony_ciextern void r300_fence_ring_emit(struct radeon_device *rdev, 1738c2ecf20Sopenharmony_ci struct radeon_fence *fence); 1748c2ecf20Sopenharmony_ciextern int r300_cs_parse(struct radeon_cs_parser *p); 1758c2ecf20Sopenharmony_ciextern void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev); 1768c2ecf20Sopenharmony_ciextern uint64_t rv370_pcie_gart_get_page_entry(uint64_t addr, uint32_t flags); 1778c2ecf20Sopenharmony_ciextern void rv370_pcie_gart_set_page(struct radeon_device *rdev, unsigned i, 1788c2ecf20Sopenharmony_ci uint64_t entry); 1798c2ecf20Sopenharmony_ciextern void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes); 1808c2ecf20Sopenharmony_ciextern int rv370_get_pcie_lanes(struct radeon_device *rdev); 1818c2ecf20Sopenharmony_ciextern void r300_set_reg_safe(struct radeon_device *rdev); 1828c2ecf20Sopenharmony_ciextern void r300_mc_program(struct radeon_device *rdev); 1838c2ecf20Sopenharmony_ciextern void r300_mc_init(struct radeon_device *rdev); 1848c2ecf20Sopenharmony_ciextern void r300_clock_startup(struct radeon_device *rdev); 1858c2ecf20Sopenharmony_ciextern int r300_mc_wait_for_idle(struct radeon_device *rdev); 1868c2ecf20Sopenharmony_ciextern int rv370_pcie_gart_init(struct radeon_device *rdev); 1878c2ecf20Sopenharmony_ciextern void rv370_pcie_gart_fini(struct radeon_device *rdev); 1888c2ecf20Sopenharmony_ciextern int rv370_pcie_gart_enable(struct radeon_device *rdev); 1898c2ecf20Sopenharmony_ciextern void rv370_pcie_gart_disable(struct radeon_device *rdev); 1908c2ecf20Sopenharmony_ciextern int r300_mc_wait_for_idle(struct radeon_device *rdev); 1918c2ecf20Sopenharmony_ci 1928c2ecf20Sopenharmony_ci/* 1938c2ecf20Sopenharmony_ci * r420,r423,rv410 1948c2ecf20Sopenharmony_ci */ 1958c2ecf20Sopenharmony_ciextern int r420_init(struct radeon_device *rdev); 1968c2ecf20Sopenharmony_ciextern void r420_fini(struct radeon_device *rdev); 1978c2ecf20Sopenharmony_ciextern int r420_suspend(struct radeon_device *rdev); 1988c2ecf20Sopenharmony_ciextern int r420_resume(struct radeon_device *rdev); 1998c2ecf20Sopenharmony_ciextern void r420_pm_init_profile(struct radeon_device *rdev); 2008c2ecf20Sopenharmony_ciextern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg); 2018c2ecf20Sopenharmony_ciextern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v); 2028c2ecf20Sopenharmony_ciextern int r420_debugfs_pipes_info_init(struct radeon_device *rdev); 2038c2ecf20Sopenharmony_ciextern void r420_pipes_init(struct radeon_device *rdev); 2048c2ecf20Sopenharmony_ci 2058c2ecf20Sopenharmony_ci/* 2068c2ecf20Sopenharmony_ci * rs400,rs480 2078c2ecf20Sopenharmony_ci */ 2088c2ecf20Sopenharmony_ciextern int rs400_init(struct radeon_device *rdev); 2098c2ecf20Sopenharmony_ciextern void rs400_fini(struct radeon_device *rdev); 2108c2ecf20Sopenharmony_ciextern int rs400_suspend(struct radeon_device *rdev); 2118c2ecf20Sopenharmony_ciextern int rs400_resume(struct radeon_device *rdev); 2128c2ecf20Sopenharmony_civoid rs400_gart_tlb_flush(struct radeon_device *rdev); 2138c2ecf20Sopenharmony_ciuint64_t rs400_gart_get_page_entry(uint64_t addr, uint32_t flags); 2148c2ecf20Sopenharmony_civoid rs400_gart_set_page(struct radeon_device *rdev, unsigned i, 2158c2ecf20Sopenharmony_ci uint64_t entry); 2168c2ecf20Sopenharmony_ciuint32_t rs400_mc_rreg(struct radeon_device *rdev, uint32_t reg); 2178c2ecf20Sopenharmony_civoid rs400_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v); 2188c2ecf20Sopenharmony_ciint rs400_gart_init(struct radeon_device *rdev); 2198c2ecf20Sopenharmony_ciint rs400_gart_enable(struct radeon_device *rdev); 2208c2ecf20Sopenharmony_civoid rs400_gart_adjust_size(struct radeon_device *rdev); 2218c2ecf20Sopenharmony_civoid rs400_gart_disable(struct radeon_device *rdev); 2228c2ecf20Sopenharmony_civoid rs400_gart_fini(struct radeon_device *rdev); 2238c2ecf20Sopenharmony_ciextern int rs400_mc_wait_for_idle(struct radeon_device *rdev); 2248c2ecf20Sopenharmony_ci 2258c2ecf20Sopenharmony_ci/* 2268c2ecf20Sopenharmony_ci * rs600. 2278c2ecf20Sopenharmony_ci */ 2288c2ecf20Sopenharmony_ciextern int rs600_asic_reset(struct radeon_device *rdev, bool hard); 2298c2ecf20Sopenharmony_ciextern int rs600_init(struct radeon_device *rdev); 2308c2ecf20Sopenharmony_ciextern void rs600_fini(struct radeon_device *rdev); 2318c2ecf20Sopenharmony_ciextern int rs600_suspend(struct radeon_device *rdev); 2328c2ecf20Sopenharmony_ciextern int rs600_resume(struct radeon_device *rdev); 2338c2ecf20Sopenharmony_ciint rs600_irq_set(struct radeon_device *rdev); 2348c2ecf20Sopenharmony_ciint rs600_irq_process(struct radeon_device *rdev); 2358c2ecf20Sopenharmony_civoid rs600_irq_disable(struct radeon_device *rdev); 2368c2ecf20Sopenharmony_ciu32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc); 2378c2ecf20Sopenharmony_civoid rs600_gart_tlb_flush(struct radeon_device *rdev); 2388c2ecf20Sopenharmony_ciuint64_t rs600_gart_get_page_entry(uint64_t addr, uint32_t flags); 2398c2ecf20Sopenharmony_civoid rs600_gart_set_page(struct radeon_device *rdev, unsigned i, 2408c2ecf20Sopenharmony_ci uint64_t entry); 2418c2ecf20Sopenharmony_ciuint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg); 2428c2ecf20Sopenharmony_civoid rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v); 2438c2ecf20Sopenharmony_civoid rs600_bandwidth_update(struct radeon_device *rdev); 2448c2ecf20Sopenharmony_civoid rs600_hpd_init(struct radeon_device *rdev); 2458c2ecf20Sopenharmony_civoid rs600_hpd_fini(struct radeon_device *rdev); 2468c2ecf20Sopenharmony_cibool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd); 2478c2ecf20Sopenharmony_civoid rs600_hpd_set_polarity(struct radeon_device *rdev, 2488c2ecf20Sopenharmony_ci enum radeon_hpd_id hpd); 2498c2ecf20Sopenharmony_ciextern void rs600_pm_misc(struct radeon_device *rdev); 2508c2ecf20Sopenharmony_ciextern void rs600_pm_prepare(struct radeon_device *rdev); 2518c2ecf20Sopenharmony_ciextern void rs600_pm_finish(struct radeon_device *rdev); 2528c2ecf20Sopenharmony_ciextern void rs600_page_flip(struct radeon_device *rdev, int crtc, 2538c2ecf20Sopenharmony_ci u64 crtc_base, bool async); 2548c2ecf20Sopenharmony_ciextern bool rs600_page_flip_pending(struct radeon_device *rdev, int crtc); 2558c2ecf20Sopenharmony_civoid rs600_set_safe_registers(struct radeon_device *rdev); 2568c2ecf20Sopenharmony_ciextern void avivo_wait_for_vblank(struct radeon_device *rdev, int crtc); 2578c2ecf20Sopenharmony_ciextern int rs600_mc_wait_for_idle(struct radeon_device *rdev); 2588c2ecf20Sopenharmony_ci 2598c2ecf20Sopenharmony_ci/* 2608c2ecf20Sopenharmony_ci * rs690,rs740 2618c2ecf20Sopenharmony_ci */ 2628c2ecf20Sopenharmony_ciint rs690_init(struct radeon_device *rdev); 2638c2ecf20Sopenharmony_civoid rs690_fini(struct radeon_device *rdev); 2648c2ecf20Sopenharmony_ciint rs690_resume(struct radeon_device *rdev); 2658c2ecf20Sopenharmony_ciint rs690_suspend(struct radeon_device *rdev); 2668c2ecf20Sopenharmony_ciuint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg); 2678c2ecf20Sopenharmony_civoid rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v); 2688c2ecf20Sopenharmony_civoid rs690_bandwidth_update(struct radeon_device *rdev); 2698c2ecf20Sopenharmony_civoid rs690_line_buffer_adjust(struct radeon_device *rdev, 2708c2ecf20Sopenharmony_ci struct drm_display_mode *mode1, 2718c2ecf20Sopenharmony_ci struct drm_display_mode *mode2); 2728c2ecf20Sopenharmony_ciextern int rs690_mc_wait_for_idle(struct radeon_device *rdev); 2738c2ecf20Sopenharmony_ci 2748c2ecf20Sopenharmony_ci/* 2758c2ecf20Sopenharmony_ci * rv515 2768c2ecf20Sopenharmony_ci */ 2778c2ecf20Sopenharmony_cistruct rv515_mc_save { 2788c2ecf20Sopenharmony_ci u32 vga_render_control; 2798c2ecf20Sopenharmony_ci u32 vga_hdp_control; 2808c2ecf20Sopenharmony_ci bool crtc_enabled[2]; 2818c2ecf20Sopenharmony_ci}; 2828c2ecf20Sopenharmony_ci 2838c2ecf20Sopenharmony_ciint rv515_init(struct radeon_device *rdev); 2848c2ecf20Sopenharmony_civoid rv515_fini(struct radeon_device *rdev); 2858c2ecf20Sopenharmony_ciuint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg); 2868c2ecf20Sopenharmony_civoid rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v); 2878c2ecf20Sopenharmony_civoid rv515_ring_start(struct radeon_device *rdev, struct radeon_ring *ring); 2888c2ecf20Sopenharmony_civoid rv515_bandwidth_update(struct radeon_device *rdev); 2898c2ecf20Sopenharmony_ciint rv515_resume(struct radeon_device *rdev); 2908c2ecf20Sopenharmony_ciint rv515_suspend(struct radeon_device *rdev); 2918c2ecf20Sopenharmony_civoid rv515_bandwidth_avivo_update(struct radeon_device *rdev); 2928c2ecf20Sopenharmony_civoid rv515_vga_render_disable(struct radeon_device *rdev); 2938c2ecf20Sopenharmony_civoid rv515_set_safe_registers(struct radeon_device *rdev); 2948c2ecf20Sopenharmony_civoid rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save); 2958c2ecf20Sopenharmony_civoid rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save); 2968c2ecf20Sopenharmony_civoid rv515_clock_startup(struct radeon_device *rdev); 2978c2ecf20Sopenharmony_civoid rv515_debugfs(struct radeon_device *rdev); 2988c2ecf20Sopenharmony_ciint rv515_mc_wait_for_idle(struct radeon_device *rdev); 2998c2ecf20Sopenharmony_ci 3008c2ecf20Sopenharmony_ci/* 3018c2ecf20Sopenharmony_ci * r520,rv530,rv560,rv570,r580 3028c2ecf20Sopenharmony_ci */ 3038c2ecf20Sopenharmony_ciint r520_init(struct radeon_device *rdev); 3048c2ecf20Sopenharmony_ciint r520_resume(struct radeon_device *rdev); 3058c2ecf20Sopenharmony_ciint r520_mc_wait_for_idle(struct radeon_device *rdev); 3068c2ecf20Sopenharmony_ci 3078c2ecf20Sopenharmony_ci/* 3088c2ecf20Sopenharmony_ci * r600,rv610,rv630,rv620,rv635,rv670,rs780,rs880 3098c2ecf20Sopenharmony_ci */ 3108c2ecf20Sopenharmony_ciint r600_init(struct radeon_device *rdev); 3118c2ecf20Sopenharmony_civoid r600_fini(struct radeon_device *rdev); 3128c2ecf20Sopenharmony_ciint r600_suspend(struct radeon_device *rdev); 3138c2ecf20Sopenharmony_ciint r600_resume(struct radeon_device *rdev); 3148c2ecf20Sopenharmony_civoid r600_vga_set_state(struct radeon_device *rdev, bool state); 3158c2ecf20Sopenharmony_ciint r600_wb_init(struct radeon_device *rdev); 3168c2ecf20Sopenharmony_civoid r600_wb_fini(struct radeon_device *rdev); 3178c2ecf20Sopenharmony_civoid r600_pcie_gart_tlb_flush(struct radeon_device *rdev); 3188c2ecf20Sopenharmony_ciuint32_t r600_pciep_rreg(struct radeon_device *rdev, uint32_t reg); 3198c2ecf20Sopenharmony_civoid r600_pciep_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v); 3208c2ecf20Sopenharmony_ciint r600_cs_parse(struct radeon_cs_parser *p); 3218c2ecf20Sopenharmony_ciint r600_dma_cs_parse(struct radeon_cs_parser *p); 3228c2ecf20Sopenharmony_civoid r600_fence_ring_emit(struct radeon_device *rdev, 3238c2ecf20Sopenharmony_ci struct radeon_fence *fence); 3248c2ecf20Sopenharmony_cibool r600_semaphore_ring_emit(struct radeon_device *rdev, 3258c2ecf20Sopenharmony_ci struct radeon_ring *cp, 3268c2ecf20Sopenharmony_ci struct radeon_semaphore *semaphore, 3278c2ecf20Sopenharmony_ci bool emit_wait); 3288c2ecf20Sopenharmony_civoid r600_dma_fence_ring_emit(struct radeon_device *rdev, 3298c2ecf20Sopenharmony_ci struct radeon_fence *fence); 3308c2ecf20Sopenharmony_cibool r600_dma_semaphore_ring_emit(struct radeon_device *rdev, 3318c2ecf20Sopenharmony_ci struct radeon_ring *ring, 3328c2ecf20Sopenharmony_ci struct radeon_semaphore *semaphore, 3338c2ecf20Sopenharmony_ci bool emit_wait); 3348c2ecf20Sopenharmony_civoid r600_dma_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib); 3358c2ecf20Sopenharmony_cibool r600_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring); 3368c2ecf20Sopenharmony_cibool r600_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp); 3378c2ecf20Sopenharmony_ciint r600_asic_reset(struct radeon_device *rdev, bool hard); 3388c2ecf20Sopenharmony_ciint r600_set_surface_reg(struct radeon_device *rdev, int reg, 3398c2ecf20Sopenharmony_ci uint32_t tiling_flags, uint32_t pitch, 3408c2ecf20Sopenharmony_ci uint32_t offset, uint32_t obj_size); 3418c2ecf20Sopenharmony_civoid r600_clear_surface_reg(struct radeon_device *rdev, int reg); 3428c2ecf20Sopenharmony_ciint r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring); 3438c2ecf20Sopenharmony_ciint r600_dma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring); 3448c2ecf20Sopenharmony_civoid r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib); 3458c2ecf20Sopenharmony_ciint r600_ring_test(struct radeon_device *rdev, struct radeon_ring *cp); 3468c2ecf20Sopenharmony_ciint r600_dma_ring_test(struct radeon_device *rdev, struct radeon_ring *cp); 3478c2ecf20Sopenharmony_cistruct radeon_fence *r600_copy_cpdma(struct radeon_device *rdev, 3488c2ecf20Sopenharmony_ci uint64_t src_offset, uint64_t dst_offset, 3498c2ecf20Sopenharmony_ci unsigned num_gpu_pages, 3508c2ecf20Sopenharmony_ci struct dma_resv *resv); 3518c2ecf20Sopenharmony_cistruct radeon_fence *r600_copy_dma(struct radeon_device *rdev, 3528c2ecf20Sopenharmony_ci uint64_t src_offset, uint64_t dst_offset, 3538c2ecf20Sopenharmony_ci unsigned num_gpu_pages, 3548c2ecf20Sopenharmony_ci struct dma_resv *resv); 3558c2ecf20Sopenharmony_civoid r600_hpd_init(struct radeon_device *rdev); 3568c2ecf20Sopenharmony_civoid r600_hpd_fini(struct radeon_device *rdev); 3578c2ecf20Sopenharmony_cibool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd); 3588c2ecf20Sopenharmony_civoid r600_hpd_set_polarity(struct radeon_device *rdev, 3598c2ecf20Sopenharmony_ci enum radeon_hpd_id hpd); 3608c2ecf20Sopenharmony_ciextern void r600_mmio_hdp_flush(struct radeon_device *rdev); 3618c2ecf20Sopenharmony_ciextern bool r600_gui_idle(struct radeon_device *rdev); 3628c2ecf20Sopenharmony_ciextern void r600_pm_misc(struct radeon_device *rdev); 3638c2ecf20Sopenharmony_ciextern void r600_pm_init_profile(struct radeon_device *rdev); 3648c2ecf20Sopenharmony_ciextern void rs780_pm_init_profile(struct radeon_device *rdev); 3658c2ecf20Sopenharmony_ciextern uint32_t rs780_mc_rreg(struct radeon_device *rdev, uint32_t reg); 3668c2ecf20Sopenharmony_ciextern void rs780_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v); 3678c2ecf20Sopenharmony_ciextern void r600_pm_get_dynpm_state(struct radeon_device *rdev); 3688c2ecf20Sopenharmony_ciextern void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes); 3698c2ecf20Sopenharmony_ciextern int r600_get_pcie_lanes(struct radeon_device *rdev); 3708c2ecf20Sopenharmony_cibool r600_card_posted(struct radeon_device *rdev); 3718c2ecf20Sopenharmony_civoid r600_cp_stop(struct radeon_device *rdev); 3728c2ecf20Sopenharmony_ciint r600_cp_start(struct radeon_device *rdev); 3738c2ecf20Sopenharmony_civoid r600_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size); 3748c2ecf20Sopenharmony_ciint r600_cp_resume(struct radeon_device *rdev); 3758c2ecf20Sopenharmony_civoid r600_cp_fini(struct radeon_device *rdev); 3768c2ecf20Sopenharmony_ciint r600_count_pipe_bits(uint32_t val); 3778c2ecf20Sopenharmony_ciint r600_mc_wait_for_idle(struct radeon_device *rdev); 3788c2ecf20Sopenharmony_ciint r600_pcie_gart_init(struct radeon_device *rdev); 3798c2ecf20Sopenharmony_civoid r600_scratch_init(struct radeon_device *rdev); 3808c2ecf20Sopenharmony_ciint r600_init_microcode(struct radeon_device *rdev); 3818c2ecf20Sopenharmony_ciu32 r600_gfx_get_rptr(struct radeon_device *rdev, 3828c2ecf20Sopenharmony_ci struct radeon_ring *ring); 3838c2ecf20Sopenharmony_ciu32 r600_gfx_get_wptr(struct radeon_device *rdev, 3848c2ecf20Sopenharmony_ci struct radeon_ring *ring); 3858c2ecf20Sopenharmony_civoid r600_gfx_set_wptr(struct radeon_device *rdev, 3868c2ecf20Sopenharmony_ci struct radeon_ring *ring); 3878c2ecf20Sopenharmony_ciint r600_get_allowed_info_register(struct radeon_device *rdev, 3888c2ecf20Sopenharmony_ci u32 reg, u32 *val); 3898c2ecf20Sopenharmony_ci/* r600 irq */ 3908c2ecf20Sopenharmony_ciint r600_irq_process(struct radeon_device *rdev); 3918c2ecf20Sopenharmony_ciint r600_irq_init(struct radeon_device *rdev); 3928c2ecf20Sopenharmony_civoid r600_irq_fini(struct radeon_device *rdev); 3938c2ecf20Sopenharmony_civoid r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size); 3948c2ecf20Sopenharmony_ciint r600_irq_set(struct radeon_device *rdev); 3958c2ecf20Sopenharmony_civoid r600_irq_suspend(struct radeon_device *rdev); 3968c2ecf20Sopenharmony_civoid r600_disable_interrupts(struct radeon_device *rdev); 3978c2ecf20Sopenharmony_civoid r600_rlc_stop(struct radeon_device *rdev); 3988c2ecf20Sopenharmony_ci/* r600 audio */ 3998c2ecf20Sopenharmony_civoid r600_audio_fini(struct radeon_device *rdev); 4008c2ecf20Sopenharmony_civoid r600_audio_set_dto(struct drm_encoder *encoder, u32 clock); 4018c2ecf20Sopenharmony_civoid r600_hdmi_update_avi_infoframe(struct drm_encoder *encoder, void *buffer, 4028c2ecf20Sopenharmony_ci size_t size); 4038c2ecf20Sopenharmony_civoid r600_hdmi_update_ACR(struct drm_encoder *encoder, uint32_t clock); 4048c2ecf20Sopenharmony_civoid r600_hdmi_audio_workaround(struct drm_encoder *encoder); 4058c2ecf20Sopenharmony_ciint r600_hdmi_buffer_status_changed(struct drm_encoder *encoder); 4068c2ecf20Sopenharmony_civoid r600_hdmi_update_audio_settings(struct drm_encoder *encoder); 4078c2ecf20Sopenharmony_ciint r600_mc_wait_for_idle(struct radeon_device *rdev); 4088c2ecf20Sopenharmony_ciu32 r600_get_xclk(struct radeon_device *rdev); 4098c2ecf20Sopenharmony_ciuint64_t r600_get_gpu_clock_counter(struct radeon_device *rdev); 4108c2ecf20Sopenharmony_ciint rv6xx_get_temp(struct radeon_device *rdev); 4118c2ecf20Sopenharmony_ciint r600_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk); 4128c2ecf20Sopenharmony_ciint r600_dpm_pre_set_power_state(struct radeon_device *rdev); 4138c2ecf20Sopenharmony_civoid r600_dpm_post_set_power_state(struct radeon_device *rdev); 4148c2ecf20Sopenharmony_ciint r600_dpm_late_enable(struct radeon_device *rdev); 4158c2ecf20Sopenharmony_ci/* r600 dma */ 4168c2ecf20Sopenharmony_ciuint32_t r600_dma_get_rptr(struct radeon_device *rdev, 4178c2ecf20Sopenharmony_ci struct radeon_ring *ring); 4188c2ecf20Sopenharmony_ciuint32_t r600_dma_get_wptr(struct radeon_device *rdev, 4198c2ecf20Sopenharmony_ci struct radeon_ring *ring); 4208c2ecf20Sopenharmony_civoid r600_dma_set_wptr(struct radeon_device *rdev, 4218c2ecf20Sopenharmony_ci struct radeon_ring *ring); 4228c2ecf20Sopenharmony_ci/* rv6xx dpm */ 4238c2ecf20Sopenharmony_ciint rv6xx_dpm_init(struct radeon_device *rdev); 4248c2ecf20Sopenharmony_ciint rv6xx_dpm_enable(struct radeon_device *rdev); 4258c2ecf20Sopenharmony_civoid rv6xx_dpm_disable(struct radeon_device *rdev); 4268c2ecf20Sopenharmony_ciint rv6xx_dpm_set_power_state(struct radeon_device *rdev); 4278c2ecf20Sopenharmony_civoid rv6xx_setup_asic(struct radeon_device *rdev); 4288c2ecf20Sopenharmony_civoid rv6xx_dpm_display_configuration_changed(struct radeon_device *rdev); 4298c2ecf20Sopenharmony_civoid rv6xx_dpm_fini(struct radeon_device *rdev); 4308c2ecf20Sopenharmony_ciu32 rv6xx_dpm_get_sclk(struct radeon_device *rdev, bool low); 4318c2ecf20Sopenharmony_ciu32 rv6xx_dpm_get_mclk(struct radeon_device *rdev, bool low); 4328c2ecf20Sopenharmony_civoid rv6xx_dpm_print_power_state(struct radeon_device *rdev, 4338c2ecf20Sopenharmony_ci struct radeon_ps *ps); 4348c2ecf20Sopenharmony_civoid rv6xx_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev, 4358c2ecf20Sopenharmony_ci struct seq_file *m); 4368c2ecf20Sopenharmony_ciint rv6xx_dpm_force_performance_level(struct radeon_device *rdev, 4378c2ecf20Sopenharmony_ci enum radeon_dpm_forced_level level); 4388c2ecf20Sopenharmony_ciu32 rv6xx_dpm_get_current_sclk(struct radeon_device *rdev); 4398c2ecf20Sopenharmony_ciu32 rv6xx_dpm_get_current_mclk(struct radeon_device *rdev); 4408c2ecf20Sopenharmony_ci/* rs780 dpm */ 4418c2ecf20Sopenharmony_ciint rs780_dpm_init(struct radeon_device *rdev); 4428c2ecf20Sopenharmony_ciint rs780_dpm_enable(struct radeon_device *rdev); 4438c2ecf20Sopenharmony_civoid rs780_dpm_disable(struct radeon_device *rdev); 4448c2ecf20Sopenharmony_ciint rs780_dpm_set_power_state(struct radeon_device *rdev); 4458c2ecf20Sopenharmony_civoid rs780_dpm_setup_asic(struct radeon_device *rdev); 4468c2ecf20Sopenharmony_civoid rs780_dpm_display_configuration_changed(struct radeon_device *rdev); 4478c2ecf20Sopenharmony_civoid rs780_dpm_fini(struct radeon_device *rdev); 4488c2ecf20Sopenharmony_ciu32 rs780_dpm_get_sclk(struct radeon_device *rdev, bool low); 4498c2ecf20Sopenharmony_ciu32 rs780_dpm_get_mclk(struct radeon_device *rdev, bool low); 4508c2ecf20Sopenharmony_civoid rs780_dpm_print_power_state(struct radeon_device *rdev, 4518c2ecf20Sopenharmony_ci struct radeon_ps *ps); 4528c2ecf20Sopenharmony_civoid rs780_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev, 4538c2ecf20Sopenharmony_ci struct seq_file *m); 4548c2ecf20Sopenharmony_ciint rs780_dpm_force_performance_level(struct radeon_device *rdev, 4558c2ecf20Sopenharmony_ci enum radeon_dpm_forced_level level); 4568c2ecf20Sopenharmony_ciu32 rs780_dpm_get_current_sclk(struct radeon_device *rdev); 4578c2ecf20Sopenharmony_ciu32 rs780_dpm_get_current_mclk(struct radeon_device *rdev); 4588c2ecf20Sopenharmony_ci 4598c2ecf20Sopenharmony_ci/* 4608c2ecf20Sopenharmony_ci * rv770,rv730,rv710,rv740 4618c2ecf20Sopenharmony_ci */ 4628c2ecf20Sopenharmony_ciint rv770_init(struct radeon_device *rdev); 4638c2ecf20Sopenharmony_civoid rv770_fini(struct radeon_device *rdev); 4648c2ecf20Sopenharmony_ciint rv770_suspend(struct radeon_device *rdev); 4658c2ecf20Sopenharmony_ciint rv770_resume(struct radeon_device *rdev); 4668c2ecf20Sopenharmony_civoid rv770_pm_misc(struct radeon_device *rdev); 4678c2ecf20Sopenharmony_civoid rv770_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base, 4688c2ecf20Sopenharmony_ci bool async); 4698c2ecf20Sopenharmony_cibool rv770_page_flip_pending(struct radeon_device *rdev, int crtc); 4708c2ecf20Sopenharmony_civoid r700_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc); 4718c2ecf20Sopenharmony_civoid r700_cp_stop(struct radeon_device *rdev); 4728c2ecf20Sopenharmony_civoid r700_cp_fini(struct radeon_device *rdev); 4738c2ecf20Sopenharmony_cistruct radeon_fence *rv770_copy_dma(struct radeon_device *rdev, 4748c2ecf20Sopenharmony_ci uint64_t src_offset, uint64_t dst_offset, 4758c2ecf20Sopenharmony_ci unsigned num_gpu_pages, 4768c2ecf20Sopenharmony_ci struct dma_resv *resv); 4778c2ecf20Sopenharmony_ciu32 rv770_get_xclk(struct radeon_device *rdev); 4788c2ecf20Sopenharmony_ciint rv770_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk); 4798c2ecf20Sopenharmony_ciint rv770_get_temp(struct radeon_device *rdev); 4808c2ecf20Sopenharmony_ci/* rv7xx pm */ 4818c2ecf20Sopenharmony_ciint rv770_dpm_init(struct radeon_device *rdev); 4828c2ecf20Sopenharmony_ciint rv770_dpm_enable(struct radeon_device *rdev); 4838c2ecf20Sopenharmony_ciint rv770_dpm_late_enable(struct radeon_device *rdev); 4848c2ecf20Sopenharmony_civoid rv770_dpm_disable(struct radeon_device *rdev); 4858c2ecf20Sopenharmony_ciint rv770_dpm_set_power_state(struct radeon_device *rdev); 4868c2ecf20Sopenharmony_civoid rv770_dpm_setup_asic(struct radeon_device *rdev); 4878c2ecf20Sopenharmony_civoid rv770_dpm_display_configuration_changed(struct radeon_device *rdev); 4888c2ecf20Sopenharmony_civoid rv770_dpm_fini(struct radeon_device *rdev); 4898c2ecf20Sopenharmony_ciu32 rv770_dpm_get_sclk(struct radeon_device *rdev, bool low); 4908c2ecf20Sopenharmony_ciu32 rv770_dpm_get_mclk(struct radeon_device *rdev, bool low); 4918c2ecf20Sopenharmony_civoid rv770_dpm_print_power_state(struct radeon_device *rdev, 4928c2ecf20Sopenharmony_ci struct radeon_ps *ps); 4938c2ecf20Sopenharmony_civoid rv770_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev, 4948c2ecf20Sopenharmony_ci struct seq_file *m); 4958c2ecf20Sopenharmony_ciint rv770_dpm_force_performance_level(struct radeon_device *rdev, 4968c2ecf20Sopenharmony_ci enum radeon_dpm_forced_level level); 4978c2ecf20Sopenharmony_cibool rv770_dpm_vblank_too_short(struct radeon_device *rdev); 4988c2ecf20Sopenharmony_ciu32 rv770_dpm_get_current_sclk(struct radeon_device *rdev); 4998c2ecf20Sopenharmony_ciu32 rv770_dpm_get_current_mclk(struct radeon_device *rdev); 5008c2ecf20Sopenharmony_ci 5018c2ecf20Sopenharmony_ci/* 5028c2ecf20Sopenharmony_ci * evergreen 5038c2ecf20Sopenharmony_ci */ 5048c2ecf20Sopenharmony_cistruct evergreen_mc_save { 5058c2ecf20Sopenharmony_ci u32 vga_render_control; 5068c2ecf20Sopenharmony_ci u32 vga_hdp_control; 5078c2ecf20Sopenharmony_ci bool crtc_enabled[RADEON_MAX_CRTCS]; 5088c2ecf20Sopenharmony_ci}; 5098c2ecf20Sopenharmony_ci 5108c2ecf20Sopenharmony_civoid evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev); 5118c2ecf20Sopenharmony_ciint evergreen_init(struct radeon_device *rdev); 5128c2ecf20Sopenharmony_civoid evergreen_fini(struct radeon_device *rdev); 5138c2ecf20Sopenharmony_ciint evergreen_suspend(struct radeon_device *rdev); 5148c2ecf20Sopenharmony_ciint evergreen_resume(struct radeon_device *rdev); 5158c2ecf20Sopenharmony_cibool evergreen_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp); 5168c2ecf20Sopenharmony_cibool evergreen_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp); 5178c2ecf20Sopenharmony_ciint evergreen_asic_reset(struct radeon_device *rdev, bool hard); 5188c2ecf20Sopenharmony_civoid evergreen_bandwidth_update(struct radeon_device *rdev); 5198c2ecf20Sopenharmony_civoid evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib); 5208c2ecf20Sopenharmony_civoid evergreen_hpd_init(struct radeon_device *rdev); 5218c2ecf20Sopenharmony_civoid evergreen_hpd_fini(struct radeon_device *rdev); 5228c2ecf20Sopenharmony_cibool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd); 5238c2ecf20Sopenharmony_civoid evergreen_hpd_set_polarity(struct radeon_device *rdev, 5248c2ecf20Sopenharmony_ci enum radeon_hpd_id hpd); 5258c2ecf20Sopenharmony_ciu32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc); 5268c2ecf20Sopenharmony_ciint evergreen_irq_set(struct radeon_device *rdev); 5278c2ecf20Sopenharmony_ciint evergreen_irq_process(struct radeon_device *rdev); 5288c2ecf20Sopenharmony_ciextern int evergreen_cs_parse(struct radeon_cs_parser *p); 5298c2ecf20Sopenharmony_ciextern int evergreen_dma_cs_parse(struct radeon_cs_parser *p); 5308c2ecf20Sopenharmony_ciextern void evergreen_pm_misc(struct radeon_device *rdev); 5318c2ecf20Sopenharmony_ciextern void evergreen_pm_prepare(struct radeon_device *rdev); 5328c2ecf20Sopenharmony_ciextern void evergreen_pm_finish(struct radeon_device *rdev); 5338c2ecf20Sopenharmony_ciextern void sumo_pm_init_profile(struct radeon_device *rdev); 5348c2ecf20Sopenharmony_ciextern void btc_pm_init_profile(struct radeon_device *rdev); 5358c2ecf20Sopenharmony_ciint sumo_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk); 5368c2ecf20Sopenharmony_ciint evergreen_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk); 5378c2ecf20Sopenharmony_ciextern void evergreen_page_flip(struct radeon_device *rdev, int crtc, 5388c2ecf20Sopenharmony_ci u64 crtc_base, bool async); 5398c2ecf20Sopenharmony_ciextern bool evergreen_page_flip_pending(struct radeon_device *rdev, int crtc); 5408c2ecf20Sopenharmony_ciextern void dce4_wait_for_vblank(struct radeon_device *rdev, int crtc); 5418c2ecf20Sopenharmony_civoid evergreen_disable_interrupt_state(struct radeon_device *rdev); 5428c2ecf20Sopenharmony_ciint evergreen_mc_wait_for_idle(struct radeon_device *rdev); 5438c2ecf20Sopenharmony_civoid evergreen_dma_fence_ring_emit(struct radeon_device *rdev, 5448c2ecf20Sopenharmony_ci struct radeon_fence *fence); 5458c2ecf20Sopenharmony_civoid evergreen_dma_ring_ib_execute(struct radeon_device *rdev, 5468c2ecf20Sopenharmony_ci struct radeon_ib *ib); 5478c2ecf20Sopenharmony_cistruct radeon_fence *evergreen_copy_dma(struct radeon_device *rdev, 5488c2ecf20Sopenharmony_ci uint64_t src_offset, uint64_t dst_offset, 5498c2ecf20Sopenharmony_ci unsigned num_gpu_pages, 5508c2ecf20Sopenharmony_ci struct dma_resv *resv); 5518c2ecf20Sopenharmony_ciint evergreen_get_temp(struct radeon_device *rdev); 5528c2ecf20Sopenharmony_ciint evergreen_get_allowed_info_register(struct radeon_device *rdev, 5538c2ecf20Sopenharmony_ci u32 reg, u32 *val); 5548c2ecf20Sopenharmony_ciint sumo_get_temp(struct radeon_device *rdev); 5558c2ecf20Sopenharmony_ciint tn_get_temp(struct radeon_device *rdev); 5568c2ecf20Sopenharmony_ciint cypress_dpm_init(struct radeon_device *rdev); 5578c2ecf20Sopenharmony_civoid cypress_dpm_setup_asic(struct radeon_device *rdev); 5588c2ecf20Sopenharmony_ciint cypress_dpm_enable(struct radeon_device *rdev); 5598c2ecf20Sopenharmony_civoid cypress_dpm_disable(struct radeon_device *rdev); 5608c2ecf20Sopenharmony_ciint cypress_dpm_set_power_state(struct radeon_device *rdev); 5618c2ecf20Sopenharmony_civoid cypress_dpm_display_configuration_changed(struct radeon_device *rdev); 5628c2ecf20Sopenharmony_civoid cypress_dpm_fini(struct radeon_device *rdev); 5638c2ecf20Sopenharmony_cibool cypress_dpm_vblank_too_short(struct radeon_device *rdev); 5648c2ecf20Sopenharmony_ciint btc_dpm_init(struct radeon_device *rdev); 5658c2ecf20Sopenharmony_civoid btc_dpm_setup_asic(struct radeon_device *rdev); 5668c2ecf20Sopenharmony_ciint btc_dpm_enable(struct radeon_device *rdev); 5678c2ecf20Sopenharmony_civoid btc_dpm_disable(struct radeon_device *rdev); 5688c2ecf20Sopenharmony_ciint btc_dpm_pre_set_power_state(struct radeon_device *rdev); 5698c2ecf20Sopenharmony_ciint btc_dpm_set_power_state(struct radeon_device *rdev); 5708c2ecf20Sopenharmony_civoid btc_dpm_post_set_power_state(struct radeon_device *rdev); 5718c2ecf20Sopenharmony_civoid btc_dpm_fini(struct radeon_device *rdev); 5728c2ecf20Sopenharmony_ciu32 btc_dpm_get_sclk(struct radeon_device *rdev, bool low); 5738c2ecf20Sopenharmony_ciu32 btc_dpm_get_mclk(struct radeon_device *rdev, bool low); 5748c2ecf20Sopenharmony_cibool btc_dpm_vblank_too_short(struct radeon_device *rdev); 5758c2ecf20Sopenharmony_civoid btc_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev, 5768c2ecf20Sopenharmony_ci struct seq_file *m); 5778c2ecf20Sopenharmony_ciu32 btc_dpm_get_current_sclk(struct radeon_device *rdev); 5788c2ecf20Sopenharmony_ciu32 btc_dpm_get_current_mclk(struct radeon_device *rdev); 5798c2ecf20Sopenharmony_ciint sumo_dpm_init(struct radeon_device *rdev); 5808c2ecf20Sopenharmony_ciint sumo_dpm_enable(struct radeon_device *rdev); 5818c2ecf20Sopenharmony_ciint sumo_dpm_late_enable(struct radeon_device *rdev); 5828c2ecf20Sopenharmony_civoid sumo_dpm_disable(struct radeon_device *rdev); 5838c2ecf20Sopenharmony_ciint sumo_dpm_pre_set_power_state(struct radeon_device *rdev); 5848c2ecf20Sopenharmony_ciint sumo_dpm_set_power_state(struct radeon_device *rdev); 5858c2ecf20Sopenharmony_civoid sumo_dpm_post_set_power_state(struct radeon_device *rdev); 5868c2ecf20Sopenharmony_civoid sumo_dpm_setup_asic(struct radeon_device *rdev); 5878c2ecf20Sopenharmony_civoid sumo_dpm_display_configuration_changed(struct radeon_device *rdev); 5888c2ecf20Sopenharmony_civoid sumo_dpm_fini(struct radeon_device *rdev); 5898c2ecf20Sopenharmony_ciu32 sumo_dpm_get_sclk(struct radeon_device *rdev, bool low); 5908c2ecf20Sopenharmony_ciu32 sumo_dpm_get_mclk(struct radeon_device *rdev, bool low); 5918c2ecf20Sopenharmony_civoid sumo_dpm_print_power_state(struct radeon_device *rdev, 5928c2ecf20Sopenharmony_ci struct radeon_ps *ps); 5938c2ecf20Sopenharmony_civoid sumo_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev, 5948c2ecf20Sopenharmony_ci struct seq_file *m); 5958c2ecf20Sopenharmony_ciint sumo_dpm_force_performance_level(struct radeon_device *rdev, 5968c2ecf20Sopenharmony_ci enum radeon_dpm_forced_level level); 5978c2ecf20Sopenharmony_ciu32 sumo_dpm_get_current_sclk(struct radeon_device *rdev); 5988c2ecf20Sopenharmony_ciu32 sumo_dpm_get_current_mclk(struct radeon_device *rdev); 5998c2ecf20Sopenharmony_ci 6008c2ecf20Sopenharmony_ci/* 6018c2ecf20Sopenharmony_ci * cayman 6028c2ecf20Sopenharmony_ci */ 6038c2ecf20Sopenharmony_civoid cayman_fence_ring_emit(struct radeon_device *rdev, 6048c2ecf20Sopenharmony_ci struct radeon_fence *fence); 6058c2ecf20Sopenharmony_civoid cayman_pcie_gart_tlb_flush(struct radeon_device *rdev); 6068c2ecf20Sopenharmony_ciint cayman_init(struct radeon_device *rdev); 6078c2ecf20Sopenharmony_civoid cayman_fini(struct radeon_device *rdev); 6088c2ecf20Sopenharmony_ciint cayman_suspend(struct radeon_device *rdev); 6098c2ecf20Sopenharmony_ciint cayman_resume(struct radeon_device *rdev); 6108c2ecf20Sopenharmony_ciint cayman_asic_reset(struct radeon_device *rdev, bool hard); 6118c2ecf20Sopenharmony_civoid cayman_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib); 6128c2ecf20Sopenharmony_ciint cayman_vm_init(struct radeon_device *rdev); 6138c2ecf20Sopenharmony_civoid cayman_vm_fini(struct radeon_device *rdev); 6148c2ecf20Sopenharmony_civoid cayman_vm_flush(struct radeon_device *rdev, struct radeon_ring *ring, 6158c2ecf20Sopenharmony_ci unsigned vm_id, uint64_t pd_addr); 6168c2ecf20Sopenharmony_ciuint32_t cayman_vm_page_flags(struct radeon_device *rdev, uint32_t flags); 6178c2ecf20Sopenharmony_ciint evergreen_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib); 6188c2ecf20Sopenharmony_ciint evergreen_dma_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib); 6198c2ecf20Sopenharmony_civoid cayman_dma_ring_ib_execute(struct radeon_device *rdev, 6208c2ecf20Sopenharmony_ci struct radeon_ib *ib); 6218c2ecf20Sopenharmony_cibool cayman_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring); 6228c2ecf20Sopenharmony_cibool cayman_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring); 6238c2ecf20Sopenharmony_ci 6248c2ecf20Sopenharmony_civoid cayman_dma_vm_copy_pages(struct radeon_device *rdev, 6258c2ecf20Sopenharmony_ci struct radeon_ib *ib, 6268c2ecf20Sopenharmony_ci uint64_t pe, uint64_t src, 6278c2ecf20Sopenharmony_ci unsigned count); 6288c2ecf20Sopenharmony_civoid cayman_dma_vm_write_pages(struct radeon_device *rdev, 6298c2ecf20Sopenharmony_ci struct radeon_ib *ib, 6308c2ecf20Sopenharmony_ci uint64_t pe, 6318c2ecf20Sopenharmony_ci uint64_t addr, unsigned count, 6328c2ecf20Sopenharmony_ci uint32_t incr, uint32_t flags); 6338c2ecf20Sopenharmony_civoid cayman_dma_vm_set_pages(struct radeon_device *rdev, 6348c2ecf20Sopenharmony_ci struct radeon_ib *ib, 6358c2ecf20Sopenharmony_ci uint64_t pe, 6368c2ecf20Sopenharmony_ci uint64_t addr, unsigned count, 6378c2ecf20Sopenharmony_ci uint32_t incr, uint32_t flags); 6388c2ecf20Sopenharmony_civoid cayman_dma_vm_pad_ib(struct radeon_ib *ib); 6398c2ecf20Sopenharmony_ci 6408c2ecf20Sopenharmony_civoid cayman_dma_vm_flush(struct radeon_device *rdev, struct radeon_ring *ring, 6418c2ecf20Sopenharmony_ci unsigned vm_id, uint64_t pd_addr); 6428c2ecf20Sopenharmony_ci 6438c2ecf20Sopenharmony_ciu32 cayman_gfx_get_rptr(struct radeon_device *rdev, 6448c2ecf20Sopenharmony_ci struct radeon_ring *ring); 6458c2ecf20Sopenharmony_ciu32 cayman_gfx_get_wptr(struct radeon_device *rdev, 6468c2ecf20Sopenharmony_ci struct radeon_ring *ring); 6478c2ecf20Sopenharmony_civoid cayman_gfx_set_wptr(struct radeon_device *rdev, 6488c2ecf20Sopenharmony_ci struct radeon_ring *ring); 6498c2ecf20Sopenharmony_ciuint32_t cayman_dma_get_rptr(struct radeon_device *rdev, 6508c2ecf20Sopenharmony_ci struct radeon_ring *ring); 6518c2ecf20Sopenharmony_ciuint32_t cayman_dma_get_wptr(struct radeon_device *rdev, 6528c2ecf20Sopenharmony_ci struct radeon_ring *ring); 6538c2ecf20Sopenharmony_civoid cayman_dma_set_wptr(struct radeon_device *rdev, 6548c2ecf20Sopenharmony_ci struct radeon_ring *ring); 6558c2ecf20Sopenharmony_ciint cayman_get_allowed_info_register(struct radeon_device *rdev, 6568c2ecf20Sopenharmony_ci u32 reg, u32 *val); 6578c2ecf20Sopenharmony_ci 6588c2ecf20Sopenharmony_ciint ni_dpm_init(struct radeon_device *rdev); 6598c2ecf20Sopenharmony_civoid ni_dpm_setup_asic(struct radeon_device *rdev); 6608c2ecf20Sopenharmony_ciint ni_dpm_enable(struct radeon_device *rdev); 6618c2ecf20Sopenharmony_civoid ni_dpm_disable(struct radeon_device *rdev); 6628c2ecf20Sopenharmony_ciint ni_dpm_pre_set_power_state(struct radeon_device *rdev); 6638c2ecf20Sopenharmony_ciint ni_dpm_set_power_state(struct radeon_device *rdev); 6648c2ecf20Sopenharmony_civoid ni_dpm_post_set_power_state(struct radeon_device *rdev); 6658c2ecf20Sopenharmony_civoid ni_dpm_fini(struct radeon_device *rdev); 6668c2ecf20Sopenharmony_ciu32 ni_dpm_get_sclk(struct radeon_device *rdev, bool low); 6678c2ecf20Sopenharmony_ciu32 ni_dpm_get_mclk(struct radeon_device *rdev, bool low); 6688c2ecf20Sopenharmony_civoid ni_dpm_print_power_state(struct radeon_device *rdev, 6698c2ecf20Sopenharmony_ci struct radeon_ps *ps); 6708c2ecf20Sopenharmony_civoid ni_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev, 6718c2ecf20Sopenharmony_ci struct seq_file *m); 6728c2ecf20Sopenharmony_ciint ni_dpm_force_performance_level(struct radeon_device *rdev, 6738c2ecf20Sopenharmony_ci enum radeon_dpm_forced_level level); 6748c2ecf20Sopenharmony_cibool ni_dpm_vblank_too_short(struct radeon_device *rdev); 6758c2ecf20Sopenharmony_ciu32 ni_dpm_get_current_sclk(struct radeon_device *rdev); 6768c2ecf20Sopenharmony_ciu32 ni_dpm_get_current_mclk(struct radeon_device *rdev); 6778c2ecf20Sopenharmony_ciint trinity_dpm_init(struct radeon_device *rdev); 6788c2ecf20Sopenharmony_ciint trinity_dpm_enable(struct radeon_device *rdev); 6798c2ecf20Sopenharmony_ciint trinity_dpm_late_enable(struct radeon_device *rdev); 6808c2ecf20Sopenharmony_civoid trinity_dpm_disable(struct radeon_device *rdev); 6818c2ecf20Sopenharmony_ciint trinity_dpm_pre_set_power_state(struct radeon_device *rdev); 6828c2ecf20Sopenharmony_ciint trinity_dpm_set_power_state(struct radeon_device *rdev); 6838c2ecf20Sopenharmony_civoid trinity_dpm_post_set_power_state(struct radeon_device *rdev); 6848c2ecf20Sopenharmony_civoid trinity_dpm_setup_asic(struct radeon_device *rdev); 6858c2ecf20Sopenharmony_civoid trinity_dpm_display_configuration_changed(struct radeon_device *rdev); 6868c2ecf20Sopenharmony_civoid trinity_dpm_fini(struct radeon_device *rdev); 6878c2ecf20Sopenharmony_ciu32 trinity_dpm_get_sclk(struct radeon_device *rdev, bool low); 6888c2ecf20Sopenharmony_ciu32 trinity_dpm_get_mclk(struct radeon_device *rdev, bool low); 6898c2ecf20Sopenharmony_civoid trinity_dpm_print_power_state(struct radeon_device *rdev, 6908c2ecf20Sopenharmony_ci struct radeon_ps *ps); 6918c2ecf20Sopenharmony_civoid trinity_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev, 6928c2ecf20Sopenharmony_ci struct seq_file *m); 6938c2ecf20Sopenharmony_ciint trinity_dpm_force_performance_level(struct radeon_device *rdev, 6948c2ecf20Sopenharmony_ci enum radeon_dpm_forced_level level); 6958c2ecf20Sopenharmony_civoid trinity_dpm_enable_bapm(struct radeon_device *rdev, bool enable); 6968c2ecf20Sopenharmony_ciu32 trinity_dpm_get_current_sclk(struct radeon_device *rdev); 6978c2ecf20Sopenharmony_ciu32 trinity_dpm_get_current_mclk(struct radeon_device *rdev); 6988c2ecf20Sopenharmony_ciint tn_set_vce_clocks(struct radeon_device *rdev, u32 evclk, u32 ecclk); 6998c2ecf20Sopenharmony_ci 7008c2ecf20Sopenharmony_ci/* DCE6 - SI */ 7018c2ecf20Sopenharmony_civoid dce6_bandwidth_update(struct radeon_device *rdev); 7028c2ecf20Sopenharmony_civoid dce6_audio_fini(struct radeon_device *rdev); 7038c2ecf20Sopenharmony_ci 7048c2ecf20Sopenharmony_ci/* 7058c2ecf20Sopenharmony_ci * si 7068c2ecf20Sopenharmony_ci */ 7078c2ecf20Sopenharmony_civoid si_fence_ring_emit(struct radeon_device *rdev, 7088c2ecf20Sopenharmony_ci struct radeon_fence *fence); 7098c2ecf20Sopenharmony_civoid si_pcie_gart_tlb_flush(struct radeon_device *rdev); 7108c2ecf20Sopenharmony_ciint si_init(struct radeon_device *rdev); 7118c2ecf20Sopenharmony_civoid si_fini(struct radeon_device *rdev); 7128c2ecf20Sopenharmony_ciint si_suspend(struct radeon_device *rdev); 7138c2ecf20Sopenharmony_ciint si_resume(struct radeon_device *rdev); 7148c2ecf20Sopenharmony_cibool si_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp); 7158c2ecf20Sopenharmony_cibool si_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp); 7168c2ecf20Sopenharmony_ciint si_asic_reset(struct radeon_device *rdev, bool hard); 7178c2ecf20Sopenharmony_civoid si_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib); 7188c2ecf20Sopenharmony_ciint si_irq_set(struct radeon_device *rdev); 7198c2ecf20Sopenharmony_ciint si_irq_process(struct radeon_device *rdev); 7208c2ecf20Sopenharmony_ciint si_vm_init(struct radeon_device *rdev); 7218c2ecf20Sopenharmony_civoid si_vm_fini(struct radeon_device *rdev); 7228c2ecf20Sopenharmony_civoid si_vm_flush(struct radeon_device *rdev, struct radeon_ring *ring, 7238c2ecf20Sopenharmony_ci unsigned vm_id, uint64_t pd_addr); 7248c2ecf20Sopenharmony_ciint si_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib); 7258c2ecf20Sopenharmony_cistruct radeon_fence *si_copy_dma(struct radeon_device *rdev, 7268c2ecf20Sopenharmony_ci uint64_t src_offset, uint64_t dst_offset, 7278c2ecf20Sopenharmony_ci unsigned num_gpu_pages, 7288c2ecf20Sopenharmony_ci struct dma_resv *resv); 7298c2ecf20Sopenharmony_ci 7308c2ecf20Sopenharmony_civoid si_dma_vm_copy_pages(struct radeon_device *rdev, 7318c2ecf20Sopenharmony_ci struct radeon_ib *ib, 7328c2ecf20Sopenharmony_ci uint64_t pe, uint64_t src, 7338c2ecf20Sopenharmony_ci unsigned count); 7348c2ecf20Sopenharmony_civoid si_dma_vm_write_pages(struct radeon_device *rdev, 7358c2ecf20Sopenharmony_ci struct radeon_ib *ib, 7368c2ecf20Sopenharmony_ci uint64_t pe, 7378c2ecf20Sopenharmony_ci uint64_t addr, unsigned count, 7388c2ecf20Sopenharmony_ci uint32_t incr, uint32_t flags); 7398c2ecf20Sopenharmony_civoid si_dma_vm_set_pages(struct radeon_device *rdev, 7408c2ecf20Sopenharmony_ci struct radeon_ib *ib, 7418c2ecf20Sopenharmony_ci uint64_t pe, 7428c2ecf20Sopenharmony_ci uint64_t addr, unsigned count, 7438c2ecf20Sopenharmony_ci uint32_t incr, uint32_t flags); 7448c2ecf20Sopenharmony_ci 7458c2ecf20Sopenharmony_civoid si_dma_vm_flush(struct radeon_device *rdev, struct radeon_ring *ring, 7468c2ecf20Sopenharmony_ci unsigned vm_id, uint64_t pd_addr); 7478c2ecf20Sopenharmony_ciu32 si_get_xclk(struct radeon_device *rdev); 7488c2ecf20Sopenharmony_ciuint64_t si_get_gpu_clock_counter(struct radeon_device *rdev); 7498c2ecf20Sopenharmony_ciint si_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk); 7508c2ecf20Sopenharmony_ciint si_set_vce_clocks(struct radeon_device *rdev, u32 evclk, u32 ecclk); 7518c2ecf20Sopenharmony_ciint si_get_temp(struct radeon_device *rdev); 7528c2ecf20Sopenharmony_ciint si_get_allowed_info_register(struct radeon_device *rdev, 7538c2ecf20Sopenharmony_ci u32 reg, u32 *val); 7548c2ecf20Sopenharmony_ciint si_dpm_init(struct radeon_device *rdev); 7558c2ecf20Sopenharmony_civoid si_dpm_setup_asic(struct radeon_device *rdev); 7568c2ecf20Sopenharmony_ciint si_dpm_enable(struct radeon_device *rdev); 7578c2ecf20Sopenharmony_ciint si_dpm_late_enable(struct radeon_device *rdev); 7588c2ecf20Sopenharmony_civoid si_dpm_disable(struct radeon_device *rdev); 7598c2ecf20Sopenharmony_ciint si_dpm_pre_set_power_state(struct radeon_device *rdev); 7608c2ecf20Sopenharmony_ciint si_dpm_set_power_state(struct radeon_device *rdev); 7618c2ecf20Sopenharmony_civoid si_dpm_post_set_power_state(struct radeon_device *rdev); 7628c2ecf20Sopenharmony_civoid si_dpm_fini(struct radeon_device *rdev); 7638c2ecf20Sopenharmony_civoid si_dpm_display_configuration_changed(struct radeon_device *rdev); 7648c2ecf20Sopenharmony_civoid si_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev, 7658c2ecf20Sopenharmony_ci struct seq_file *m); 7668c2ecf20Sopenharmony_ciint si_dpm_force_performance_level(struct radeon_device *rdev, 7678c2ecf20Sopenharmony_ci enum radeon_dpm_forced_level level); 7688c2ecf20Sopenharmony_ciint si_fan_ctrl_get_fan_speed_percent(struct radeon_device *rdev, 7698c2ecf20Sopenharmony_ci u32 *speed); 7708c2ecf20Sopenharmony_ciint si_fan_ctrl_set_fan_speed_percent(struct radeon_device *rdev, 7718c2ecf20Sopenharmony_ci u32 speed); 7728c2ecf20Sopenharmony_ciu32 si_fan_ctrl_get_mode(struct radeon_device *rdev); 7738c2ecf20Sopenharmony_civoid si_fan_ctrl_set_mode(struct radeon_device *rdev, u32 mode); 7748c2ecf20Sopenharmony_ciu32 si_dpm_get_current_sclk(struct radeon_device *rdev); 7758c2ecf20Sopenharmony_ciu32 si_dpm_get_current_mclk(struct radeon_device *rdev); 7768c2ecf20Sopenharmony_ci 7778c2ecf20Sopenharmony_ci/* DCE8 - CIK */ 7788c2ecf20Sopenharmony_civoid dce8_bandwidth_update(struct radeon_device *rdev); 7798c2ecf20Sopenharmony_ci 7808c2ecf20Sopenharmony_ci/* 7818c2ecf20Sopenharmony_ci * cik 7828c2ecf20Sopenharmony_ci */ 7838c2ecf20Sopenharmony_ciuint64_t cik_get_gpu_clock_counter(struct radeon_device *rdev); 7848c2ecf20Sopenharmony_ciu32 cik_get_xclk(struct radeon_device *rdev); 7858c2ecf20Sopenharmony_ciuint32_t cik_pciep_rreg(struct radeon_device *rdev, uint32_t reg); 7868c2ecf20Sopenharmony_civoid cik_pciep_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v); 7878c2ecf20Sopenharmony_ciint cik_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk); 7888c2ecf20Sopenharmony_ciint cik_set_vce_clocks(struct radeon_device *rdev, u32 evclk, u32 ecclk); 7898c2ecf20Sopenharmony_civoid cik_sdma_fence_ring_emit(struct radeon_device *rdev, 7908c2ecf20Sopenharmony_ci struct radeon_fence *fence); 7918c2ecf20Sopenharmony_cibool cik_sdma_semaphore_ring_emit(struct radeon_device *rdev, 7928c2ecf20Sopenharmony_ci struct radeon_ring *ring, 7938c2ecf20Sopenharmony_ci struct radeon_semaphore *semaphore, 7948c2ecf20Sopenharmony_ci bool emit_wait); 7958c2ecf20Sopenharmony_civoid cik_sdma_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib); 7968c2ecf20Sopenharmony_cistruct radeon_fence *cik_copy_dma(struct radeon_device *rdev, 7978c2ecf20Sopenharmony_ci uint64_t src_offset, uint64_t dst_offset, 7988c2ecf20Sopenharmony_ci unsigned num_gpu_pages, 7998c2ecf20Sopenharmony_ci struct dma_resv *resv); 8008c2ecf20Sopenharmony_cistruct radeon_fence *cik_copy_cpdma(struct radeon_device *rdev, 8018c2ecf20Sopenharmony_ci uint64_t src_offset, uint64_t dst_offset, 8028c2ecf20Sopenharmony_ci unsigned num_gpu_pages, 8038c2ecf20Sopenharmony_ci struct dma_resv *resv); 8048c2ecf20Sopenharmony_ciint cik_sdma_ring_test(struct radeon_device *rdev, struct radeon_ring *ring); 8058c2ecf20Sopenharmony_ciint cik_sdma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring); 8068c2ecf20Sopenharmony_cibool cik_sdma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring); 8078c2ecf20Sopenharmony_civoid cik_fence_gfx_ring_emit(struct radeon_device *rdev, 8088c2ecf20Sopenharmony_ci struct radeon_fence *fence); 8098c2ecf20Sopenharmony_civoid cik_fence_compute_ring_emit(struct radeon_device *rdev, 8108c2ecf20Sopenharmony_ci struct radeon_fence *fence); 8118c2ecf20Sopenharmony_cibool cik_semaphore_ring_emit(struct radeon_device *rdev, 8128c2ecf20Sopenharmony_ci struct radeon_ring *cp, 8138c2ecf20Sopenharmony_ci struct radeon_semaphore *semaphore, 8148c2ecf20Sopenharmony_ci bool emit_wait); 8158c2ecf20Sopenharmony_civoid cik_pcie_gart_tlb_flush(struct radeon_device *rdev); 8168c2ecf20Sopenharmony_ciint cik_init(struct radeon_device *rdev); 8178c2ecf20Sopenharmony_civoid cik_fini(struct radeon_device *rdev); 8188c2ecf20Sopenharmony_ciint cik_suspend(struct radeon_device *rdev); 8198c2ecf20Sopenharmony_ciint cik_resume(struct radeon_device *rdev); 8208c2ecf20Sopenharmony_cibool cik_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp); 8218c2ecf20Sopenharmony_ciint cik_asic_reset(struct radeon_device *rdev, bool hard); 8228c2ecf20Sopenharmony_civoid cik_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib); 8238c2ecf20Sopenharmony_ciint cik_ring_test(struct radeon_device *rdev, struct radeon_ring *ring); 8248c2ecf20Sopenharmony_ciint cik_ib_test(struct radeon_device *rdev, struct radeon_ring *ring); 8258c2ecf20Sopenharmony_ciint cik_irq_set(struct radeon_device *rdev); 8268c2ecf20Sopenharmony_ciint cik_irq_process(struct radeon_device *rdev); 8278c2ecf20Sopenharmony_ciint cik_vm_init(struct radeon_device *rdev); 8288c2ecf20Sopenharmony_civoid cik_vm_fini(struct radeon_device *rdev); 8298c2ecf20Sopenharmony_civoid cik_vm_flush(struct radeon_device *rdev, struct radeon_ring *ring, 8308c2ecf20Sopenharmony_ci unsigned vm_id, uint64_t pd_addr); 8318c2ecf20Sopenharmony_ci 8328c2ecf20Sopenharmony_civoid cik_sdma_vm_copy_pages(struct radeon_device *rdev, 8338c2ecf20Sopenharmony_ci struct radeon_ib *ib, 8348c2ecf20Sopenharmony_ci uint64_t pe, uint64_t src, 8358c2ecf20Sopenharmony_ci unsigned count); 8368c2ecf20Sopenharmony_civoid cik_sdma_vm_write_pages(struct radeon_device *rdev, 8378c2ecf20Sopenharmony_ci struct radeon_ib *ib, 8388c2ecf20Sopenharmony_ci uint64_t pe, 8398c2ecf20Sopenharmony_ci uint64_t addr, unsigned count, 8408c2ecf20Sopenharmony_ci uint32_t incr, uint32_t flags); 8418c2ecf20Sopenharmony_civoid cik_sdma_vm_set_pages(struct radeon_device *rdev, 8428c2ecf20Sopenharmony_ci struct radeon_ib *ib, 8438c2ecf20Sopenharmony_ci uint64_t pe, 8448c2ecf20Sopenharmony_ci uint64_t addr, unsigned count, 8458c2ecf20Sopenharmony_ci uint32_t incr, uint32_t flags); 8468c2ecf20Sopenharmony_civoid cik_sdma_vm_pad_ib(struct radeon_ib *ib); 8478c2ecf20Sopenharmony_ci 8488c2ecf20Sopenharmony_civoid cik_dma_vm_flush(struct radeon_device *rdev, struct radeon_ring *ring, 8498c2ecf20Sopenharmony_ci unsigned vm_id, uint64_t pd_addr); 8508c2ecf20Sopenharmony_ciint cik_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib); 8518c2ecf20Sopenharmony_ciu32 cik_gfx_get_rptr(struct radeon_device *rdev, 8528c2ecf20Sopenharmony_ci struct radeon_ring *ring); 8538c2ecf20Sopenharmony_ciu32 cik_gfx_get_wptr(struct radeon_device *rdev, 8548c2ecf20Sopenharmony_ci struct radeon_ring *ring); 8558c2ecf20Sopenharmony_civoid cik_gfx_set_wptr(struct radeon_device *rdev, 8568c2ecf20Sopenharmony_ci struct radeon_ring *ring); 8578c2ecf20Sopenharmony_ciu32 cik_compute_get_rptr(struct radeon_device *rdev, 8588c2ecf20Sopenharmony_ci struct radeon_ring *ring); 8598c2ecf20Sopenharmony_ciu32 cik_compute_get_wptr(struct radeon_device *rdev, 8608c2ecf20Sopenharmony_ci struct radeon_ring *ring); 8618c2ecf20Sopenharmony_civoid cik_compute_set_wptr(struct radeon_device *rdev, 8628c2ecf20Sopenharmony_ci struct radeon_ring *ring); 8638c2ecf20Sopenharmony_ciu32 cik_sdma_get_rptr(struct radeon_device *rdev, 8648c2ecf20Sopenharmony_ci struct radeon_ring *ring); 8658c2ecf20Sopenharmony_ciu32 cik_sdma_get_wptr(struct radeon_device *rdev, 8668c2ecf20Sopenharmony_ci struct radeon_ring *ring); 8678c2ecf20Sopenharmony_civoid cik_sdma_set_wptr(struct radeon_device *rdev, 8688c2ecf20Sopenharmony_ci struct radeon_ring *ring); 8698c2ecf20Sopenharmony_ciint ci_get_temp(struct radeon_device *rdev); 8708c2ecf20Sopenharmony_ciint kv_get_temp(struct radeon_device *rdev); 8718c2ecf20Sopenharmony_ciint cik_get_allowed_info_register(struct radeon_device *rdev, 8728c2ecf20Sopenharmony_ci u32 reg, u32 *val); 8738c2ecf20Sopenharmony_ci 8748c2ecf20Sopenharmony_ciint ci_dpm_init(struct radeon_device *rdev); 8758c2ecf20Sopenharmony_ciint ci_dpm_enable(struct radeon_device *rdev); 8768c2ecf20Sopenharmony_ciint ci_dpm_late_enable(struct radeon_device *rdev); 8778c2ecf20Sopenharmony_civoid ci_dpm_disable(struct radeon_device *rdev); 8788c2ecf20Sopenharmony_ciint ci_dpm_pre_set_power_state(struct radeon_device *rdev); 8798c2ecf20Sopenharmony_ciint ci_dpm_set_power_state(struct radeon_device *rdev); 8808c2ecf20Sopenharmony_civoid ci_dpm_post_set_power_state(struct radeon_device *rdev); 8818c2ecf20Sopenharmony_civoid ci_dpm_setup_asic(struct radeon_device *rdev); 8828c2ecf20Sopenharmony_civoid ci_dpm_display_configuration_changed(struct radeon_device *rdev); 8838c2ecf20Sopenharmony_civoid ci_dpm_fini(struct radeon_device *rdev); 8848c2ecf20Sopenharmony_ciu32 ci_dpm_get_sclk(struct radeon_device *rdev, bool low); 8858c2ecf20Sopenharmony_ciu32 ci_dpm_get_mclk(struct radeon_device *rdev, bool low); 8868c2ecf20Sopenharmony_civoid ci_dpm_print_power_state(struct radeon_device *rdev, 8878c2ecf20Sopenharmony_ci struct radeon_ps *ps); 8888c2ecf20Sopenharmony_civoid ci_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev, 8898c2ecf20Sopenharmony_ci struct seq_file *m); 8908c2ecf20Sopenharmony_ciint ci_dpm_force_performance_level(struct radeon_device *rdev, 8918c2ecf20Sopenharmony_ci enum radeon_dpm_forced_level level); 8928c2ecf20Sopenharmony_cibool ci_dpm_vblank_too_short(struct radeon_device *rdev); 8938c2ecf20Sopenharmony_civoid ci_dpm_powergate_uvd(struct radeon_device *rdev, bool gate); 8948c2ecf20Sopenharmony_ciu32 ci_dpm_get_current_sclk(struct radeon_device *rdev); 8958c2ecf20Sopenharmony_ciu32 ci_dpm_get_current_mclk(struct radeon_device *rdev); 8968c2ecf20Sopenharmony_ci 8978c2ecf20Sopenharmony_ciint ci_fan_ctrl_get_fan_speed_percent(struct radeon_device *rdev, 8988c2ecf20Sopenharmony_ci u32 *speed); 8998c2ecf20Sopenharmony_ciint ci_fan_ctrl_set_fan_speed_percent(struct radeon_device *rdev, 9008c2ecf20Sopenharmony_ci u32 speed); 9018c2ecf20Sopenharmony_ciu32 ci_fan_ctrl_get_mode(struct radeon_device *rdev); 9028c2ecf20Sopenharmony_civoid ci_fan_ctrl_set_mode(struct radeon_device *rdev, u32 mode); 9038c2ecf20Sopenharmony_ci 9048c2ecf20Sopenharmony_ciint kv_dpm_init(struct radeon_device *rdev); 9058c2ecf20Sopenharmony_ciint kv_dpm_enable(struct radeon_device *rdev); 9068c2ecf20Sopenharmony_ciint kv_dpm_late_enable(struct radeon_device *rdev); 9078c2ecf20Sopenharmony_civoid kv_dpm_disable(struct radeon_device *rdev); 9088c2ecf20Sopenharmony_ciint kv_dpm_pre_set_power_state(struct radeon_device *rdev); 9098c2ecf20Sopenharmony_ciint kv_dpm_set_power_state(struct radeon_device *rdev); 9108c2ecf20Sopenharmony_civoid kv_dpm_post_set_power_state(struct radeon_device *rdev); 9118c2ecf20Sopenharmony_civoid kv_dpm_setup_asic(struct radeon_device *rdev); 9128c2ecf20Sopenharmony_civoid kv_dpm_display_configuration_changed(struct radeon_device *rdev); 9138c2ecf20Sopenharmony_civoid kv_dpm_fini(struct radeon_device *rdev); 9148c2ecf20Sopenharmony_ciu32 kv_dpm_get_sclk(struct radeon_device *rdev, bool low); 9158c2ecf20Sopenharmony_ciu32 kv_dpm_get_mclk(struct radeon_device *rdev, bool low); 9168c2ecf20Sopenharmony_civoid kv_dpm_print_power_state(struct radeon_device *rdev, 9178c2ecf20Sopenharmony_ci struct radeon_ps *ps); 9188c2ecf20Sopenharmony_civoid kv_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev, 9198c2ecf20Sopenharmony_ci struct seq_file *m); 9208c2ecf20Sopenharmony_ciint kv_dpm_force_performance_level(struct radeon_device *rdev, 9218c2ecf20Sopenharmony_ci enum radeon_dpm_forced_level level); 9228c2ecf20Sopenharmony_civoid kv_dpm_powergate_uvd(struct radeon_device *rdev, bool gate); 9238c2ecf20Sopenharmony_civoid kv_dpm_enable_bapm(struct radeon_device *rdev, bool enable); 9248c2ecf20Sopenharmony_ciu32 kv_dpm_get_current_sclk(struct radeon_device *rdev); 9258c2ecf20Sopenharmony_ciu32 kv_dpm_get_current_mclk(struct radeon_device *rdev); 9268c2ecf20Sopenharmony_ci 9278c2ecf20Sopenharmony_ci/* uvd v1.0 */ 9288c2ecf20Sopenharmony_ciuint32_t uvd_v1_0_get_rptr(struct radeon_device *rdev, 9298c2ecf20Sopenharmony_ci struct radeon_ring *ring); 9308c2ecf20Sopenharmony_ciuint32_t uvd_v1_0_get_wptr(struct radeon_device *rdev, 9318c2ecf20Sopenharmony_ci struct radeon_ring *ring); 9328c2ecf20Sopenharmony_civoid uvd_v1_0_set_wptr(struct radeon_device *rdev, 9338c2ecf20Sopenharmony_ci struct radeon_ring *ring); 9348c2ecf20Sopenharmony_ciint uvd_v1_0_resume(struct radeon_device *rdev); 9358c2ecf20Sopenharmony_ci 9368c2ecf20Sopenharmony_ciint uvd_v1_0_init(struct radeon_device *rdev); 9378c2ecf20Sopenharmony_civoid uvd_v1_0_fini(struct radeon_device *rdev); 9388c2ecf20Sopenharmony_ciint uvd_v1_0_start(struct radeon_device *rdev); 9398c2ecf20Sopenharmony_civoid uvd_v1_0_stop(struct radeon_device *rdev); 9408c2ecf20Sopenharmony_ci 9418c2ecf20Sopenharmony_ciint uvd_v1_0_ring_test(struct radeon_device *rdev, struct radeon_ring *ring); 9428c2ecf20Sopenharmony_civoid uvd_v1_0_fence_emit(struct radeon_device *rdev, 9438c2ecf20Sopenharmony_ci struct radeon_fence *fence); 9448c2ecf20Sopenharmony_ciint uvd_v1_0_ib_test(struct radeon_device *rdev, struct radeon_ring *ring); 9458c2ecf20Sopenharmony_cibool uvd_v1_0_semaphore_emit(struct radeon_device *rdev, 9468c2ecf20Sopenharmony_ci struct radeon_ring *ring, 9478c2ecf20Sopenharmony_ci struct radeon_semaphore *semaphore, 9488c2ecf20Sopenharmony_ci bool emit_wait); 9498c2ecf20Sopenharmony_civoid uvd_v1_0_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib); 9508c2ecf20Sopenharmony_ci 9518c2ecf20Sopenharmony_ci/* uvd v2.2 */ 9528c2ecf20Sopenharmony_ciint uvd_v2_2_resume(struct radeon_device *rdev); 9538c2ecf20Sopenharmony_civoid uvd_v2_2_fence_emit(struct radeon_device *rdev, 9548c2ecf20Sopenharmony_ci struct radeon_fence *fence); 9558c2ecf20Sopenharmony_cibool uvd_v2_2_semaphore_emit(struct radeon_device *rdev, 9568c2ecf20Sopenharmony_ci struct radeon_ring *ring, 9578c2ecf20Sopenharmony_ci struct radeon_semaphore *semaphore, 9588c2ecf20Sopenharmony_ci bool emit_wait); 9598c2ecf20Sopenharmony_ci 9608c2ecf20Sopenharmony_ci/* uvd v3.1 */ 9618c2ecf20Sopenharmony_cibool uvd_v3_1_semaphore_emit(struct radeon_device *rdev, 9628c2ecf20Sopenharmony_ci struct radeon_ring *ring, 9638c2ecf20Sopenharmony_ci struct radeon_semaphore *semaphore, 9648c2ecf20Sopenharmony_ci bool emit_wait); 9658c2ecf20Sopenharmony_ci 9668c2ecf20Sopenharmony_ci/* uvd v4.2 */ 9678c2ecf20Sopenharmony_ciint uvd_v4_2_resume(struct radeon_device *rdev); 9688c2ecf20Sopenharmony_ci 9698c2ecf20Sopenharmony_ci/* vce v1.0 */ 9708c2ecf20Sopenharmony_ciuint32_t vce_v1_0_get_rptr(struct radeon_device *rdev, 9718c2ecf20Sopenharmony_ci struct radeon_ring *ring); 9728c2ecf20Sopenharmony_ciuint32_t vce_v1_0_get_wptr(struct radeon_device *rdev, 9738c2ecf20Sopenharmony_ci struct radeon_ring *ring); 9748c2ecf20Sopenharmony_civoid vce_v1_0_set_wptr(struct radeon_device *rdev, 9758c2ecf20Sopenharmony_ci struct radeon_ring *ring); 9768c2ecf20Sopenharmony_ciint vce_v1_0_load_fw(struct radeon_device *rdev, uint32_t *data); 9778c2ecf20Sopenharmony_ciunsigned vce_v1_0_bo_size(struct radeon_device *rdev); 9788c2ecf20Sopenharmony_ciint vce_v1_0_resume(struct radeon_device *rdev); 9798c2ecf20Sopenharmony_ciint vce_v1_0_init(struct radeon_device *rdev); 9808c2ecf20Sopenharmony_ciint vce_v1_0_start(struct radeon_device *rdev); 9818c2ecf20Sopenharmony_ci 9828c2ecf20Sopenharmony_ci/* vce v2.0 */ 9838c2ecf20Sopenharmony_ciunsigned vce_v2_0_bo_size(struct radeon_device *rdev); 9848c2ecf20Sopenharmony_ciint vce_v2_0_resume(struct radeon_device *rdev); 9858c2ecf20Sopenharmony_ci 9868c2ecf20Sopenharmony_ci#endif 987