18c2ecf20Sopenharmony_ci/* 28c2ecf20Sopenharmony_ci * Copyright 2013 Advanced Micro Devices, Inc. 38c2ecf20Sopenharmony_ci * 48c2ecf20Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a 58c2ecf20Sopenharmony_ci * copy of this software and associated documentation files (the "Software"), 68c2ecf20Sopenharmony_ci * to deal in the Software without restriction, including without limitation 78c2ecf20Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense, 88c2ecf20Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the 98c2ecf20Sopenharmony_ci * Software is furnished to do so, subject to the following conditions: 108c2ecf20Sopenharmony_ci * 118c2ecf20Sopenharmony_ci * The above copyright notice and this permission notice shall be included in 128c2ecf20Sopenharmony_ci * all copies or substantial portions of the Software. 138c2ecf20Sopenharmony_ci * 148c2ecf20Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 158c2ecf20Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 168c2ecf20Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 178c2ecf20Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 188c2ecf20Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 198c2ecf20Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 208c2ecf20Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE. 218c2ecf20Sopenharmony_ci * 228c2ecf20Sopenharmony_ci */ 238c2ecf20Sopenharmony_ci#include <linux/hdmi.h> 248c2ecf20Sopenharmony_ci 258c2ecf20Sopenharmony_ci#include "radeon.h" 268c2ecf20Sopenharmony_ci#include "radeon_audio.h" 278c2ecf20Sopenharmony_ci#include "sid.h" 288c2ecf20Sopenharmony_ci 298c2ecf20Sopenharmony_ci#define DCE8_DCCG_AUDIO_DTO1_PHASE 0x05b8 308c2ecf20Sopenharmony_ci#define DCE8_DCCG_AUDIO_DTO1_MODULE 0x05bc 318c2ecf20Sopenharmony_ci 328c2ecf20Sopenharmony_ciu32 dce6_endpoint_rreg(struct radeon_device *rdev, 338c2ecf20Sopenharmony_ci u32 block_offset, u32 reg) 348c2ecf20Sopenharmony_ci{ 358c2ecf20Sopenharmony_ci unsigned long flags; 368c2ecf20Sopenharmony_ci u32 r; 378c2ecf20Sopenharmony_ci 388c2ecf20Sopenharmony_ci spin_lock_irqsave(&rdev->end_idx_lock, flags); 398c2ecf20Sopenharmony_ci WREG32(AZ_F0_CODEC_ENDPOINT_INDEX + block_offset, reg); 408c2ecf20Sopenharmony_ci r = RREG32(AZ_F0_CODEC_ENDPOINT_DATA + block_offset); 418c2ecf20Sopenharmony_ci spin_unlock_irqrestore(&rdev->end_idx_lock, flags); 428c2ecf20Sopenharmony_ci 438c2ecf20Sopenharmony_ci return r; 448c2ecf20Sopenharmony_ci} 458c2ecf20Sopenharmony_ci 468c2ecf20Sopenharmony_civoid dce6_endpoint_wreg(struct radeon_device *rdev, 478c2ecf20Sopenharmony_ci u32 block_offset, u32 reg, u32 v) 488c2ecf20Sopenharmony_ci{ 498c2ecf20Sopenharmony_ci unsigned long flags; 508c2ecf20Sopenharmony_ci 518c2ecf20Sopenharmony_ci spin_lock_irqsave(&rdev->end_idx_lock, flags); 528c2ecf20Sopenharmony_ci if (ASIC_IS_DCE8(rdev)) 538c2ecf20Sopenharmony_ci WREG32(AZ_F0_CODEC_ENDPOINT_INDEX + block_offset, reg); 548c2ecf20Sopenharmony_ci else 558c2ecf20Sopenharmony_ci WREG32(AZ_F0_CODEC_ENDPOINT_INDEX + block_offset, 568c2ecf20Sopenharmony_ci AZ_ENDPOINT_REG_WRITE_EN | AZ_ENDPOINT_REG_INDEX(reg)); 578c2ecf20Sopenharmony_ci WREG32(AZ_F0_CODEC_ENDPOINT_DATA + block_offset, v); 588c2ecf20Sopenharmony_ci spin_unlock_irqrestore(&rdev->end_idx_lock, flags); 598c2ecf20Sopenharmony_ci} 608c2ecf20Sopenharmony_ci 618c2ecf20Sopenharmony_cistatic void dce6_afmt_get_connected_pins(struct radeon_device *rdev) 628c2ecf20Sopenharmony_ci{ 638c2ecf20Sopenharmony_ci int i; 648c2ecf20Sopenharmony_ci u32 offset, tmp; 658c2ecf20Sopenharmony_ci 668c2ecf20Sopenharmony_ci for (i = 0; i < rdev->audio.num_pins; i++) { 678c2ecf20Sopenharmony_ci offset = rdev->audio.pin[i].offset; 688c2ecf20Sopenharmony_ci tmp = RREG32_ENDPOINT(offset, 698c2ecf20Sopenharmony_ci AZ_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT); 708c2ecf20Sopenharmony_ci if (((tmp & PORT_CONNECTIVITY_MASK) >> PORT_CONNECTIVITY_SHIFT) == 1) 718c2ecf20Sopenharmony_ci rdev->audio.pin[i].connected = false; 728c2ecf20Sopenharmony_ci else 738c2ecf20Sopenharmony_ci rdev->audio.pin[i].connected = true; 748c2ecf20Sopenharmony_ci } 758c2ecf20Sopenharmony_ci} 768c2ecf20Sopenharmony_ci 778c2ecf20Sopenharmony_cistruct r600_audio_pin *dce6_audio_get_pin(struct radeon_device *rdev) 788c2ecf20Sopenharmony_ci{ 798c2ecf20Sopenharmony_ci struct drm_encoder *encoder; 808c2ecf20Sopenharmony_ci struct radeon_encoder *radeon_encoder; 818c2ecf20Sopenharmony_ci struct radeon_encoder_atom_dig *dig; 828c2ecf20Sopenharmony_ci struct r600_audio_pin *pin = NULL; 838c2ecf20Sopenharmony_ci int i, pin_count; 848c2ecf20Sopenharmony_ci 858c2ecf20Sopenharmony_ci dce6_afmt_get_connected_pins(rdev); 868c2ecf20Sopenharmony_ci 878c2ecf20Sopenharmony_ci for (i = 0; i < rdev->audio.num_pins; i++) { 888c2ecf20Sopenharmony_ci if (rdev->audio.pin[i].connected) { 898c2ecf20Sopenharmony_ci pin = &rdev->audio.pin[i]; 908c2ecf20Sopenharmony_ci pin_count = 0; 918c2ecf20Sopenharmony_ci 928c2ecf20Sopenharmony_ci list_for_each_entry(encoder, &rdev->ddev->mode_config.encoder_list, head) { 938c2ecf20Sopenharmony_ci if (radeon_encoder_is_digital(encoder)) { 948c2ecf20Sopenharmony_ci radeon_encoder = to_radeon_encoder(encoder); 958c2ecf20Sopenharmony_ci dig = radeon_encoder->enc_priv; 968c2ecf20Sopenharmony_ci if (dig->pin == pin) 978c2ecf20Sopenharmony_ci pin_count++; 988c2ecf20Sopenharmony_ci } 998c2ecf20Sopenharmony_ci } 1008c2ecf20Sopenharmony_ci 1018c2ecf20Sopenharmony_ci if (pin_count == 0) 1028c2ecf20Sopenharmony_ci return pin; 1038c2ecf20Sopenharmony_ci } 1048c2ecf20Sopenharmony_ci } 1058c2ecf20Sopenharmony_ci if (!pin) 1068c2ecf20Sopenharmony_ci DRM_ERROR("No connected audio pins found!\n"); 1078c2ecf20Sopenharmony_ci return pin; 1088c2ecf20Sopenharmony_ci} 1098c2ecf20Sopenharmony_ci 1108c2ecf20Sopenharmony_civoid dce6_afmt_select_pin(struct drm_encoder *encoder) 1118c2ecf20Sopenharmony_ci{ 1128c2ecf20Sopenharmony_ci struct radeon_device *rdev = encoder->dev->dev_private; 1138c2ecf20Sopenharmony_ci struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 1148c2ecf20Sopenharmony_ci struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv; 1158c2ecf20Sopenharmony_ci 1168c2ecf20Sopenharmony_ci if (!dig || !dig->afmt || !dig->pin) 1178c2ecf20Sopenharmony_ci return; 1188c2ecf20Sopenharmony_ci 1198c2ecf20Sopenharmony_ci WREG32(AFMT_AUDIO_SRC_CONTROL + dig->afmt->offset, 1208c2ecf20Sopenharmony_ci AFMT_AUDIO_SRC_SELECT(dig->pin->id)); 1218c2ecf20Sopenharmony_ci} 1228c2ecf20Sopenharmony_ci 1238c2ecf20Sopenharmony_civoid dce6_afmt_write_latency_fields(struct drm_encoder *encoder, 1248c2ecf20Sopenharmony_ci struct drm_connector *connector, 1258c2ecf20Sopenharmony_ci struct drm_display_mode *mode) 1268c2ecf20Sopenharmony_ci{ 1278c2ecf20Sopenharmony_ci struct radeon_device *rdev = encoder->dev->dev_private; 1288c2ecf20Sopenharmony_ci struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 1298c2ecf20Sopenharmony_ci struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv; 1308c2ecf20Sopenharmony_ci u32 tmp = 0; 1318c2ecf20Sopenharmony_ci 1328c2ecf20Sopenharmony_ci if (!dig || !dig->afmt || !dig->pin) 1338c2ecf20Sopenharmony_ci return; 1348c2ecf20Sopenharmony_ci 1358c2ecf20Sopenharmony_ci if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 1368c2ecf20Sopenharmony_ci if (connector->latency_present[1]) 1378c2ecf20Sopenharmony_ci tmp = VIDEO_LIPSYNC(connector->video_latency[1]) | 1388c2ecf20Sopenharmony_ci AUDIO_LIPSYNC(connector->audio_latency[1]); 1398c2ecf20Sopenharmony_ci else 1408c2ecf20Sopenharmony_ci tmp = VIDEO_LIPSYNC(0) | AUDIO_LIPSYNC(0); 1418c2ecf20Sopenharmony_ci } else { 1428c2ecf20Sopenharmony_ci if (connector->latency_present[0]) 1438c2ecf20Sopenharmony_ci tmp = VIDEO_LIPSYNC(connector->video_latency[0]) | 1448c2ecf20Sopenharmony_ci AUDIO_LIPSYNC(connector->audio_latency[0]); 1458c2ecf20Sopenharmony_ci else 1468c2ecf20Sopenharmony_ci tmp = VIDEO_LIPSYNC(0) | AUDIO_LIPSYNC(0); 1478c2ecf20Sopenharmony_ci } 1488c2ecf20Sopenharmony_ci WREG32_ENDPOINT(dig->pin->offset, 1498c2ecf20Sopenharmony_ci AZ_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC, tmp); 1508c2ecf20Sopenharmony_ci} 1518c2ecf20Sopenharmony_ci 1528c2ecf20Sopenharmony_civoid dce6_afmt_hdmi_write_speaker_allocation(struct drm_encoder *encoder, 1538c2ecf20Sopenharmony_ci u8 *sadb, int sad_count) 1548c2ecf20Sopenharmony_ci{ 1558c2ecf20Sopenharmony_ci struct radeon_device *rdev = encoder->dev->dev_private; 1568c2ecf20Sopenharmony_ci struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 1578c2ecf20Sopenharmony_ci struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv; 1588c2ecf20Sopenharmony_ci u32 tmp; 1598c2ecf20Sopenharmony_ci 1608c2ecf20Sopenharmony_ci if (!dig || !dig->afmt || !dig->pin) 1618c2ecf20Sopenharmony_ci return; 1628c2ecf20Sopenharmony_ci 1638c2ecf20Sopenharmony_ci /* program the speaker allocation */ 1648c2ecf20Sopenharmony_ci tmp = RREG32_ENDPOINT(dig->pin->offset, 1658c2ecf20Sopenharmony_ci AZ_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER); 1668c2ecf20Sopenharmony_ci tmp &= ~(DP_CONNECTION | SPEAKER_ALLOCATION_MASK); 1678c2ecf20Sopenharmony_ci /* set HDMI mode */ 1688c2ecf20Sopenharmony_ci tmp |= HDMI_CONNECTION; 1698c2ecf20Sopenharmony_ci if (sad_count) 1708c2ecf20Sopenharmony_ci tmp |= SPEAKER_ALLOCATION(sadb[0]); 1718c2ecf20Sopenharmony_ci else 1728c2ecf20Sopenharmony_ci tmp |= SPEAKER_ALLOCATION(5); /* stereo */ 1738c2ecf20Sopenharmony_ci WREG32_ENDPOINT(dig->pin->offset, 1748c2ecf20Sopenharmony_ci AZ_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER, tmp); 1758c2ecf20Sopenharmony_ci} 1768c2ecf20Sopenharmony_ci 1778c2ecf20Sopenharmony_civoid dce6_afmt_dp_write_speaker_allocation(struct drm_encoder *encoder, 1788c2ecf20Sopenharmony_ci u8 *sadb, int sad_count) 1798c2ecf20Sopenharmony_ci{ 1808c2ecf20Sopenharmony_ci struct radeon_device *rdev = encoder->dev->dev_private; 1818c2ecf20Sopenharmony_ci struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 1828c2ecf20Sopenharmony_ci struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv; 1838c2ecf20Sopenharmony_ci u32 tmp; 1848c2ecf20Sopenharmony_ci 1858c2ecf20Sopenharmony_ci if (!dig || !dig->afmt || !dig->pin) 1868c2ecf20Sopenharmony_ci return; 1878c2ecf20Sopenharmony_ci 1888c2ecf20Sopenharmony_ci /* program the speaker allocation */ 1898c2ecf20Sopenharmony_ci tmp = RREG32_ENDPOINT(dig->pin->offset, 1908c2ecf20Sopenharmony_ci AZ_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER); 1918c2ecf20Sopenharmony_ci tmp &= ~(HDMI_CONNECTION | SPEAKER_ALLOCATION_MASK); 1928c2ecf20Sopenharmony_ci /* set DP mode */ 1938c2ecf20Sopenharmony_ci tmp |= DP_CONNECTION; 1948c2ecf20Sopenharmony_ci if (sad_count) 1958c2ecf20Sopenharmony_ci tmp |= SPEAKER_ALLOCATION(sadb[0]); 1968c2ecf20Sopenharmony_ci else 1978c2ecf20Sopenharmony_ci tmp |= SPEAKER_ALLOCATION(5); /* stereo */ 1988c2ecf20Sopenharmony_ci WREG32_ENDPOINT(dig->pin->offset, 1998c2ecf20Sopenharmony_ci AZ_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER, tmp); 2008c2ecf20Sopenharmony_ci} 2018c2ecf20Sopenharmony_ci 2028c2ecf20Sopenharmony_civoid dce6_afmt_write_sad_regs(struct drm_encoder *encoder, 2038c2ecf20Sopenharmony_ci struct cea_sad *sads, int sad_count) 2048c2ecf20Sopenharmony_ci{ 2058c2ecf20Sopenharmony_ci int i; 2068c2ecf20Sopenharmony_ci struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 2078c2ecf20Sopenharmony_ci struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv; 2088c2ecf20Sopenharmony_ci struct radeon_device *rdev = encoder->dev->dev_private; 2098c2ecf20Sopenharmony_ci static const u16 eld_reg_to_type[][2] = { 2108c2ecf20Sopenharmony_ci { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM }, 2118c2ecf20Sopenharmony_ci { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 }, 2128c2ecf20Sopenharmony_ci { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 }, 2138c2ecf20Sopenharmony_ci { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 }, 2148c2ecf20Sopenharmony_ci { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 }, 2158c2ecf20Sopenharmony_ci { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC }, 2168c2ecf20Sopenharmony_ci { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS }, 2178c2ecf20Sopenharmony_ci { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC }, 2188c2ecf20Sopenharmony_ci { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 }, 2198c2ecf20Sopenharmony_ci { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD }, 2208c2ecf20Sopenharmony_ci { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP }, 2218c2ecf20Sopenharmony_ci { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO }, 2228c2ecf20Sopenharmony_ci }; 2238c2ecf20Sopenharmony_ci 2248c2ecf20Sopenharmony_ci if (!dig || !dig->afmt || !dig->pin) 2258c2ecf20Sopenharmony_ci return; 2268c2ecf20Sopenharmony_ci 2278c2ecf20Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) { 2288c2ecf20Sopenharmony_ci u32 value = 0; 2298c2ecf20Sopenharmony_ci u8 stereo_freqs = 0; 2308c2ecf20Sopenharmony_ci int max_channels = -1; 2318c2ecf20Sopenharmony_ci int j; 2328c2ecf20Sopenharmony_ci 2338c2ecf20Sopenharmony_ci for (j = 0; j < sad_count; j++) { 2348c2ecf20Sopenharmony_ci struct cea_sad *sad = &sads[j]; 2358c2ecf20Sopenharmony_ci 2368c2ecf20Sopenharmony_ci if (sad->format == eld_reg_to_type[i][1]) { 2378c2ecf20Sopenharmony_ci if (sad->channels > max_channels) { 2388c2ecf20Sopenharmony_ci value = MAX_CHANNELS(sad->channels) | 2398c2ecf20Sopenharmony_ci DESCRIPTOR_BYTE_2(sad->byte2) | 2408c2ecf20Sopenharmony_ci SUPPORTED_FREQUENCIES(sad->freq); 2418c2ecf20Sopenharmony_ci max_channels = sad->channels; 2428c2ecf20Sopenharmony_ci } 2438c2ecf20Sopenharmony_ci 2448c2ecf20Sopenharmony_ci if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM) 2458c2ecf20Sopenharmony_ci stereo_freqs |= sad->freq; 2468c2ecf20Sopenharmony_ci else 2478c2ecf20Sopenharmony_ci break; 2488c2ecf20Sopenharmony_ci } 2498c2ecf20Sopenharmony_ci } 2508c2ecf20Sopenharmony_ci 2518c2ecf20Sopenharmony_ci value |= SUPPORTED_FREQUENCIES_STEREO(stereo_freqs); 2528c2ecf20Sopenharmony_ci 2538c2ecf20Sopenharmony_ci WREG32_ENDPOINT(dig->pin->offset, eld_reg_to_type[i][0], value); 2548c2ecf20Sopenharmony_ci } 2558c2ecf20Sopenharmony_ci} 2568c2ecf20Sopenharmony_ci 2578c2ecf20Sopenharmony_civoid dce6_audio_enable(struct radeon_device *rdev, 2588c2ecf20Sopenharmony_ci struct r600_audio_pin *pin, 2598c2ecf20Sopenharmony_ci u8 enable_mask) 2608c2ecf20Sopenharmony_ci{ 2618c2ecf20Sopenharmony_ci if (!pin) 2628c2ecf20Sopenharmony_ci return; 2638c2ecf20Sopenharmony_ci 2648c2ecf20Sopenharmony_ci WREG32_ENDPOINT(pin->offset, AZ_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL, 2658c2ecf20Sopenharmony_ci enable_mask ? AUDIO_ENABLED : 0); 2668c2ecf20Sopenharmony_ci} 2678c2ecf20Sopenharmony_ci 2688c2ecf20Sopenharmony_civoid dce6_hdmi_audio_set_dto(struct radeon_device *rdev, 2698c2ecf20Sopenharmony_ci struct radeon_crtc *crtc, unsigned int clock) 2708c2ecf20Sopenharmony_ci{ 2718c2ecf20Sopenharmony_ci /* Two dtos; generally use dto0 for HDMI */ 2728c2ecf20Sopenharmony_ci u32 value = 0; 2738c2ecf20Sopenharmony_ci 2748c2ecf20Sopenharmony_ci if (crtc) 2758c2ecf20Sopenharmony_ci value |= DCCG_AUDIO_DTO0_SOURCE_SEL(crtc->crtc_id); 2768c2ecf20Sopenharmony_ci 2778c2ecf20Sopenharmony_ci WREG32(DCCG_AUDIO_DTO_SOURCE, value); 2788c2ecf20Sopenharmony_ci 2798c2ecf20Sopenharmony_ci /* Express [24MHz / target pixel clock] as an exact rational 2808c2ecf20Sopenharmony_ci * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE 2818c2ecf20Sopenharmony_ci * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator 2828c2ecf20Sopenharmony_ci */ 2838c2ecf20Sopenharmony_ci WREG32(DCCG_AUDIO_DTO0_PHASE, 24000); 2848c2ecf20Sopenharmony_ci WREG32(DCCG_AUDIO_DTO0_MODULE, clock); 2858c2ecf20Sopenharmony_ci} 2868c2ecf20Sopenharmony_ci 2878c2ecf20Sopenharmony_civoid dce6_dp_audio_set_dto(struct radeon_device *rdev, 2888c2ecf20Sopenharmony_ci struct radeon_crtc *crtc, unsigned int clock) 2898c2ecf20Sopenharmony_ci{ 2908c2ecf20Sopenharmony_ci /* Two dtos; generally use dto1 for DP */ 2918c2ecf20Sopenharmony_ci u32 value = 0; 2928c2ecf20Sopenharmony_ci value |= DCCG_AUDIO_DTO_SEL; 2938c2ecf20Sopenharmony_ci 2948c2ecf20Sopenharmony_ci if (crtc) 2958c2ecf20Sopenharmony_ci value |= DCCG_AUDIO_DTO0_SOURCE_SEL(crtc->crtc_id); 2968c2ecf20Sopenharmony_ci 2978c2ecf20Sopenharmony_ci WREG32(DCCG_AUDIO_DTO_SOURCE, value); 2988c2ecf20Sopenharmony_ci 2998c2ecf20Sopenharmony_ci /* Express [24MHz / target pixel clock] as an exact rational 3008c2ecf20Sopenharmony_ci * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE 3018c2ecf20Sopenharmony_ci * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator 3028c2ecf20Sopenharmony_ci */ 3038c2ecf20Sopenharmony_ci if (ASIC_IS_DCE8(rdev)) { 3048c2ecf20Sopenharmony_ci unsigned int div = (RREG32(DENTIST_DISPCLK_CNTL) & 3058c2ecf20Sopenharmony_ci DENTIST_DPREFCLK_WDIVIDER_MASK) >> 3068c2ecf20Sopenharmony_ci DENTIST_DPREFCLK_WDIVIDER_SHIFT; 3078c2ecf20Sopenharmony_ci div = radeon_audio_decode_dfs_div(div); 3088c2ecf20Sopenharmony_ci 3098c2ecf20Sopenharmony_ci if (div) 3108c2ecf20Sopenharmony_ci clock = clock * 100 / div; 3118c2ecf20Sopenharmony_ci 3128c2ecf20Sopenharmony_ci WREG32(DCE8_DCCG_AUDIO_DTO1_PHASE, 24000); 3138c2ecf20Sopenharmony_ci WREG32(DCE8_DCCG_AUDIO_DTO1_MODULE, clock); 3148c2ecf20Sopenharmony_ci } else { 3158c2ecf20Sopenharmony_ci WREG32(DCCG_AUDIO_DTO1_PHASE, 24000); 3168c2ecf20Sopenharmony_ci WREG32(DCCG_AUDIO_DTO1_MODULE, clock); 3178c2ecf20Sopenharmony_ci } 3188c2ecf20Sopenharmony_ci} 319