18c2ecf20Sopenharmony_ci/*
28c2ecf20Sopenharmony_ci * Copyright 2011 Advanced Micro Devices, Inc.
38c2ecf20Sopenharmony_ci *
48c2ecf20Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a
58c2ecf20Sopenharmony_ci * copy of this software and associated documentation files (the "Software"),
68c2ecf20Sopenharmony_ci * to deal in the Software without restriction, including without limitation
78c2ecf20Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense,
88c2ecf20Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the
98c2ecf20Sopenharmony_ci * Software is furnished to do so, subject to the following conditions:
108c2ecf20Sopenharmony_ci *
118c2ecf20Sopenharmony_ci * The above copyright notice and this permission notice shall be included in
128c2ecf20Sopenharmony_ci * all copies or substantial portions of the Software.
138c2ecf20Sopenharmony_ci *
148c2ecf20Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
158c2ecf20Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
168c2ecf20Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
178c2ecf20Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
188c2ecf20Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
198c2ecf20Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
208c2ecf20Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE.
218c2ecf20Sopenharmony_ci *
228c2ecf20Sopenharmony_ci * Authors: Alex Deucher
238c2ecf20Sopenharmony_ci */
248c2ecf20Sopenharmony_ci
258c2ecf20Sopenharmony_ci#include <linux/pci.h>
268c2ecf20Sopenharmony_ci
278c2ecf20Sopenharmony_ci#include "atom.h"
288c2ecf20Sopenharmony_ci#include "cypress_dpm.h"
298c2ecf20Sopenharmony_ci#include "evergreend.h"
308c2ecf20Sopenharmony_ci#include "r600_dpm.h"
318c2ecf20Sopenharmony_ci#include "radeon.h"
328c2ecf20Sopenharmony_ci#include "radeon_asic.h"
338c2ecf20Sopenharmony_ci
348c2ecf20Sopenharmony_ci#define SMC_RAM_END 0x8000
358c2ecf20Sopenharmony_ci
368c2ecf20Sopenharmony_ci#define MC_CG_ARB_FREQ_F0           0x0a
378c2ecf20Sopenharmony_ci#define MC_CG_ARB_FREQ_F1           0x0b
388c2ecf20Sopenharmony_ci#define MC_CG_ARB_FREQ_F2           0x0c
398c2ecf20Sopenharmony_ci#define MC_CG_ARB_FREQ_F3           0x0d
408c2ecf20Sopenharmony_ci
418c2ecf20Sopenharmony_ci#define MC_CG_SEQ_DRAMCONF_S0       0x05
428c2ecf20Sopenharmony_ci#define MC_CG_SEQ_DRAMCONF_S1       0x06
438c2ecf20Sopenharmony_ci#define MC_CG_SEQ_YCLK_SUSPEND      0x04
448c2ecf20Sopenharmony_ci#define MC_CG_SEQ_YCLK_RESUME       0x0a
458c2ecf20Sopenharmony_ci
468c2ecf20Sopenharmony_cistruct rv7xx_ps *rv770_get_ps(struct radeon_ps *rps);
478c2ecf20Sopenharmony_cistruct rv7xx_power_info *rv770_get_pi(struct radeon_device *rdev);
488c2ecf20Sopenharmony_cistruct evergreen_power_info *evergreen_get_pi(struct radeon_device *rdev);
498c2ecf20Sopenharmony_ci
508c2ecf20Sopenharmony_cistatic void cypress_enable_bif_dynamic_pcie_gen2(struct radeon_device *rdev,
518c2ecf20Sopenharmony_ci						 bool enable)
528c2ecf20Sopenharmony_ci{
538c2ecf20Sopenharmony_ci	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
548c2ecf20Sopenharmony_ci	u32 tmp, bif;
558c2ecf20Sopenharmony_ci
568c2ecf20Sopenharmony_ci	tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
578c2ecf20Sopenharmony_ci	if (enable) {
588c2ecf20Sopenharmony_ci		if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
598c2ecf20Sopenharmony_ci		    (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
608c2ecf20Sopenharmony_ci			if (!pi->boot_in_gen2) {
618c2ecf20Sopenharmony_ci				bif = RREG32(CG_BIF_REQ_AND_RSP) & ~CG_CLIENT_REQ_MASK;
628c2ecf20Sopenharmony_ci				bif |= CG_CLIENT_REQ(0xd);
638c2ecf20Sopenharmony_ci				WREG32(CG_BIF_REQ_AND_RSP, bif);
648c2ecf20Sopenharmony_ci
658c2ecf20Sopenharmony_ci				tmp &= ~LC_HW_VOLTAGE_IF_CONTROL_MASK;
668c2ecf20Sopenharmony_ci				tmp |= LC_HW_VOLTAGE_IF_CONTROL(1);
678c2ecf20Sopenharmony_ci				tmp |= LC_GEN2_EN_STRAP;
688c2ecf20Sopenharmony_ci
698c2ecf20Sopenharmony_ci				tmp |= LC_CLR_FAILED_SPD_CHANGE_CNT;
708c2ecf20Sopenharmony_ci				WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
718c2ecf20Sopenharmony_ci				udelay(10);
728c2ecf20Sopenharmony_ci				tmp &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
738c2ecf20Sopenharmony_ci				WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
748c2ecf20Sopenharmony_ci			}
758c2ecf20Sopenharmony_ci		}
768c2ecf20Sopenharmony_ci	} else {
778c2ecf20Sopenharmony_ci		if (!pi->boot_in_gen2) {
788c2ecf20Sopenharmony_ci			tmp &= ~LC_HW_VOLTAGE_IF_CONTROL_MASK;
798c2ecf20Sopenharmony_ci			tmp &= ~LC_GEN2_EN_STRAP;
808c2ecf20Sopenharmony_ci		}
818c2ecf20Sopenharmony_ci		if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
828c2ecf20Sopenharmony_ci		    (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2))
838c2ecf20Sopenharmony_ci			WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
848c2ecf20Sopenharmony_ci	}
858c2ecf20Sopenharmony_ci}
868c2ecf20Sopenharmony_ci
878c2ecf20Sopenharmony_cistatic void cypress_enable_dynamic_pcie_gen2(struct radeon_device *rdev,
888c2ecf20Sopenharmony_ci					     bool enable)
898c2ecf20Sopenharmony_ci{
908c2ecf20Sopenharmony_ci	cypress_enable_bif_dynamic_pcie_gen2(rdev, enable);
918c2ecf20Sopenharmony_ci
928c2ecf20Sopenharmony_ci	if (enable)
938c2ecf20Sopenharmony_ci		WREG32_P(GENERAL_PWRMGT, ENABLE_GEN2PCIE, ~ENABLE_GEN2PCIE);
948c2ecf20Sopenharmony_ci	else
958c2ecf20Sopenharmony_ci		WREG32_P(GENERAL_PWRMGT, 0, ~ENABLE_GEN2PCIE);
968c2ecf20Sopenharmony_ci}
978c2ecf20Sopenharmony_ci
988c2ecf20Sopenharmony_ci#if 0
998c2ecf20Sopenharmony_cistatic int cypress_enter_ulp_state(struct radeon_device *rdev)
1008c2ecf20Sopenharmony_ci{
1018c2ecf20Sopenharmony_ci	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1028c2ecf20Sopenharmony_ci
1038c2ecf20Sopenharmony_ci	if (pi->gfx_clock_gating) {
1048c2ecf20Sopenharmony_ci		WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_GFX_CLK_OFF_EN);
1058c2ecf20Sopenharmony_ci		WREG32_P(SCLK_PWRMGT_CNTL, GFX_CLK_FORCE_ON, ~GFX_CLK_FORCE_ON);
1068c2ecf20Sopenharmony_ci		WREG32_P(SCLK_PWRMGT_CNTL, 0, ~GFX_CLK_FORCE_ON);
1078c2ecf20Sopenharmony_ci
1088c2ecf20Sopenharmony_ci		RREG32(GB_ADDR_CONFIG);
1098c2ecf20Sopenharmony_ci	}
1108c2ecf20Sopenharmony_ci
1118c2ecf20Sopenharmony_ci	WREG32_P(SMC_MSG, HOST_SMC_MSG(PPSMC_MSG_SwitchToMinimumPower),
1128c2ecf20Sopenharmony_ci		 ~HOST_SMC_MSG_MASK);
1138c2ecf20Sopenharmony_ci
1148c2ecf20Sopenharmony_ci	udelay(7000);
1158c2ecf20Sopenharmony_ci
1168c2ecf20Sopenharmony_ci	return 0;
1178c2ecf20Sopenharmony_ci}
1188c2ecf20Sopenharmony_ci#endif
1198c2ecf20Sopenharmony_ci
1208c2ecf20Sopenharmony_cistatic void cypress_gfx_clock_gating_enable(struct radeon_device *rdev,
1218c2ecf20Sopenharmony_ci					    bool enable)
1228c2ecf20Sopenharmony_ci{
1238c2ecf20Sopenharmony_ci	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
1248c2ecf20Sopenharmony_ci
1258c2ecf20Sopenharmony_ci	if (enable) {
1268c2ecf20Sopenharmony_ci		if (eg_pi->light_sleep) {
1278c2ecf20Sopenharmony_ci			WREG32(GRBM_GFX_INDEX, 0xC0000000);
1288c2ecf20Sopenharmony_ci
1298c2ecf20Sopenharmony_ci			WREG32_CG(CG_CGLS_TILE_0, 0xFFFFFFFF);
1308c2ecf20Sopenharmony_ci			WREG32_CG(CG_CGLS_TILE_1, 0xFFFFFFFF);
1318c2ecf20Sopenharmony_ci			WREG32_CG(CG_CGLS_TILE_2, 0xFFFFFFFF);
1328c2ecf20Sopenharmony_ci			WREG32_CG(CG_CGLS_TILE_3, 0xFFFFFFFF);
1338c2ecf20Sopenharmony_ci			WREG32_CG(CG_CGLS_TILE_4, 0xFFFFFFFF);
1348c2ecf20Sopenharmony_ci			WREG32_CG(CG_CGLS_TILE_5, 0xFFFFFFFF);
1358c2ecf20Sopenharmony_ci			WREG32_CG(CG_CGLS_TILE_6, 0xFFFFFFFF);
1368c2ecf20Sopenharmony_ci			WREG32_CG(CG_CGLS_TILE_7, 0xFFFFFFFF);
1378c2ecf20Sopenharmony_ci			WREG32_CG(CG_CGLS_TILE_8, 0xFFFFFFFF);
1388c2ecf20Sopenharmony_ci			WREG32_CG(CG_CGLS_TILE_9, 0xFFFFFFFF);
1398c2ecf20Sopenharmony_ci			WREG32_CG(CG_CGLS_TILE_10, 0xFFFFFFFF);
1408c2ecf20Sopenharmony_ci			WREG32_CG(CG_CGLS_TILE_11, 0xFFFFFFFF);
1418c2ecf20Sopenharmony_ci
1428c2ecf20Sopenharmony_ci			WREG32_P(SCLK_PWRMGT_CNTL, DYN_LIGHT_SLEEP_EN, ~DYN_LIGHT_SLEEP_EN);
1438c2ecf20Sopenharmony_ci		}
1448c2ecf20Sopenharmony_ci		WREG32_P(SCLK_PWRMGT_CNTL, DYN_GFX_CLK_OFF_EN, ~DYN_GFX_CLK_OFF_EN);
1458c2ecf20Sopenharmony_ci	} else {
1468c2ecf20Sopenharmony_ci		WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_GFX_CLK_OFF_EN);
1478c2ecf20Sopenharmony_ci		WREG32_P(SCLK_PWRMGT_CNTL, GFX_CLK_FORCE_ON, ~GFX_CLK_FORCE_ON);
1488c2ecf20Sopenharmony_ci		WREG32_P(SCLK_PWRMGT_CNTL, 0, ~GFX_CLK_FORCE_ON);
1498c2ecf20Sopenharmony_ci		RREG32(GB_ADDR_CONFIG);
1508c2ecf20Sopenharmony_ci
1518c2ecf20Sopenharmony_ci		if (eg_pi->light_sleep) {
1528c2ecf20Sopenharmony_ci			WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_LIGHT_SLEEP_EN);
1538c2ecf20Sopenharmony_ci
1548c2ecf20Sopenharmony_ci			WREG32(GRBM_GFX_INDEX, 0xC0000000);
1558c2ecf20Sopenharmony_ci
1568c2ecf20Sopenharmony_ci			WREG32_CG(CG_CGLS_TILE_0, 0);
1578c2ecf20Sopenharmony_ci			WREG32_CG(CG_CGLS_TILE_1, 0);
1588c2ecf20Sopenharmony_ci			WREG32_CG(CG_CGLS_TILE_2, 0);
1598c2ecf20Sopenharmony_ci			WREG32_CG(CG_CGLS_TILE_3, 0);
1608c2ecf20Sopenharmony_ci			WREG32_CG(CG_CGLS_TILE_4, 0);
1618c2ecf20Sopenharmony_ci			WREG32_CG(CG_CGLS_TILE_5, 0);
1628c2ecf20Sopenharmony_ci			WREG32_CG(CG_CGLS_TILE_6, 0);
1638c2ecf20Sopenharmony_ci			WREG32_CG(CG_CGLS_TILE_7, 0);
1648c2ecf20Sopenharmony_ci			WREG32_CG(CG_CGLS_TILE_8, 0);
1658c2ecf20Sopenharmony_ci			WREG32_CG(CG_CGLS_TILE_9, 0);
1668c2ecf20Sopenharmony_ci			WREG32_CG(CG_CGLS_TILE_10, 0);
1678c2ecf20Sopenharmony_ci			WREG32_CG(CG_CGLS_TILE_11, 0);
1688c2ecf20Sopenharmony_ci		}
1698c2ecf20Sopenharmony_ci	}
1708c2ecf20Sopenharmony_ci}
1718c2ecf20Sopenharmony_ci
1728c2ecf20Sopenharmony_cistatic void cypress_mg_clock_gating_enable(struct radeon_device *rdev,
1738c2ecf20Sopenharmony_ci					   bool enable)
1748c2ecf20Sopenharmony_ci{
1758c2ecf20Sopenharmony_ci	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1768c2ecf20Sopenharmony_ci	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
1778c2ecf20Sopenharmony_ci
1788c2ecf20Sopenharmony_ci	if (enable) {
1798c2ecf20Sopenharmony_ci		u32 cgts_sm_ctrl_reg;
1808c2ecf20Sopenharmony_ci
1818c2ecf20Sopenharmony_ci		if (rdev->family == CHIP_CEDAR)
1828c2ecf20Sopenharmony_ci			cgts_sm_ctrl_reg = CEDAR_MGCGCGTSSMCTRL_DFLT;
1838c2ecf20Sopenharmony_ci		else if (rdev->family == CHIP_REDWOOD)
1848c2ecf20Sopenharmony_ci			cgts_sm_ctrl_reg = REDWOOD_MGCGCGTSSMCTRL_DFLT;
1858c2ecf20Sopenharmony_ci		else
1868c2ecf20Sopenharmony_ci			cgts_sm_ctrl_reg = CYPRESS_MGCGCGTSSMCTRL_DFLT;
1878c2ecf20Sopenharmony_ci
1888c2ecf20Sopenharmony_ci		WREG32(GRBM_GFX_INDEX, 0xC0000000);
1898c2ecf20Sopenharmony_ci
1908c2ecf20Sopenharmony_ci		WREG32_CG(CG_CGTT_LOCAL_0, CYPRESS_MGCGTTLOCAL0_DFLT);
1918c2ecf20Sopenharmony_ci		WREG32_CG(CG_CGTT_LOCAL_1, CYPRESS_MGCGTTLOCAL1_DFLT & 0xFFFFCFFF);
1928c2ecf20Sopenharmony_ci		WREG32_CG(CG_CGTT_LOCAL_2, CYPRESS_MGCGTTLOCAL2_DFLT);
1938c2ecf20Sopenharmony_ci		WREG32_CG(CG_CGTT_LOCAL_3, CYPRESS_MGCGTTLOCAL3_DFLT);
1948c2ecf20Sopenharmony_ci
1958c2ecf20Sopenharmony_ci		if (pi->mgcgtssm)
1968c2ecf20Sopenharmony_ci			WREG32(CGTS_SM_CTRL_REG, cgts_sm_ctrl_reg);
1978c2ecf20Sopenharmony_ci
1988c2ecf20Sopenharmony_ci		if (eg_pi->mcls) {
1998c2ecf20Sopenharmony_ci			WREG32_P(MC_CITF_MISC_RD_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
2008c2ecf20Sopenharmony_ci			WREG32_P(MC_CITF_MISC_WR_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
2018c2ecf20Sopenharmony_ci			WREG32_P(MC_CITF_MISC_VM_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
2028c2ecf20Sopenharmony_ci			WREG32_P(MC_HUB_MISC_HUB_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
2038c2ecf20Sopenharmony_ci			WREG32_P(MC_HUB_MISC_VM_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
2048c2ecf20Sopenharmony_ci			WREG32_P(MC_HUB_MISC_SIP_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
2058c2ecf20Sopenharmony_ci			WREG32_P(MC_XPB_CLK_GAT, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
2068c2ecf20Sopenharmony_ci			WREG32_P(VM_L2_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
2078c2ecf20Sopenharmony_ci		}
2088c2ecf20Sopenharmony_ci	} else {
2098c2ecf20Sopenharmony_ci		WREG32(GRBM_GFX_INDEX, 0xC0000000);
2108c2ecf20Sopenharmony_ci
2118c2ecf20Sopenharmony_ci		WREG32_CG(CG_CGTT_LOCAL_0, 0xFFFFFFFF);
2128c2ecf20Sopenharmony_ci		WREG32_CG(CG_CGTT_LOCAL_1, 0xFFFFFFFF);
2138c2ecf20Sopenharmony_ci		WREG32_CG(CG_CGTT_LOCAL_2, 0xFFFFFFFF);
2148c2ecf20Sopenharmony_ci		WREG32_CG(CG_CGTT_LOCAL_3, 0xFFFFFFFF);
2158c2ecf20Sopenharmony_ci
2168c2ecf20Sopenharmony_ci		if (pi->mgcgtssm)
2178c2ecf20Sopenharmony_ci			WREG32(CGTS_SM_CTRL_REG, 0x81f44bc0);
2188c2ecf20Sopenharmony_ci	}
2198c2ecf20Sopenharmony_ci}
2208c2ecf20Sopenharmony_ci
2218c2ecf20Sopenharmony_civoid cypress_enable_spread_spectrum(struct radeon_device *rdev,
2228c2ecf20Sopenharmony_ci				    bool enable)
2238c2ecf20Sopenharmony_ci{
2248c2ecf20Sopenharmony_ci	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
2258c2ecf20Sopenharmony_ci
2268c2ecf20Sopenharmony_ci	if (enable) {
2278c2ecf20Sopenharmony_ci		if (pi->sclk_ss)
2288c2ecf20Sopenharmony_ci			WREG32_P(GENERAL_PWRMGT, DYN_SPREAD_SPECTRUM_EN, ~DYN_SPREAD_SPECTRUM_EN);
2298c2ecf20Sopenharmony_ci
2308c2ecf20Sopenharmony_ci		if (pi->mclk_ss)
2318c2ecf20Sopenharmony_ci			WREG32_P(MPLL_CNTL_MODE, SS_SSEN, ~SS_SSEN);
2328c2ecf20Sopenharmony_ci	} else {
2338c2ecf20Sopenharmony_ci		WREG32_P(CG_SPLL_SPREAD_SPECTRUM, 0, ~SSEN);
2348c2ecf20Sopenharmony_ci		WREG32_P(GENERAL_PWRMGT, 0, ~DYN_SPREAD_SPECTRUM_EN);
2358c2ecf20Sopenharmony_ci		WREG32_P(MPLL_CNTL_MODE, 0, ~SS_SSEN);
2368c2ecf20Sopenharmony_ci		WREG32_P(MPLL_CNTL_MODE, 0, ~SS_DSMODE_EN);
2378c2ecf20Sopenharmony_ci	}
2388c2ecf20Sopenharmony_ci}
2398c2ecf20Sopenharmony_ci
2408c2ecf20Sopenharmony_civoid cypress_start_dpm(struct radeon_device *rdev)
2418c2ecf20Sopenharmony_ci{
2428c2ecf20Sopenharmony_ci	WREG32_P(GENERAL_PWRMGT, GLOBAL_PWRMGT_EN, ~GLOBAL_PWRMGT_EN);
2438c2ecf20Sopenharmony_ci}
2448c2ecf20Sopenharmony_ci
2458c2ecf20Sopenharmony_civoid cypress_enable_sclk_control(struct radeon_device *rdev,
2468c2ecf20Sopenharmony_ci				 bool enable)
2478c2ecf20Sopenharmony_ci{
2488c2ecf20Sopenharmony_ci	if (enable)
2498c2ecf20Sopenharmony_ci		WREG32_P(SCLK_PWRMGT_CNTL, 0, ~SCLK_PWRMGT_OFF);
2508c2ecf20Sopenharmony_ci	else
2518c2ecf20Sopenharmony_ci		WREG32_P(SCLK_PWRMGT_CNTL, SCLK_PWRMGT_OFF, ~SCLK_PWRMGT_OFF);
2528c2ecf20Sopenharmony_ci}
2538c2ecf20Sopenharmony_ci
2548c2ecf20Sopenharmony_civoid cypress_enable_mclk_control(struct radeon_device *rdev,
2558c2ecf20Sopenharmony_ci				 bool enable)
2568c2ecf20Sopenharmony_ci{
2578c2ecf20Sopenharmony_ci	if (enable)
2588c2ecf20Sopenharmony_ci		WREG32_P(MCLK_PWRMGT_CNTL, 0, ~MPLL_PWRMGT_OFF);
2598c2ecf20Sopenharmony_ci	else
2608c2ecf20Sopenharmony_ci		WREG32_P(MCLK_PWRMGT_CNTL, MPLL_PWRMGT_OFF, ~MPLL_PWRMGT_OFF);
2618c2ecf20Sopenharmony_ci}
2628c2ecf20Sopenharmony_ci
2638c2ecf20Sopenharmony_ciint cypress_notify_smc_display_change(struct radeon_device *rdev,
2648c2ecf20Sopenharmony_ci				      bool has_display)
2658c2ecf20Sopenharmony_ci{
2668c2ecf20Sopenharmony_ci	PPSMC_Msg msg = has_display ?
2678c2ecf20Sopenharmony_ci		(PPSMC_Msg)PPSMC_MSG_HasDisplay : (PPSMC_Msg)PPSMC_MSG_NoDisplay;
2688c2ecf20Sopenharmony_ci
2698c2ecf20Sopenharmony_ci	if (rv770_send_msg_to_smc(rdev, msg) != PPSMC_Result_OK)
2708c2ecf20Sopenharmony_ci		return -EINVAL;
2718c2ecf20Sopenharmony_ci
2728c2ecf20Sopenharmony_ci	return 0;
2738c2ecf20Sopenharmony_ci}
2748c2ecf20Sopenharmony_ci
2758c2ecf20Sopenharmony_civoid cypress_program_response_times(struct radeon_device *rdev)
2768c2ecf20Sopenharmony_ci{
2778c2ecf20Sopenharmony_ci	u32 reference_clock;
2788c2ecf20Sopenharmony_ci	u32 mclk_switch_limit;
2798c2ecf20Sopenharmony_ci
2808c2ecf20Sopenharmony_ci	reference_clock = radeon_get_xclk(rdev);
2818c2ecf20Sopenharmony_ci	mclk_switch_limit = (460 * reference_clock) / 100;
2828c2ecf20Sopenharmony_ci
2838c2ecf20Sopenharmony_ci	rv770_write_smc_soft_register(rdev,
2848c2ecf20Sopenharmony_ci				      RV770_SMC_SOFT_REGISTER_mclk_switch_lim,
2858c2ecf20Sopenharmony_ci				      mclk_switch_limit);
2868c2ecf20Sopenharmony_ci
2878c2ecf20Sopenharmony_ci	rv770_write_smc_soft_register(rdev,
2888c2ecf20Sopenharmony_ci				      RV770_SMC_SOFT_REGISTER_mvdd_chg_time, 1);
2898c2ecf20Sopenharmony_ci
2908c2ecf20Sopenharmony_ci	rv770_write_smc_soft_register(rdev,
2918c2ecf20Sopenharmony_ci				      RV770_SMC_SOFT_REGISTER_mc_block_delay, 0xAA);
2928c2ecf20Sopenharmony_ci
2938c2ecf20Sopenharmony_ci	rv770_program_response_times(rdev);
2948c2ecf20Sopenharmony_ci
2958c2ecf20Sopenharmony_ci	if (ASIC_IS_LOMBOK(rdev))
2968c2ecf20Sopenharmony_ci		rv770_write_smc_soft_register(rdev,
2978c2ecf20Sopenharmony_ci					      RV770_SMC_SOFT_REGISTER_is_asic_lombok, 1);
2988c2ecf20Sopenharmony_ci
2998c2ecf20Sopenharmony_ci}
3008c2ecf20Sopenharmony_ci
3018c2ecf20Sopenharmony_cistatic int cypress_pcie_performance_request(struct radeon_device *rdev,
3028c2ecf20Sopenharmony_ci					    u8 perf_req, bool advertise)
3038c2ecf20Sopenharmony_ci{
3048c2ecf20Sopenharmony_ci#if defined(CONFIG_ACPI)
3058c2ecf20Sopenharmony_ci	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
3068c2ecf20Sopenharmony_ci#endif
3078c2ecf20Sopenharmony_ci	u32 tmp;
3088c2ecf20Sopenharmony_ci
3098c2ecf20Sopenharmony_ci	udelay(10);
3108c2ecf20Sopenharmony_ci	tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
3118c2ecf20Sopenharmony_ci	if ((perf_req == PCIE_PERF_REQ_PECI_GEN1) && (tmp & LC_CURRENT_DATA_RATE))
3128c2ecf20Sopenharmony_ci		return 0;
3138c2ecf20Sopenharmony_ci
3148c2ecf20Sopenharmony_ci#if defined(CONFIG_ACPI)
3158c2ecf20Sopenharmony_ci	if ((perf_req == PCIE_PERF_REQ_PECI_GEN1) ||
3168c2ecf20Sopenharmony_ci	    (perf_req == PCIE_PERF_REQ_PECI_GEN2)) {
3178c2ecf20Sopenharmony_ci		eg_pi->pcie_performance_request_registered = true;
3188c2ecf20Sopenharmony_ci		return radeon_acpi_pcie_performance_request(rdev, perf_req, advertise);
3198c2ecf20Sopenharmony_ci	} else if ((perf_req == PCIE_PERF_REQ_REMOVE_REGISTRY) &&
3208c2ecf20Sopenharmony_ci		   eg_pi->pcie_performance_request_registered) {
3218c2ecf20Sopenharmony_ci		eg_pi->pcie_performance_request_registered = false;
3228c2ecf20Sopenharmony_ci		return radeon_acpi_pcie_performance_request(rdev, perf_req, advertise);
3238c2ecf20Sopenharmony_ci	}
3248c2ecf20Sopenharmony_ci#endif
3258c2ecf20Sopenharmony_ci
3268c2ecf20Sopenharmony_ci	return 0;
3278c2ecf20Sopenharmony_ci}
3288c2ecf20Sopenharmony_ci
3298c2ecf20Sopenharmony_civoid cypress_advertise_gen2_capability(struct radeon_device *rdev)
3308c2ecf20Sopenharmony_ci{
3318c2ecf20Sopenharmony_ci	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3328c2ecf20Sopenharmony_ci	u32 tmp;
3338c2ecf20Sopenharmony_ci
3348c2ecf20Sopenharmony_ci#if defined(CONFIG_ACPI)
3358c2ecf20Sopenharmony_ci	radeon_acpi_pcie_notify_device_ready(rdev);
3368c2ecf20Sopenharmony_ci#endif
3378c2ecf20Sopenharmony_ci
3388c2ecf20Sopenharmony_ci	tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
3398c2ecf20Sopenharmony_ci
3408c2ecf20Sopenharmony_ci	if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
3418c2ecf20Sopenharmony_ci	    (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2))
3428c2ecf20Sopenharmony_ci		pi->pcie_gen2 = true;
3438c2ecf20Sopenharmony_ci	else
3448c2ecf20Sopenharmony_ci		pi->pcie_gen2 = false;
3458c2ecf20Sopenharmony_ci
3468c2ecf20Sopenharmony_ci	if (!pi->pcie_gen2)
3478c2ecf20Sopenharmony_ci		cypress_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN2, true);
3488c2ecf20Sopenharmony_ci
3498c2ecf20Sopenharmony_ci}
3508c2ecf20Sopenharmony_ci
3518c2ecf20Sopenharmony_cistatic enum radeon_pcie_gen cypress_get_maximum_link_speed(struct radeon_ps *radeon_state)
3528c2ecf20Sopenharmony_ci{
3538c2ecf20Sopenharmony_ci	struct rv7xx_ps *state = rv770_get_ps(radeon_state);
3548c2ecf20Sopenharmony_ci
3558c2ecf20Sopenharmony_ci	if (state->high.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2)
3568c2ecf20Sopenharmony_ci		return 1;
3578c2ecf20Sopenharmony_ci	return 0;
3588c2ecf20Sopenharmony_ci}
3598c2ecf20Sopenharmony_ci
3608c2ecf20Sopenharmony_civoid cypress_notify_link_speed_change_after_state_change(struct radeon_device *rdev,
3618c2ecf20Sopenharmony_ci							 struct radeon_ps *radeon_new_state,
3628c2ecf20Sopenharmony_ci							 struct radeon_ps *radeon_current_state)
3638c2ecf20Sopenharmony_ci{
3648c2ecf20Sopenharmony_ci	enum radeon_pcie_gen pcie_link_speed_target =
3658c2ecf20Sopenharmony_ci		cypress_get_maximum_link_speed(radeon_new_state);
3668c2ecf20Sopenharmony_ci	enum radeon_pcie_gen pcie_link_speed_current =
3678c2ecf20Sopenharmony_ci		cypress_get_maximum_link_speed(radeon_current_state);
3688c2ecf20Sopenharmony_ci	u8 request;
3698c2ecf20Sopenharmony_ci
3708c2ecf20Sopenharmony_ci	if (pcie_link_speed_target < pcie_link_speed_current) {
3718c2ecf20Sopenharmony_ci		if (pcie_link_speed_target == RADEON_PCIE_GEN1)
3728c2ecf20Sopenharmony_ci			request = PCIE_PERF_REQ_PECI_GEN1;
3738c2ecf20Sopenharmony_ci		else if (pcie_link_speed_target == RADEON_PCIE_GEN2)
3748c2ecf20Sopenharmony_ci			request = PCIE_PERF_REQ_PECI_GEN2;
3758c2ecf20Sopenharmony_ci		else
3768c2ecf20Sopenharmony_ci			request = PCIE_PERF_REQ_PECI_GEN3;
3778c2ecf20Sopenharmony_ci
3788c2ecf20Sopenharmony_ci		cypress_pcie_performance_request(rdev, request, false);
3798c2ecf20Sopenharmony_ci	}
3808c2ecf20Sopenharmony_ci}
3818c2ecf20Sopenharmony_ci
3828c2ecf20Sopenharmony_civoid cypress_notify_link_speed_change_before_state_change(struct radeon_device *rdev,
3838c2ecf20Sopenharmony_ci							  struct radeon_ps *radeon_new_state,
3848c2ecf20Sopenharmony_ci							  struct radeon_ps *radeon_current_state)
3858c2ecf20Sopenharmony_ci{
3868c2ecf20Sopenharmony_ci	enum radeon_pcie_gen pcie_link_speed_target =
3878c2ecf20Sopenharmony_ci		cypress_get_maximum_link_speed(radeon_new_state);
3888c2ecf20Sopenharmony_ci	enum radeon_pcie_gen pcie_link_speed_current =
3898c2ecf20Sopenharmony_ci		cypress_get_maximum_link_speed(radeon_current_state);
3908c2ecf20Sopenharmony_ci	u8 request;
3918c2ecf20Sopenharmony_ci
3928c2ecf20Sopenharmony_ci	if (pcie_link_speed_target > pcie_link_speed_current) {
3938c2ecf20Sopenharmony_ci		if (pcie_link_speed_target == RADEON_PCIE_GEN1)
3948c2ecf20Sopenharmony_ci			request = PCIE_PERF_REQ_PECI_GEN1;
3958c2ecf20Sopenharmony_ci		else if (pcie_link_speed_target == RADEON_PCIE_GEN2)
3968c2ecf20Sopenharmony_ci			request = PCIE_PERF_REQ_PECI_GEN2;
3978c2ecf20Sopenharmony_ci		else
3988c2ecf20Sopenharmony_ci			request = PCIE_PERF_REQ_PECI_GEN3;
3998c2ecf20Sopenharmony_ci
4008c2ecf20Sopenharmony_ci		cypress_pcie_performance_request(rdev, request, false);
4018c2ecf20Sopenharmony_ci	}
4028c2ecf20Sopenharmony_ci}
4038c2ecf20Sopenharmony_ci
4048c2ecf20Sopenharmony_cistatic int cypress_populate_voltage_value(struct radeon_device *rdev,
4058c2ecf20Sopenharmony_ci					  struct atom_voltage_table *table,
4068c2ecf20Sopenharmony_ci					  u16 value, RV770_SMC_VOLTAGE_VALUE *voltage)
4078c2ecf20Sopenharmony_ci{
4088c2ecf20Sopenharmony_ci	unsigned int i;
4098c2ecf20Sopenharmony_ci
4108c2ecf20Sopenharmony_ci	for (i = 0; i < table->count; i++) {
4118c2ecf20Sopenharmony_ci		if (value <= table->entries[i].value) {
4128c2ecf20Sopenharmony_ci			voltage->index = (u8)i;
4138c2ecf20Sopenharmony_ci			voltage->value = cpu_to_be16(table->entries[i].value);
4148c2ecf20Sopenharmony_ci			break;
4158c2ecf20Sopenharmony_ci		}
4168c2ecf20Sopenharmony_ci	}
4178c2ecf20Sopenharmony_ci
4188c2ecf20Sopenharmony_ci	if (i == table->count)
4198c2ecf20Sopenharmony_ci		return -EINVAL;
4208c2ecf20Sopenharmony_ci
4218c2ecf20Sopenharmony_ci	return 0;
4228c2ecf20Sopenharmony_ci}
4238c2ecf20Sopenharmony_ci
4248c2ecf20Sopenharmony_ciu8 cypress_get_strobe_mode_settings(struct radeon_device *rdev, u32 mclk)
4258c2ecf20Sopenharmony_ci{
4268c2ecf20Sopenharmony_ci	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4278c2ecf20Sopenharmony_ci	u8 result = 0;
4288c2ecf20Sopenharmony_ci	bool strobe_mode = false;
4298c2ecf20Sopenharmony_ci
4308c2ecf20Sopenharmony_ci	if (pi->mem_gddr5) {
4318c2ecf20Sopenharmony_ci		if (mclk <= pi->mclk_strobe_mode_threshold)
4328c2ecf20Sopenharmony_ci			strobe_mode = true;
4338c2ecf20Sopenharmony_ci		result = cypress_get_mclk_frequency_ratio(rdev, mclk, strobe_mode);
4348c2ecf20Sopenharmony_ci
4358c2ecf20Sopenharmony_ci		if (strobe_mode)
4368c2ecf20Sopenharmony_ci			result |= SMC_STROBE_ENABLE;
4378c2ecf20Sopenharmony_ci	}
4388c2ecf20Sopenharmony_ci
4398c2ecf20Sopenharmony_ci	return result;
4408c2ecf20Sopenharmony_ci}
4418c2ecf20Sopenharmony_ci
4428c2ecf20Sopenharmony_ciu32 cypress_map_clkf_to_ibias(struct radeon_device *rdev, u32 clkf)
4438c2ecf20Sopenharmony_ci{
4448c2ecf20Sopenharmony_ci	u32 ref_clk = rdev->clock.mpll.reference_freq;
4458c2ecf20Sopenharmony_ci	u32 vco = clkf * ref_clk;
4468c2ecf20Sopenharmony_ci
4478c2ecf20Sopenharmony_ci	/* 100 Mhz ref clk */
4488c2ecf20Sopenharmony_ci	if (ref_clk == 10000) {
4498c2ecf20Sopenharmony_ci		if (vco > 500000)
4508c2ecf20Sopenharmony_ci			return 0xC6;
4518c2ecf20Sopenharmony_ci		if (vco > 400000)
4528c2ecf20Sopenharmony_ci			return 0x9D;
4538c2ecf20Sopenharmony_ci		if (vco > 330000)
4548c2ecf20Sopenharmony_ci			return 0x6C;
4558c2ecf20Sopenharmony_ci		if (vco > 250000)
4568c2ecf20Sopenharmony_ci			return 0x2B;
4578c2ecf20Sopenharmony_ci		if (vco >  160000)
4588c2ecf20Sopenharmony_ci			return 0x5B;
4598c2ecf20Sopenharmony_ci		if (vco > 120000)
4608c2ecf20Sopenharmony_ci			return 0x0A;
4618c2ecf20Sopenharmony_ci		return 0x4B;
4628c2ecf20Sopenharmony_ci	}
4638c2ecf20Sopenharmony_ci
4648c2ecf20Sopenharmony_ci	/* 27 Mhz ref clk */
4658c2ecf20Sopenharmony_ci	if (vco > 250000)
4668c2ecf20Sopenharmony_ci		return 0x8B;
4678c2ecf20Sopenharmony_ci	if (vco > 200000)
4688c2ecf20Sopenharmony_ci		return 0xCC;
4698c2ecf20Sopenharmony_ci	if (vco > 150000)
4708c2ecf20Sopenharmony_ci		return 0x9B;
4718c2ecf20Sopenharmony_ci	return 0x6B;
4728c2ecf20Sopenharmony_ci}
4738c2ecf20Sopenharmony_ci
4748c2ecf20Sopenharmony_cistatic int cypress_populate_mclk_value(struct radeon_device *rdev,
4758c2ecf20Sopenharmony_ci				       u32 engine_clock, u32 memory_clock,
4768c2ecf20Sopenharmony_ci				       RV7XX_SMC_MCLK_VALUE *mclk,
4778c2ecf20Sopenharmony_ci				       bool strobe_mode, bool dll_state_on)
4788c2ecf20Sopenharmony_ci{
4798c2ecf20Sopenharmony_ci	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4808c2ecf20Sopenharmony_ci
4818c2ecf20Sopenharmony_ci	u32 mpll_ad_func_cntl =
4828c2ecf20Sopenharmony_ci		pi->clk_regs.rv770.mpll_ad_func_cntl;
4838c2ecf20Sopenharmony_ci	u32 mpll_ad_func_cntl_2 =
4848c2ecf20Sopenharmony_ci		pi->clk_regs.rv770.mpll_ad_func_cntl_2;
4858c2ecf20Sopenharmony_ci	u32 mpll_dq_func_cntl =
4868c2ecf20Sopenharmony_ci		pi->clk_regs.rv770.mpll_dq_func_cntl;
4878c2ecf20Sopenharmony_ci	u32 mpll_dq_func_cntl_2 =
4888c2ecf20Sopenharmony_ci		pi->clk_regs.rv770.mpll_dq_func_cntl_2;
4898c2ecf20Sopenharmony_ci	u32 mclk_pwrmgt_cntl =
4908c2ecf20Sopenharmony_ci		pi->clk_regs.rv770.mclk_pwrmgt_cntl;
4918c2ecf20Sopenharmony_ci	u32 dll_cntl =
4928c2ecf20Sopenharmony_ci		pi->clk_regs.rv770.dll_cntl;
4938c2ecf20Sopenharmony_ci	u32 mpll_ss1 = pi->clk_regs.rv770.mpll_ss1;
4948c2ecf20Sopenharmony_ci	u32 mpll_ss2 = pi->clk_regs.rv770.mpll_ss2;
4958c2ecf20Sopenharmony_ci	struct atom_clock_dividers dividers;
4968c2ecf20Sopenharmony_ci	u32 ibias;
4978c2ecf20Sopenharmony_ci	u32 dll_speed;
4988c2ecf20Sopenharmony_ci	int ret;
4998c2ecf20Sopenharmony_ci	u32 mc_seq_misc7;
5008c2ecf20Sopenharmony_ci
5018c2ecf20Sopenharmony_ci	ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_MEMORY_PLL_PARAM,
5028c2ecf20Sopenharmony_ci					     memory_clock, strobe_mode, &dividers);
5038c2ecf20Sopenharmony_ci	if (ret)
5048c2ecf20Sopenharmony_ci		return ret;
5058c2ecf20Sopenharmony_ci
5068c2ecf20Sopenharmony_ci	if (!strobe_mode) {
5078c2ecf20Sopenharmony_ci		mc_seq_misc7 = RREG32(MC_SEQ_MISC7);
5088c2ecf20Sopenharmony_ci
5098c2ecf20Sopenharmony_ci		if(mc_seq_misc7 & 0x8000000)
5108c2ecf20Sopenharmony_ci			dividers.post_div = 1;
5118c2ecf20Sopenharmony_ci	}
5128c2ecf20Sopenharmony_ci
5138c2ecf20Sopenharmony_ci	ibias = cypress_map_clkf_to_ibias(rdev, dividers.whole_fb_div);
5148c2ecf20Sopenharmony_ci
5158c2ecf20Sopenharmony_ci	mpll_ad_func_cntl &= ~(CLKR_MASK |
5168c2ecf20Sopenharmony_ci			       YCLK_POST_DIV_MASK |
5178c2ecf20Sopenharmony_ci			       CLKF_MASK |
5188c2ecf20Sopenharmony_ci			       CLKFRAC_MASK |
5198c2ecf20Sopenharmony_ci			       IBIAS_MASK);
5208c2ecf20Sopenharmony_ci	mpll_ad_func_cntl |= CLKR(dividers.ref_div);
5218c2ecf20Sopenharmony_ci	mpll_ad_func_cntl |= YCLK_POST_DIV(dividers.post_div);
5228c2ecf20Sopenharmony_ci	mpll_ad_func_cntl |= CLKF(dividers.whole_fb_div);
5238c2ecf20Sopenharmony_ci	mpll_ad_func_cntl |= CLKFRAC(dividers.frac_fb_div);
5248c2ecf20Sopenharmony_ci	mpll_ad_func_cntl |= IBIAS(ibias);
5258c2ecf20Sopenharmony_ci
5268c2ecf20Sopenharmony_ci	if (dividers.vco_mode)
5278c2ecf20Sopenharmony_ci		mpll_ad_func_cntl_2 |= VCO_MODE;
5288c2ecf20Sopenharmony_ci	else
5298c2ecf20Sopenharmony_ci		mpll_ad_func_cntl_2 &= ~VCO_MODE;
5308c2ecf20Sopenharmony_ci
5318c2ecf20Sopenharmony_ci	if (pi->mem_gddr5) {
5328c2ecf20Sopenharmony_ci		mpll_dq_func_cntl &= ~(CLKR_MASK |
5338c2ecf20Sopenharmony_ci				       YCLK_POST_DIV_MASK |
5348c2ecf20Sopenharmony_ci				       CLKF_MASK |
5358c2ecf20Sopenharmony_ci				       CLKFRAC_MASK |
5368c2ecf20Sopenharmony_ci				       IBIAS_MASK);
5378c2ecf20Sopenharmony_ci		mpll_dq_func_cntl |= CLKR(dividers.ref_div);
5388c2ecf20Sopenharmony_ci		mpll_dq_func_cntl |= YCLK_POST_DIV(dividers.post_div);
5398c2ecf20Sopenharmony_ci		mpll_dq_func_cntl |= CLKF(dividers.whole_fb_div);
5408c2ecf20Sopenharmony_ci		mpll_dq_func_cntl |= CLKFRAC(dividers.frac_fb_div);
5418c2ecf20Sopenharmony_ci		mpll_dq_func_cntl |= IBIAS(ibias);
5428c2ecf20Sopenharmony_ci
5438c2ecf20Sopenharmony_ci		if (strobe_mode)
5448c2ecf20Sopenharmony_ci			mpll_dq_func_cntl &= ~PDNB;
5458c2ecf20Sopenharmony_ci		else
5468c2ecf20Sopenharmony_ci			mpll_dq_func_cntl |= PDNB;
5478c2ecf20Sopenharmony_ci
5488c2ecf20Sopenharmony_ci		if (dividers.vco_mode)
5498c2ecf20Sopenharmony_ci			mpll_dq_func_cntl_2 |= VCO_MODE;
5508c2ecf20Sopenharmony_ci		else
5518c2ecf20Sopenharmony_ci			mpll_dq_func_cntl_2 &= ~VCO_MODE;
5528c2ecf20Sopenharmony_ci	}
5538c2ecf20Sopenharmony_ci
5548c2ecf20Sopenharmony_ci	if (pi->mclk_ss) {
5558c2ecf20Sopenharmony_ci		struct radeon_atom_ss ss;
5568c2ecf20Sopenharmony_ci		u32 vco_freq = memory_clock * dividers.post_div;
5578c2ecf20Sopenharmony_ci
5588c2ecf20Sopenharmony_ci		if (radeon_atombios_get_asic_ss_info(rdev, &ss,
5598c2ecf20Sopenharmony_ci						     ASIC_INTERNAL_MEMORY_SS, vco_freq)) {
5608c2ecf20Sopenharmony_ci			u32 reference_clock = rdev->clock.mpll.reference_freq;
5618c2ecf20Sopenharmony_ci			u32 decoded_ref = rv740_get_decoded_reference_divider(dividers.ref_div);
5628c2ecf20Sopenharmony_ci			u32 clk_s, clk_v;
5638c2ecf20Sopenharmony_ci
5648c2ecf20Sopenharmony_ci			if (!decoded_ref)
5658c2ecf20Sopenharmony_ci				return -EINVAL;
5668c2ecf20Sopenharmony_ci			clk_s = reference_clock * 5 / (decoded_ref * ss.rate);
5678c2ecf20Sopenharmony_ci			clk_v = ss.percentage *
5688c2ecf20Sopenharmony_ci				(0x4000 * dividers.whole_fb_div + 0x800 * dividers.frac_fb_div) / (clk_s * 625);
5698c2ecf20Sopenharmony_ci
5708c2ecf20Sopenharmony_ci			mpll_ss1 &= ~CLKV_MASK;
5718c2ecf20Sopenharmony_ci			mpll_ss1 |= CLKV(clk_v);
5728c2ecf20Sopenharmony_ci
5738c2ecf20Sopenharmony_ci			mpll_ss2 &= ~CLKS_MASK;
5748c2ecf20Sopenharmony_ci			mpll_ss2 |= CLKS(clk_s);
5758c2ecf20Sopenharmony_ci		}
5768c2ecf20Sopenharmony_ci	}
5778c2ecf20Sopenharmony_ci
5788c2ecf20Sopenharmony_ci	dll_speed = rv740_get_dll_speed(pi->mem_gddr5,
5798c2ecf20Sopenharmony_ci					memory_clock);
5808c2ecf20Sopenharmony_ci
5818c2ecf20Sopenharmony_ci	mclk_pwrmgt_cntl &= ~DLL_SPEED_MASK;
5828c2ecf20Sopenharmony_ci	mclk_pwrmgt_cntl |= DLL_SPEED(dll_speed);
5838c2ecf20Sopenharmony_ci	if (dll_state_on)
5848c2ecf20Sopenharmony_ci		mclk_pwrmgt_cntl |= (MRDCKA0_PDNB |
5858c2ecf20Sopenharmony_ci				     MRDCKA1_PDNB |
5868c2ecf20Sopenharmony_ci				     MRDCKB0_PDNB |
5878c2ecf20Sopenharmony_ci				     MRDCKB1_PDNB |
5888c2ecf20Sopenharmony_ci				     MRDCKC0_PDNB |
5898c2ecf20Sopenharmony_ci				     MRDCKC1_PDNB |
5908c2ecf20Sopenharmony_ci				     MRDCKD0_PDNB |
5918c2ecf20Sopenharmony_ci				     MRDCKD1_PDNB);
5928c2ecf20Sopenharmony_ci	else
5938c2ecf20Sopenharmony_ci		mclk_pwrmgt_cntl &= ~(MRDCKA0_PDNB |
5948c2ecf20Sopenharmony_ci				      MRDCKA1_PDNB |
5958c2ecf20Sopenharmony_ci				      MRDCKB0_PDNB |
5968c2ecf20Sopenharmony_ci				      MRDCKB1_PDNB |
5978c2ecf20Sopenharmony_ci				      MRDCKC0_PDNB |
5988c2ecf20Sopenharmony_ci				      MRDCKC1_PDNB |
5998c2ecf20Sopenharmony_ci				      MRDCKD0_PDNB |
6008c2ecf20Sopenharmony_ci				      MRDCKD1_PDNB);
6018c2ecf20Sopenharmony_ci
6028c2ecf20Sopenharmony_ci	mclk->mclk770.mclk_value = cpu_to_be32(memory_clock);
6038c2ecf20Sopenharmony_ci	mclk->mclk770.vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
6048c2ecf20Sopenharmony_ci	mclk->mclk770.vMPLL_AD_FUNC_CNTL_2 = cpu_to_be32(mpll_ad_func_cntl_2);
6058c2ecf20Sopenharmony_ci	mclk->mclk770.vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
6068c2ecf20Sopenharmony_ci	mclk->mclk770.vMPLL_DQ_FUNC_CNTL_2 = cpu_to_be32(mpll_dq_func_cntl_2);
6078c2ecf20Sopenharmony_ci	mclk->mclk770.vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
6088c2ecf20Sopenharmony_ci	mclk->mclk770.vDLL_CNTL = cpu_to_be32(dll_cntl);
6098c2ecf20Sopenharmony_ci	mclk->mclk770.vMPLL_SS = cpu_to_be32(mpll_ss1);
6108c2ecf20Sopenharmony_ci	mclk->mclk770.vMPLL_SS2 = cpu_to_be32(mpll_ss2);
6118c2ecf20Sopenharmony_ci
6128c2ecf20Sopenharmony_ci	return 0;
6138c2ecf20Sopenharmony_ci}
6148c2ecf20Sopenharmony_ci
6158c2ecf20Sopenharmony_ciu8 cypress_get_mclk_frequency_ratio(struct radeon_device *rdev,
6168c2ecf20Sopenharmony_ci				    u32 memory_clock, bool strobe_mode)
6178c2ecf20Sopenharmony_ci{
6188c2ecf20Sopenharmony_ci	u8 mc_para_index;
6198c2ecf20Sopenharmony_ci
6208c2ecf20Sopenharmony_ci	if (rdev->family >= CHIP_BARTS) {
6218c2ecf20Sopenharmony_ci		if (strobe_mode) {
6228c2ecf20Sopenharmony_ci			if (memory_clock < 10000)
6238c2ecf20Sopenharmony_ci				mc_para_index = 0x00;
6248c2ecf20Sopenharmony_ci			else if (memory_clock > 47500)
6258c2ecf20Sopenharmony_ci				mc_para_index = 0x0f;
6268c2ecf20Sopenharmony_ci			else
6278c2ecf20Sopenharmony_ci				mc_para_index = (u8)((memory_clock - 10000) / 2500);
6288c2ecf20Sopenharmony_ci		} else {
6298c2ecf20Sopenharmony_ci			if (memory_clock < 65000)
6308c2ecf20Sopenharmony_ci				mc_para_index = 0x00;
6318c2ecf20Sopenharmony_ci			else if (memory_clock > 135000)
6328c2ecf20Sopenharmony_ci				mc_para_index = 0x0f;
6338c2ecf20Sopenharmony_ci			else
6348c2ecf20Sopenharmony_ci				mc_para_index = (u8)((memory_clock - 60000) / 5000);
6358c2ecf20Sopenharmony_ci		}
6368c2ecf20Sopenharmony_ci	} else {
6378c2ecf20Sopenharmony_ci		if (strobe_mode) {
6388c2ecf20Sopenharmony_ci			if (memory_clock < 10000)
6398c2ecf20Sopenharmony_ci				mc_para_index = 0x00;
6408c2ecf20Sopenharmony_ci			else if (memory_clock > 47500)
6418c2ecf20Sopenharmony_ci				mc_para_index = 0x0f;
6428c2ecf20Sopenharmony_ci			else
6438c2ecf20Sopenharmony_ci				mc_para_index = (u8)((memory_clock - 10000) / 2500);
6448c2ecf20Sopenharmony_ci		} else {
6458c2ecf20Sopenharmony_ci			if (memory_clock < 40000)
6468c2ecf20Sopenharmony_ci				mc_para_index = 0x00;
6478c2ecf20Sopenharmony_ci			else if (memory_clock > 115000)
6488c2ecf20Sopenharmony_ci				mc_para_index = 0x0f;
6498c2ecf20Sopenharmony_ci			else
6508c2ecf20Sopenharmony_ci				mc_para_index = (u8)((memory_clock - 40000) / 5000);
6518c2ecf20Sopenharmony_ci		}
6528c2ecf20Sopenharmony_ci	}
6538c2ecf20Sopenharmony_ci	return mc_para_index;
6548c2ecf20Sopenharmony_ci}
6558c2ecf20Sopenharmony_ci
6568c2ecf20Sopenharmony_cistatic int cypress_populate_mvdd_value(struct radeon_device *rdev,
6578c2ecf20Sopenharmony_ci				       u32 mclk,
6588c2ecf20Sopenharmony_ci				       RV770_SMC_VOLTAGE_VALUE *voltage)
6598c2ecf20Sopenharmony_ci{
6608c2ecf20Sopenharmony_ci	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
6618c2ecf20Sopenharmony_ci	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
6628c2ecf20Sopenharmony_ci
6638c2ecf20Sopenharmony_ci	if (!pi->mvdd_control) {
6648c2ecf20Sopenharmony_ci		voltage->index = eg_pi->mvdd_high_index;
6658c2ecf20Sopenharmony_ci		voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
6668c2ecf20Sopenharmony_ci		return 0;
6678c2ecf20Sopenharmony_ci	}
6688c2ecf20Sopenharmony_ci
6698c2ecf20Sopenharmony_ci	if (mclk <= pi->mvdd_split_frequency) {
6708c2ecf20Sopenharmony_ci		voltage->index = eg_pi->mvdd_low_index;
6718c2ecf20Sopenharmony_ci		voltage->value = cpu_to_be16(MVDD_LOW_VALUE);
6728c2ecf20Sopenharmony_ci	} else {
6738c2ecf20Sopenharmony_ci		voltage->index = eg_pi->mvdd_high_index;
6748c2ecf20Sopenharmony_ci		voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
6758c2ecf20Sopenharmony_ci	}
6768c2ecf20Sopenharmony_ci
6778c2ecf20Sopenharmony_ci	return 0;
6788c2ecf20Sopenharmony_ci}
6798c2ecf20Sopenharmony_ci
6808c2ecf20Sopenharmony_ciint cypress_convert_power_level_to_smc(struct radeon_device *rdev,
6818c2ecf20Sopenharmony_ci				       struct rv7xx_pl *pl,
6828c2ecf20Sopenharmony_ci				       RV770_SMC_HW_PERFORMANCE_LEVEL *level,
6838c2ecf20Sopenharmony_ci				       u8 watermark_level)
6848c2ecf20Sopenharmony_ci{
6858c2ecf20Sopenharmony_ci	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
6868c2ecf20Sopenharmony_ci	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
6878c2ecf20Sopenharmony_ci	int ret;
6888c2ecf20Sopenharmony_ci	bool dll_state_on;
6898c2ecf20Sopenharmony_ci
6908c2ecf20Sopenharmony_ci	level->gen2PCIE = pi->pcie_gen2 ?
6918c2ecf20Sopenharmony_ci		((pl->flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) ? 1 : 0) : 0;
6928c2ecf20Sopenharmony_ci	level->gen2XSP  = (pl->flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) ? 1 : 0;
6938c2ecf20Sopenharmony_ci	level->backbias = (pl->flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE) ? 1 : 0;
6948c2ecf20Sopenharmony_ci	level->displayWatermark = watermark_level;
6958c2ecf20Sopenharmony_ci
6968c2ecf20Sopenharmony_ci	ret = rv740_populate_sclk_value(rdev, pl->sclk, &level->sclk);
6978c2ecf20Sopenharmony_ci	if (ret)
6988c2ecf20Sopenharmony_ci		return ret;
6998c2ecf20Sopenharmony_ci
7008c2ecf20Sopenharmony_ci	level->mcFlags =  0;
7018c2ecf20Sopenharmony_ci	if (pi->mclk_stutter_mode_threshold &&
7028c2ecf20Sopenharmony_ci	    (pl->mclk <= pi->mclk_stutter_mode_threshold) &&
7038c2ecf20Sopenharmony_ci	    !eg_pi->uvd_enabled) {
7048c2ecf20Sopenharmony_ci		level->mcFlags |= SMC_MC_STUTTER_EN;
7058c2ecf20Sopenharmony_ci		if (eg_pi->sclk_deep_sleep)
7068c2ecf20Sopenharmony_ci			level->stateFlags |= PPSMC_STATEFLAG_AUTO_PULSE_SKIP;
7078c2ecf20Sopenharmony_ci		else
7088c2ecf20Sopenharmony_ci			level->stateFlags &= ~PPSMC_STATEFLAG_AUTO_PULSE_SKIP;
7098c2ecf20Sopenharmony_ci	}
7108c2ecf20Sopenharmony_ci
7118c2ecf20Sopenharmony_ci	if (pi->mem_gddr5) {
7128c2ecf20Sopenharmony_ci		if (pl->mclk > pi->mclk_edc_enable_threshold)
7138c2ecf20Sopenharmony_ci			level->mcFlags |= SMC_MC_EDC_RD_FLAG;
7148c2ecf20Sopenharmony_ci
7158c2ecf20Sopenharmony_ci		if (pl->mclk > eg_pi->mclk_edc_wr_enable_threshold)
7168c2ecf20Sopenharmony_ci			level->mcFlags |= SMC_MC_EDC_WR_FLAG;
7178c2ecf20Sopenharmony_ci
7188c2ecf20Sopenharmony_ci		level->strobeMode = cypress_get_strobe_mode_settings(rdev, pl->mclk);
7198c2ecf20Sopenharmony_ci
7208c2ecf20Sopenharmony_ci		if (level->strobeMode & SMC_STROBE_ENABLE) {
7218c2ecf20Sopenharmony_ci			if (cypress_get_mclk_frequency_ratio(rdev, pl->mclk, true) >=
7228c2ecf20Sopenharmony_ci			    ((RREG32(MC_SEQ_MISC7) >> 16) & 0xf))
7238c2ecf20Sopenharmony_ci				dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
7248c2ecf20Sopenharmony_ci			else
7258c2ecf20Sopenharmony_ci				dll_state_on = ((RREG32(MC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
7268c2ecf20Sopenharmony_ci		} else
7278c2ecf20Sopenharmony_ci			dll_state_on = eg_pi->dll_default_on;
7288c2ecf20Sopenharmony_ci
7298c2ecf20Sopenharmony_ci		ret = cypress_populate_mclk_value(rdev,
7308c2ecf20Sopenharmony_ci						  pl->sclk,
7318c2ecf20Sopenharmony_ci						  pl->mclk,
7328c2ecf20Sopenharmony_ci						  &level->mclk,
7338c2ecf20Sopenharmony_ci						  (level->strobeMode & SMC_STROBE_ENABLE) != 0,
7348c2ecf20Sopenharmony_ci						  dll_state_on);
7358c2ecf20Sopenharmony_ci	} else {
7368c2ecf20Sopenharmony_ci		ret = cypress_populate_mclk_value(rdev,
7378c2ecf20Sopenharmony_ci						  pl->sclk,
7388c2ecf20Sopenharmony_ci						  pl->mclk,
7398c2ecf20Sopenharmony_ci						  &level->mclk,
7408c2ecf20Sopenharmony_ci						  true,
7418c2ecf20Sopenharmony_ci						  true);
7428c2ecf20Sopenharmony_ci	}
7438c2ecf20Sopenharmony_ci	if (ret)
7448c2ecf20Sopenharmony_ci		return ret;
7458c2ecf20Sopenharmony_ci
7468c2ecf20Sopenharmony_ci	ret = cypress_populate_voltage_value(rdev,
7478c2ecf20Sopenharmony_ci					     &eg_pi->vddc_voltage_table,
7488c2ecf20Sopenharmony_ci					     pl->vddc,
7498c2ecf20Sopenharmony_ci					     &level->vddc);
7508c2ecf20Sopenharmony_ci	if (ret)
7518c2ecf20Sopenharmony_ci		return ret;
7528c2ecf20Sopenharmony_ci
7538c2ecf20Sopenharmony_ci	if (eg_pi->vddci_control) {
7548c2ecf20Sopenharmony_ci		ret = cypress_populate_voltage_value(rdev,
7558c2ecf20Sopenharmony_ci						     &eg_pi->vddci_voltage_table,
7568c2ecf20Sopenharmony_ci						     pl->vddci,
7578c2ecf20Sopenharmony_ci						     &level->vddci);
7588c2ecf20Sopenharmony_ci		if (ret)
7598c2ecf20Sopenharmony_ci			return ret;
7608c2ecf20Sopenharmony_ci	}
7618c2ecf20Sopenharmony_ci
7628c2ecf20Sopenharmony_ci	ret = cypress_populate_mvdd_value(rdev, pl->mclk, &level->mvdd);
7638c2ecf20Sopenharmony_ci
7648c2ecf20Sopenharmony_ci	return ret;
7658c2ecf20Sopenharmony_ci}
7668c2ecf20Sopenharmony_ci
7678c2ecf20Sopenharmony_cistatic int cypress_convert_power_state_to_smc(struct radeon_device *rdev,
7688c2ecf20Sopenharmony_ci					      struct radeon_ps *radeon_state,
7698c2ecf20Sopenharmony_ci					      RV770_SMC_SWSTATE *smc_state)
7708c2ecf20Sopenharmony_ci{
7718c2ecf20Sopenharmony_ci	struct rv7xx_ps *state = rv770_get_ps(radeon_state);
7728c2ecf20Sopenharmony_ci	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
7738c2ecf20Sopenharmony_ci	int ret;
7748c2ecf20Sopenharmony_ci
7758c2ecf20Sopenharmony_ci	if (!(radeon_state->caps & ATOM_PPLIB_DISALLOW_ON_DC))
7768c2ecf20Sopenharmony_ci		smc_state->flags |= PPSMC_SWSTATE_FLAG_DC;
7778c2ecf20Sopenharmony_ci
7788c2ecf20Sopenharmony_ci	ret = cypress_convert_power_level_to_smc(rdev,
7798c2ecf20Sopenharmony_ci						 &state->low,
7808c2ecf20Sopenharmony_ci						 &smc_state->levels[0],
7818c2ecf20Sopenharmony_ci						 PPSMC_DISPLAY_WATERMARK_LOW);
7828c2ecf20Sopenharmony_ci	if (ret)
7838c2ecf20Sopenharmony_ci		return ret;
7848c2ecf20Sopenharmony_ci
7858c2ecf20Sopenharmony_ci	ret = cypress_convert_power_level_to_smc(rdev,
7868c2ecf20Sopenharmony_ci						 &state->medium,
7878c2ecf20Sopenharmony_ci						 &smc_state->levels[1],
7888c2ecf20Sopenharmony_ci						 PPSMC_DISPLAY_WATERMARK_LOW);
7898c2ecf20Sopenharmony_ci	if (ret)
7908c2ecf20Sopenharmony_ci		return ret;
7918c2ecf20Sopenharmony_ci
7928c2ecf20Sopenharmony_ci	ret = cypress_convert_power_level_to_smc(rdev,
7938c2ecf20Sopenharmony_ci						 &state->high,
7948c2ecf20Sopenharmony_ci						 &smc_state->levels[2],
7958c2ecf20Sopenharmony_ci						 PPSMC_DISPLAY_WATERMARK_HIGH);
7968c2ecf20Sopenharmony_ci	if (ret)
7978c2ecf20Sopenharmony_ci		return ret;
7988c2ecf20Sopenharmony_ci
7998c2ecf20Sopenharmony_ci	smc_state->levels[0].arbValue = MC_CG_ARB_FREQ_F1;
8008c2ecf20Sopenharmony_ci	smc_state->levels[1].arbValue = MC_CG_ARB_FREQ_F2;
8018c2ecf20Sopenharmony_ci	smc_state->levels[2].arbValue = MC_CG_ARB_FREQ_F3;
8028c2ecf20Sopenharmony_ci
8038c2ecf20Sopenharmony_ci	if (eg_pi->dynamic_ac_timing) {
8048c2ecf20Sopenharmony_ci		smc_state->levels[0].ACIndex = 2;
8058c2ecf20Sopenharmony_ci		smc_state->levels[1].ACIndex = 3;
8068c2ecf20Sopenharmony_ci		smc_state->levels[2].ACIndex = 4;
8078c2ecf20Sopenharmony_ci	} else {
8088c2ecf20Sopenharmony_ci		smc_state->levels[0].ACIndex = 0;
8098c2ecf20Sopenharmony_ci		smc_state->levels[1].ACIndex = 0;
8108c2ecf20Sopenharmony_ci		smc_state->levels[2].ACIndex = 0;
8118c2ecf20Sopenharmony_ci	}
8128c2ecf20Sopenharmony_ci
8138c2ecf20Sopenharmony_ci	rv770_populate_smc_sp(rdev, radeon_state, smc_state);
8148c2ecf20Sopenharmony_ci
8158c2ecf20Sopenharmony_ci	return rv770_populate_smc_t(rdev, radeon_state, smc_state);
8168c2ecf20Sopenharmony_ci}
8178c2ecf20Sopenharmony_ci
8188c2ecf20Sopenharmony_cistatic void cypress_convert_mc_registers(struct evergreen_mc_reg_entry *entry,
8198c2ecf20Sopenharmony_ci					 SMC_Evergreen_MCRegisterSet *data,
8208c2ecf20Sopenharmony_ci					 u32 num_entries, u32 valid_flag)
8218c2ecf20Sopenharmony_ci{
8228c2ecf20Sopenharmony_ci	u32 i, j;
8238c2ecf20Sopenharmony_ci
8248c2ecf20Sopenharmony_ci	for (i = 0, j = 0; j < num_entries; j++) {
8258c2ecf20Sopenharmony_ci		if (valid_flag & (1 << j)) {
8268c2ecf20Sopenharmony_ci			data->value[i] = cpu_to_be32(entry->mc_data[j]);
8278c2ecf20Sopenharmony_ci			i++;
8288c2ecf20Sopenharmony_ci		}
8298c2ecf20Sopenharmony_ci	}
8308c2ecf20Sopenharmony_ci}
8318c2ecf20Sopenharmony_ci
8328c2ecf20Sopenharmony_cistatic void cypress_convert_mc_reg_table_entry_to_smc(struct radeon_device *rdev,
8338c2ecf20Sopenharmony_ci						      struct rv7xx_pl *pl,
8348c2ecf20Sopenharmony_ci						      SMC_Evergreen_MCRegisterSet *mc_reg_table_data)
8358c2ecf20Sopenharmony_ci{
8368c2ecf20Sopenharmony_ci	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
8378c2ecf20Sopenharmony_ci	u32 i = 0;
8388c2ecf20Sopenharmony_ci
8398c2ecf20Sopenharmony_ci	for (i = 0; i < eg_pi->mc_reg_table.num_entries; i++) {
8408c2ecf20Sopenharmony_ci		if (pl->mclk <=
8418c2ecf20Sopenharmony_ci		    eg_pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
8428c2ecf20Sopenharmony_ci			break;
8438c2ecf20Sopenharmony_ci	}
8448c2ecf20Sopenharmony_ci
8458c2ecf20Sopenharmony_ci	if ((i == eg_pi->mc_reg_table.num_entries) && (i > 0))
8468c2ecf20Sopenharmony_ci		--i;
8478c2ecf20Sopenharmony_ci
8488c2ecf20Sopenharmony_ci	cypress_convert_mc_registers(&eg_pi->mc_reg_table.mc_reg_table_entry[i],
8498c2ecf20Sopenharmony_ci				     mc_reg_table_data,
8508c2ecf20Sopenharmony_ci				     eg_pi->mc_reg_table.last,
8518c2ecf20Sopenharmony_ci				     eg_pi->mc_reg_table.valid_flag);
8528c2ecf20Sopenharmony_ci}
8538c2ecf20Sopenharmony_ci
8548c2ecf20Sopenharmony_cistatic void cypress_convert_mc_reg_table_to_smc(struct radeon_device *rdev,
8558c2ecf20Sopenharmony_ci						struct radeon_ps *radeon_state,
8568c2ecf20Sopenharmony_ci						SMC_Evergreen_MCRegisters *mc_reg_table)
8578c2ecf20Sopenharmony_ci{
8588c2ecf20Sopenharmony_ci	struct rv7xx_ps *state = rv770_get_ps(radeon_state);
8598c2ecf20Sopenharmony_ci
8608c2ecf20Sopenharmony_ci	cypress_convert_mc_reg_table_entry_to_smc(rdev,
8618c2ecf20Sopenharmony_ci						  &state->low,
8628c2ecf20Sopenharmony_ci						  &mc_reg_table->data[2]);
8638c2ecf20Sopenharmony_ci	cypress_convert_mc_reg_table_entry_to_smc(rdev,
8648c2ecf20Sopenharmony_ci						  &state->medium,
8658c2ecf20Sopenharmony_ci						  &mc_reg_table->data[3]);
8668c2ecf20Sopenharmony_ci	cypress_convert_mc_reg_table_entry_to_smc(rdev,
8678c2ecf20Sopenharmony_ci						  &state->high,
8688c2ecf20Sopenharmony_ci						  &mc_reg_table->data[4]);
8698c2ecf20Sopenharmony_ci}
8708c2ecf20Sopenharmony_ci
8718c2ecf20Sopenharmony_ciint cypress_upload_sw_state(struct radeon_device *rdev,
8728c2ecf20Sopenharmony_ci			    struct radeon_ps *radeon_new_state)
8738c2ecf20Sopenharmony_ci{
8748c2ecf20Sopenharmony_ci	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
8758c2ecf20Sopenharmony_ci	u16 address = pi->state_table_start +
8768c2ecf20Sopenharmony_ci		offsetof(RV770_SMC_STATETABLE, driverState);
8778c2ecf20Sopenharmony_ci	RV770_SMC_SWSTATE state = { 0 };
8788c2ecf20Sopenharmony_ci	int ret;
8798c2ecf20Sopenharmony_ci
8808c2ecf20Sopenharmony_ci	ret = cypress_convert_power_state_to_smc(rdev, radeon_new_state, &state);
8818c2ecf20Sopenharmony_ci	if (ret)
8828c2ecf20Sopenharmony_ci		return ret;
8838c2ecf20Sopenharmony_ci
8848c2ecf20Sopenharmony_ci	return rv770_copy_bytes_to_smc(rdev, address, (u8 *)&state,
8858c2ecf20Sopenharmony_ci				    sizeof(RV770_SMC_SWSTATE),
8868c2ecf20Sopenharmony_ci				    pi->sram_end);
8878c2ecf20Sopenharmony_ci}
8888c2ecf20Sopenharmony_ci
8898c2ecf20Sopenharmony_ciint cypress_upload_mc_reg_table(struct radeon_device *rdev,
8908c2ecf20Sopenharmony_ci				struct radeon_ps *radeon_new_state)
8918c2ecf20Sopenharmony_ci{
8928c2ecf20Sopenharmony_ci	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
8938c2ecf20Sopenharmony_ci	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
8948c2ecf20Sopenharmony_ci	SMC_Evergreen_MCRegisters mc_reg_table = { 0 };
8958c2ecf20Sopenharmony_ci	u16 address;
8968c2ecf20Sopenharmony_ci
8978c2ecf20Sopenharmony_ci	cypress_convert_mc_reg_table_to_smc(rdev, radeon_new_state, &mc_reg_table);
8988c2ecf20Sopenharmony_ci
8998c2ecf20Sopenharmony_ci	address = eg_pi->mc_reg_table_start +
9008c2ecf20Sopenharmony_ci		(u16)offsetof(SMC_Evergreen_MCRegisters, data[2]);
9018c2ecf20Sopenharmony_ci
9028c2ecf20Sopenharmony_ci	return rv770_copy_bytes_to_smc(rdev, address,
9038c2ecf20Sopenharmony_ci				       (u8 *)&mc_reg_table.data[2],
9048c2ecf20Sopenharmony_ci				       sizeof(SMC_Evergreen_MCRegisterSet) * 3,
9058c2ecf20Sopenharmony_ci				       pi->sram_end);
9068c2ecf20Sopenharmony_ci}
9078c2ecf20Sopenharmony_ci
9088c2ecf20Sopenharmony_ciu32 cypress_calculate_burst_time(struct radeon_device *rdev,
9098c2ecf20Sopenharmony_ci				 u32 engine_clock, u32 memory_clock)
9108c2ecf20Sopenharmony_ci{
9118c2ecf20Sopenharmony_ci	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
9128c2ecf20Sopenharmony_ci	u32 multiplier = pi->mem_gddr5 ? 1 : 2;
9138c2ecf20Sopenharmony_ci	u32 result = (4 * multiplier * engine_clock) / (memory_clock / 2);
9148c2ecf20Sopenharmony_ci	u32 burst_time;
9158c2ecf20Sopenharmony_ci
9168c2ecf20Sopenharmony_ci	if (result <= 4)
9178c2ecf20Sopenharmony_ci		burst_time = 0;
9188c2ecf20Sopenharmony_ci	else if (result < 8)
9198c2ecf20Sopenharmony_ci		burst_time = result - 4;
9208c2ecf20Sopenharmony_ci	else {
9218c2ecf20Sopenharmony_ci		burst_time = result / 2 ;
9228c2ecf20Sopenharmony_ci		if (burst_time > 18)
9238c2ecf20Sopenharmony_ci			burst_time = 18;
9248c2ecf20Sopenharmony_ci	}
9258c2ecf20Sopenharmony_ci
9268c2ecf20Sopenharmony_ci	return burst_time;
9278c2ecf20Sopenharmony_ci}
9288c2ecf20Sopenharmony_ci
9298c2ecf20Sopenharmony_civoid cypress_program_memory_timing_parameters(struct radeon_device *rdev,
9308c2ecf20Sopenharmony_ci					      struct radeon_ps *radeon_new_state)
9318c2ecf20Sopenharmony_ci{
9328c2ecf20Sopenharmony_ci	struct rv7xx_ps *new_state = rv770_get_ps(radeon_new_state);
9338c2ecf20Sopenharmony_ci	u32 mc_arb_burst_time = RREG32(MC_ARB_BURST_TIME);
9348c2ecf20Sopenharmony_ci
9358c2ecf20Sopenharmony_ci	mc_arb_burst_time &= ~(STATE1_MASK | STATE2_MASK | STATE3_MASK);
9368c2ecf20Sopenharmony_ci
9378c2ecf20Sopenharmony_ci	mc_arb_burst_time |= STATE1(cypress_calculate_burst_time(rdev,
9388c2ecf20Sopenharmony_ci								 new_state->low.sclk,
9398c2ecf20Sopenharmony_ci								 new_state->low.mclk));
9408c2ecf20Sopenharmony_ci	mc_arb_burst_time |= STATE2(cypress_calculate_burst_time(rdev,
9418c2ecf20Sopenharmony_ci								 new_state->medium.sclk,
9428c2ecf20Sopenharmony_ci								 new_state->medium.mclk));
9438c2ecf20Sopenharmony_ci	mc_arb_burst_time |= STATE3(cypress_calculate_burst_time(rdev,
9448c2ecf20Sopenharmony_ci								 new_state->high.sclk,
9458c2ecf20Sopenharmony_ci								 new_state->high.mclk));
9468c2ecf20Sopenharmony_ci
9478c2ecf20Sopenharmony_ci	rv730_program_memory_timing_parameters(rdev, radeon_new_state);
9488c2ecf20Sopenharmony_ci
9498c2ecf20Sopenharmony_ci	WREG32(MC_ARB_BURST_TIME, mc_arb_burst_time);
9508c2ecf20Sopenharmony_ci}
9518c2ecf20Sopenharmony_ci
9528c2ecf20Sopenharmony_cistatic void cypress_populate_mc_reg_addresses(struct radeon_device *rdev,
9538c2ecf20Sopenharmony_ci					      SMC_Evergreen_MCRegisters *mc_reg_table)
9548c2ecf20Sopenharmony_ci{
9558c2ecf20Sopenharmony_ci	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
9568c2ecf20Sopenharmony_ci	u32 i, j;
9578c2ecf20Sopenharmony_ci
9588c2ecf20Sopenharmony_ci	for (i = 0, j = 0; j < eg_pi->mc_reg_table.last; j++) {
9598c2ecf20Sopenharmony_ci		if (eg_pi->mc_reg_table.valid_flag & (1 << j)) {
9608c2ecf20Sopenharmony_ci			mc_reg_table->address[i].s0 =
9618c2ecf20Sopenharmony_ci				cpu_to_be16(eg_pi->mc_reg_table.mc_reg_address[j].s0);
9628c2ecf20Sopenharmony_ci			mc_reg_table->address[i].s1 =
9638c2ecf20Sopenharmony_ci				cpu_to_be16(eg_pi->mc_reg_table.mc_reg_address[j].s1);
9648c2ecf20Sopenharmony_ci			i++;
9658c2ecf20Sopenharmony_ci		}
9668c2ecf20Sopenharmony_ci	}
9678c2ecf20Sopenharmony_ci
9688c2ecf20Sopenharmony_ci	mc_reg_table->last = (u8)i;
9698c2ecf20Sopenharmony_ci}
9708c2ecf20Sopenharmony_ci
9718c2ecf20Sopenharmony_cistatic void cypress_set_mc_reg_address_table(struct radeon_device *rdev)
9728c2ecf20Sopenharmony_ci{
9738c2ecf20Sopenharmony_ci	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
9748c2ecf20Sopenharmony_ci	u32 i = 0;
9758c2ecf20Sopenharmony_ci
9768c2ecf20Sopenharmony_ci	eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_RAS_TIMING_LP >> 2;
9778c2ecf20Sopenharmony_ci	eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_RAS_TIMING >> 2;
9788c2ecf20Sopenharmony_ci	i++;
9798c2ecf20Sopenharmony_ci
9808c2ecf20Sopenharmony_ci	eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_CAS_TIMING_LP >> 2;
9818c2ecf20Sopenharmony_ci	eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_CAS_TIMING >> 2;
9828c2ecf20Sopenharmony_ci	i++;
9838c2ecf20Sopenharmony_ci
9848c2ecf20Sopenharmony_ci	eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_MISC_TIMING_LP >> 2;
9858c2ecf20Sopenharmony_ci	eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_MISC_TIMING >> 2;
9868c2ecf20Sopenharmony_ci	i++;
9878c2ecf20Sopenharmony_ci
9888c2ecf20Sopenharmony_ci	eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_MISC_TIMING2_LP >> 2;
9898c2ecf20Sopenharmony_ci	eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_MISC_TIMING2 >> 2;
9908c2ecf20Sopenharmony_ci	i++;
9918c2ecf20Sopenharmony_ci
9928c2ecf20Sopenharmony_ci	eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_RD_CTL_D0_LP >> 2;
9938c2ecf20Sopenharmony_ci	eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_RD_CTL_D0 >> 2;
9948c2ecf20Sopenharmony_ci	i++;
9958c2ecf20Sopenharmony_ci
9968c2ecf20Sopenharmony_ci	eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_RD_CTL_D1_LP >> 2;
9978c2ecf20Sopenharmony_ci	eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_RD_CTL_D1 >> 2;
9988c2ecf20Sopenharmony_ci	i++;
9998c2ecf20Sopenharmony_ci
10008c2ecf20Sopenharmony_ci	eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_WR_CTL_D0_LP >> 2;
10018c2ecf20Sopenharmony_ci	eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_WR_CTL_D0 >> 2;
10028c2ecf20Sopenharmony_ci	i++;
10038c2ecf20Sopenharmony_ci
10048c2ecf20Sopenharmony_ci	eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_WR_CTL_D1_LP >> 2;
10058c2ecf20Sopenharmony_ci	eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_WR_CTL_D1 >> 2;
10068c2ecf20Sopenharmony_ci	i++;
10078c2ecf20Sopenharmony_ci
10088c2ecf20Sopenharmony_ci	eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
10098c2ecf20Sopenharmony_ci	eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_PMG_CMD_EMRS >> 2;
10108c2ecf20Sopenharmony_ci	i++;
10118c2ecf20Sopenharmony_ci
10128c2ecf20Sopenharmony_ci	eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_PMG_CMD_MRS_LP >> 2;
10138c2ecf20Sopenharmony_ci	eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_PMG_CMD_MRS >> 2;
10148c2ecf20Sopenharmony_ci	i++;
10158c2ecf20Sopenharmony_ci
10168c2ecf20Sopenharmony_ci	eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
10178c2ecf20Sopenharmony_ci	eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_PMG_CMD_MRS1 >> 2;
10188c2ecf20Sopenharmony_ci	i++;
10198c2ecf20Sopenharmony_ci
10208c2ecf20Sopenharmony_ci	eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_MISC1 >> 2;
10218c2ecf20Sopenharmony_ci	eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_MISC1 >> 2;
10228c2ecf20Sopenharmony_ci	i++;
10238c2ecf20Sopenharmony_ci
10248c2ecf20Sopenharmony_ci	eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_RESERVE_M >> 2;
10258c2ecf20Sopenharmony_ci	eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_RESERVE_M >> 2;
10268c2ecf20Sopenharmony_ci	i++;
10278c2ecf20Sopenharmony_ci
10288c2ecf20Sopenharmony_ci	eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_MISC3 >> 2;
10298c2ecf20Sopenharmony_ci	eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_MISC3 >> 2;
10308c2ecf20Sopenharmony_ci	i++;
10318c2ecf20Sopenharmony_ci
10328c2ecf20Sopenharmony_ci	eg_pi->mc_reg_table.last = (u8)i;
10338c2ecf20Sopenharmony_ci}
10348c2ecf20Sopenharmony_ci
10358c2ecf20Sopenharmony_cistatic void cypress_retrieve_ac_timing_for_one_entry(struct radeon_device *rdev,
10368c2ecf20Sopenharmony_ci						     struct evergreen_mc_reg_entry *entry)
10378c2ecf20Sopenharmony_ci{
10388c2ecf20Sopenharmony_ci	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
10398c2ecf20Sopenharmony_ci	u32 i;
10408c2ecf20Sopenharmony_ci
10418c2ecf20Sopenharmony_ci	for (i = 0; i < eg_pi->mc_reg_table.last; i++)
10428c2ecf20Sopenharmony_ci		entry->mc_data[i] =
10438c2ecf20Sopenharmony_ci			RREG32(eg_pi->mc_reg_table.mc_reg_address[i].s1 << 2);
10448c2ecf20Sopenharmony_ci
10458c2ecf20Sopenharmony_ci}
10468c2ecf20Sopenharmony_ci
10478c2ecf20Sopenharmony_cistatic void cypress_retrieve_ac_timing_for_all_ranges(struct radeon_device *rdev,
10488c2ecf20Sopenharmony_ci						      struct atom_memory_clock_range_table *range_table)
10498c2ecf20Sopenharmony_ci{
10508c2ecf20Sopenharmony_ci	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
10518c2ecf20Sopenharmony_ci	u32 i, j;
10528c2ecf20Sopenharmony_ci
10538c2ecf20Sopenharmony_ci	for (i = 0; i < range_table->num_entries; i++) {
10548c2ecf20Sopenharmony_ci		eg_pi->mc_reg_table.mc_reg_table_entry[i].mclk_max =
10558c2ecf20Sopenharmony_ci			range_table->mclk[i];
10568c2ecf20Sopenharmony_ci		radeon_atom_set_ac_timing(rdev, range_table->mclk[i]);
10578c2ecf20Sopenharmony_ci		cypress_retrieve_ac_timing_for_one_entry(rdev,
10588c2ecf20Sopenharmony_ci							 &eg_pi->mc_reg_table.mc_reg_table_entry[i]);
10598c2ecf20Sopenharmony_ci	}
10608c2ecf20Sopenharmony_ci
10618c2ecf20Sopenharmony_ci	eg_pi->mc_reg_table.num_entries = range_table->num_entries;
10628c2ecf20Sopenharmony_ci	eg_pi->mc_reg_table.valid_flag = 0;
10638c2ecf20Sopenharmony_ci
10648c2ecf20Sopenharmony_ci	for (i = 0; i < eg_pi->mc_reg_table.last; i++) {
10658c2ecf20Sopenharmony_ci		for (j = 1; j < range_table->num_entries; j++) {
10668c2ecf20Sopenharmony_ci			if (eg_pi->mc_reg_table.mc_reg_table_entry[j-1].mc_data[i] !=
10678c2ecf20Sopenharmony_ci			    eg_pi->mc_reg_table.mc_reg_table_entry[j].mc_data[i]) {
10688c2ecf20Sopenharmony_ci				eg_pi->mc_reg_table.valid_flag |= (1 << i);
10698c2ecf20Sopenharmony_ci				break;
10708c2ecf20Sopenharmony_ci			}
10718c2ecf20Sopenharmony_ci		}
10728c2ecf20Sopenharmony_ci	}
10738c2ecf20Sopenharmony_ci}
10748c2ecf20Sopenharmony_ci
10758c2ecf20Sopenharmony_cistatic int cypress_initialize_mc_reg_table(struct radeon_device *rdev)
10768c2ecf20Sopenharmony_ci{
10778c2ecf20Sopenharmony_ci	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
10788c2ecf20Sopenharmony_ci	u8 module_index = rv770_get_memory_module_index(rdev);
10798c2ecf20Sopenharmony_ci	struct atom_memory_clock_range_table range_table = { 0 };
10808c2ecf20Sopenharmony_ci	int ret;
10818c2ecf20Sopenharmony_ci
10828c2ecf20Sopenharmony_ci	ret = radeon_atom_get_mclk_range_table(rdev,
10838c2ecf20Sopenharmony_ci					       pi->mem_gddr5,
10848c2ecf20Sopenharmony_ci					       module_index, &range_table);
10858c2ecf20Sopenharmony_ci	if (ret)
10868c2ecf20Sopenharmony_ci		return ret;
10878c2ecf20Sopenharmony_ci
10888c2ecf20Sopenharmony_ci	cypress_retrieve_ac_timing_for_all_ranges(rdev, &range_table);
10898c2ecf20Sopenharmony_ci
10908c2ecf20Sopenharmony_ci	return 0;
10918c2ecf20Sopenharmony_ci}
10928c2ecf20Sopenharmony_ci
10938c2ecf20Sopenharmony_cistatic void cypress_wait_for_mc_sequencer(struct radeon_device *rdev, u8 value)
10948c2ecf20Sopenharmony_ci{
10958c2ecf20Sopenharmony_ci	u32 i, j;
10968c2ecf20Sopenharmony_ci	u32 channels = 2;
10978c2ecf20Sopenharmony_ci
10988c2ecf20Sopenharmony_ci	if ((rdev->family == CHIP_CYPRESS) ||
10998c2ecf20Sopenharmony_ci	    (rdev->family == CHIP_HEMLOCK))
11008c2ecf20Sopenharmony_ci		channels = 4;
11018c2ecf20Sopenharmony_ci	else if (rdev->family == CHIP_CEDAR)
11028c2ecf20Sopenharmony_ci		channels = 1;
11038c2ecf20Sopenharmony_ci
11048c2ecf20Sopenharmony_ci	for (i = 0; i < channels; i++) {
11058c2ecf20Sopenharmony_ci		if ((rdev->family == CHIP_CYPRESS) ||
11068c2ecf20Sopenharmony_ci		    (rdev->family == CHIP_HEMLOCK)) {
11078c2ecf20Sopenharmony_ci			WREG32_P(MC_CONFIG_MCD, MC_RD_ENABLE_MCD(i), ~MC_RD_ENABLE_MCD_MASK);
11088c2ecf20Sopenharmony_ci			WREG32_P(MC_CG_CONFIG_MCD, MC_RD_ENABLE_MCD(i), ~MC_RD_ENABLE_MCD_MASK);
11098c2ecf20Sopenharmony_ci		} else {
11108c2ecf20Sopenharmony_ci			WREG32_P(MC_CONFIG, MC_RD_ENABLE(i), ~MC_RD_ENABLE_MASK);
11118c2ecf20Sopenharmony_ci			WREG32_P(MC_CG_CONFIG, MC_RD_ENABLE(i), ~MC_RD_ENABLE_MASK);
11128c2ecf20Sopenharmony_ci		}
11138c2ecf20Sopenharmony_ci		for (j = 0; j < rdev->usec_timeout; j++) {
11148c2ecf20Sopenharmony_ci			if (((RREG32(MC_SEQ_CG) & CG_SEQ_RESP_MASK) >> CG_SEQ_RESP_SHIFT) == value)
11158c2ecf20Sopenharmony_ci				break;
11168c2ecf20Sopenharmony_ci			udelay(1);
11178c2ecf20Sopenharmony_ci		}
11188c2ecf20Sopenharmony_ci	}
11198c2ecf20Sopenharmony_ci}
11208c2ecf20Sopenharmony_ci
11218c2ecf20Sopenharmony_cistatic void cypress_force_mc_use_s1(struct radeon_device *rdev,
11228c2ecf20Sopenharmony_ci				    struct radeon_ps *radeon_boot_state)
11238c2ecf20Sopenharmony_ci{
11248c2ecf20Sopenharmony_ci	struct rv7xx_ps *boot_state = rv770_get_ps(radeon_boot_state);
11258c2ecf20Sopenharmony_ci	u32 strobe_mode;
11268c2ecf20Sopenharmony_ci	u32 mc_seq_cg;
11278c2ecf20Sopenharmony_ci	int i;
11288c2ecf20Sopenharmony_ci
11298c2ecf20Sopenharmony_ci	if (RREG32(MC_SEQ_STATUS_M) & PMG_PWRSTATE)
11308c2ecf20Sopenharmony_ci		return;
11318c2ecf20Sopenharmony_ci
11328c2ecf20Sopenharmony_ci	radeon_atom_set_ac_timing(rdev, boot_state->low.mclk);
11338c2ecf20Sopenharmony_ci	radeon_mc_wait_for_idle(rdev);
11348c2ecf20Sopenharmony_ci
11358c2ecf20Sopenharmony_ci	if ((rdev->family == CHIP_CYPRESS) ||
11368c2ecf20Sopenharmony_ci	    (rdev->family == CHIP_HEMLOCK)) {
11378c2ecf20Sopenharmony_ci		WREG32(MC_CONFIG_MCD, 0xf);
11388c2ecf20Sopenharmony_ci		WREG32(MC_CG_CONFIG_MCD, 0xf);
11398c2ecf20Sopenharmony_ci	} else {
11408c2ecf20Sopenharmony_ci		WREG32(MC_CONFIG, 0xf);
11418c2ecf20Sopenharmony_ci		WREG32(MC_CG_CONFIG, 0xf);
11428c2ecf20Sopenharmony_ci	}
11438c2ecf20Sopenharmony_ci
11448c2ecf20Sopenharmony_ci	for (i = 0; i < rdev->num_crtc; i++)
11458c2ecf20Sopenharmony_ci		radeon_wait_for_vblank(rdev, i);
11468c2ecf20Sopenharmony_ci
11478c2ecf20Sopenharmony_ci	WREG32(MC_SEQ_CG, MC_CG_SEQ_YCLK_SUSPEND);
11488c2ecf20Sopenharmony_ci	cypress_wait_for_mc_sequencer(rdev, MC_CG_SEQ_YCLK_SUSPEND);
11498c2ecf20Sopenharmony_ci
11508c2ecf20Sopenharmony_ci	strobe_mode = cypress_get_strobe_mode_settings(rdev,
11518c2ecf20Sopenharmony_ci						       boot_state->low.mclk);
11528c2ecf20Sopenharmony_ci
11538c2ecf20Sopenharmony_ci	mc_seq_cg = CG_SEQ_REQ(MC_CG_SEQ_DRAMCONF_S1);
11548c2ecf20Sopenharmony_ci	mc_seq_cg |= SEQ_CG_RESP(strobe_mode);
11558c2ecf20Sopenharmony_ci	WREG32(MC_SEQ_CG, mc_seq_cg);
11568c2ecf20Sopenharmony_ci
11578c2ecf20Sopenharmony_ci	for (i = 0; i < rdev->usec_timeout; i++) {
11588c2ecf20Sopenharmony_ci		if (RREG32(MC_SEQ_STATUS_M) & PMG_PWRSTATE)
11598c2ecf20Sopenharmony_ci			break;
11608c2ecf20Sopenharmony_ci		udelay(1);
11618c2ecf20Sopenharmony_ci	}
11628c2ecf20Sopenharmony_ci
11638c2ecf20Sopenharmony_ci	mc_seq_cg &= ~CG_SEQ_REQ_MASK;
11648c2ecf20Sopenharmony_ci	mc_seq_cg |= CG_SEQ_REQ(MC_CG_SEQ_YCLK_RESUME);
11658c2ecf20Sopenharmony_ci	WREG32(MC_SEQ_CG, mc_seq_cg);
11668c2ecf20Sopenharmony_ci
11678c2ecf20Sopenharmony_ci	cypress_wait_for_mc_sequencer(rdev, MC_CG_SEQ_YCLK_RESUME);
11688c2ecf20Sopenharmony_ci}
11698c2ecf20Sopenharmony_ci
11708c2ecf20Sopenharmony_cistatic void cypress_copy_ac_timing_from_s1_to_s0(struct radeon_device *rdev)
11718c2ecf20Sopenharmony_ci{
11728c2ecf20Sopenharmony_ci	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
11738c2ecf20Sopenharmony_ci	u32 value;
11748c2ecf20Sopenharmony_ci	u32 i;
11758c2ecf20Sopenharmony_ci
11768c2ecf20Sopenharmony_ci	for (i = 0; i < eg_pi->mc_reg_table.last; i++) {
11778c2ecf20Sopenharmony_ci		value = RREG32(eg_pi->mc_reg_table.mc_reg_address[i].s1 << 2);
11788c2ecf20Sopenharmony_ci		WREG32(eg_pi->mc_reg_table.mc_reg_address[i].s0 << 2, value);
11798c2ecf20Sopenharmony_ci	}
11808c2ecf20Sopenharmony_ci}
11818c2ecf20Sopenharmony_ci
11828c2ecf20Sopenharmony_cistatic void cypress_force_mc_use_s0(struct radeon_device *rdev,
11838c2ecf20Sopenharmony_ci				    struct radeon_ps *radeon_boot_state)
11848c2ecf20Sopenharmony_ci{
11858c2ecf20Sopenharmony_ci	struct rv7xx_ps *boot_state = rv770_get_ps(radeon_boot_state);
11868c2ecf20Sopenharmony_ci	u32 strobe_mode;
11878c2ecf20Sopenharmony_ci	u32 mc_seq_cg;
11888c2ecf20Sopenharmony_ci	int i;
11898c2ecf20Sopenharmony_ci
11908c2ecf20Sopenharmony_ci	cypress_copy_ac_timing_from_s1_to_s0(rdev);
11918c2ecf20Sopenharmony_ci	radeon_mc_wait_for_idle(rdev);
11928c2ecf20Sopenharmony_ci
11938c2ecf20Sopenharmony_ci	if ((rdev->family == CHIP_CYPRESS) ||
11948c2ecf20Sopenharmony_ci	    (rdev->family == CHIP_HEMLOCK)) {
11958c2ecf20Sopenharmony_ci		WREG32(MC_CONFIG_MCD, 0xf);
11968c2ecf20Sopenharmony_ci		WREG32(MC_CG_CONFIG_MCD, 0xf);
11978c2ecf20Sopenharmony_ci	} else {
11988c2ecf20Sopenharmony_ci		WREG32(MC_CONFIG, 0xf);
11998c2ecf20Sopenharmony_ci		WREG32(MC_CG_CONFIG, 0xf);
12008c2ecf20Sopenharmony_ci	}
12018c2ecf20Sopenharmony_ci
12028c2ecf20Sopenharmony_ci	for (i = 0; i < rdev->num_crtc; i++)
12038c2ecf20Sopenharmony_ci		radeon_wait_for_vblank(rdev, i);
12048c2ecf20Sopenharmony_ci
12058c2ecf20Sopenharmony_ci	WREG32(MC_SEQ_CG, MC_CG_SEQ_YCLK_SUSPEND);
12068c2ecf20Sopenharmony_ci	cypress_wait_for_mc_sequencer(rdev, MC_CG_SEQ_YCLK_SUSPEND);
12078c2ecf20Sopenharmony_ci
12088c2ecf20Sopenharmony_ci	strobe_mode = cypress_get_strobe_mode_settings(rdev,
12098c2ecf20Sopenharmony_ci						       boot_state->low.mclk);
12108c2ecf20Sopenharmony_ci
12118c2ecf20Sopenharmony_ci	mc_seq_cg = CG_SEQ_REQ(MC_CG_SEQ_DRAMCONF_S0);
12128c2ecf20Sopenharmony_ci	mc_seq_cg |= SEQ_CG_RESP(strobe_mode);
12138c2ecf20Sopenharmony_ci	WREG32(MC_SEQ_CG, mc_seq_cg);
12148c2ecf20Sopenharmony_ci
12158c2ecf20Sopenharmony_ci	for (i = 0; i < rdev->usec_timeout; i++) {
12168c2ecf20Sopenharmony_ci		if (!(RREG32(MC_SEQ_STATUS_M) & PMG_PWRSTATE))
12178c2ecf20Sopenharmony_ci			break;
12188c2ecf20Sopenharmony_ci		udelay(1);
12198c2ecf20Sopenharmony_ci	}
12208c2ecf20Sopenharmony_ci
12218c2ecf20Sopenharmony_ci	mc_seq_cg &= ~CG_SEQ_REQ_MASK;
12228c2ecf20Sopenharmony_ci	mc_seq_cg |= CG_SEQ_REQ(MC_CG_SEQ_YCLK_RESUME);
12238c2ecf20Sopenharmony_ci	WREG32(MC_SEQ_CG, mc_seq_cg);
12248c2ecf20Sopenharmony_ci
12258c2ecf20Sopenharmony_ci	cypress_wait_for_mc_sequencer(rdev, MC_CG_SEQ_YCLK_RESUME);
12268c2ecf20Sopenharmony_ci}
12278c2ecf20Sopenharmony_ci
12288c2ecf20Sopenharmony_cistatic int cypress_populate_initial_mvdd_value(struct radeon_device *rdev,
12298c2ecf20Sopenharmony_ci					       RV770_SMC_VOLTAGE_VALUE *voltage)
12308c2ecf20Sopenharmony_ci{
12318c2ecf20Sopenharmony_ci	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
12328c2ecf20Sopenharmony_ci
12338c2ecf20Sopenharmony_ci	voltage->index = eg_pi->mvdd_high_index;
12348c2ecf20Sopenharmony_ci	voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
12358c2ecf20Sopenharmony_ci
12368c2ecf20Sopenharmony_ci	return 0;
12378c2ecf20Sopenharmony_ci}
12388c2ecf20Sopenharmony_ci
12398c2ecf20Sopenharmony_ciint cypress_populate_smc_initial_state(struct radeon_device *rdev,
12408c2ecf20Sopenharmony_ci				       struct radeon_ps *radeon_initial_state,
12418c2ecf20Sopenharmony_ci				       RV770_SMC_STATETABLE *table)
12428c2ecf20Sopenharmony_ci{
12438c2ecf20Sopenharmony_ci	struct rv7xx_ps *initial_state = rv770_get_ps(radeon_initial_state);
12448c2ecf20Sopenharmony_ci	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
12458c2ecf20Sopenharmony_ci	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
12468c2ecf20Sopenharmony_ci	u32 a_t;
12478c2ecf20Sopenharmony_ci
12488c2ecf20Sopenharmony_ci	table->initialState.levels[0].mclk.mclk770.vMPLL_AD_FUNC_CNTL =
12498c2ecf20Sopenharmony_ci		cpu_to_be32(pi->clk_regs.rv770.mpll_ad_func_cntl);
12508c2ecf20Sopenharmony_ci	table->initialState.levels[0].mclk.mclk770.vMPLL_AD_FUNC_CNTL_2 =
12518c2ecf20Sopenharmony_ci		cpu_to_be32(pi->clk_regs.rv770.mpll_ad_func_cntl_2);
12528c2ecf20Sopenharmony_ci	table->initialState.levels[0].mclk.mclk770.vMPLL_DQ_FUNC_CNTL =
12538c2ecf20Sopenharmony_ci		cpu_to_be32(pi->clk_regs.rv770.mpll_dq_func_cntl);
12548c2ecf20Sopenharmony_ci	table->initialState.levels[0].mclk.mclk770.vMPLL_DQ_FUNC_CNTL_2 =
12558c2ecf20Sopenharmony_ci		cpu_to_be32(pi->clk_regs.rv770.mpll_dq_func_cntl_2);
12568c2ecf20Sopenharmony_ci	table->initialState.levels[0].mclk.mclk770.vMCLK_PWRMGT_CNTL =
12578c2ecf20Sopenharmony_ci		cpu_to_be32(pi->clk_regs.rv770.mclk_pwrmgt_cntl);
12588c2ecf20Sopenharmony_ci	table->initialState.levels[0].mclk.mclk770.vDLL_CNTL =
12598c2ecf20Sopenharmony_ci		cpu_to_be32(pi->clk_regs.rv770.dll_cntl);
12608c2ecf20Sopenharmony_ci
12618c2ecf20Sopenharmony_ci	table->initialState.levels[0].mclk.mclk770.vMPLL_SS =
12628c2ecf20Sopenharmony_ci		cpu_to_be32(pi->clk_regs.rv770.mpll_ss1);
12638c2ecf20Sopenharmony_ci	table->initialState.levels[0].mclk.mclk770.vMPLL_SS2 =
12648c2ecf20Sopenharmony_ci		cpu_to_be32(pi->clk_regs.rv770.mpll_ss2);
12658c2ecf20Sopenharmony_ci
12668c2ecf20Sopenharmony_ci	table->initialState.levels[0].mclk.mclk770.mclk_value =
12678c2ecf20Sopenharmony_ci		cpu_to_be32(initial_state->low.mclk);
12688c2ecf20Sopenharmony_ci
12698c2ecf20Sopenharmony_ci	table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
12708c2ecf20Sopenharmony_ci		cpu_to_be32(pi->clk_regs.rv770.cg_spll_func_cntl);
12718c2ecf20Sopenharmony_ci	table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
12728c2ecf20Sopenharmony_ci		cpu_to_be32(pi->clk_regs.rv770.cg_spll_func_cntl_2);
12738c2ecf20Sopenharmony_ci	table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
12748c2ecf20Sopenharmony_ci		cpu_to_be32(pi->clk_regs.rv770.cg_spll_func_cntl_3);
12758c2ecf20Sopenharmony_ci	table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM =
12768c2ecf20Sopenharmony_ci		cpu_to_be32(pi->clk_regs.rv770.cg_spll_spread_spectrum);
12778c2ecf20Sopenharmony_ci	table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM_2 =
12788c2ecf20Sopenharmony_ci		cpu_to_be32(pi->clk_regs.rv770.cg_spll_spread_spectrum_2);
12798c2ecf20Sopenharmony_ci
12808c2ecf20Sopenharmony_ci	table->initialState.levels[0].sclk.sclk_value =
12818c2ecf20Sopenharmony_ci		cpu_to_be32(initial_state->low.sclk);
12828c2ecf20Sopenharmony_ci
12838c2ecf20Sopenharmony_ci	table->initialState.levels[0].arbValue = MC_CG_ARB_FREQ_F0;
12848c2ecf20Sopenharmony_ci
12858c2ecf20Sopenharmony_ci	table->initialState.levels[0].ACIndex = 0;
12868c2ecf20Sopenharmony_ci
12878c2ecf20Sopenharmony_ci	cypress_populate_voltage_value(rdev,
12888c2ecf20Sopenharmony_ci				       &eg_pi->vddc_voltage_table,
12898c2ecf20Sopenharmony_ci				       initial_state->low.vddc,
12908c2ecf20Sopenharmony_ci				       &table->initialState.levels[0].vddc);
12918c2ecf20Sopenharmony_ci
12928c2ecf20Sopenharmony_ci	if (eg_pi->vddci_control)
12938c2ecf20Sopenharmony_ci		cypress_populate_voltage_value(rdev,
12948c2ecf20Sopenharmony_ci					       &eg_pi->vddci_voltage_table,
12958c2ecf20Sopenharmony_ci					       initial_state->low.vddci,
12968c2ecf20Sopenharmony_ci					       &table->initialState.levels[0].vddci);
12978c2ecf20Sopenharmony_ci
12988c2ecf20Sopenharmony_ci	cypress_populate_initial_mvdd_value(rdev,
12998c2ecf20Sopenharmony_ci					    &table->initialState.levels[0].mvdd);
13008c2ecf20Sopenharmony_ci
13018c2ecf20Sopenharmony_ci	a_t = CG_R(0xffff) | CG_L(0);
13028c2ecf20Sopenharmony_ci	table->initialState.levels[0].aT = cpu_to_be32(a_t);
13038c2ecf20Sopenharmony_ci
13048c2ecf20Sopenharmony_ci	table->initialState.levels[0].bSP = cpu_to_be32(pi->dsp);
13058c2ecf20Sopenharmony_ci
13068c2ecf20Sopenharmony_ci
13078c2ecf20Sopenharmony_ci	if (pi->boot_in_gen2)
13088c2ecf20Sopenharmony_ci		table->initialState.levels[0].gen2PCIE = 1;
13098c2ecf20Sopenharmony_ci	else
13108c2ecf20Sopenharmony_ci		table->initialState.levels[0].gen2PCIE = 0;
13118c2ecf20Sopenharmony_ci	if (initial_state->low.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2)
13128c2ecf20Sopenharmony_ci		table->initialState.levels[0].gen2XSP = 1;
13138c2ecf20Sopenharmony_ci	else
13148c2ecf20Sopenharmony_ci		table->initialState.levels[0].gen2XSP = 0;
13158c2ecf20Sopenharmony_ci
13168c2ecf20Sopenharmony_ci	if (pi->mem_gddr5) {
13178c2ecf20Sopenharmony_ci		table->initialState.levels[0].strobeMode =
13188c2ecf20Sopenharmony_ci			cypress_get_strobe_mode_settings(rdev,
13198c2ecf20Sopenharmony_ci							 initial_state->low.mclk);
13208c2ecf20Sopenharmony_ci
13218c2ecf20Sopenharmony_ci		if (initial_state->low.mclk > pi->mclk_edc_enable_threshold)
13228c2ecf20Sopenharmony_ci			table->initialState.levels[0].mcFlags = SMC_MC_EDC_RD_FLAG | SMC_MC_EDC_WR_FLAG;
13238c2ecf20Sopenharmony_ci		else
13248c2ecf20Sopenharmony_ci			table->initialState.levels[0].mcFlags =  0;
13258c2ecf20Sopenharmony_ci	}
13268c2ecf20Sopenharmony_ci
13278c2ecf20Sopenharmony_ci	table->initialState.levels[1] = table->initialState.levels[0];
13288c2ecf20Sopenharmony_ci	table->initialState.levels[2] = table->initialState.levels[0];
13298c2ecf20Sopenharmony_ci
13308c2ecf20Sopenharmony_ci	table->initialState.flags |= PPSMC_SWSTATE_FLAG_DC;
13318c2ecf20Sopenharmony_ci
13328c2ecf20Sopenharmony_ci	return 0;
13338c2ecf20Sopenharmony_ci}
13348c2ecf20Sopenharmony_ci
13358c2ecf20Sopenharmony_ciint cypress_populate_smc_acpi_state(struct radeon_device *rdev,
13368c2ecf20Sopenharmony_ci				    RV770_SMC_STATETABLE *table)
13378c2ecf20Sopenharmony_ci{
13388c2ecf20Sopenharmony_ci	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
13398c2ecf20Sopenharmony_ci	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
13408c2ecf20Sopenharmony_ci	u32 mpll_ad_func_cntl =
13418c2ecf20Sopenharmony_ci		pi->clk_regs.rv770.mpll_ad_func_cntl;
13428c2ecf20Sopenharmony_ci	u32 mpll_ad_func_cntl_2 =
13438c2ecf20Sopenharmony_ci		pi->clk_regs.rv770.mpll_ad_func_cntl_2;
13448c2ecf20Sopenharmony_ci	u32 mpll_dq_func_cntl =
13458c2ecf20Sopenharmony_ci		pi->clk_regs.rv770.mpll_dq_func_cntl;
13468c2ecf20Sopenharmony_ci	u32 mpll_dq_func_cntl_2 =
13478c2ecf20Sopenharmony_ci		pi->clk_regs.rv770.mpll_dq_func_cntl_2;
13488c2ecf20Sopenharmony_ci	u32 spll_func_cntl =
13498c2ecf20Sopenharmony_ci		pi->clk_regs.rv770.cg_spll_func_cntl;
13508c2ecf20Sopenharmony_ci	u32 spll_func_cntl_2 =
13518c2ecf20Sopenharmony_ci		pi->clk_regs.rv770.cg_spll_func_cntl_2;
13528c2ecf20Sopenharmony_ci	u32 spll_func_cntl_3 =
13538c2ecf20Sopenharmony_ci		pi->clk_regs.rv770.cg_spll_func_cntl_3;
13548c2ecf20Sopenharmony_ci	u32 mclk_pwrmgt_cntl =
13558c2ecf20Sopenharmony_ci		pi->clk_regs.rv770.mclk_pwrmgt_cntl;
13568c2ecf20Sopenharmony_ci	u32 dll_cntl =
13578c2ecf20Sopenharmony_ci		pi->clk_regs.rv770.dll_cntl;
13588c2ecf20Sopenharmony_ci
13598c2ecf20Sopenharmony_ci	table->ACPIState = table->initialState;
13608c2ecf20Sopenharmony_ci
13618c2ecf20Sopenharmony_ci	table->ACPIState.flags &= ~PPSMC_SWSTATE_FLAG_DC;
13628c2ecf20Sopenharmony_ci
13638c2ecf20Sopenharmony_ci	if (pi->acpi_vddc) {
13648c2ecf20Sopenharmony_ci		cypress_populate_voltage_value(rdev,
13658c2ecf20Sopenharmony_ci					       &eg_pi->vddc_voltage_table,
13668c2ecf20Sopenharmony_ci					       pi->acpi_vddc,
13678c2ecf20Sopenharmony_ci					       &table->ACPIState.levels[0].vddc);
13688c2ecf20Sopenharmony_ci		if (pi->pcie_gen2) {
13698c2ecf20Sopenharmony_ci			if (pi->acpi_pcie_gen2)
13708c2ecf20Sopenharmony_ci				table->ACPIState.levels[0].gen2PCIE = 1;
13718c2ecf20Sopenharmony_ci			else
13728c2ecf20Sopenharmony_ci				table->ACPIState.levels[0].gen2PCIE = 0;
13738c2ecf20Sopenharmony_ci		} else
13748c2ecf20Sopenharmony_ci			table->ACPIState.levels[0].gen2PCIE = 0;
13758c2ecf20Sopenharmony_ci		if (pi->acpi_pcie_gen2)
13768c2ecf20Sopenharmony_ci			table->ACPIState.levels[0].gen2XSP = 1;
13778c2ecf20Sopenharmony_ci		else
13788c2ecf20Sopenharmony_ci			table->ACPIState.levels[0].gen2XSP = 0;
13798c2ecf20Sopenharmony_ci	} else {
13808c2ecf20Sopenharmony_ci		cypress_populate_voltage_value(rdev,
13818c2ecf20Sopenharmony_ci					       &eg_pi->vddc_voltage_table,
13828c2ecf20Sopenharmony_ci					       pi->min_vddc_in_table,
13838c2ecf20Sopenharmony_ci					       &table->ACPIState.levels[0].vddc);
13848c2ecf20Sopenharmony_ci		table->ACPIState.levels[0].gen2PCIE = 0;
13858c2ecf20Sopenharmony_ci	}
13868c2ecf20Sopenharmony_ci
13878c2ecf20Sopenharmony_ci	if (eg_pi->acpi_vddci) {
13888c2ecf20Sopenharmony_ci		if (eg_pi->vddci_control) {
13898c2ecf20Sopenharmony_ci			cypress_populate_voltage_value(rdev,
13908c2ecf20Sopenharmony_ci						       &eg_pi->vddci_voltage_table,
13918c2ecf20Sopenharmony_ci						       eg_pi->acpi_vddci,
13928c2ecf20Sopenharmony_ci						       &table->ACPIState.levels[0].vddci);
13938c2ecf20Sopenharmony_ci		}
13948c2ecf20Sopenharmony_ci	}
13958c2ecf20Sopenharmony_ci
13968c2ecf20Sopenharmony_ci	mpll_ad_func_cntl &= ~PDNB;
13978c2ecf20Sopenharmony_ci
13988c2ecf20Sopenharmony_ci	mpll_ad_func_cntl_2 |= BIAS_GEN_PDNB | RESET_EN;
13998c2ecf20Sopenharmony_ci
14008c2ecf20Sopenharmony_ci	if (pi->mem_gddr5)
14018c2ecf20Sopenharmony_ci		mpll_dq_func_cntl &= ~PDNB;
14028c2ecf20Sopenharmony_ci	mpll_dq_func_cntl_2 |= BIAS_GEN_PDNB | RESET_EN | BYPASS;
14038c2ecf20Sopenharmony_ci
14048c2ecf20Sopenharmony_ci	mclk_pwrmgt_cntl |= (MRDCKA0_RESET |
14058c2ecf20Sopenharmony_ci			     MRDCKA1_RESET |
14068c2ecf20Sopenharmony_ci			     MRDCKB0_RESET |
14078c2ecf20Sopenharmony_ci			     MRDCKB1_RESET |
14088c2ecf20Sopenharmony_ci			     MRDCKC0_RESET |
14098c2ecf20Sopenharmony_ci			     MRDCKC1_RESET |
14108c2ecf20Sopenharmony_ci			     MRDCKD0_RESET |
14118c2ecf20Sopenharmony_ci			     MRDCKD1_RESET);
14128c2ecf20Sopenharmony_ci
14138c2ecf20Sopenharmony_ci	mclk_pwrmgt_cntl &= ~(MRDCKA0_PDNB |
14148c2ecf20Sopenharmony_ci			      MRDCKA1_PDNB |
14158c2ecf20Sopenharmony_ci			      MRDCKB0_PDNB |
14168c2ecf20Sopenharmony_ci			      MRDCKB1_PDNB |
14178c2ecf20Sopenharmony_ci			      MRDCKC0_PDNB |
14188c2ecf20Sopenharmony_ci			      MRDCKC1_PDNB |
14198c2ecf20Sopenharmony_ci			      MRDCKD0_PDNB |
14208c2ecf20Sopenharmony_ci			      MRDCKD1_PDNB);
14218c2ecf20Sopenharmony_ci
14228c2ecf20Sopenharmony_ci	dll_cntl |= (MRDCKA0_BYPASS |
14238c2ecf20Sopenharmony_ci		     MRDCKA1_BYPASS |
14248c2ecf20Sopenharmony_ci		     MRDCKB0_BYPASS |
14258c2ecf20Sopenharmony_ci		     MRDCKB1_BYPASS |
14268c2ecf20Sopenharmony_ci		     MRDCKC0_BYPASS |
14278c2ecf20Sopenharmony_ci		     MRDCKC1_BYPASS |
14288c2ecf20Sopenharmony_ci		     MRDCKD0_BYPASS |
14298c2ecf20Sopenharmony_ci		     MRDCKD1_BYPASS);
14308c2ecf20Sopenharmony_ci
14318c2ecf20Sopenharmony_ci	/* evergreen only */
14328c2ecf20Sopenharmony_ci	if (rdev->family <= CHIP_HEMLOCK)
14338c2ecf20Sopenharmony_ci		spll_func_cntl |= SPLL_RESET | SPLL_SLEEP | SPLL_BYPASS_EN;
14348c2ecf20Sopenharmony_ci
14358c2ecf20Sopenharmony_ci	spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
14368c2ecf20Sopenharmony_ci	spll_func_cntl_2 |= SCLK_MUX_SEL(4);
14378c2ecf20Sopenharmony_ci
14388c2ecf20Sopenharmony_ci	table->ACPIState.levels[0].mclk.mclk770.vMPLL_AD_FUNC_CNTL =
14398c2ecf20Sopenharmony_ci		cpu_to_be32(mpll_ad_func_cntl);
14408c2ecf20Sopenharmony_ci	table->ACPIState.levels[0].mclk.mclk770.vMPLL_AD_FUNC_CNTL_2 =
14418c2ecf20Sopenharmony_ci		cpu_to_be32(mpll_ad_func_cntl_2);
14428c2ecf20Sopenharmony_ci	table->ACPIState.levels[0].mclk.mclk770.vMPLL_DQ_FUNC_CNTL =
14438c2ecf20Sopenharmony_ci		cpu_to_be32(mpll_dq_func_cntl);
14448c2ecf20Sopenharmony_ci	table->ACPIState.levels[0].mclk.mclk770.vMPLL_DQ_FUNC_CNTL_2 =
14458c2ecf20Sopenharmony_ci		cpu_to_be32(mpll_dq_func_cntl_2);
14468c2ecf20Sopenharmony_ci	table->ACPIState.levels[0].mclk.mclk770.vMCLK_PWRMGT_CNTL =
14478c2ecf20Sopenharmony_ci		cpu_to_be32(mclk_pwrmgt_cntl);
14488c2ecf20Sopenharmony_ci	table->ACPIState.levels[0].mclk.mclk770.vDLL_CNTL = cpu_to_be32(dll_cntl);
14498c2ecf20Sopenharmony_ci
14508c2ecf20Sopenharmony_ci	table->ACPIState.levels[0].mclk.mclk770.mclk_value = 0;
14518c2ecf20Sopenharmony_ci
14528c2ecf20Sopenharmony_ci	table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
14538c2ecf20Sopenharmony_ci		cpu_to_be32(spll_func_cntl);
14548c2ecf20Sopenharmony_ci	table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
14558c2ecf20Sopenharmony_ci		cpu_to_be32(spll_func_cntl_2);
14568c2ecf20Sopenharmony_ci	table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
14578c2ecf20Sopenharmony_ci		cpu_to_be32(spll_func_cntl_3);
14588c2ecf20Sopenharmony_ci
14598c2ecf20Sopenharmony_ci	table->ACPIState.levels[0].sclk.sclk_value = 0;
14608c2ecf20Sopenharmony_ci
14618c2ecf20Sopenharmony_ci	cypress_populate_mvdd_value(rdev, 0, &table->ACPIState.levels[0].mvdd);
14628c2ecf20Sopenharmony_ci
14638c2ecf20Sopenharmony_ci	if (eg_pi->dynamic_ac_timing)
14648c2ecf20Sopenharmony_ci		table->ACPIState.levels[0].ACIndex = 1;
14658c2ecf20Sopenharmony_ci
14668c2ecf20Sopenharmony_ci	table->ACPIState.levels[1] = table->ACPIState.levels[0];
14678c2ecf20Sopenharmony_ci	table->ACPIState.levels[2] = table->ACPIState.levels[0];
14688c2ecf20Sopenharmony_ci
14698c2ecf20Sopenharmony_ci	return 0;
14708c2ecf20Sopenharmony_ci}
14718c2ecf20Sopenharmony_ci
14728c2ecf20Sopenharmony_cistatic void cypress_trim_voltage_table_to_fit_state_table(struct radeon_device *rdev,
14738c2ecf20Sopenharmony_ci							  struct atom_voltage_table *voltage_table)
14748c2ecf20Sopenharmony_ci{
14758c2ecf20Sopenharmony_ci	unsigned int i, diff;
14768c2ecf20Sopenharmony_ci
14778c2ecf20Sopenharmony_ci	if (voltage_table->count <= MAX_NO_VREG_STEPS)
14788c2ecf20Sopenharmony_ci		return;
14798c2ecf20Sopenharmony_ci
14808c2ecf20Sopenharmony_ci	diff = voltage_table->count - MAX_NO_VREG_STEPS;
14818c2ecf20Sopenharmony_ci
14828c2ecf20Sopenharmony_ci	for (i= 0; i < MAX_NO_VREG_STEPS; i++)
14838c2ecf20Sopenharmony_ci		voltage_table->entries[i] = voltage_table->entries[i + diff];
14848c2ecf20Sopenharmony_ci
14858c2ecf20Sopenharmony_ci	voltage_table->count = MAX_NO_VREG_STEPS;
14868c2ecf20Sopenharmony_ci}
14878c2ecf20Sopenharmony_ci
14888c2ecf20Sopenharmony_ciint cypress_construct_voltage_tables(struct radeon_device *rdev)
14898c2ecf20Sopenharmony_ci{
14908c2ecf20Sopenharmony_ci	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
14918c2ecf20Sopenharmony_ci	int ret;
14928c2ecf20Sopenharmony_ci
14938c2ecf20Sopenharmony_ci	ret = radeon_atom_get_voltage_table(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC, 0,
14948c2ecf20Sopenharmony_ci					    &eg_pi->vddc_voltage_table);
14958c2ecf20Sopenharmony_ci	if (ret)
14968c2ecf20Sopenharmony_ci		return ret;
14978c2ecf20Sopenharmony_ci
14988c2ecf20Sopenharmony_ci	if (eg_pi->vddc_voltage_table.count > MAX_NO_VREG_STEPS)
14998c2ecf20Sopenharmony_ci		cypress_trim_voltage_table_to_fit_state_table(rdev,
15008c2ecf20Sopenharmony_ci							      &eg_pi->vddc_voltage_table);
15018c2ecf20Sopenharmony_ci
15028c2ecf20Sopenharmony_ci	if (eg_pi->vddci_control) {
15038c2ecf20Sopenharmony_ci		ret = radeon_atom_get_voltage_table(rdev, SET_VOLTAGE_TYPE_ASIC_VDDCI, 0,
15048c2ecf20Sopenharmony_ci						    &eg_pi->vddci_voltage_table);
15058c2ecf20Sopenharmony_ci		if (ret)
15068c2ecf20Sopenharmony_ci			return ret;
15078c2ecf20Sopenharmony_ci
15088c2ecf20Sopenharmony_ci		if (eg_pi->vddci_voltage_table.count > MAX_NO_VREG_STEPS)
15098c2ecf20Sopenharmony_ci			cypress_trim_voltage_table_to_fit_state_table(rdev,
15108c2ecf20Sopenharmony_ci								      &eg_pi->vddci_voltage_table);
15118c2ecf20Sopenharmony_ci	}
15128c2ecf20Sopenharmony_ci
15138c2ecf20Sopenharmony_ci	return 0;
15148c2ecf20Sopenharmony_ci}
15158c2ecf20Sopenharmony_ci
15168c2ecf20Sopenharmony_cistatic void cypress_populate_smc_voltage_table(struct radeon_device *rdev,
15178c2ecf20Sopenharmony_ci					       struct atom_voltage_table *voltage_table,
15188c2ecf20Sopenharmony_ci					       RV770_SMC_STATETABLE *table)
15198c2ecf20Sopenharmony_ci{
15208c2ecf20Sopenharmony_ci	unsigned int i;
15218c2ecf20Sopenharmony_ci
15228c2ecf20Sopenharmony_ci	for (i = 0; i < voltage_table->count; i++) {
15238c2ecf20Sopenharmony_ci		table->highSMIO[i] = 0;
15248c2ecf20Sopenharmony_ci		table->lowSMIO[i] |= cpu_to_be32(voltage_table->entries[i].smio_low);
15258c2ecf20Sopenharmony_ci	}
15268c2ecf20Sopenharmony_ci}
15278c2ecf20Sopenharmony_ci
15288c2ecf20Sopenharmony_ciint cypress_populate_smc_voltage_tables(struct radeon_device *rdev,
15298c2ecf20Sopenharmony_ci					RV770_SMC_STATETABLE *table)
15308c2ecf20Sopenharmony_ci{
15318c2ecf20Sopenharmony_ci	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
15328c2ecf20Sopenharmony_ci	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
15338c2ecf20Sopenharmony_ci	unsigned char i;
15348c2ecf20Sopenharmony_ci
15358c2ecf20Sopenharmony_ci	if (eg_pi->vddc_voltage_table.count) {
15368c2ecf20Sopenharmony_ci		cypress_populate_smc_voltage_table(rdev,
15378c2ecf20Sopenharmony_ci						   &eg_pi->vddc_voltage_table,
15388c2ecf20Sopenharmony_ci						   table);
15398c2ecf20Sopenharmony_ci
15408c2ecf20Sopenharmony_ci		table->voltageMaskTable.highMask[RV770_SMC_VOLTAGEMASK_VDDC] = 0;
15418c2ecf20Sopenharmony_ci		table->voltageMaskTable.lowMask[RV770_SMC_VOLTAGEMASK_VDDC] =
15428c2ecf20Sopenharmony_ci			cpu_to_be32(eg_pi->vddc_voltage_table.mask_low);
15438c2ecf20Sopenharmony_ci
15448c2ecf20Sopenharmony_ci		for (i = 0; i < eg_pi->vddc_voltage_table.count; i++) {
15458c2ecf20Sopenharmony_ci			if (pi->max_vddc_in_table <=
15468c2ecf20Sopenharmony_ci			    eg_pi->vddc_voltage_table.entries[i].value) {
15478c2ecf20Sopenharmony_ci				table->maxVDDCIndexInPPTable = i;
15488c2ecf20Sopenharmony_ci				break;
15498c2ecf20Sopenharmony_ci			}
15508c2ecf20Sopenharmony_ci		}
15518c2ecf20Sopenharmony_ci	}
15528c2ecf20Sopenharmony_ci
15538c2ecf20Sopenharmony_ci	if (eg_pi->vddci_voltage_table.count) {
15548c2ecf20Sopenharmony_ci		cypress_populate_smc_voltage_table(rdev,
15558c2ecf20Sopenharmony_ci						   &eg_pi->vddci_voltage_table,
15568c2ecf20Sopenharmony_ci						   table);
15578c2ecf20Sopenharmony_ci
15588c2ecf20Sopenharmony_ci		table->voltageMaskTable.highMask[RV770_SMC_VOLTAGEMASK_VDDCI] = 0;
15598c2ecf20Sopenharmony_ci		table->voltageMaskTable.lowMask[RV770_SMC_VOLTAGEMASK_VDDCI] =
15608c2ecf20Sopenharmony_ci			cpu_to_be32(eg_pi->vddci_voltage_table.mask_low);
15618c2ecf20Sopenharmony_ci	}
15628c2ecf20Sopenharmony_ci
15638c2ecf20Sopenharmony_ci	return 0;
15648c2ecf20Sopenharmony_ci}
15658c2ecf20Sopenharmony_ci
15668c2ecf20Sopenharmony_cistatic u32 cypress_get_mclk_split_point(struct atom_memory_info *memory_info)
15678c2ecf20Sopenharmony_ci{
15688c2ecf20Sopenharmony_ci	if ((memory_info->mem_type == MEM_TYPE_GDDR3) ||
15698c2ecf20Sopenharmony_ci	    (memory_info->mem_type == MEM_TYPE_DDR3))
15708c2ecf20Sopenharmony_ci		return 30000;
15718c2ecf20Sopenharmony_ci
15728c2ecf20Sopenharmony_ci	return 0;
15738c2ecf20Sopenharmony_ci}
15748c2ecf20Sopenharmony_ci
15758c2ecf20Sopenharmony_ciint cypress_get_mvdd_configuration(struct radeon_device *rdev)
15768c2ecf20Sopenharmony_ci{
15778c2ecf20Sopenharmony_ci	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
15788c2ecf20Sopenharmony_ci	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
15798c2ecf20Sopenharmony_ci	u8 module_index;
15808c2ecf20Sopenharmony_ci	struct atom_memory_info memory_info;
15818c2ecf20Sopenharmony_ci	u32 tmp = RREG32(GENERAL_PWRMGT);
15828c2ecf20Sopenharmony_ci
15838c2ecf20Sopenharmony_ci	if (!(tmp & BACKBIAS_PAD_EN)) {
15848c2ecf20Sopenharmony_ci		eg_pi->mvdd_high_index = 0;
15858c2ecf20Sopenharmony_ci		eg_pi->mvdd_low_index = 1;
15868c2ecf20Sopenharmony_ci		pi->mvdd_control = false;
15878c2ecf20Sopenharmony_ci		return 0;
15888c2ecf20Sopenharmony_ci	}
15898c2ecf20Sopenharmony_ci
15908c2ecf20Sopenharmony_ci	if (tmp & BACKBIAS_VALUE)
15918c2ecf20Sopenharmony_ci		eg_pi->mvdd_high_index = 1;
15928c2ecf20Sopenharmony_ci	else
15938c2ecf20Sopenharmony_ci		eg_pi->mvdd_high_index = 0;
15948c2ecf20Sopenharmony_ci
15958c2ecf20Sopenharmony_ci	eg_pi->mvdd_low_index =
15968c2ecf20Sopenharmony_ci		(eg_pi->mvdd_high_index == 0) ? 1 : 0;
15978c2ecf20Sopenharmony_ci
15988c2ecf20Sopenharmony_ci	module_index = rv770_get_memory_module_index(rdev);
15998c2ecf20Sopenharmony_ci
16008c2ecf20Sopenharmony_ci	if (radeon_atom_get_memory_info(rdev, module_index, &memory_info)) {
16018c2ecf20Sopenharmony_ci		pi->mvdd_control = false;
16028c2ecf20Sopenharmony_ci		return 0;
16038c2ecf20Sopenharmony_ci	}
16048c2ecf20Sopenharmony_ci
16058c2ecf20Sopenharmony_ci	pi->mvdd_split_frequency =
16068c2ecf20Sopenharmony_ci		cypress_get_mclk_split_point(&memory_info);
16078c2ecf20Sopenharmony_ci
16088c2ecf20Sopenharmony_ci	if (pi->mvdd_split_frequency == 0) {
16098c2ecf20Sopenharmony_ci		pi->mvdd_control = false;
16108c2ecf20Sopenharmony_ci		return 0;
16118c2ecf20Sopenharmony_ci	}
16128c2ecf20Sopenharmony_ci
16138c2ecf20Sopenharmony_ci	return 0;
16148c2ecf20Sopenharmony_ci}
16158c2ecf20Sopenharmony_ci
16168c2ecf20Sopenharmony_cistatic int cypress_init_smc_table(struct radeon_device *rdev,
16178c2ecf20Sopenharmony_ci				  struct radeon_ps *radeon_boot_state)
16188c2ecf20Sopenharmony_ci{
16198c2ecf20Sopenharmony_ci	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
16208c2ecf20Sopenharmony_ci	RV770_SMC_STATETABLE *table = &pi->smc_statetable;
16218c2ecf20Sopenharmony_ci	int ret;
16228c2ecf20Sopenharmony_ci
16238c2ecf20Sopenharmony_ci	memset(table, 0, sizeof(RV770_SMC_STATETABLE));
16248c2ecf20Sopenharmony_ci
16258c2ecf20Sopenharmony_ci	cypress_populate_smc_voltage_tables(rdev, table);
16268c2ecf20Sopenharmony_ci
16278c2ecf20Sopenharmony_ci	switch (rdev->pm.int_thermal_type) {
16288c2ecf20Sopenharmony_ci	case THERMAL_TYPE_EVERGREEN:
16298c2ecf20Sopenharmony_ci	case THERMAL_TYPE_EMC2103_WITH_INTERNAL:
16308c2ecf20Sopenharmony_ci		table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_INTERNAL;
16318c2ecf20Sopenharmony_ci		break;
16328c2ecf20Sopenharmony_ci	case THERMAL_TYPE_NONE:
16338c2ecf20Sopenharmony_ci		table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_NONE;
16348c2ecf20Sopenharmony_ci		break;
16358c2ecf20Sopenharmony_ci	default:
16368c2ecf20Sopenharmony_ci		table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_EXTERNAL;
16378c2ecf20Sopenharmony_ci		break;
16388c2ecf20Sopenharmony_ci	}
16398c2ecf20Sopenharmony_ci
16408c2ecf20Sopenharmony_ci	if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
16418c2ecf20Sopenharmony_ci		table->systemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
16428c2ecf20Sopenharmony_ci
16438c2ecf20Sopenharmony_ci	if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT)
16448c2ecf20Sopenharmony_ci		table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT;
16458c2ecf20Sopenharmony_ci
16468c2ecf20Sopenharmony_ci	if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
16478c2ecf20Sopenharmony_ci		table->systemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
16488c2ecf20Sopenharmony_ci
16498c2ecf20Sopenharmony_ci	if (pi->mem_gddr5)
16508c2ecf20Sopenharmony_ci		table->systemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
16518c2ecf20Sopenharmony_ci
16528c2ecf20Sopenharmony_ci	ret = cypress_populate_smc_initial_state(rdev, radeon_boot_state, table);
16538c2ecf20Sopenharmony_ci	if (ret)
16548c2ecf20Sopenharmony_ci		return ret;
16558c2ecf20Sopenharmony_ci
16568c2ecf20Sopenharmony_ci	ret = cypress_populate_smc_acpi_state(rdev, table);
16578c2ecf20Sopenharmony_ci	if (ret)
16588c2ecf20Sopenharmony_ci		return ret;
16598c2ecf20Sopenharmony_ci
16608c2ecf20Sopenharmony_ci	table->driverState = table->initialState;
16618c2ecf20Sopenharmony_ci
16628c2ecf20Sopenharmony_ci	return rv770_copy_bytes_to_smc(rdev,
16638c2ecf20Sopenharmony_ci				       pi->state_table_start,
16648c2ecf20Sopenharmony_ci				       (u8 *)table, sizeof(RV770_SMC_STATETABLE),
16658c2ecf20Sopenharmony_ci				       pi->sram_end);
16668c2ecf20Sopenharmony_ci}
16678c2ecf20Sopenharmony_ci
16688c2ecf20Sopenharmony_ciint cypress_populate_mc_reg_table(struct radeon_device *rdev,
16698c2ecf20Sopenharmony_ci				  struct radeon_ps *radeon_boot_state)
16708c2ecf20Sopenharmony_ci{
16718c2ecf20Sopenharmony_ci	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
16728c2ecf20Sopenharmony_ci	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
16738c2ecf20Sopenharmony_ci	struct rv7xx_ps *boot_state = rv770_get_ps(radeon_boot_state);
16748c2ecf20Sopenharmony_ci	SMC_Evergreen_MCRegisters mc_reg_table = { 0 };
16758c2ecf20Sopenharmony_ci
16768c2ecf20Sopenharmony_ci	rv770_write_smc_soft_register(rdev,
16778c2ecf20Sopenharmony_ci				      RV770_SMC_SOFT_REGISTER_seq_index, 1);
16788c2ecf20Sopenharmony_ci
16798c2ecf20Sopenharmony_ci	cypress_populate_mc_reg_addresses(rdev, &mc_reg_table);
16808c2ecf20Sopenharmony_ci
16818c2ecf20Sopenharmony_ci	cypress_convert_mc_reg_table_entry_to_smc(rdev,
16828c2ecf20Sopenharmony_ci						  &boot_state->low,
16838c2ecf20Sopenharmony_ci						  &mc_reg_table.data[0]);
16848c2ecf20Sopenharmony_ci
16858c2ecf20Sopenharmony_ci	cypress_convert_mc_registers(&eg_pi->mc_reg_table.mc_reg_table_entry[0],
16868c2ecf20Sopenharmony_ci				     &mc_reg_table.data[1], eg_pi->mc_reg_table.last,
16878c2ecf20Sopenharmony_ci				     eg_pi->mc_reg_table.valid_flag);
16888c2ecf20Sopenharmony_ci
16898c2ecf20Sopenharmony_ci	cypress_convert_mc_reg_table_to_smc(rdev, radeon_boot_state, &mc_reg_table);
16908c2ecf20Sopenharmony_ci
16918c2ecf20Sopenharmony_ci	return rv770_copy_bytes_to_smc(rdev, eg_pi->mc_reg_table_start,
16928c2ecf20Sopenharmony_ci				       (u8 *)&mc_reg_table, sizeof(SMC_Evergreen_MCRegisters),
16938c2ecf20Sopenharmony_ci				       pi->sram_end);
16948c2ecf20Sopenharmony_ci}
16958c2ecf20Sopenharmony_ci
16968c2ecf20Sopenharmony_ciint cypress_get_table_locations(struct radeon_device *rdev)
16978c2ecf20Sopenharmony_ci{
16988c2ecf20Sopenharmony_ci	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
16998c2ecf20Sopenharmony_ci	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
17008c2ecf20Sopenharmony_ci	u32 tmp;
17018c2ecf20Sopenharmony_ci	int ret;
17028c2ecf20Sopenharmony_ci
17038c2ecf20Sopenharmony_ci	ret = rv770_read_smc_sram_dword(rdev,
17048c2ecf20Sopenharmony_ci					EVERGREEN_SMC_FIRMWARE_HEADER_LOCATION +
17058c2ecf20Sopenharmony_ci					EVERGREEN_SMC_FIRMWARE_HEADER_stateTable,
17068c2ecf20Sopenharmony_ci					&tmp, pi->sram_end);
17078c2ecf20Sopenharmony_ci	if (ret)
17088c2ecf20Sopenharmony_ci		return ret;
17098c2ecf20Sopenharmony_ci
17108c2ecf20Sopenharmony_ci	pi->state_table_start = (u16)tmp;
17118c2ecf20Sopenharmony_ci
17128c2ecf20Sopenharmony_ci	ret = rv770_read_smc_sram_dword(rdev,
17138c2ecf20Sopenharmony_ci					EVERGREEN_SMC_FIRMWARE_HEADER_LOCATION +
17148c2ecf20Sopenharmony_ci					EVERGREEN_SMC_FIRMWARE_HEADER_softRegisters,
17158c2ecf20Sopenharmony_ci					&tmp, pi->sram_end);
17168c2ecf20Sopenharmony_ci	if (ret)
17178c2ecf20Sopenharmony_ci		return ret;
17188c2ecf20Sopenharmony_ci
17198c2ecf20Sopenharmony_ci	pi->soft_regs_start = (u16)tmp;
17208c2ecf20Sopenharmony_ci
17218c2ecf20Sopenharmony_ci	ret = rv770_read_smc_sram_dword(rdev,
17228c2ecf20Sopenharmony_ci					EVERGREEN_SMC_FIRMWARE_HEADER_LOCATION +
17238c2ecf20Sopenharmony_ci					EVERGREEN_SMC_FIRMWARE_HEADER_mcRegisterTable,
17248c2ecf20Sopenharmony_ci					&tmp, pi->sram_end);
17258c2ecf20Sopenharmony_ci	if (ret)
17268c2ecf20Sopenharmony_ci		return ret;
17278c2ecf20Sopenharmony_ci
17288c2ecf20Sopenharmony_ci	eg_pi->mc_reg_table_start = (u16)tmp;
17298c2ecf20Sopenharmony_ci
17308c2ecf20Sopenharmony_ci	return 0;
17318c2ecf20Sopenharmony_ci}
17328c2ecf20Sopenharmony_ci
17338c2ecf20Sopenharmony_civoid cypress_enable_display_gap(struct radeon_device *rdev)
17348c2ecf20Sopenharmony_ci{
17358c2ecf20Sopenharmony_ci	u32 tmp = RREG32(CG_DISPLAY_GAP_CNTL);
17368c2ecf20Sopenharmony_ci
17378c2ecf20Sopenharmony_ci	tmp &= ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
17388c2ecf20Sopenharmony_ci	tmp |= (DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE) |
17398c2ecf20Sopenharmony_ci		DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE));
17408c2ecf20Sopenharmony_ci
17418c2ecf20Sopenharmony_ci	tmp &= ~(DISP1_GAP_MCHG_MASK | DISP2_GAP_MCHG_MASK);
17428c2ecf20Sopenharmony_ci	tmp |= (DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK) |
17438c2ecf20Sopenharmony_ci		DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE));
17448c2ecf20Sopenharmony_ci	WREG32(CG_DISPLAY_GAP_CNTL, tmp);
17458c2ecf20Sopenharmony_ci}
17468c2ecf20Sopenharmony_ci
17478c2ecf20Sopenharmony_cistatic void cypress_program_display_gap(struct radeon_device *rdev)
17488c2ecf20Sopenharmony_ci{
17498c2ecf20Sopenharmony_ci	u32 tmp, pipe;
17508c2ecf20Sopenharmony_ci	int i;
17518c2ecf20Sopenharmony_ci
17528c2ecf20Sopenharmony_ci	tmp = RREG32(CG_DISPLAY_GAP_CNTL) & ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
17538c2ecf20Sopenharmony_ci	if (rdev->pm.dpm.new_active_crtc_count > 0)
17548c2ecf20Sopenharmony_ci		tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
17558c2ecf20Sopenharmony_ci	else
17568c2ecf20Sopenharmony_ci		tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE);
17578c2ecf20Sopenharmony_ci
17588c2ecf20Sopenharmony_ci	if (rdev->pm.dpm.new_active_crtc_count > 1)
17598c2ecf20Sopenharmony_ci		tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
17608c2ecf20Sopenharmony_ci	else
17618c2ecf20Sopenharmony_ci		tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE);
17628c2ecf20Sopenharmony_ci
17638c2ecf20Sopenharmony_ci	WREG32(CG_DISPLAY_GAP_CNTL, tmp);
17648c2ecf20Sopenharmony_ci
17658c2ecf20Sopenharmony_ci	tmp = RREG32(DCCG_DISP_SLOW_SELECT_REG);
17668c2ecf20Sopenharmony_ci	pipe = (tmp & DCCG_DISP1_SLOW_SELECT_MASK) >> DCCG_DISP1_SLOW_SELECT_SHIFT;
17678c2ecf20Sopenharmony_ci
17688c2ecf20Sopenharmony_ci	if ((rdev->pm.dpm.new_active_crtc_count > 0) &&
17698c2ecf20Sopenharmony_ci	    (!(rdev->pm.dpm.new_active_crtcs & (1 << pipe)))) {
17708c2ecf20Sopenharmony_ci		/* find the first active crtc */
17718c2ecf20Sopenharmony_ci		for (i = 0; i < rdev->num_crtc; i++) {
17728c2ecf20Sopenharmony_ci			if (rdev->pm.dpm.new_active_crtcs & (1 << i))
17738c2ecf20Sopenharmony_ci				break;
17748c2ecf20Sopenharmony_ci		}
17758c2ecf20Sopenharmony_ci		if (i == rdev->num_crtc)
17768c2ecf20Sopenharmony_ci			pipe = 0;
17778c2ecf20Sopenharmony_ci		else
17788c2ecf20Sopenharmony_ci			pipe = i;
17798c2ecf20Sopenharmony_ci
17808c2ecf20Sopenharmony_ci		tmp &= ~DCCG_DISP1_SLOW_SELECT_MASK;
17818c2ecf20Sopenharmony_ci		tmp |= DCCG_DISP1_SLOW_SELECT(pipe);
17828c2ecf20Sopenharmony_ci		WREG32(DCCG_DISP_SLOW_SELECT_REG, tmp);
17838c2ecf20Sopenharmony_ci	}
17848c2ecf20Sopenharmony_ci
17858c2ecf20Sopenharmony_ci	cypress_notify_smc_display_change(rdev, rdev->pm.dpm.new_active_crtc_count > 0);
17868c2ecf20Sopenharmony_ci}
17878c2ecf20Sopenharmony_ci
17888c2ecf20Sopenharmony_civoid cypress_dpm_setup_asic(struct radeon_device *rdev)
17898c2ecf20Sopenharmony_ci{
17908c2ecf20Sopenharmony_ci	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
17918c2ecf20Sopenharmony_ci
17928c2ecf20Sopenharmony_ci	rv740_read_clock_registers(rdev);
17938c2ecf20Sopenharmony_ci	rv770_read_voltage_smio_registers(rdev);
17948c2ecf20Sopenharmony_ci	rv770_get_max_vddc(rdev);
17958c2ecf20Sopenharmony_ci	rv770_get_memory_type(rdev);
17968c2ecf20Sopenharmony_ci
17978c2ecf20Sopenharmony_ci	if (eg_pi->pcie_performance_request)
17988c2ecf20Sopenharmony_ci		eg_pi->pcie_performance_request_registered = false;
17998c2ecf20Sopenharmony_ci
18008c2ecf20Sopenharmony_ci	if (eg_pi->pcie_performance_request)
18018c2ecf20Sopenharmony_ci		cypress_advertise_gen2_capability(rdev);
18028c2ecf20Sopenharmony_ci
18038c2ecf20Sopenharmony_ci	rv770_get_pcie_gen2_status(rdev);
18048c2ecf20Sopenharmony_ci
18058c2ecf20Sopenharmony_ci	rv770_enable_acpi_pm(rdev);
18068c2ecf20Sopenharmony_ci}
18078c2ecf20Sopenharmony_ci
18088c2ecf20Sopenharmony_ciint cypress_dpm_enable(struct radeon_device *rdev)
18098c2ecf20Sopenharmony_ci{
18108c2ecf20Sopenharmony_ci	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
18118c2ecf20Sopenharmony_ci	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
18128c2ecf20Sopenharmony_ci	struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
18138c2ecf20Sopenharmony_ci	int ret;
18148c2ecf20Sopenharmony_ci
18158c2ecf20Sopenharmony_ci	if (pi->gfx_clock_gating)
18168c2ecf20Sopenharmony_ci		rv770_restore_cgcg(rdev);
18178c2ecf20Sopenharmony_ci
18188c2ecf20Sopenharmony_ci	if (rv770_dpm_enabled(rdev))
18198c2ecf20Sopenharmony_ci		return -EINVAL;
18208c2ecf20Sopenharmony_ci
18218c2ecf20Sopenharmony_ci	if (pi->voltage_control) {
18228c2ecf20Sopenharmony_ci		rv770_enable_voltage_control(rdev, true);
18238c2ecf20Sopenharmony_ci		ret = cypress_construct_voltage_tables(rdev);
18248c2ecf20Sopenharmony_ci		if (ret) {
18258c2ecf20Sopenharmony_ci			DRM_ERROR("cypress_construct_voltage_tables failed\n");
18268c2ecf20Sopenharmony_ci			return ret;
18278c2ecf20Sopenharmony_ci		}
18288c2ecf20Sopenharmony_ci	}
18298c2ecf20Sopenharmony_ci
18308c2ecf20Sopenharmony_ci	if (pi->mvdd_control) {
18318c2ecf20Sopenharmony_ci		ret = cypress_get_mvdd_configuration(rdev);
18328c2ecf20Sopenharmony_ci		if (ret) {
18338c2ecf20Sopenharmony_ci			DRM_ERROR("cypress_get_mvdd_configuration failed\n");
18348c2ecf20Sopenharmony_ci			return ret;
18358c2ecf20Sopenharmony_ci		}
18368c2ecf20Sopenharmony_ci	}
18378c2ecf20Sopenharmony_ci
18388c2ecf20Sopenharmony_ci	if (eg_pi->dynamic_ac_timing) {
18398c2ecf20Sopenharmony_ci		cypress_set_mc_reg_address_table(rdev);
18408c2ecf20Sopenharmony_ci		cypress_force_mc_use_s0(rdev, boot_ps);
18418c2ecf20Sopenharmony_ci		ret = cypress_initialize_mc_reg_table(rdev);
18428c2ecf20Sopenharmony_ci		if (ret)
18438c2ecf20Sopenharmony_ci			eg_pi->dynamic_ac_timing = false;
18448c2ecf20Sopenharmony_ci		cypress_force_mc_use_s1(rdev, boot_ps);
18458c2ecf20Sopenharmony_ci	}
18468c2ecf20Sopenharmony_ci
18478c2ecf20Sopenharmony_ci	if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_BACKBIAS)
18488c2ecf20Sopenharmony_ci		rv770_enable_backbias(rdev, true);
18498c2ecf20Sopenharmony_ci
18508c2ecf20Sopenharmony_ci	if (pi->dynamic_ss)
18518c2ecf20Sopenharmony_ci		cypress_enable_spread_spectrum(rdev, true);
18528c2ecf20Sopenharmony_ci
18538c2ecf20Sopenharmony_ci	if (pi->thermal_protection)
18548c2ecf20Sopenharmony_ci		rv770_enable_thermal_protection(rdev, true);
18558c2ecf20Sopenharmony_ci
18568c2ecf20Sopenharmony_ci	rv770_setup_bsp(rdev);
18578c2ecf20Sopenharmony_ci	rv770_program_git(rdev);
18588c2ecf20Sopenharmony_ci	rv770_program_tp(rdev);
18598c2ecf20Sopenharmony_ci	rv770_program_tpp(rdev);
18608c2ecf20Sopenharmony_ci	rv770_program_sstp(rdev);
18618c2ecf20Sopenharmony_ci	rv770_program_engine_speed_parameters(rdev);
18628c2ecf20Sopenharmony_ci	cypress_enable_display_gap(rdev);
18638c2ecf20Sopenharmony_ci	rv770_program_vc(rdev);
18648c2ecf20Sopenharmony_ci
18658c2ecf20Sopenharmony_ci	if (pi->dynamic_pcie_gen2)
18668c2ecf20Sopenharmony_ci		cypress_enable_dynamic_pcie_gen2(rdev, true);
18678c2ecf20Sopenharmony_ci
18688c2ecf20Sopenharmony_ci	ret = rv770_upload_firmware(rdev);
18698c2ecf20Sopenharmony_ci	if (ret) {
18708c2ecf20Sopenharmony_ci		DRM_ERROR("rv770_upload_firmware failed\n");
18718c2ecf20Sopenharmony_ci		return ret;
18728c2ecf20Sopenharmony_ci	}
18738c2ecf20Sopenharmony_ci
18748c2ecf20Sopenharmony_ci	ret = cypress_get_table_locations(rdev);
18758c2ecf20Sopenharmony_ci	if (ret) {
18768c2ecf20Sopenharmony_ci		DRM_ERROR("cypress_get_table_locations failed\n");
18778c2ecf20Sopenharmony_ci		return ret;
18788c2ecf20Sopenharmony_ci	}
18798c2ecf20Sopenharmony_ci	ret = cypress_init_smc_table(rdev, boot_ps);
18808c2ecf20Sopenharmony_ci	if (ret) {
18818c2ecf20Sopenharmony_ci		DRM_ERROR("cypress_init_smc_table failed\n");
18828c2ecf20Sopenharmony_ci		return ret;
18838c2ecf20Sopenharmony_ci	}
18848c2ecf20Sopenharmony_ci	if (eg_pi->dynamic_ac_timing) {
18858c2ecf20Sopenharmony_ci		ret = cypress_populate_mc_reg_table(rdev, boot_ps);
18868c2ecf20Sopenharmony_ci		if (ret) {
18878c2ecf20Sopenharmony_ci			DRM_ERROR("cypress_populate_mc_reg_table failed\n");
18888c2ecf20Sopenharmony_ci			return ret;
18898c2ecf20Sopenharmony_ci		}
18908c2ecf20Sopenharmony_ci	}
18918c2ecf20Sopenharmony_ci
18928c2ecf20Sopenharmony_ci	cypress_program_response_times(rdev);
18938c2ecf20Sopenharmony_ci
18948c2ecf20Sopenharmony_ci	r7xx_start_smc(rdev);
18958c2ecf20Sopenharmony_ci
18968c2ecf20Sopenharmony_ci	ret = cypress_notify_smc_display_change(rdev, false);
18978c2ecf20Sopenharmony_ci	if (ret) {
18988c2ecf20Sopenharmony_ci		DRM_ERROR("cypress_notify_smc_display_change failed\n");
18998c2ecf20Sopenharmony_ci		return ret;
19008c2ecf20Sopenharmony_ci	}
19018c2ecf20Sopenharmony_ci	cypress_enable_sclk_control(rdev, true);
19028c2ecf20Sopenharmony_ci
19038c2ecf20Sopenharmony_ci	if (eg_pi->memory_transition)
19048c2ecf20Sopenharmony_ci		cypress_enable_mclk_control(rdev, true);
19058c2ecf20Sopenharmony_ci
19068c2ecf20Sopenharmony_ci	cypress_start_dpm(rdev);
19078c2ecf20Sopenharmony_ci
19088c2ecf20Sopenharmony_ci	if (pi->gfx_clock_gating)
19098c2ecf20Sopenharmony_ci		cypress_gfx_clock_gating_enable(rdev, true);
19108c2ecf20Sopenharmony_ci
19118c2ecf20Sopenharmony_ci	if (pi->mg_clock_gating)
19128c2ecf20Sopenharmony_ci		cypress_mg_clock_gating_enable(rdev, true);
19138c2ecf20Sopenharmony_ci
19148c2ecf20Sopenharmony_ci	rv770_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
19158c2ecf20Sopenharmony_ci
19168c2ecf20Sopenharmony_ci	return 0;
19178c2ecf20Sopenharmony_ci}
19188c2ecf20Sopenharmony_ci
19198c2ecf20Sopenharmony_civoid cypress_dpm_disable(struct radeon_device *rdev)
19208c2ecf20Sopenharmony_ci{
19218c2ecf20Sopenharmony_ci	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
19228c2ecf20Sopenharmony_ci	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
19238c2ecf20Sopenharmony_ci	struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
19248c2ecf20Sopenharmony_ci
19258c2ecf20Sopenharmony_ci	if (!rv770_dpm_enabled(rdev))
19268c2ecf20Sopenharmony_ci		return;
19278c2ecf20Sopenharmony_ci
19288c2ecf20Sopenharmony_ci	rv770_clear_vc(rdev);
19298c2ecf20Sopenharmony_ci
19308c2ecf20Sopenharmony_ci	if (pi->thermal_protection)
19318c2ecf20Sopenharmony_ci		rv770_enable_thermal_protection(rdev, false);
19328c2ecf20Sopenharmony_ci
19338c2ecf20Sopenharmony_ci	if (pi->dynamic_pcie_gen2)
19348c2ecf20Sopenharmony_ci		cypress_enable_dynamic_pcie_gen2(rdev, false);
19358c2ecf20Sopenharmony_ci
19368c2ecf20Sopenharmony_ci	if (rdev->irq.installed &&
19378c2ecf20Sopenharmony_ci	    r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
19388c2ecf20Sopenharmony_ci		rdev->irq.dpm_thermal = false;
19398c2ecf20Sopenharmony_ci		radeon_irq_set(rdev);
19408c2ecf20Sopenharmony_ci	}
19418c2ecf20Sopenharmony_ci
19428c2ecf20Sopenharmony_ci	if (pi->gfx_clock_gating)
19438c2ecf20Sopenharmony_ci		cypress_gfx_clock_gating_enable(rdev, false);
19448c2ecf20Sopenharmony_ci
19458c2ecf20Sopenharmony_ci	if (pi->mg_clock_gating)
19468c2ecf20Sopenharmony_ci		cypress_mg_clock_gating_enable(rdev, false);
19478c2ecf20Sopenharmony_ci
19488c2ecf20Sopenharmony_ci	rv770_stop_dpm(rdev);
19498c2ecf20Sopenharmony_ci	r7xx_stop_smc(rdev);
19508c2ecf20Sopenharmony_ci
19518c2ecf20Sopenharmony_ci	cypress_enable_spread_spectrum(rdev, false);
19528c2ecf20Sopenharmony_ci
19538c2ecf20Sopenharmony_ci	if (eg_pi->dynamic_ac_timing)
19548c2ecf20Sopenharmony_ci		cypress_force_mc_use_s1(rdev, boot_ps);
19558c2ecf20Sopenharmony_ci
19568c2ecf20Sopenharmony_ci	rv770_reset_smio_status(rdev);
19578c2ecf20Sopenharmony_ci}
19588c2ecf20Sopenharmony_ci
19598c2ecf20Sopenharmony_ciint cypress_dpm_set_power_state(struct radeon_device *rdev)
19608c2ecf20Sopenharmony_ci{
19618c2ecf20Sopenharmony_ci	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
19628c2ecf20Sopenharmony_ci	struct radeon_ps *new_ps = rdev->pm.dpm.requested_ps;
19638c2ecf20Sopenharmony_ci	struct radeon_ps *old_ps = rdev->pm.dpm.current_ps;
19648c2ecf20Sopenharmony_ci	int ret;
19658c2ecf20Sopenharmony_ci
19668c2ecf20Sopenharmony_ci	ret = rv770_restrict_performance_levels_before_switch(rdev);
19678c2ecf20Sopenharmony_ci	if (ret) {
19688c2ecf20Sopenharmony_ci		DRM_ERROR("rv770_restrict_performance_levels_before_switch failed\n");
19698c2ecf20Sopenharmony_ci		return ret;
19708c2ecf20Sopenharmony_ci	}
19718c2ecf20Sopenharmony_ci	if (eg_pi->pcie_performance_request)
19728c2ecf20Sopenharmony_ci		cypress_notify_link_speed_change_before_state_change(rdev, new_ps, old_ps);
19738c2ecf20Sopenharmony_ci
19748c2ecf20Sopenharmony_ci	rv770_set_uvd_clock_before_set_eng_clock(rdev, new_ps, old_ps);
19758c2ecf20Sopenharmony_ci	ret = rv770_halt_smc(rdev);
19768c2ecf20Sopenharmony_ci	if (ret) {
19778c2ecf20Sopenharmony_ci		DRM_ERROR("rv770_halt_smc failed\n");
19788c2ecf20Sopenharmony_ci		return ret;
19798c2ecf20Sopenharmony_ci	}
19808c2ecf20Sopenharmony_ci	ret = cypress_upload_sw_state(rdev, new_ps);
19818c2ecf20Sopenharmony_ci	if (ret) {
19828c2ecf20Sopenharmony_ci		DRM_ERROR("cypress_upload_sw_state failed\n");
19838c2ecf20Sopenharmony_ci		return ret;
19848c2ecf20Sopenharmony_ci	}
19858c2ecf20Sopenharmony_ci	if (eg_pi->dynamic_ac_timing) {
19868c2ecf20Sopenharmony_ci		ret = cypress_upload_mc_reg_table(rdev, new_ps);
19878c2ecf20Sopenharmony_ci		if (ret) {
19888c2ecf20Sopenharmony_ci			DRM_ERROR("cypress_upload_mc_reg_table failed\n");
19898c2ecf20Sopenharmony_ci			return ret;
19908c2ecf20Sopenharmony_ci		}
19918c2ecf20Sopenharmony_ci	}
19928c2ecf20Sopenharmony_ci
19938c2ecf20Sopenharmony_ci	cypress_program_memory_timing_parameters(rdev, new_ps);
19948c2ecf20Sopenharmony_ci
19958c2ecf20Sopenharmony_ci	ret = rv770_resume_smc(rdev);
19968c2ecf20Sopenharmony_ci	if (ret) {
19978c2ecf20Sopenharmony_ci		DRM_ERROR("rv770_resume_smc failed\n");
19988c2ecf20Sopenharmony_ci		return ret;
19998c2ecf20Sopenharmony_ci	}
20008c2ecf20Sopenharmony_ci	ret = rv770_set_sw_state(rdev);
20018c2ecf20Sopenharmony_ci	if (ret) {
20028c2ecf20Sopenharmony_ci		DRM_ERROR("rv770_set_sw_state failed\n");
20038c2ecf20Sopenharmony_ci		return ret;
20048c2ecf20Sopenharmony_ci	}
20058c2ecf20Sopenharmony_ci	rv770_set_uvd_clock_after_set_eng_clock(rdev, new_ps, old_ps);
20068c2ecf20Sopenharmony_ci
20078c2ecf20Sopenharmony_ci	if (eg_pi->pcie_performance_request)
20088c2ecf20Sopenharmony_ci		cypress_notify_link_speed_change_after_state_change(rdev, new_ps, old_ps);
20098c2ecf20Sopenharmony_ci
20108c2ecf20Sopenharmony_ci	return 0;
20118c2ecf20Sopenharmony_ci}
20128c2ecf20Sopenharmony_ci
20138c2ecf20Sopenharmony_ci#if 0
20148c2ecf20Sopenharmony_civoid cypress_dpm_reset_asic(struct radeon_device *rdev)
20158c2ecf20Sopenharmony_ci{
20168c2ecf20Sopenharmony_ci	rv770_restrict_performance_levels_before_switch(rdev);
20178c2ecf20Sopenharmony_ci	rv770_set_boot_state(rdev);
20188c2ecf20Sopenharmony_ci}
20198c2ecf20Sopenharmony_ci#endif
20208c2ecf20Sopenharmony_ci
20218c2ecf20Sopenharmony_civoid cypress_dpm_display_configuration_changed(struct radeon_device *rdev)
20228c2ecf20Sopenharmony_ci{
20238c2ecf20Sopenharmony_ci	cypress_program_display_gap(rdev);
20248c2ecf20Sopenharmony_ci}
20258c2ecf20Sopenharmony_ci
20268c2ecf20Sopenharmony_ciint cypress_dpm_init(struct radeon_device *rdev)
20278c2ecf20Sopenharmony_ci{
20288c2ecf20Sopenharmony_ci	struct rv7xx_power_info *pi;
20298c2ecf20Sopenharmony_ci	struct evergreen_power_info *eg_pi;
20308c2ecf20Sopenharmony_ci	struct atom_clock_dividers dividers;
20318c2ecf20Sopenharmony_ci	int ret;
20328c2ecf20Sopenharmony_ci
20338c2ecf20Sopenharmony_ci	eg_pi = kzalloc(sizeof(struct evergreen_power_info), GFP_KERNEL);
20348c2ecf20Sopenharmony_ci	if (eg_pi == NULL)
20358c2ecf20Sopenharmony_ci		return -ENOMEM;
20368c2ecf20Sopenharmony_ci	rdev->pm.dpm.priv = eg_pi;
20378c2ecf20Sopenharmony_ci	pi = &eg_pi->rv7xx;
20388c2ecf20Sopenharmony_ci
20398c2ecf20Sopenharmony_ci	rv770_get_max_vddc(rdev);
20408c2ecf20Sopenharmony_ci
20418c2ecf20Sopenharmony_ci	eg_pi->ulv.supported = false;
20428c2ecf20Sopenharmony_ci	pi->acpi_vddc = 0;
20438c2ecf20Sopenharmony_ci	eg_pi->acpi_vddci = 0;
20448c2ecf20Sopenharmony_ci	pi->min_vddc_in_table = 0;
20458c2ecf20Sopenharmony_ci	pi->max_vddc_in_table = 0;
20468c2ecf20Sopenharmony_ci
20478c2ecf20Sopenharmony_ci	ret = r600_get_platform_caps(rdev);
20488c2ecf20Sopenharmony_ci	if (ret)
20498c2ecf20Sopenharmony_ci		return ret;
20508c2ecf20Sopenharmony_ci
20518c2ecf20Sopenharmony_ci	ret = rv7xx_parse_power_table(rdev);
20528c2ecf20Sopenharmony_ci	if (ret)
20538c2ecf20Sopenharmony_ci		return ret;
20548c2ecf20Sopenharmony_ci
20558c2ecf20Sopenharmony_ci	if (rdev->pm.dpm.voltage_response_time == 0)
20568c2ecf20Sopenharmony_ci		rdev->pm.dpm.voltage_response_time = R600_VOLTAGERESPONSETIME_DFLT;
20578c2ecf20Sopenharmony_ci	if (rdev->pm.dpm.backbias_response_time == 0)
20588c2ecf20Sopenharmony_ci		rdev->pm.dpm.backbias_response_time = R600_BACKBIASRESPONSETIME_DFLT;
20598c2ecf20Sopenharmony_ci
20608c2ecf20Sopenharmony_ci	ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
20618c2ecf20Sopenharmony_ci					     0, false, &dividers);
20628c2ecf20Sopenharmony_ci	if (ret)
20638c2ecf20Sopenharmony_ci		pi->ref_div = dividers.ref_div + 1;
20648c2ecf20Sopenharmony_ci	else
20658c2ecf20Sopenharmony_ci		pi->ref_div = R600_REFERENCEDIVIDER_DFLT;
20668c2ecf20Sopenharmony_ci
20678c2ecf20Sopenharmony_ci	pi->mclk_strobe_mode_threshold = 40000;
20688c2ecf20Sopenharmony_ci	pi->mclk_edc_enable_threshold = 40000;
20698c2ecf20Sopenharmony_ci	eg_pi->mclk_edc_wr_enable_threshold = 40000;
20708c2ecf20Sopenharmony_ci
20718c2ecf20Sopenharmony_ci	pi->rlp = RV770_RLP_DFLT;
20728c2ecf20Sopenharmony_ci	pi->rmp = RV770_RMP_DFLT;
20738c2ecf20Sopenharmony_ci	pi->lhp = RV770_LHP_DFLT;
20748c2ecf20Sopenharmony_ci	pi->lmp = RV770_LMP_DFLT;
20758c2ecf20Sopenharmony_ci
20768c2ecf20Sopenharmony_ci	pi->voltage_control =
20778c2ecf20Sopenharmony_ci		radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC, 0);
20788c2ecf20Sopenharmony_ci
20798c2ecf20Sopenharmony_ci	pi->mvdd_control =
20808c2ecf20Sopenharmony_ci		radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_MVDDC, 0);
20818c2ecf20Sopenharmony_ci
20828c2ecf20Sopenharmony_ci	eg_pi->vddci_control =
20838c2ecf20Sopenharmony_ci		radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDCI, 0);
20848c2ecf20Sopenharmony_ci
20858c2ecf20Sopenharmony_ci	rv770_get_engine_memory_ss(rdev);
20868c2ecf20Sopenharmony_ci
20878c2ecf20Sopenharmony_ci	pi->asi = RV770_ASI_DFLT;
20888c2ecf20Sopenharmony_ci	pi->pasi = CYPRESS_HASI_DFLT;
20898c2ecf20Sopenharmony_ci	pi->vrc = CYPRESS_VRC_DFLT;
20908c2ecf20Sopenharmony_ci
20918c2ecf20Sopenharmony_ci	pi->power_gating = false;
20928c2ecf20Sopenharmony_ci
20938c2ecf20Sopenharmony_ci	if ((rdev->family == CHIP_CYPRESS) ||
20948c2ecf20Sopenharmony_ci	    (rdev->family == CHIP_HEMLOCK))
20958c2ecf20Sopenharmony_ci		pi->gfx_clock_gating = false;
20968c2ecf20Sopenharmony_ci	else
20978c2ecf20Sopenharmony_ci		pi->gfx_clock_gating = true;
20988c2ecf20Sopenharmony_ci
20998c2ecf20Sopenharmony_ci	pi->mg_clock_gating = true;
21008c2ecf20Sopenharmony_ci	pi->mgcgtssm = true;
21018c2ecf20Sopenharmony_ci	eg_pi->ls_clock_gating = false;
21028c2ecf20Sopenharmony_ci	eg_pi->sclk_deep_sleep = false;
21038c2ecf20Sopenharmony_ci
21048c2ecf20Sopenharmony_ci	pi->dynamic_pcie_gen2 = true;
21058c2ecf20Sopenharmony_ci
21068c2ecf20Sopenharmony_ci	if (rdev->pm.int_thermal_type != THERMAL_TYPE_NONE)
21078c2ecf20Sopenharmony_ci		pi->thermal_protection = true;
21088c2ecf20Sopenharmony_ci	else
21098c2ecf20Sopenharmony_ci		pi->thermal_protection = false;
21108c2ecf20Sopenharmony_ci
21118c2ecf20Sopenharmony_ci	pi->display_gap = true;
21128c2ecf20Sopenharmony_ci
21138c2ecf20Sopenharmony_ci	if (rdev->flags & RADEON_IS_MOBILITY)
21148c2ecf20Sopenharmony_ci		pi->dcodt = true;
21158c2ecf20Sopenharmony_ci	else
21168c2ecf20Sopenharmony_ci		pi->dcodt = false;
21178c2ecf20Sopenharmony_ci
21188c2ecf20Sopenharmony_ci	pi->ulps = true;
21198c2ecf20Sopenharmony_ci
21208c2ecf20Sopenharmony_ci	eg_pi->dynamic_ac_timing = true;
21218c2ecf20Sopenharmony_ci	eg_pi->abm = true;
21228c2ecf20Sopenharmony_ci	eg_pi->mcls = true;
21238c2ecf20Sopenharmony_ci	eg_pi->light_sleep = true;
21248c2ecf20Sopenharmony_ci	eg_pi->memory_transition = true;
21258c2ecf20Sopenharmony_ci#if defined(CONFIG_ACPI)
21268c2ecf20Sopenharmony_ci	eg_pi->pcie_performance_request =
21278c2ecf20Sopenharmony_ci		radeon_acpi_is_pcie_performance_request_supported(rdev);
21288c2ecf20Sopenharmony_ci#else
21298c2ecf20Sopenharmony_ci	eg_pi->pcie_performance_request = false;
21308c2ecf20Sopenharmony_ci#endif
21318c2ecf20Sopenharmony_ci
21328c2ecf20Sopenharmony_ci	if ((rdev->family == CHIP_CYPRESS) ||
21338c2ecf20Sopenharmony_ci	    (rdev->family == CHIP_HEMLOCK) ||
21348c2ecf20Sopenharmony_ci	    (rdev->family == CHIP_JUNIPER))
21358c2ecf20Sopenharmony_ci		eg_pi->dll_default_on = true;
21368c2ecf20Sopenharmony_ci	else
21378c2ecf20Sopenharmony_ci		eg_pi->dll_default_on = false;
21388c2ecf20Sopenharmony_ci
21398c2ecf20Sopenharmony_ci	eg_pi->sclk_deep_sleep = false;
21408c2ecf20Sopenharmony_ci	pi->mclk_stutter_mode_threshold = 0;
21418c2ecf20Sopenharmony_ci
21428c2ecf20Sopenharmony_ci	pi->sram_end = SMC_RAM_END;
21438c2ecf20Sopenharmony_ci
21448c2ecf20Sopenharmony_ci	return 0;
21458c2ecf20Sopenharmony_ci}
21468c2ecf20Sopenharmony_ci
21478c2ecf20Sopenharmony_civoid cypress_dpm_fini(struct radeon_device *rdev)
21488c2ecf20Sopenharmony_ci{
21498c2ecf20Sopenharmony_ci	int i;
21508c2ecf20Sopenharmony_ci
21518c2ecf20Sopenharmony_ci	for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
21528c2ecf20Sopenharmony_ci		kfree(rdev->pm.dpm.ps[i].ps_priv);
21538c2ecf20Sopenharmony_ci	}
21548c2ecf20Sopenharmony_ci	kfree(rdev->pm.dpm.ps);
21558c2ecf20Sopenharmony_ci	kfree(rdev->pm.dpm.priv);
21568c2ecf20Sopenharmony_ci}
21578c2ecf20Sopenharmony_ci
21588c2ecf20Sopenharmony_cibool cypress_dpm_vblank_too_short(struct radeon_device *rdev)
21598c2ecf20Sopenharmony_ci{
21608c2ecf20Sopenharmony_ci	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
21618c2ecf20Sopenharmony_ci	u32 vblank_time = r600_dpm_get_vblank_time(rdev);
21628c2ecf20Sopenharmony_ci	/* we never hit the non-gddr5 limit so disable it */
21638c2ecf20Sopenharmony_ci	u32 switch_limit = pi->mem_gddr5 ? 450 : 0;
21648c2ecf20Sopenharmony_ci
21658c2ecf20Sopenharmony_ci	if (vblank_time < switch_limit)
21668c2ecf20Sopenharmony_ci		return true;
21678c2ecf20Sopenharmony_ci	else
21688c2ecf20Sopenharmony_ci		return false;
21698c2ecf20Sopenharmony_ci
21708c2ecf20Sopenharmony_ci}
2171