18c2ecf20Sopenharmony_ci/* 28c2ecf20Sopenharmony_ci * Copyright 2007-8 Advanced Micro Devices, Inc. 38c2ecf20Sopenharmony_ci * Copyright 2008 Red Hat Inc. 48c2ecf20Sopenharmony_ci * 58c2ecf20Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a 68c2ecf20Sopenharmony_ci * copy of this software and associated documentation files (the "Software"), 78c2ecf20Sopenharmony_ci * to deal in the Software without restriction, including without limitation 88c2ecf20Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense, 98c2ecf20Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the 108c2ecf20Sopenharmony_ci * Software is furnished to do so, subject to the following conditions: 118c2ecf20Sopenharmony_ci * 128c2ecf20Sopenharmony_ci * The above copyright notice and this permission notice shall be included in 138c2ecf20Sopenharmony_ci * all copies or substantial portions of the Software. 148c2ecf20Sopenharmony_ci * 158c2ecf20Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 168c2ecf20Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 178c2ecf20Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 188c2ecf20Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 198c2ecf20Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 208c2ecf20Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 218c2ecf20Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE. 228c2ecf20Sopenharmony_ci * 238c2ecf20Sopenharmony_ci * Authors: Dave Airlie 248c2ecf20Sopenharmony_ci * Alex Deucher 258c2ecf20Sopenharmony_ci * Jerome Glisse 268c2ecf20Sopenharmony_ci */ 278c2ecf20Sopenharmony_ci 288c2ecf20Sopenharmony_ci#include <drm/radeon_drm.h> 298c2ecf20Sopenharmony_ci#include "radeon.h" 308c2ecf20Sopenharmony_ci 318c2ecf20Sopenharmony_ci#include "atom.h" 328c2ecf20Sopenharmony_ci#include "atom-bits.h" 338c2ecf20Sopenharmony_ci#include <drm/drm_dp_helper.h> 348c2ecf20Sopenharmony_ci 358c2ecf20Sopenharmony_ci/* move these to drm_dp_helper.c/h */ 368c2ecf20Sopenharmony_ci#define DP_LINK_CONFIGURATION_SIZE 9 378c2ecf20Sopenharmony_ci#define DP_DPCD_SIZE DP_RECEIVER_CAP_SIZE 388c2ecf20Sopenharmony_ci 398c2ecf20Sopenharmony_cistatic char *voltage_names[] = { 408c2ecf20Sopenharmony_ci "0.4V", "0.6V", "0.8V", "1.2V" 418c2ecf20Sopenharmony_ci}; 428c2ecf20Sopenharmony_cistatic char *pre_emph_names[] = { 438c2ecf20Sopenharmony_ci "0dB", "3.5dB", "6dB", "9.5dB" 448c2ecf20Sopenharmony_ci}; 458c2ecf20Sopenharmony_ci 468c2ecf20Sopenharmony_ci/***** radeon AUX functions *****/ 478c2ecf20Sopenharmony_ci 488c2ecf20Sopenharmony_ci/* Atom needs data in little endian format so swap as appropriate when copying 498c2ecf20Sopenharmony_ci * data to or from atom. Note that atom operates on dw units. 508c2ecf20Sopenharmony_ci * 518c2ecf20Sopenharmony_ci * Use to_le=true when sending data to atom and provide at least 528c2ecf20Sopenharmony_ci * ALIGN(num_bytes,4) bytes in the dst buffer. 538c2ecf20Sopenharmony_ci * 548c2ecf20Sopenharmony_ci * Use to_le=false when receiving data from atom and provide ALIGN(num_bytes,4) 558c2ecf20Sopenharmony_ci * byes in the src buffer. 568c2ecf20Sopenharmony_ci */ 578c2ecf20Sopenharmony_civoid radeon_atom_copy_swap(u8 *dst, u8 *src, u8 num_bytes, bool to_le) 588c2ecf20Sopenharmony_ci{ 598c2ecf20Sopenharmony_ci#ifdef __BIG_ENDIAN 608c2ecf20Sopenharmony_ci u32 src_tmp[5], dst_tmp[5]; 618c2ecf20Sopenharmony_ci int i; 628c2ecf20Sopenharmony_ci u8 align_num_bytes = ALIGN(num_bytes, 4); 638c2ecf20Sopenharmony_ci 648c2ecf20Sopenharmony_ci if (to_le) { 658c2ecf20Sopenharmony_ci memcpy(src_tmp, src, num_bytes); 668c2ecf20Sopenharmony_ci for (i = 0; i < align_num_bytes / 4; i++) 678c2ecf20Sopenharmony_ci dst_tmp[i] = cpu_to_le32(src_tmp[i]); 688c2ecf20Sopenharmony_ci memcpy(dst, dst_tmp, align_num_bytes); 698c2ecf20Sopenharmony_ci } else { 708c2ecf20Sopenharmony_ci memcpy(src_tmp, src, align_num_bytes); 718c2ecf20Sopenharmony_ci for (i = 0; i < align_num_bytes / 4; i++) 728c2ecf20Sopenharmony_ci dst_tmp[i] = le32_to_cpu(src_tmp[i]); 738c2ecf20Sopenharmony_ci memcpy(dst, dst_tmp, num_bytes); 748c2ecf20Sopenharmony_ci } 758c2ecf20Sopenharmony_ci#else 768c2ecf20Sopenharmony_ci memcpy(dst, src, num_bytes); 778c2ecf20Sopenharmony_ci#endif 788c2ecf20Sopenharmony_ci} 798c2ecf20Sopenharmony_ci 808c2ecf20Sopenharmony_ciunion aux_channel_transaction { 818c2ecf20Sopenharmony_ci PROCESS_AUX_CHANNEL_TRANSACTION_PS_ALLOCATION v1; 828c2ecf20Sopenharmony_ci PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS_V2 v2; 838c2ecf20Sopenharmony_ci}; 848c2ecf20Sopenharmony_ci 858c2ecf20Sopenharmony_cistatic int radeon_process_aux_ch(struct radeon_i2c_chan *chan, 868c2ecf20Sopenharmony_ci u8 *send, int send_bytes, 878c2ecf20Sopenharmony_ci u8 *recv, int recv_size, 888c2ecf20Sopenharmony_ci u8 delay, u8 *ack) 898c2ecf20Sopenharmony_ci{ 908c2ecf20Sopenharmony_ci struct drm_device *dev = chan->dev; 918c2ecf20Sopenharmony_ci struct radeon_device *rdev = dev->dev_private; 928c2ecf20Sopenharmony_ci union aux_channel_transaction args; 938c2ecf20Sopenharmony_ci int index = GetIndexIntoMasterTable(COMMAND, ProcessAuxChannelTransaction); 948c2ecf20Sopenharmony_ci unsigned char *base; 958c2ecf20Sopenharmony_ci int recv_bytes; 968c2ecf20Sopenharmony_ci int r = 0; 978c2ecf20Sopenharmony_ci 988c2ecf20Sopenharmony_ci memset(&args, 0, sizeof(args)); 998c2ecf20Sopenharmony_ci 1008c2ecf20Sopenharmony_ci mutex_lock(&chan->mutex); 1018c2ecf20Sopenharmony_ci mutex_lock(&rdev->mode_info.atom_context->scratch_mutex); 1028c2ecf20Sopenharmony_ci 1038c2ecf20Sopenharmony_ci base = (unsigned char *)(rdev->mode_info.atom_context->scratch + 1); 1048c2ecf20Sopenharmony_ci 1058c2ecf20Sopenharmony_ci radeon_atom_copy_swap(base, send, send_bytes, true); 1068c2ecf20Sopenharmony_ci 1078c2ecf20Sopenharmony_ci args.v1.lpAuxRequest = cpu_to_le16((u16)(0 + 4)); 1088c2ecf20Sopenharmony_ci args.v1.lpDataOut = cpu_to_le16((u16)(16 + 4)); 1098c2ecf20Sopenharmony_ci args.v1.ucDataOutLen = 0; 1108c2ecf20Sopenharmony_ci args.v1.ucChannelID = chan->rec.i2c_id; 1118c2ecf20Sopenharmony_ci args.v1.ucDelay = delay / 10; 1128c2ecf20Sopenharmony_ci if (ASIC_IS_DCE4(rdev)) 1138c2ecf20Sopenharmony_ci args.v2.ucHPD_ID = chan->rec.hpd; 1148c2ecf20Sopenharmony_ci 1158c2ecf20Sopenharmony_ci atom_execute_table_scratch_unlocked(rdev->mode_info.atom_context, index, (uint32_t *)&args); 1168c2ecf20Sopenharmony_ci 1178c2ecf20Sopenharmony_ci *ack = args.v1.ucReplyStatus; 1188c2ecf20Sopenharmony_ci 1198c2ecf20Sopenharmony_ci /* timeout */ 1208c2ecf20Sopenharmony_ci if (args.v1.ucReplyStatus == 1) { 1218c2ecf20Sopenharmony_ci DRM_DEBUG_KMS("dp_aux_ch timeout\n"); 1228c2ecf20Sopenharmony_ci r = -ETIMEDOUT; 1238c2ecf20Sopenharmony_ci goto done; 1248c2ecf20Sopenharmony_ci } 1258c2ecf20Sopenharmony_ci 1268c2ecf20Sopenharmony_ci /* flags not zero */ 1278c2ecf20Sopenharmony_ci if (args.v1.ucReplyStatus == 2) { 1288c2ecf20Sopenharmony_ci DRM_DEBUG_KMS("dp_aux_ch flags not zero\n"); 1298c2ecf20Sopenharmony_ci r = -EIO; 1308c2ecf20Sopenharmony_ci goto done; 1318c2ecf20Sopenharmony_ci } 1328c2ecf20Sopenharmony_ci 1338c2ecf20Sopenharmony_ci /* error */ 1348c2ecf20Sopenharmony_ci if (args.v1.ucReplyStatus == 3) { 1358c2ecf20Sopenharmony_ci DRM_DEBUG_KMS("dp_aux_ch error\n"); 1368c2ecf20Sopenharmony_ci r = -EIO; 1378c2ecf20Sopenharmony_ci goto done; 1388c2ecf20Sopenharmony_ci } 1398c2ecf20Sopenharmony_ci 1408c2ecf20Sopenharmony_ci recv_bytes = args.v1.ucDataOutLen; 1418c2ecf20Sopenharmony_ci if (recv_bytes > recv_size) 1428c2ecf20Sopenharmony_ci recv_bytes = recv_size; 1438c2ecf20Sopenharmony_ci 1448c2ecf20Sopenharmony_ci if (recv && recv_size) 1458c2ecf20Sopenharmony_ci radeon_atom_copy_swap(recv, base + 16, recv_bytes, false); 1468c2ecf20Sopenharmony_ci 1478c2ecf20Sopenharmony_ci r = recv_bytes; 1488c2ecf20Sopenharmony_cidone: 1498c2ecf20Sopenharmony_ci mutex_unlock(&rdev->mode_info.atom_context->scratch_mutex); 1508c2ecf20Sopenharmony_ci mutex_unlock(&chan->mutex); 1518c2ecf20Sopenharmony_ci 1528c2ecf20Sopenharmony_ci return r; 1538c2ecf20Sopenharmony_ci} 1548c2ecf20Sopenharmony_ci 1558c2ecf20Sopenharmony_ci#define BARE_ADDRESS_SIZE 3 1568c2ecf20Sopenharmony_ci#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1) 1578c2ecf20Sopenharmony_ci 1588c2ecf20Sopenharmony_cistatic ssize_t 1598c2ecf20Sopenharmony_ciradeon_dp_aux_transfer_atom(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg) 1608c2ecf20Sopenharmony_ci{ 1618c2ecf20Sopenharmony_ci struct radeon_i2c_chan *chan = 1628c2ecf20Sopenharmony_ci container_of(aux, struct radeon_i2c_chan, aux); 1638c2ecf20Sopenharmony_ci int ret; 1648c2ecf20Sopenharmony_ci u8 tx_buf[20]; 1658c2ecf20Sopenharmony_ci size_t tx_size; 1668c2ecf20Sopenharmony_ci u8 ack, delay = 0; 1678c2ecf20Sopenharmony_ci 1688c2ecf20Sopenharmony_ci if (WARN_ON(msg->size > 16)) 1698c2ecf20Sopenharmony_ci return -E2BIG; 1708c2ecf20Sopenharmony_ci 1718c2ecf20Sopenharmony_ci tx_buf[0] = msg->address & 0xff; 1728c2ecf20Sopenharmony_ci tx_buf[1] = (msg->address >> 8) & 0xff; 1738c2ecf20Sopenharmony_ci tx_buf[2] = (msg->request << 4) | 1748c2ecf20Sopenharmony_ci ((msg->address >> 16) & 0xf); 1758c2ecf20Sopenharmony_ci tx_buf[3] = msg->size ? (msg->size - 1) : 0; 1768c2ecf20Sopenharmony_ci 1778c2ecf20Sopenharmony_ci switch (msg->request & ~DP_AUX_I2C_MOT) { 1788c2ecf20Sopenharmony_ci case DP_AUX_NATIVE_WRITE: 1798c2ecf20Sopenharmony_ci case DP_AUX_I2C_WRITE: 1808c2ecf20Sopenharmony_ci case DP_AUX_I2C_WRITE_STATUS_UPDATE: 1818c2ecf20Sopenharmony_ci /* The atom implementation only supports writes with a max payload of 1828c2ecf20Sopenharmony_ci * 12 bytes since it uses 4 bits for the total count (header + payload) 1838c2ecf20Sopenharmony_ci * in the parameter space. The atom interface supports 16 byte 1848c2ecf20Sopenharmony_ci * payloads for reads. The hw itself supports up to 16 bytes of payload. 1858c2ecf20Sopenharmony_ci */ 1868c2ecf20Sopenharmony_ci if (WARN_ON_ONCE(msg->size > 12)) 1878c2ecf20Sopenharmony_ci return -E2BIG; 1888c2ecf20Sopenharmony_ci /* tx_size needs to be 4 even for bare address packets since the atom 1898c2ecf20Sopenharmony_ci * table needs the info in tx_buf[3]. 1908c2ecf20Sopenharmony_ci */ 1918c2ecf20Sopenharmony_ci tx_size = HEADER_SIZE + msg->size; 1928c2ecf20Sopenharmony_ci if (msg->size == 0) 1938c2ecf20Sopenharmony_ci tx_buf[3] |= BARE_ADDRESS_SIZE << 4; 1948c2ecf20Sopenharmony_ci else 1958c2ecf20Sopenharmony_ci tx_buf[3] |= tx_size << 4; 1968c2ecf20Sopenharmony_ci memcpy(tx_buf + HEADER_SIZE, msg->buffer, msg->size); 1978c2ecf20Sopenharmony_ci ret = radeon_process_aux_ch(chan, 1988c2ecf20Sopenharmony_ci tx_buf, tx_size, NULL, 0, delay, &ack); 1998c2ecf20Sopenharmony_ci if (ret >= 0) 2008c2ecf20Sopenharmony_ci /* Return payload size. */ 2018c2ecf20Sopenharmony_ci ret = msg->size; 2028c2ecf20Sopenharmony_ci break; 2038c2ecf20Sopenharmony_ci case DP_AUX_NATIVE_READ: 2048c2ecf20Sopenharmony_ci case DP_AUX_I2C_READ: 2058c2ecf20Sopenharmony_ci /* tx_size needs to be 4 even for bare address packets since the atom 2068c2ecf20Sopenharmony_ci * table needs the info in tx_buf[3]. 2078c2ecf20Sopenharmony_ci */ 2088c2ecf20Sopenharmony_ci tx_size = HEADER_SIZE; 2098c2ecf20Sopenharmony_ci if (msg->size == 0) 2108c2ecf20Sopenharmony_ci tx_buf[3] |= BARE_ADDRESS_SIZE << 4; 2118c2ecf20Sopenharmony_ci else 2128c2ecf20Sopenharmony_ci tx_buf[3] |= tx_size << 4; 2138c2ecf20Sopenharmony_ci ret = radeon_process_aux_ch(chan, 2148c2ecf20Sopenharmony_ci tx_buf, tx_size, msg->buffer, msg->size, delay, &ack); 2158c2ecf20Sopenharmony_ci break; 2168c2ecf20Sopenharmony_ci default: 2178c2ecf20Sopenharmony_ci ret = -EINVAL; 2188c2ecf20Sopenharmony_ci break; 2198c2ecf20Sopenharmony_ci } 2208c2ecf20Sopenharmony_ci 2218c2ecf20Sopenharmony_ci if (ret >= 0) 2228c2ecf20Sopenharmony_ci msg->reply = ack >> 4; 2238c2ecf20Sopenharmony_ci 2248c2ecf20Sopenharmony_ci return ret; 2258c2ecf20Sopenharmony_ci} 2268c2ecf20Sopenharmony_ci 2278c2ecf20Sopenharmony_civoid radeon_dp_aux_init(struct radeon_connector *radeon_connector) 2288c2ecf20Sopenharmony_ci{ 2298c2ecf20Sopenharmony_ci struct drm_device *dev = radeon_connector->base.dev; 2308c2ecf20Sopenharmony_ci struct radeon_device *rdev = dev->dev_private; 2318c2ecf20Sopenharmony_ci int ret; 2328c2ecf20Sopenharmony_ci 2338c2ecf20Sopenharmony_ci radeon_connector->ddc_bus->rec.hpd = radeon_connector->hpd.hpd; 2348c2ecf20Sopenharmony_ci radeon_connector->ddc_bus->aux.dev = radeon_connector->base.kdev; 2358c2ecf20Sopenharmony_ci if (ASIC_IS_DCE5(rdev)) { 2368c2ecf20Sopenharmony_ci if (radeon_auxch) 2378c2ecf20Sopenharmony_ci radeon_connector->ddc_bus->aux.transfer = radeon_dp_aux_transfer_native; 2388c2ecf20Sopenharmony_ci else 2398c2ecf20Sopenharmony_ci radeon_connector->ddc_bus->aux.transfer = radeon_dp_aux_transfer_atom; 2408c2ecf20Sopenharmony_ci } else { 2418c2ecf20Sopenharmony_ci radeon_connector->ddc_bus->aux.transfer = radeon_dp_aux_transfer_atom; 2428c2ecf20Sopenharmony_ci } 2438c2ecf20Sopenharmony_ci 2448c2ecf20Sopenharmony_ci ret = drm_dp_aux_register(&radeon_connector->ddc_bus->aux); 2458c2ecf20Sopenharmony_ci if (!ret) 2468c2ecf20Sopenharmony_ci radeon_connector->ddc_bus->has_aux = true; 2478c2ecf20Sopenharmony_ci 2488c2ecf20Sopenharmony_ci WARN(ret, "drm_dp_aux_register() failed with error %d\n", ret); 2498c2ecf20Sopenharmony_ci} 2508c2ecf20Sopenharmony_ci 2518c2ecf20Sopenharmony_ci/***** general DP utility functions *****/ 2528c2ecf20Sopenharmony_ci 2538c2ecf20Sopenharmony_ci#define DP_VOLTAGE_MAX DP_TRAIN_VOLTAGE_SWING_LEVEL_3 2548c2ecf20Sopenharmony_ci#define DP_PRE_EMPHASIS_MAX DP_TRAIN_PRE_EMPH_LEVEL_3 2558c2ecf20Sopenharmony_ci 2568c2ecf20Sopenharmony_cistatic void dp_get_adjust_train(const u8 link_status[DP_LINK_STATUS_SIZE], 2578c2ecf20Sopenharmony_ci int lane_count, 2588c2ecf20Sopenharmony_ci u8 train_set[4]) 2598c2ecf20Sopenharmony_ci{ 2608c2ecf20Sopenharmony_ci u8 v = 0; 2618c2ecf20Sopenharmony_ci u8 p = 0; 2628c2ecf20Sopenharmony_ci int lane; 2638c2ecf20Sopenharmony_ci 2648c2ecf20Sopenharmony_ci for (lane = 0; lane < lane_count; lane++) { 2658c2ecf20Sopenharmony_ci u8 this_v = drm_dp_get_adjust_request_voltage(link_status, lane); 2668c2ecf20Sopenharmony_ci u8 this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane); 2678c2ecf20Sopenharmony_ci 2688c2ecf20Sopenharmony_ci DRM_DEBUG_KMS("requested signal parameters: lane %d voltage %s pre_emph %s\n", 2698c2ecf20Sopenharmony_ci lane, 2708c2ecf20Sopenharmony_ci voltage_names[this_v >> DP_TRAIN_VOLTAGE_SWING_SHIFT], 2718c2ecf20Sopenharmony_ci pre_emph_names[this_p >> DP_TRAIN_PRE_EMPHASIS_SHIFT]); 2728c2ecf20Sopenharmony_ci 2738c2ecf20Sopenharmony_ci if (this_v > v) 2748c2ecf20Sopenharmony_ci v = this_v; 2758c2ecf20Sopenharmony_ci if (this_p > p) 2768c2ecf20Sopenharmony_ci p = this_p; 2778c2ecf20Sopenharmony_ci } 2788c2ecf20Sopenharmony_ci 2798c2ecf20Sopenharmony_ci if (v >= DP_VOLTAGE_MAX) 2808c2ecf20Sopenharmony_ci v |= DP_TRAIN_MAX_SWING_REACHED; 2818c2ecf20Sopenharmony_ci 2828c2ecf20Sopenharmony_ci if (p >= DP_PRE_EMPHASIS_MAX) 2838c2ecf20Sopenharmony_ci p |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED; 2848c2ecf20Sopenharmony_ci 2858c2ecf20Sopenharmony_ci DRM_DEBUG_KMS("using signal parameters: voltage %s pre_emph %s\n", 2868c2ecf20Sopenharmony_ci voltage_names[(v & DP_TRAIN_VOLTAGE_SWING_MASK) >> DP_TRAIN_VOLTAGE_SWING_SHIFT], 2878c2ecf20Sopenharmony_ci pre_emph_names[(p & DP_TRAIN_PRE_EMPHASIS_MASK) >> DP_TRAIN_PRE_EMPHASIS_SHIFT]); 2888c2ecf20Sopenharmony_ci 2898c2ecf20Sopenharmony_ci for (lane = 0; lane < 4; lane++) 2908c2ecf20Sopenharmony_ci train_set[lane] = v | p; 2918c2ecf20Sopenharmony_ci} 2928c2ecf20Sopenharmony_ci 2938c2ecf20Sopenharmony_ci/* convert bits per color to bits per pixel */ 2948c2ecf20Sopenharmony_ci/* get bpc from the EDID */ 2958c2ecf20Sopenharmony_cistatic int convert_bpc_to_bpp(int bpc) 2968c2ecf20Sopenharmony_ci{ 2978c2ecf20Sopenharmony_ci if (bpc == 0) 2988c2ecf20Sopenharmony_ci return 24; 2998c2ecf20Sopenharmony_ci else 3008c2ecf20Sopenharmony_ci return bpc * 3; 3018c2ecf20Sopenharmony_ci} 3028c2ecf20Sopenharmony_ci 3038c2ecf20Sopenharmony_ci/***** radeon specific DP functions *****/ 3048c2ecf20Sopenharmony_ci 3058c2ecf20Sopenharmony_cistatic int radeon_dp_get_dp_link_config(struct drm_connector *connector, 3068c2ecf20Sopenharmony_ci const u8 dpcd[DP_DPCD_SIZE], 3078c2ecf20Sopenharmony_ci unsigned pix_clock, 3088c2ecf20Sopenharmony_ci unsigned *dp_lanes, unsigned *dp_rate) 3098c2ecf20Sopenharmony_ci{ 3108c2ecf20Sopenharmony_ci int bpp = convert_bpc_to_bpp(radeon_get_monitor_bpc(connector)); 3118c2ecf20Sopenharmony_ci static const unsigned link_rates[3] = { 162000, 270000, 540000 }; 3128c2ecf20Sopenharmony_ci unsigned max_link_rate = drm_dp_max_link_rate(dpcd); 3138c2ecf20Sopenharmony_ci unsigned max_lane_num = drm_dp_max_lane_count(dpcd); 3148c2ecf20Sopenharmony_ci unsigned lane_num, i, max_pix_clock; 3158c2ecf20Sopenharmony_ci 3168c2ecf20Sopenharmony_ci if (radeon_connector_encoder_get_dp_bridge_encoder_id(connector) == 3178c2ecf20Sopenharmony_ci ENCODER_OBJECT_ID_NUTMEG) { 3188c2ecf20Sopenharmony_ci for (lane_num = 1; lane_num <= max_lane_num; lane_num <<= 1) { 3198c2ecf20Sopenharmony_ci max_pix_clock = (lane_num * 270000 * 8) / bpp; 3208c2ecf20Sopenharmony_ci if (max_pix_clock >= pix_clock) { 3218c2ecf20Sopenharmony_ci *dp_lanes = lane_num; 3228c2ecf20Sopenharmony_ci *dp_rate = 270000; 3238c2ecf20Sopenharmony_ci return 0; 3248c2ecf20Sopenharmony_ci } 3258c2ecf20Sopenharmony_ci } 3268c2ecf20Sopenharmony_ci } else { 3278c2ecf20Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(link_rates) && link_rates[i] <= max_link_rate; i++) { 3288c2ecf20Sopenharmony_ci for (lane_num = 1; lane_num <= max_lane_num; lane_num <<= 1) { 3298c2ecf20Sopenharmony_ci max_pix_clock = (lane_num * link_rates[i] * 8) / bpp; 3308c2ecf20Sopenharmony_ci if (max_pix_clock >= pix_clock) { 3318c2ecf20Sopenharmony_ci *dp_lanes = lane_num; 3328c2ecf20Sopenharmony_ci *dp_rate = link_rates[i]; 3338c2ecf20Sopenharmony_ci return 0; 3348c2ecf20Sopenharmony_ci } 3358c2ecf20Sopenharmony_ci } 3368c2ecf20Sopenharmony_ci } 3378c2ecf20Sopenharmony_ci } 3388c2ecf20Sopenharmony_ci 3398c2ecf20Sopenharmony_ci return -EINVAL; 3408c2ecf20Sopenharmony_ci} 3418c2ecf20Sopenharmony_ci 3428c2ecf20Sopenharmony_cistatic u8 radeon_dp_encoder_service(struct radeon_device *rdev, 3438c2ecf20Sopenharmony_ci int action, int dp_clock, 3448c2ecf20Sopenharmony_ci u8 ucconfig, u8 lane_num) 3458c2ecf20Sopenharmony_ci{ 3468c2ecf20Sopenharmony_ci DP_ENCODER_SERVICE_PARAMETERS args; 3478c2ecf20Sopenharmony_ci int index = GetIndexIntoMasterTable(COMMAND, DPEncoderService); 3488c2ecf20Sopenharmony_ci 3498c2ecf20Sopenharmony_ci memset(&args, 0, sizeof(args)); 3508c2ecf20Sopenharmony_ci args.ucLinkClock = dp_clock / 10; 3518c2ecf20Sopenharmony_ci args.ucConfig = ucconfig; 3528c2ecf20Sopenharmony_ci args.ucAction = action; 3538c2ecf20Sopenharmony_ci args.ucLaneNum = lane_num; 3548c2ecf20Sopenharmony_ci args.ucStatus = 0; 3558c2ecf20Sopenharmony_ci 3568c2ecf20Sopenharmony_ci atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); 3578c2ecf20Sopenharmony_ci return args.ucStatus; 3588c2ecf20Sopenharmony_ci} 3598c2ecf20Sopenharmony_ci 3608c2ecf20Sopenharmony_ciu8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector) 3618c2ecf20Sopenharmony_ci{ 3628c2ecf20Sopenharmony_ci struct drm_device *dev = radeon_connector->base.dev; 3638c2ecf20Sopenharmony_ci struct radeon_device *rdev = dev->dev_private; 3648c2ecf20Sopenharmony_ci 3658c2ecf20Sopenharmony_ci return radeon_dp_encoder_service(rdev, ATOM_DP_ACTION_GET_SINK_TYPE, 0, 3668c2ecf20Sopenharmony_ci radeon_connector->ddc_bus->rec.i2c_id, 0); 3678c2ecf20Sopenharmony_ci} 3688c2ecf20Sopenharmony_ci 3698c2ecf20Sopenharmony_cistatic void radeon_dp_probe_oui(struct radeon_connector *radeon_connector) 3708c2ecf20Sopenharmony_ci{ 3718c2ecf20Sopenharmony_ci struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv; 3728c2ecf20Sopenharmony_ci u8 buf[3]; 3738c2ecf20Sopenharmony_ci 3748c2ecf20Sopenharmony_ci if (!(dig_connector->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT)) 3758c2ecf20Sopenharmony_ci return; 3768c2ecf20Sopenharmony_ci 3778c2ecf20Sopenharmony_ci if (drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux, DP_SINK_OUI, buf, 3) == 3) 3788c2ecf20Sopenharmony_ci DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n", 3798c2ecf20Sopenharmony_ci buf[0], buf[1], buf[2]); 3808c2ecf20Sopenharmony_ci 3818c2ecf20Sopenharmony_ci if (drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux, DP_BRANCH_OUI, buf, 3) == 3) 3828c2ecf20Sopenharmony_ci DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n", 3838c2ecf20Sopenharmony_ci buf[0], buf[1], buf[2]); 3848c2ecf20Sopenharmony_ci} 3858c2ecf20Sopenharmony_ci 3868c2ecf20Sopenharmony_cibool radeon_dp_getdpcd(struct radeon_connector *radeon_connector) 3878c2ecf20Sopenharmony_ci{ 3888c2ecf20Sopenharmony_ci struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv; 3898c2ecf20Sopenharmony_ci u8 msg[DP_DPCD_SIZE]; 3908c2ecf20Sopenharmony_ci int ret; 3918c2ecf20Sopenharmony_ci 3928c2ecf20Sopenharmony_ci ret = drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux, DP_DPCD_REV, msg, 3938c2ecf20Sopenharmony_ci DP_DPCD_SIZE); 3948c2ecf20Sopenharmony_ci if (ret == DP_DPCD_SIZE) { 3958c2ecf20Sopenharmony_ci memcpy(dig_connector->dpcd, msg, DP_DPCD_SIZE); 3968c2ecf20Sopenharmony_ci 3978c2ecf20Sopenharmony_ci DRM_DEBUG_KMS("DPCD: %*ph\n", (int)sizeof(dig_connector->dpcd), 3988c2ecf20Sopenharmony_ci dig_connector->dpcd); 3998c2ecf20Sopenharmony_ci 4008c2ecf20Sopenharmony_ci radeon_dp_probe_oui(radeon_connector); 4018c2ecf20Sopenharmony_ci 4028c2ecf20Sopenharmony_ci return true; 4038c2ecf20Sopenharmony_ci } 4048c2ecf20Sopenharmony_ci 4058c2ecf20Sopenharmony_ci dig_connector->dpcd[0] = 0; 4068c2ecf20Sopenharmony_ci return false; 4078c2ecf20Sopenharmony_ci} 4088c2ecf20Sopenharmony_ci 4098c2ecf20Sopenharmony_ciint radeon_dp_get_panel_mode(struct drm_encoder *encoder, 4108c2ecf20Sopenharmony_ci struct drm_connector *connector) 4118c2ecf20Sopenharmony_ci{ 4128c2ecf20Sopenharmony_ci struct drm_device *dev = encoder->dev; 4138c2ecf20Sopenharmony_ci struct radeon_device *rdev = dev->dev_private; 4148c2ecf20Sopenharmony_ci struct radeon_connector *radeon_connector = to_radeon_connector(connector); 4158c2ecf20Sopenharmony_ci int panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE; 4168c2ecf20Sopenharmony_ci u16 dp_bridge = radeon_connector_encoder_get_dp_bridge_encoder_id(connector); 4178c2ecf20Sopenharmony_ci u8 tmp; 4188c2ecf20Sopenharmony_ci 4198c2ecf20Sopenharmony_ci if (!ASIC_IS_DCE4(rdev)) 4208c2ecf20Sopenharmony_ci return panel_mode; 4218c2ecf20Sopenharmony_ci 4228c2ecf20Sopenharmony_ci if (!radeon_connector->con_priv) 4238c2ecf20Sopenharmony_ci return panel_mode; 4248c2ecf20Sopenharmony_ci 4258c2ecf20Sopenharmony_ci if (dp_bridge != ENCODER_OBJECT_ID_NONE) { 4268c2ecf20Sopenharmony_ci /* DP bridge chips */ 4278c2ecf20Sopenharmony_ci if (drm_dp_dpcd_readb(&radeon_connector->ddc_bus->aux, 4288c2ecf20Sopenharmony_ci DP_EDP_CONFIGURATION_CAP, &tmp) == 1) { 4298c2ecf20Sopenharmony_ci if (tmp & 1) 4308c2ecf20Sopenharmony_ci panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE; 4318c2ecf20Sopenharmony_ci else if ((dp_bridge == ENCODER_OBJECT_ID_NUTMEG) || 4328c2ecf20Sopenharmony_ci (dp_bridge == ENCODER_OBJECT_ID_TRAVIS)) 4338c2ecf20Sopenharmony_ci panel_mode = DP_PANEL_MODE_INTERNAL_DP1_MODE; 4348c2ecf20Sopenharmony_ci else 4358c2ecf20Sopenharmony_ci panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE; 4368c2ecf20Sopenharmony_ci } 4378c2ecf20Sopenharmony_ci } else if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) { 4388c2ecf20Sopenharmony_ci /* eDP */ 4398c2ecf20Sopenharmony_ci if (drm_dp_dpcd_readb(&radeon_connector->ddc_bus->aux, 4408c2ecf20Sopenharmony_ci DP_EDP_CONFIGURATION_CAP, &tmp) == 1) { 4418c2ecf20Sopenharmony_ci if (tmp & 1) 4428c2ecf20Sopenharmony_ci panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE; 4438c2ecf20Sopenharmony_ci } 4448c2ecf20Sopenharmony_ci } 4458c2ecf20Sopenharmony_ci 4468c2ecf20Sopenharmony_ci return panel_mode; 4478c2ecf20Sopenharmony_ci} 4488c2ecf20Sopenharmony_ci 4498c2ecf20Sopenharmony_civoid radeon_dp_set_link_config(struct drm_connector *connector, 4508c2ecf20Sopenharmony_ci const struct drm_display_mode *mode) 4518c2ecf20Sopenharmony_ci{ 4528c2ecf20Sopenharmony_ci struct radeon_connector *radeon_connector = to_radeon_connector(connector); 4538c2ecf20Sopenharmony_ci struct radeon_connector_atom_dig *dig_connector; 4548c2ecf20Sopenharmony_ci int ret; 4558c2ecf20Sopenharmony_ci 4568c2ecf20Sopenharmony_ci if (!radeon_connector->con_priv) 4578c2ecf20Sopenharmony_ci return; 4588c2ecf20Sopenharmony_ci dig_connector = radeon_connector->con_priv; 4598c2ecf20Sopenharmony_ci 4608c2ecf20Sopenharmony_ci if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) || 4618c2ecf20Sopenharmony_ci (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) { 4628c2ecf20Sopenharmony_ci ret = radeon_dp_get_dp_link_config(connector, dig_connector->dpcd, 4638c2ecf20Sopenharmony_ci mode->clock, 4648c2ecf20Sopenharmony_ci &dig_connector->dp_lane_count, 4658c2ecf20Sopenharmony_ci &dig_connector->dp_clock); 4668c2ecf20Sopenharmony_ci if (ret) { 4678c2ecf20Sopenharmony_ci dig_connector->dp_clock = 0; 4688c2ecf20Sopenharmony_ci dig_connector->dp_lane_count = 0; 4698c2ecf20Sopenharmony_ci } 4708c2ecf20Sopenharmony_ci } 4718c2ecf20Sopenharmony_ci} 4728c2ecf20Sopenharmony_ci 4738c2ecf20Sopenharmony_ciint radeon_dp_mode_valid_helper(struct drm_connector *connector, 4748c2ecf20Sopenharmony_ci struct drm_display_mode *mode) 4758c2ecf20Sopenharmony_ci{ 4768c2ecf20Sopenharmony_ci struct radeon_connector *radeon_connector = to_radeon_connector(connector); 4778c2ecf20Sopenharmony_ci struct radeon_connector_atom_dig *dig_connector; 4788c2ecf20Sopenharmony_ci unsigned dp_clock, dp_lanes; 4798c2ecf20Sopenharmony_ci int ret; 4808c2ecf20Sopenharmony_ci 4818c2ecf20Sopenharmony_ci if ((mode->clock > 340000) && 4828c2ecf20Sopenharmony_ci (!radeon_connector_is_dp12_capable(connector))) 4838c2ecf20Sopenharmony_ci return MODE_CLOCK_HIGH; 4848c2ecf20Sopenharmony_ci 4858c2ecf20Sopenharmony_ci if (!radeon_connector->con_priv) 4868c2ecf20Sopenharmony_ci return MODE_CLOCK_HIGH; 4878c2ecf20Sopenharmony_ci dig_connector = radeon_connector->con_priv; 4888c2ecf20Sopenharmony_ci 4898c2ecf20Sopenharmony_ci ret = radeon_dp_get_dp_link_config(connector, dig_connector->dpcd, 4908c2ecf20Sopenharmony_ci mode->clock, 4918c2ecf20Sopenharmony_ci &dp_lanes, 4928c2ecf20Sopenharmony_ci &dp_clock); 4938c2ecf20Sopenharmony_ci if (ret) 4948c2ecf20Sopenharmony_ci return MODE_CLOCK_HIGH; 4958c2ecf20Sopenharmony_ci 4968c2ecf20Sopenharmony_ci if ((dp_clock == 540000) && 4978c2ecf20Sopenharmony_ci (!radeon_connector_is_dp12_capable(connector))) 4988c2ecf20Sopenharmony_ci return MODE_CLOCK_HIGH; 4998c2ecf20Sopenharmony_ci 5008c2ecf20Sopenharmony_ci return MODE_OK; 5018c2ecf20Sopenharmony_ci} 5028c2ecf20Sopenharmony_ci 5038c2ecf20Sopenharmony_cibool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector) 5048c2ecf20Sopenharmony_ci{ 5058c2ecf20Sopenharmony_ci u8 link_status[DP_LINK_STATUS_SIZE]; 5068c2ecf20Sopenharmony_ci struct radeon_connector_atom_dig *dig = radeon_connector->con_priv; 5078c2ecf20Sopenharmony_ci 5088c2ecf20Sopenharmony_ci if (drm_dp_dpcd_read_link_status(&radeon_connector->ddc_bus->aux, link_status) 5098c2ecf20Sopenharmony_ci <= 0) 5108c2ecf20Sopenharmony_ci return false; 5118c2ecf20Sopenharmony_ci if (drm_dp_channel_eq_ok(link_status, dig->dp_lane_count)) 5128c2ecf20Sopenharmony_ci return false; 5138c2ecf20Sopenharmony_ci return true; 5148c2ecf20Sopenharmony_ci} 5158c2ecf20Sopenharmony_ci 5168c2ecf20Sopenharmony_civoid radeon_dp_set_rx_power_state(struct drm_connector *connector, 5178c2ecf20Sopenharmony_ci u8 power_state) 5188c2ecf20Sopenharmony_ci{ 5198c2ecf20Sopenharmony_ci struct radeon_connector *radeon_connector = to_radeon_connector(connector); 5208c2ecf20Sopenharmony_ci struct radeon_connector_atom_dig *dig_connector; 5218c2ecf20Sopenharmony_ci 5228c2ecf20Sopenharmony_ci if (!radeon_connector->con_priv) 5238c2ecf20Sopenharmony_ci return; 5248c2ecf20Sopenharmony_ci 5258c2ecf20Sopenharmony_ci dig_connector = radeon_connector->con_priv; 5268c2ecf20Sopenharmony_ci 5278c2ecf20Sopenharmony_ci /* power up/down the sink */ 5288c2ecf20Sopenharmony_ci if (dig_connector->dpcd[0] >= 0x11) { 5298c2ecf20Sopenharmony_ci drm_dp_dpcd_writeb(&radeon_connector->ddc_bus->aux, 5308c2ecf20Sopenharmony_ci DP_SET_POWER, power_state); 5318c2ecf20Sopenharmony_ci usleep_range(1000, 2000); 5328c2ecf20Sopenharmony_ci } 5338c2ecf20Sopenharmony_ci} 5348c2ecf20Sopenharmony_ci 5358c2ecf20Sopenharmony_ci 5368c2ecf20Sopenharmony_cistruct radeon_dp_link_train_info { 5378c2ecf20Sopenharmony_ci struct radeon_device *rdev; 5388c2ecf20Sopenharmony_ci struct drm_encoder *encoder; 5398c2ecf20Sopenharmony_ci struct drm_connector *connector; 5408c2ecf20Sopenharmony_ci int enc_id; 5418c2ecf20Sopenharmony_ci int dp_clock; 5428c2ecf20Sopenharmony_ci int dp_lane_count; 5438c2ecf20Sopenharmony_ci bool tp3_supported; 5448c2ecf20Sopenharmony_ci u8 dpcd[DP_RECEIVER_CAP_SIZE]; 5458c2ecf20Sopenharmony_ci u8 train_set[4]; 5468c2ecf20Sopenharmony_ci u8 link_status[DP_LINK_STATUS_SIZE]; 5478c2ecf20Sopenharmony_ci u8 tries; 5488c2ecf20Sopenharmony_ci bool use_dpencoder; 5498c2ecf20Sopenharmony_ci struct drm_dp_aux *aux; 5508c2ecf20Sopenharmony_ci}; 5518c2ecf20Sopenharmony_ci 5528c2ecf20Sopenharmony_cistatic void radeon_dp_update_vs_emph(struct radeon_dp_link_train_info *dp_info) 5538c2ecf20Sopenharmony_ci{ 5548c2ecf20Sopenharmony_ci /* set the initial vs/emph on the source */ 5558c2ecf20Sopenharmony_ci atombios_dig_transmitter_setup(dp_info->encoder, 5568c2ecf20Sopenharmony_ci ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH, 5578c2ecf20Sopenharmony_ci 0, dp_info->train_set[0]); /* sets all lanes at once */ 5588c2ecf20Sopenharmony_ci 5598c2ecf20Sopenharmony_ci /* set the vs/emph on the sink */ 5608c2ecf20Sopenharmony_ci drm_dp_dpcd_write(dp_info->aux, DP_TRAINING_LANE0_SET, 5618c2ecf20Sopenharmony_ci dp_info->train_set, dp_info->dp_lane_count); 5628c2ecf20Sopenharmony_ci} 5638c2ecf20Sopenharmony_ci 5648c2ecf20Sopenharmony_cistatic void radeon_dp_set_tp(struct radeon_dp_link_train_info *dp_info, int tp) 5658c2ecf20Sopenharmony_ci{ 5668c2ecf20Sopenharmony_ci int rtp = 0; 5678c2ecf20Sopenharmony_ci 5688c2ecf20Sopenharmony_ci /* set training pattern on the source */ 5698c2ecf20Sopenharmony_ci if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder) { 5708c2ecf20Sopenharmony_ci switch (tp) { 5718c2ecf20Sopenharmony_ci case DP_TRAINING_PATTERN_1: 5728c2ecf20Sopenharmony_ci rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN1; 5738c2ecf20Sopenharmony_ci break; 5748c2ecf20Sopenharmony_ci case DP_TRAINING_PATTERN_2: 5758c2ecf20Sopenharmony_ci rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN2; 5768c2ecf20Sopenharmony_ci break; 5778c2ecf20Sopenharmony_ci case DP_TRAINING_PATTERN_3: 5788c2ecf20Sopenharmony_ci rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN3; 5798c2ecf20Sopenharmony_ci break; 5808c2ecf20Sopenharmony_ci } 5818c2ecf20Sopenharmony_ci atombios_dig_encoder_setup(dp_info->encoder, rtp, 0); 5828c2ecf20Sopenharmony_ci } else { 5838c2ecf20Sopenharmony_ci switch (tp) { 5848c2ecf20Sopenharmony_ci case DP_TRAINING_PATTERN_1: 5858c2ecf20Sopenharmony_ci rtp = 0; 5868c2ecf20Sopenharmony_ci break; 5878c2ecf20Sopenharmony_ci case DP_TRAINING_PATTERN_2: 5888c2ecf20Sopenharmony_ci rtp = 1; 5898c2ecf20Sopenharmony_ci break; 5908c2ecf20Sopenharmony_ci } 5918c2ecf20Sopenharmony_ci radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_PATTERN_SEL, 5928c2ecf20Sopenharmony_ci dp_info->dp_clock, dp_info->enc_id, rtp); 5938c2ecf20Sopenharmony_ci } 5948c2ecf20Sopenharmony_ci 5958c2ecf20Sopenharmony_ci /* enable training pattern on the sink */ 5968c2ecf20Sopenharmony_ci drm_dp_dpcd_writeb(dp_info->aux, DP_TRAINING_PATTERN_SET, tp); 5978c2ecf20Sopenharmony_ci} 5988c2ecf20Sopenharmony_ci 5998c2ecf20Sopenharmony_cistatic int radeon_dp_link_train_init(struct radeon_dp_link_train_info *dp_info) 6008c2ecf20Sopenharmony_ci{ 6018c2ecf20Sopenharmony_ci struct radeon_encoder *radeon_encoder = to_radeon_encoder(dp_info->encoder); 6028c2ecf20Sopenharmony_ci struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv; 6038c2ecf20Sopenharmony_ci u8 tmp; 6048c2ecf20Sopenharmony_ci 6058c2ecf20Sopenharmony_ci /* power up the sink */ 6068c2ecf20Sopenharmony_ci radeon_dp_set_rx_power_state(dp_info->connector, DP_SET_POWER_D0); 6078c2ecf20Sopenharmony_ci 6088c2ecf20Sopenharmony_ci /* possibly enable downspread on the sink */ 6098c2ecf20Sopenharmony_ci if (dp_info->dpcd[3] & 0x1) 6108c2ecf20Sopenharmony_ci drm_dp_dpcd_writeb(dp_info->aux, 6118c2ecf20Sopenharmony_ci DP_DOWNSPREAD_CTRL, DP_SPREAD_AMP_0_5); 6128c2ecf20Sopenharmony_ci else 6138c2ecf20Sopenharmony_ci drm_dp_dpcd_writeb(dp_info->aux, 6148c2ecf20Sopenharmony_ci DP_DOWNSPREAD_CTRL, 0); 6158c2ecf20Sopenharmony_ci 6168c2ecf20Sopenharmony_ci if (dig->panel_mode == DP_PANEL_MODE_INTERNAL_DP2_MODE) 6178c2ecf20Sopenharmony_ci drm_dp_dpcd_writeb(dp_info->aux, DP_EDP_CONFIGURATION_SET, 1); 6188c2ecf20Sopenharmony_ci 6198c2ecf20Sopenharmony_ci /* set the lane count on the sink */ 6208c2ecf20Sopenharmony_ci tmp = dp_info->dp_lane_count; 6218c2ecf20Sopenharmony_ci if (drm_dp_enhanced_frame_cap(dp_info->dpcd)) 6228c2ecf20Sopenharmony_ci tmp |= DP_LANE_COUNT_ENHANCED_FRAME_EN; 6238c2ecf20Sopenharmony_ci drm_dp_dpcd_writeb(dp_info->aux, DP_LANE_COUNT_SET, tmp); 6248c2ecf20Sopenharmony_ci 6258c2ecf20Sopenharmony_ci /* set the link rate on the sink */ 6268c2ecf20Sopenharmony_ci tmp = drm_dp_link_rate_to_bw_code(dp_info->dp_clock); 6278c2ecf20Sopenharmony_ci drm_dp_dpcd_writeb(dp_info->aux, DP_LINK_BW_SET, tmp); 6288c2ecf20Sopenharmony_ci 6298c2ecf20Sopenharmony_ci /* start training on the source */ 6308c2ecf20Sopenharmony_ci if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder) 6318c2ecf20Sopenharmony_ci atombios_dig_encoder_setup(dp_info->encoder, 6328c2ecf20Sopenharmony_ci ATOM_ENCODER_CMD_DP_LINK_TRAINING_START, 0); 6338c2ecf20Sopenharmony_ci else 6348c2ecf20Sopenharmony_ci radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_START, 6358c2ecf20Sopenharmony_ci dp_info->dp_clock, dp_info->enc_id, 0); 6368c2ecf20Sopenharmony_ci 6378c2ecf20Sopenharmony_ci /* disable the training pattern on the sink */ 6388c2ecf20Sopenharmony_ci drm_dp_dpcd_writeb(dp_info->aux, 6398c2ecf20Sopenharmony_ci DP_TRAINING_PATTERN_SET, 6408c2ecf20Sopenharmony_ci DP_TRAINING_PATTERN_DISABLE); 6418c2ecf20Sopenharmony_ci 6428c2ecf20Sopenharmony_ci return 0; 6438c2ecf20Sopenharmony_ci} 6448c2ecf20Sopenharmony_ci 6458c2ecf20Sopenharmony_cistatic int radeon_dp_link_train_finish(struct radeon_dp_link_train_info *dp_info) 6468c2ecf20Sopenharmony_ci{ 6478c2ecf20Sopenharmony_ci udelay(400); 6488c2ecf20Sopenharmony_ci 6498c2ecf20Sopenharmony_ci /* disable the training pattern on the sink */ 6508c2ecf20Sopenharmony_ci drm_dp_dpcd_writeb(dp_info->aux, 6518c2ecf20Sopenharmony_ci DP_TRAINING_PATTERN_SET, 6528c2ecf20Sopenharmony_ci DP_TRAINING_PATTERN_DISABLE); 6538c2ecf20Sopenharmony_ci 6548c2ecf20Sopenharmony_ci /* disable the training pattern on the source */ 6558c2ecf20Sopenharmony_ci if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder) 6568c2ecf20Sopenharmony_ci atombios_dig_encoder_setup(dp_info->encoder, 6578c2ecf20Sopenharmony_ci ATOM_ENCODER_CMD_DP_LINK_TRAINING_COMPLETE, 0); 6588c2ecf20Sopenharmony_ci else 6598c2ecf20Sopenharmony_ci radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_COMPLETE, 6608c2ecf20Sopenharmony_ci dp_info->dp_clock, dp_info->enc_id, 0); 6618c2ecf20Sopenharmony_ci 6628c2ecf20Sopenharmony_ci return 0; 6638c2ecf20Sopenharmony_ci} 6648c2ecf20Sopenharmony_ci 6658c2ecf20Sopenharmony_cistatic int radeon_dp_link_train_cr(struct radeon_dp_link_train_info *dp_info) 6668c2ecf20Sopenharmony_ci{ 6678c2ecf20Sopenharmony_ci bool clock_recovery; 6688c2ecf20Sopenharmony_ci u8 voltage; 6698c2ecf20Sopenharmony_ci int i; 6708c2ecf20Sopenharmony_ci 6718c2ecf20Sopenharmony_ci radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_1); 6728c2ecf20Sopenharmony_ci memset(dp_info->train_set, 0, 4); 6738c2ecf20Sopenharmony_ci radeon_dp_update_vs_emph(dp_info); 6748c2ecf20Sopenharmony_ci 6758c2ecf20Sopenharmony_ci udelay(400); 6768c2ecf20Sopenharmony_ci 6778c2ecf20Sopenharmony_ci /* clock recovery loop */ 6788c2ecf20Sopenharmony_ci clock_recovery = false; 6798c2ecf20Sopenharmony_ci dp_info->tries = 0; 6808c2ecf20Sopenharmony_ci voltage = 0xff; 6818c2ecf20Sopenharmony_ci while (1) { 6828c2ecf20Sopenharmony_ci drm_dp_link_train_clock_recovery_delay(dp_info->dpcd); 6838c2ecf20Sopenharmony_ci 6848c2ecf20Sopenharmony_ci if (drm_dp_dpcd_read_link_status(dp_info->aux, 6858c2ecf20Sopenharmony_ci dp_info->link_status) <= 0) { 6868c2ecf20Sopenharmony_ci DRM_ERROR("displayport link status failed\n"); 6878c2ecf20Sopenharmony_ci break; 6888c2ecf20Sopenharmony_ci } 6898c2ecf20Sopenharmony_ci 6908c2ecf20Sopenharmony_ci if (drm_dp_clock_recovery_ok(dp_info->link_status, dp_info->dp_lane_count)) { 6918c2ecf20Sopenharmony_ci clock_recovery = true; 6928c2ecf20Sopenharmony_ci break; 6938c2ecf20Sopenharmony_ci } 6948c2ecf20Sopenharmony_ci 6958c2ecf20Sopenharmony_ci for (i = 0; i < dp_info->dp_lane_count; i++) { 6968c2ecf20Sopenharmony_ci if ((dp_info->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0) 6978c2ecf20Sopenharmony_ci break; 6988c2ecf20Sopenharmony_ci } 6998c2ecf20Sopenharmony_ci if (i == dp_info->dp_lane_count) { 7008c2ecf20Sopenharmony_ci DRM_ERROR("clock recovery reached max voltage\n"); 7018c2ecf20Sopenharmony_ci break; 7028c2ecf20Sopenharmony_ci } 7038c2ecf20Sopenharmony_ci 7048c2ecf20Sopenharmony_ci if ((dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) { 7058c2ecf20Sopenharmony_ci ++dp_info->tries; 7068c2ecf20Sopenharmony_ci if (dp_info->tries == 5) { 7078c2ecf20Sopenharmony_ci DRM_ERROR("clock recovery tried 5 times\n"); 7088c2ecf20Sopenharmony_ci break; 7098c2ecf20Sopenharmony_ci } 7108c2ecf20Sopenharmony_ci } else 7118c2ecf20Sopenharmony_ci dp_info->tries = 0; 7128c2ecf20Sopenharmony_ci 7138c2ecf20Sopenharmony_ci voltage = dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK; 7148c2ecf20Sopenharmony_ci 7158c2ecf20Sopenharmony_ci /* Compute new train_set as requested by sink */ 7168c2ecf20Sopenharmony_ci dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count, dp_info->train_set); 7178c2ecf20Sopenharmony_ci 7188c2ecf20Sopenharmony_ci radeon_dp_update_vs_emph(dp_info); 7198c2ecf20Sopenharmony_ci } 7208c2ecf20Sopenharmony_ci if (!clock_recovery) { 7218c2ecf20Sopenharmony_ci DRM_ERROR("clock recovery failed\n"); 7228c2ecf20Sopenharmony_ci return -1; 7238c2ecf20Sopenharmony_ci } else { 7248c2ecf20Sopenharmony_ci DRM_DEBUG_KMS("clock recovery at voltage %d pre-emphasis %d\n", 7258c2ecf20Sopenharmony_ci dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK, 7268c2ecf20Sopenharmony_ci (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK) >> 7278c2ecf20Sopenharmony_ci DP_TRAIN_PRE_EMPHASIS_SHIFT); 7288c2ecf20Sopenharmony_ci return 0; 7298c2ecf20Sopenharmony_ci } 7308c2ecf20Sopenharmony_ci} 7318c2ecf20Sopenharmony_ci 7328c2ecf20Sopenharmony_cistatic int radeon_dp_link_train_ce(struct radeon_dp_link_train_info *dp_info) 7338c2ecf20Sopenharmony_ci{ 7348c2ecf20Sopenharmony_ci bool channel_eq; 7358c2ecf20Sopenharmony_ci 7368c2ecf20Sopenharmony_ci if (dp_info->tp3_supported) 7378c2ecf20Sopenharmony_ci radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_3); 7388c2ecf20Sopenharmony_ci else 7398c2ecf20Sopenharmony_ci radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_2); 7408c2ecf20Sopenharmony_ci 7418c2ecf20Sopenharmony_ci /* channel equalization loop */ 7428c2ecf20Sopenharmony_ci dp_info->tries = 0; 7438c2ecf20Sopenharmony_ci channel_eq = false; 7448c2ecf20Sopenharmony_ci while (1) { 7458c2ecf20Sopenharmony_ci drm_dp_link_train_channel_eq_delay(dp_info->dpcd); 7468c2ecf20Sopenharmony_ci 7478c2ecf20Sopenharmony_ci if (drm_dp_dpcd_read_link_status(dp_info->aux, 7488c2ecf20Sopenharmony_ci dp_info->link_status) <= 0) { 7498c2ecf20Sopenharmony_ci DRM_ERROR("displayport link status failed\n"); 7508c2ecf20Sopenharmony_ci break; 7518c2ecf20Sopenharmony_ci } 7528c2ecf20Sopenharmony_ci 7538c2ecf20Sopenharmony_ci if (drm_dp_channel_eq_ok(dp_info->link_status, dp_info->dp_lane_count)) { 7548c2ecf20Sopenharmony_ci channel_eq = true; 7558c2ecf20Sopenharmony_ci break; 7568c2ecf20Sopenharmony_ci } 7578c2ecf20Sopenharmony_ci 7588c2ecf20Sopenharmony_ci /* Try 5 times */ 7598c2ecf20Sopenharmony_ci if (dp_info->tries > 5) { 7608c2ecf20Sopenharmony_ci DRM_ERROR("channel eq failed: 5 tries\n"); 7618c2ecf20Sopenharmony_ci break; 7628c2ecf20Sopenharmony_ci } 7638c2ecf20Sopenharmony_ci 7648c2ecf20Sopenharmony_ci /* Compute new train_set as requested by sink */ 7658c2ecf20Sopenharmony_ci dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count, dp_info->train_set); 7668c2ecf20Sopenharmony_ci 7678c2ecf20Sopenharmony_ci radeon_dp_update_vs_emph(dp_info); 7688c2ecf20Sopenharmony_ci dp_info->tries++; 7698c2ecf20Sopenharmony_ci } 7708c2ecf20Sopenharmony_ci 7718c2ecf20Sopenharmony_ci if (!channel_eq) { 7728c2ecf20Sopenharmony_ci DRM_ERROR("channel eq failed\n"); 7738c2ecf20Sopenharmony_ci return -1; 7748c2ecf20Sopenharmony_ci } else { 7758c2ecf20Sopenharmony_ci DRM_DEBUG_KMS("channel eq at voltage %d pre-emphasis %d\n", 7768c2ecf20Sopenharmony_ci dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK, 7778c2ecf20Sopenharmony_ci (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK) 7788c2ecf20Sopenharmony_ci >> DP_TRAIN_PRE_EMPHASIS_SHIFT); 7798c2ecf20Sopenharmony_ci return 0; 7808c2ecf20Sopenharmony_ci } 7818c2ecf20Sopenharmony_ci} 7828c2ecf20Sopenharmony_ci 7838c2ecf20Sopenharmony_civoid radeon_dp_link_train(struct drm_encoder *encoder, 7848c2ecf20Sopenharmony_ci struct drm_connector *connector) 7858c2ecf20Sopenharmony_ci{ 7868c2ecf20Sopenharmony_ci struct drm_device *dev = encoder->dev; 7878c2ecf20Sopenharmony_ci struct radeon_device *rdev = dev->dev_private; 7888c2ecf20Sopenharmony_ci struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 7898c2ecf20Sopenharmony_ci struct radeon_encoder_atom_dig *dig; 7908c2ecf20Sopenharmony_ci struct radeon_connector *radeon_connector; 7918c2ecf20Sopenharmony_ci struct radeon_connector_atom_dig *dig_connector; 7928c2ecf20Sopenharmony_ci struct radeon_dp_link_train_info dp_info; 7938c2ecf20Sopenharmony_ci int index; 7948c2ecf20Sopenharmony_ci u8 tmp, frev, crev; 7958c2ecf20Sopenharmony_ci 7968c2ecf20Sopenharmony_ci if (!radeon_encoder->enc_priv) 7978c2ecf20Sopenharmony_ci return; 7988c2ecf20Sopenharmony_ci dig = radeon_encoder->enc_priv; 7998c2ecf20Sopenharmony_ci 8008c2ecf20Sopenharmony_ci radeon_connector = to_radeon_connector(connector); 8018c2ecf20Sopenharmony_ci if (!radeon_connector->con_priv) 8028c2ecf20Sopenharmony_ci return; 8038c2ecf20Sopenharmony_ci dig_connector = radeon_connector->con_priv; 8048c2ecf20Sopenharmony_ci 8058c2ecf20Sopenharmony_ci if ((dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_DISPLAYPORT) && 8068c2ecf20Sopenharmony_ci (dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_eDP)) 8078c2ecf20Sopenharmony_ci return; 8088c2ecf20Sopenharmony_ci 8098c2ecf20Sopenharmony_ci /* DPEncoderService newer than 1.1 can't program properly the 8108c2ecf20Sopenharmony_ci * training pattern. When facing such version use the 8118c2ecf20Sopenharmony_ci * DIGXEncoderControl (X== 1 | 2) 8128c2ecf20Sopenharmony_ci */ 8138c2ecf20Sopenharmony_ci dp_info.use_dpencoder = true; 8148c2ecf20Sopenharmony_ci index = GetIndexIntoMasterTable(COMMAND, DPEncoderService); 8158c2ecf20Sopenharmony_ci if (atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev)) { 8168c2ecf20Sopenharmony_ci if (crev > 1) 8178c2ecf20Sopenharmony_ci dp_info.use_dpencoder = false; 8188c2ecf20Sopenharmony_ci } 8198c2ecf20Sopenharmony_ci 8208c2ecf20Sopenharmony_ci dp_info.enc_id = 0; 8218c2ecf20Sopenharmony_ci if (dig->dig_encoder) 8228c2ecf20Sopenharmony_ci dp_info.enc_id |= ATOM_DP_CONFIG_DIG2_ENCODER; 8238c2ecf20Sopenharmony_ci else 8248c2ecf20Sopenharmony_ci dp_info.enc_id |= ATOM_DP_CONFIG_DIG1_ENCODER; 8258c2ecf20Sopenharmony_ci if (dig->linkb) 8268c2ecf20Sopenharmony_ci dp_info.enc_id |= ATOM_DP_CONFIG_LINK_B; 8278c2ecf20Sopenharmony_ci else 8288c2ecf20Sopenharmony_ci dp_info.enc_id |= ATOM_DP_CONFIG_LINK_A; 8298c2ecf20Sopenharmony_ci 8308c2ecf20Sopenharmony_ci if (drm_dp_dpcd_readb(&radeon_connector->ddc_bus->aux, DP_MAX_LANE_COUNT, &tmp) 8318c2ecf20Sopenharmony_ci == 1) { 8328c2ecf20Sopenharmony_ci if (ASIC_IS_DCE5(rdev) && (tmp & DP_TPS3_SUPPORTED)) 8338c2ecf20Sopenharmony_ci dp_info.tp3_supported = true; 8348c2ecf20Sopenharmony_ci else 8358c2ecf20Sopenharmony_ci dp_info.tp3_supported = false; 8368c2ecf20Sopenharmony_ci } else { 8378c2ecf20Sopenharmony_ci dp_info.tp3_supported = false; 8388c2ecf20Sopenharmony_ci } 8398c2ecf20Sopenharmony_ci 8408c2ecf20Sopenharmony_ci memcpy(dp_info.dpcd, dig_connector->dpcd, DP_RECEIVER_CAP_SIZE); 8418c2ecf20Sopenharmony_ci dp_info.rdev = rdev; 8428c2ecf20Sopenharmony_ci dp_info.encoder = encoder; 8438c2ecf20Sopenharmony_ci dp_info.connector = connector; 8448c2ecf20Sopenharmony_ci dp_info.dp_lane_count = dig_connector->dp_lane_count; 8458c2ecf20Sopenharmony_ci dp_info.dp_clock = dig_connector->dp_clock; 8468c2ecf20Sopenharmony_ci dp_info.aux = &radeon_connector->ddc_bus->aux; 8478c2ecf20Sopenharmony_ci 8488c2ecf20Sopenharmony_ci if (radeon_dp_link_train_init(&dp_info)) 8498c2ecf20Sopenharmony_ci goto done; 8508c2ecf20Sopenharmony_ci if (radeon_dp_link_train_cr(&dp_info)) 8518c2ecf20Sopenharmony_ci goto done; 8528c2ecf20Sopenharmony_ci if (radeon_dp_link_train_ce(&dp_info)) 8538c2ecf20Sopenharmony_ci goto done; 8548c2ecf20Sopenharmony_cidone: 8558c2ecf20Sopenharmony_ci if (radeon_dp_link_train_finish(&dp_info)) 8568c2ecf20Sopenharmony_ci return; 8578c2ecf20Sopenharmony_ci} 858