18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Driver for panels based on Sitronix ST7703 controller, souch as: 48c2ecf20Sopenharmony_ci * 58c2ecf20Sopenharmony_ci * - Rocktech jh057n00900 5.5" MIPI-DSI panel 68c2ecf20Sopenharmony_ci * 78c2ecf20Sopenharmony_ci * Copyright (C) Purism SPC 2019 88c2ecf20Sopenharmony_ci */ 98c2ecf20Sopenharmony_ci 108c2ecf20Sopenharmony_ci#include <linux/debugfs.h> 118c2ecf20Sopenharmony_ci#include <linux/delay.h> 128c2ecf20Sopenharmony_ci#include <linux/gpio/consumer.h> 138c2ecf20Sopenharmony_ci#include <linux/media-bus-format.h> 148c2ecf20Sopenharmony_ci#include <linux/mod_devicetable.h> 158c2ecf20Sopenharmony_ci#include <linux/module.h> 168c2ecf20Sopenharmony_ci#include <linux/of_device.h> 178c2ecf20Sopenharmony_ci#include <linux/regulator/consumer.h> 188c2ecf20Sopenharmony_ci 198c2ecf20Sopenharmony_ci#include <video/display_timing.h> 208c2ecf20Sopenharmony_ci#include <video/mipi_display.h> 218c2ecf20Sopenharmony_ci 228c2ecf20Sopenharmony_ci#include <drm/drm_mipi_dsi.h> 238c2ecf20Sopenharmony_ci#include <drm/drm_modes.h> 248c2ecf20Sopenharmony_ci#include <drm/drm_panel.h> 258c2ecf20Sopenharmony_ci 268c2ecf20Sopenharmony_ci#define DRV_NAME "panel-sitronix-st7703" 278c2ecf20Sopenharmony_ci 288c2ecf20Sopenharmony_ci/* Manufacturer specific Commands send via DSI */ 298c2ecf20Sopenharmony_ci#define ST7703_CMD_ALL_PIXEL_OFF 0x22 308c2ecf20Sopenharmony_ci#define ST7703_CMD_ALL_PIXEL_ON 0x23 318c2ecf20Sopenharmony_ci#define ST7703_CMD_SETDISP 0xB2 328c2ecf20Sopenharmony_ci#define ST7703_CMD_SETRGBIF 0xB3 338c2ecf20Sopenharmony_ci#define ST7703_CMD_SETCYC 0xB4 348c2ecf20Sopenharmony_ci#define ST7703_CMD_SETBGP 0xB5 358c2ecf20Sopenharmony_ci#define ST7703_CMD_SETVCOM 0xB6 368c2ecf20Sopenharmony_ci#define ST7703_CMD_SETOTP 0xB7 378c2ecf20Sopenharmony_ci#define ST7703_CMD_SETPOWER_EXT 0xB8 388c2ecf20Sopenharmony_ci#define ST7703_CMD_SETEXTC 0xB9 398c2ecf20Sopenharmony_ci#define ST7703_CMD_SETMIPI 0xBA 408c2ecf20Sopenharmony_ci#define ST7703_CMD_SETVDC 0xBC 418c2ecf20Sopenharmony_ci#define ST7703_CMD_UNKNOWN_BF 0xBF 428c2ecf20Sopenharmony_ci#define ST7703_CMD_SETSCR 0xC0 438c2ecf20Sopenharmony_ci#define ST7703_CMD_SETPOWER 0xC1 448c2ecf20Sopenharmony_ci#define ST7703_CMD_SETPANEL 0xCC 458c2ecf20Sopenharmony_ci#define ST7703_CMD_UNKNOWN_C6 0xC6 468c2ecf20Sopenharmony_ci#define ST7703_CMD_SETGAMMA 0xE0 478c2ecf20Sopenharmony_ci#define ST7703_CMD_SETEQ 0xE3 488c2ecf20Sopenharmony_ci#define ST7703_CMD_SETGIP1 0xE9 498c2ecf20Sopenharmony_ci#define ST7703_CMD_SETGIP2 0xEA 508c2ecf20Sopenharmony_ci 518c2ecf20Sopenharmony_cistruct st7703 { 528c2ecf20Sopenharmony_ci struct device *dev; 538c2ecf20Sopenharmony_ci struct drm_panel panel; 548c2ecf20Sopenharmony_ci struct gpio_desc *reset_gpio; 558c2ecf20Sopenharmony_ci struct regulator *vcc; 568c2ecf20Sopenharmony_ci struct regulator *iovcc; 578c2ecf20Sopenharmony_ci bool prepared; 588c2ecf20Sopenharmony_ci 598c2ecf20Sopenharmony_ci struct dentry *debugfs; 608c2ecf20Sopenharmony_ci const struct st7703_panel_desc *desc; 618c2ecf20Sopenharmony_ci}; 628c2ecf20Sopenharmony_ci 638c2ecf20Sopenharmony_cistruct st7703_panel_desc { 648c2ecf20Sopenharmony_ci const struct drm_display_mode *mode; 658c2ecf20Sopenharmony_ci unsigned int lanes; 668c2ecf20Sopenharmony_ci unsigned long mode_flags; 678c2ecf20Sopenharmony_ci enum mipi_dsi_pixel_format format; 688c2ecf20Sopenharmony_ci int (*init_sequence)(struct st7703 *ctx); 698c2ecf20Sopenharmony_ci}; 708c2ecf20Sopenharmony_ci 718c2ecf20Sopenharmony_cistatic inline struct st7703 *panel_to_st7703(struct drm_panel *panel) 728c2ecf20Sopenharmony_ci{ 738c2ecf20Sopenharmony_ci return container_of(panel, struct st7703, panel); 748c2ecf20Sopenharmony_ci} 758c2ecf20Sopenharmony_ci 768c2ecf20Sopenharmony_ci#define dsi_generic_write_seq(dsi, seq...) do { \ 778c2ecf20Sopenharmony_ci static const u8 d[] = { seq }; \ 788c2ecf20Sopenharmony_ci int ret; \ 798c2ecf20Sopenharmony_ci ret = mipi_dsi_generic_write(dsi, d, ARRAY_SIZE(d)); \ 808c2ecf20Sopenharmony_ci if (ret < 0) \ 818c2ecf20Sopenharmony_ci return ret; \ 828c2ecf20Sopenharmony_ci } while (0) 838c2ecf20Sopenharmony_ci 848c2ecf20Sopenharmony_cistatic int jh057n_init_sequence(struct st7703 *ctx) 858c2ecf20Sopenharmony_ci{ 868c2ecf20Sopenharmony_ci struct mipi_dsi_device *dsi = to_mipi_dsi_device(ctx->dev); 878c2ecf20Sopenharmony_ci 888c2ecf20Sopenharmony_ci /* 898c2ecf20Sopenharmony_ci * Init sequence was supplied by the panel vendor. Most of the commands 908c2ecf20Sopenharmony_ci * resemble the ST7703 but the number of parameters often don't match 918c2ecf20Sopenharmony_ci * so it's likely a clone. 928c2ecf20Sopenharmony_ci */ 938c2ecf20Sopenharmony_ci dsi_generic_write_seq(dsi, ST7703_CMD_SETEXTC, 948c2ecf20Sopenharmony_ci 0xF1, 0x12, 0x83); 958c2ecf20Sopenharmony_ci dsi_generic_write_seq(dsi, ST7703_CMD_SETRGBIF, 968c2ecf20Sopenharmony_ci 0x10, 0x10, 0x05, 0x05, 0x03, 0xFF, 0x00, 0x00, 978c2ecf20Sopenharmony_ci 0x00, 0x00); 988c2ecf20Sopenharmony_ci dsi_generic_write_seq(dsi, ST7703_CMD_SETSCR, 998c2ecf20Sopenharmony_ci 0x73, 0x73, 0x50, 0x50, 0x00, 0x00, 0x08, 0x70, 1008c2ecf20Sopenharmony_ci 0x00); 1018c2ecf20Sopenharmony_ci dsi_generic_write_seq(dsi, ST7703_CMD_SETVDC, 0x4E); 1028c2ecf20Sopenharmony_ci dsi_generic_write_seq(dsi, ST7703_CMD_SETPANEL, 0x0B); 1038c2ecf20Sopenharmony_ci dsi_generic_write_seq(dsi, ST7703_CMD_SETCYC, 0x80); 1048c2ecf20Sopenharmony_ci dsi_generic_write_seq(dsi, ST7703_CMD_SETDISP, 0xF0, 0x12, 0x30); 1058c2ecf20Sopenharmony_ci dsi_generic_write_seq(dsi, ST7703_CMD_SETEQ, 1068c2ecf20Sopenharmony_ci 0x07, 0x07, 0x0B, 0x0B, 0x03, 0x0B, 0x00, 0x00, 1078c2ecf20Sopenharmony_ci 0x00, 0x00, 0xFF, 0x00, 0xC0, 0x10); 1088c2ecf20Sopenharmony_ci dsi_generic_write_seq(dsi, ST7703_CMD_SETBGP, 0x08, 0x08); 1098c2ecf20Sopenharmony_ci msleep(20); 1108c2ecf20Sopenharmony_ci 1118c2ecf20Sopenharmony_ci dsi_generic_write_seq(dsi, ST7703_CMD_SETVCOM, 0x3F, 0x3F); 1128c2ecf20Sopenharmony_ci dsi_generic_write_seq(dsi, ST7703_CMD_UNKNOWN_BF, 0x02, 0x11, 0x00); 1138c2ecf20Sopenharmony_ci dsi_generic_write_seq(dsi, ST7703_CMD_SETGIP1, 1148c2ecf20Sopenharmony_ci 0x82, 0x10, 0x06, 0x05, 0x9E, 0x0A, 0xA5, 0x12, 1158c2ecf20Sopenharmony_ci 0x31, 0x23, 0x37, 0x83, 0x04, 0xBC, 0x27, 0x38, 1168c2ecf20Sopenharmony_ci 0x0C, 0x00, 0x03, 0x00, 0x00, 0x00, 0x0C, 0x00, 1178c2ecf20Sopenharmony_ci 0x03, 0x00, 0x00, 0x00, 0x75, 0x75, 0x31, 0x88, 1188c2ecf20Sopenharmony_ci 0x88, 0x88, 0x88, 0x88, 0x88, 0x13, 0x88, 0x64, 1198c2ecf20Sopenharmony_ci 0x64, 0x20, 0x88, 0x88, 0x88, 0x88, 0x88, 0x88, 1208c2ecf20Sopenharmony_ci 0x02, 0x88, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 1218c2ecf20Sopenharmony_ci 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00); 1228c2ecf20Sopenharmony_ci dsi_generic_write_seq(dsi, ST7703_CMD_SETGIP2, 1238c2ecf20Sopenharmony_ci 0x02, 0x21, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 1248c2ecf20Sopenharmony_ci 0x00, 0x00, 0x00, 0x00, 0x02, 0x46, 0x02, 0x88, 1258c2ecf20Sopenharmony_ci 0x88, 0x88, 0x88, 0x88, 0x88, 0x64, 0x88, 0x13, 1268c2ecf20Sopenharmony_ci 0x57, 0x13, 0x88, 0x88, 0x88, 0x88, 0x88, 0x88, 1278c2ecf20Sopenharmony_ci 0x75, 0x88, 0x23, 0x14, 0x00, 0x00, 0x02, 0x00, 1288c2ecf20Sopenharmony_ci 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 1298c2ecf20Sopenharmony_ci 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x30, 0x0A, 1308c2ecf20Sopenharmony_ci 0xA5, 0x00, 0x00, 0x00, 0x00); 1318c2ecf20Sopenharmony_ci dsi_generic_write_seq(dsi, ST7703_CMD_SETGAMMA, 1328c2ecf20Sopenharmony_ci 0x00, 0x09, 0x0E, 0x29, 0x2D, 0x3C, 0x41, 0x37, 1338c2ecf20Sopenharmony_ci 0x07, 0x0B, 0x0D, 0x10, 0x11, 0x0F, 0x10, 0x11, 1348c2ecf20Sopenharmony_ci 0x18, 0x00, 0x09, 0x0E, 0x29, 0x2D, 0x3C, 0x41, 1358c2ecf20Sopenharmony_ci 0x37, 0x07, 0x0B, 0x0D, 0x10, 0x11, 0x0F, 0x10, 1368c2ecf20Sopenharmony_ci 0x11, 0x18); 1378c2ecf20Sopenharmony_ci 1388c2ecf20Sopenharmony_ci return 0; 1398c2ecf20Sopenharmony_ci} 1408c2ecf20Sopenharmony_ci 1418c2ecf20Sopenharmony_cistatic const struct drm_display_mode jh057n00900_mode = { 1428c2ecf20Sopenharmony_ci .hdisplay = 720, 1438c2ecf20Sopenharmony_ci .hsync_start = 720 + 90, 1448c2ecf20Sopenharmony_ci .hsync_end = 720 + 90 + 20, 1458c2ecf20Sopenharmony_ci .htotal = 720 + 90 + 20 + 20, 1468c2ecf20Sopenharmony_ci .vdisplay = 1440, 1478c2ecf20Sopenharmony_ci .vsync_start = 1440 + 20, 1488c2ecf20Sopenharmony_ci .vsync_end = 1440 + 20 + 4, 1498c2ecf20Sopenharmony_ci .vtotal = 1440 + 20 + 4 + 12, 1508c2ecf20Sopenharmony_ci .clock = 75276, 1518c2ecf20Sopenharmony_ci .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC, 1528c2ecf20Sopenharmony_ci .width_mm = 65, 1538c2ecf20Sopenharmony_ci .height_mm = 130, 1548c2ecf20Sopenharmony_ci}; 1558c2ecf20Sopenharmony_ci 1568c2ecf20Sopenharmony_cistruct st7703_panel_desc jh057n00900_panel_desc = { 1578c2ecf20Sopenharmony_ci .mode = &jh057n00900_mode, 1588c2ecf20Sopenharmony_ci .lanes = 4, 1598c2ecf20Sopenharmony_ci .mode_flags = MIPI_DSI_MODE_VIDEO | 1608c2ecf20Sopenharmony_ci MIPI_DSI_MODE_VIDEO_BURST | MIPI_DSI_MODE_VIDEO_SYNC_PULSE, 1618c2ecf20Sopenharmony_ci .format = MIPI_DSI_FMT_RGB888, 1628c2ecf20Sopenharmony_ci .init_sequence = jh057n_init_sequence, 1638c2ecf20Sopenharmony_ci}; 1648c2ecf20Sopenharmony_ci 1658c2ecf20Sopenharmony_ci#define dsi_dcs_write_seq(dsi, cmd, seq...) do { \ 1668c2ecf20Sopenharmony_ci static const u8 d[] = { seq }; \ 1678c2ecf20Sopenharmony_ci int ret; \ 1688c2ecf20Sopenharmony_ci ret = mipi_dsi_dcs_write(dsi, cmd, d, ARRAY_SIZE(d)); \ 1698c2ecf20Sopenharmony_ci if (ret < 0) \ 1708c2ecf20Sopenharmony_ci return ret; \ 1718c2ecf20Sopenharmony_ci } while (0) 1728c2ecf20Sopenharmony_ci 1738c2ecf20Sopenharmony_ci 1748c2ecf20Sopenharmony_cistatic int xbd599_init_sequence(struct st7703 *ctx) 1758c2ecf20Sopenharmony_ci{ 1768c2ecf20Sopenharmony_ci struct mipi_dsi_device *dsi = to_mipi_dsi_device(ctx->dev); 1778c2ecf20Sopenharmony_ci 1788c2ecf20Sopenharmony_ci /* 1798c2ecf20Sopenharmony_ci * Init sequence was supplied by the panel vendor. 1808c2ecf20Sopenharmony_ci */ 1818c2ecf20Sopenharmony_ci 1828c2ecf20Sopenharmony_ci /* Magic sequence to unlock user commands below. */ 1838c2ecf20Sopenharmony_ci dsi_dcs_write_seq(dsi, ST7703_CMD_SETEXTC, 0xF1, 0x12, 0x83); 1848c2ecf20Sopenharmony_ci 1858c2ecf20Sopenharmony_ci dsi_dcs_write_seq(dsi, ST7703_CMD_SETMIPI, 1868c2ecf20Sopenharmony_ci 0x33, /* VC_main = 0, Lane_Number = 3 (4 lanes) */ 1878c2ecf20Sopenharmony_ci 0x81, /* DSI_LDO_SEL = 1.7V, RTERM = 90 Ohm */ 1888c2ecf20Sopenharmony_ci 0x05, /* IHSRX = x6 (Low High Speed driving ability) */ 1898c2ecf20Sopenharmony_ci 0xF9, /* TX_CLK_SEL = fDSICLK/16 */ 1908c2ecf20Sopenharmony_ci 0x0E, /* HFP_OSC (min. HFP number in DSI mode) */ 1918c2ecf20Sopenharmony_ci 0x0E, /* HBP_OSC (min. HBP number in DSI mode) */ 1928c2ecf20Sopenharmony_ci /* The rest is undocumented in ST7703 datasheet */ 1938c2ecf20Sopenharmony_ci 0x20, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 1948c2ecf20Sopenharmony_ci 0x44, 0x25, 0x00, 0x91, 0x0a, 0x00, 0x00, 0x02, 1958c2ecf20Sopenharmony_ci 0x4F, 0x11, 0x00, 0x00, 0x37); 1968c2ecf20Sopenharmony_ci 1978c2ecf20Sopenharmony_ci dsi_dcs_write_seq(dsi, ST7703_CMD_SETPOWER_EXT, 1988c2ecf20Sopenharmony_ci 0x25, /* PCCS = 2, ECP_DC_DIV = 1/4 HSYNC */ 1998c2ecf20Sopenharmony_ci 0x22, /* DT = 15ms XDK_ECP = x2 */ 2008c2ecf20Sopenharmony_ci 0x20, /* PFM_DC_DIV = /1 */ 2018c2ecf20Sopenharmony_ci 0x03 /* ECP_SYNC_EN = 1, VGX_SYNC_EN = 1 */); 2028c2ecf20Sopenharmony_ci 2038c2ecf20Sopenharmony_ci /* RGB I/F porch timing */ 2048c2ecf20Sopenharmony_ci dsi_dcs_write_seq(dsi, ST7703_CMD_SETRGBIF, 2058c2ecf20Sopenharmony_ci 0x10, /* VBP_RGB_GEN */ 2068c2ecf20Sopenharmony_ci 0x10, /* VFP_RGB_GEN */ 2078c2ecf20Sopenharmony_ci 0x05, /* DE_BP_RGB_GEN */ 2088c2ecf20Sopenharmony_ci 0x05, /* DE_FP_RGB_GEN */ 2098c2ecf20Sopenharmony_ci /* The rest is undocumented in ST7703 datasheet */ 2108c2ecf20Sopenharmony_ci 0x03, 0xFF, 2118c2ecf20Sopenharmony_ci 0x00, 0x00, 2128c2ecf20Sopenharmony_ci 0x00, 0x00); 2138c2ecf20Sopenharmony_ci 2148c2ecf20Sopenharmony_ci /* Source driving settings. */ 2158c2ecf20Sopenharmony_ci dsi_dcs_write_seq(dsi, ST7703_CMD_SETSCR, 2168c2ecf20Sopenharmony_ci 0x73, /* N_POPON */ 2178c2ecf20Sopenharmony_ci 0x73, /* N_NOPON */ 2188c2ecf20Sopenharmony_ci 0x50, /* I_POPON */ 2198c2ecf20Sopenharmony_ci 0x50, /* I_NOPON */ 2208c2ecf20Sopenharmony_ci 0x00, /* SCR[31,24] */ 2218c2ecf20Sopenharmony_ci 0xC0, /* SCR[23,16] */ 2228c2ecf20Sopenharmony_ci 0x08, /* SCR[15,8] */ 2238c2ecf20Sopenharmony_ci 0x70, /* SCR[7,0] */ 2248c2ecf20Sopenharmony_ci 0x00 /* Undocumented */); 2258c2ecf20Sopenharmony_ci 2268c2ecf20Sopenharmony_ci /* NVDDD_SEL = -1.8V, VDDD_SEL = out of range (possibly 1.9V?) */ 2278c2ecf20Sopenharmony_ci dsi_dcs_write_seq(dsi, ST7703_CMD_SETVDC, 0x4E); 2288c2ecf20Sopenharmony_ci 2298c2ecf20Sopenharmony_ci /* 2308c2ecf20Sopenharmony_ci * SS_PANEL = 1 (reverse scan), GS_PANEL = 0 (normal scan) 2318c2ecf20Sopenharmony_ci * REV_PANEL = 1 (normally black panel), BGR_PANEL = 1 (BGR) 2328c2ecf20Sopenharmony_ci */ 2338c2ecf20Sopenharmony_ci dsi_dcs_write_seq(dsi, ST7703_CMD_SETPANEL, 0x0B); 2348c2ecf20Sopenharmony_ci 2358c2ecf20Sopenharmony_ci /* Zig-Zag Type C column inversion. */ 2368c2ecf20Sopenharmony_ci dsi_dcs_write_seq(dsi, ST7703_CMD_SETCYC, 0x80); 2378c2ecf20Sopenharmony_ci 2388c2ecf20Sopenharmony_ci /* Set display resolution. */ 2398c2ecf20Sopenharmony_ci dsi_dcs_write_seq(dsi, ST7703_CMD_SETDISP, 2408c2ecf20Sopenharmony_ci 0xF0, /* NL = 240 */ 2418c2ecf20Sopenharmony_ci 0x12, /* RES_V_LSB = 0, BLK_CON = VSSD, 2428c2ecf20Sopenharmony_ci * RESO_SEL = 720RGB 2438c2ecf20Sopenharmony_ci */ 2448c2ecf20Sopenharmony_ci 0xF0 /* WHITE_GND_EN = 1 (GND), 2458c2ecf20Sopenharmony_ci * WHITE_FRAME_SEL = 7 frames, 2468c2ecf20Sopenharmony_ci * ISC = 0 frames 2478c2ecf20Sopenharmony_ci */); 2488c2ecf20Sopenharmony_ci 2498c2ecf20Sopenharmony_ci dsi_dcs_write_seq(dsi, ST7703_CMD_SETEQ, 2508c2ecf20Sopenharmony_ci 0x00, /* PNOEQ */ 2518c2ecf20Sopenharmony_ci 0x00, /* NNOEQ */ 2528c2ecf20Sopenharmony_ci 0x0B, /* PEQGND */ 2538c2ecf20Sopenharmony_ci 0x0B, /* NEQGND */ 2548c2ecf20Sopenharmony_ci 0x10, /* PEQVCI */ 2558c2ecf20Sopenharmony_ci 0x10, /* NEQVCI */ 2568c2ecf20Sopenharmony_ci 0x00, /* PEQVCI1 */ 2578c2ecf20Sopenharmony_ci 0x00, /* NEQVCI1 */ 2588c2ecf20Sopenharmony_ci 0x00, /* reserved */ 2598c2ecf20Sopenharmony_ci 0x00, /* reserved */ 2608c2ecf20Sopenharmony_ci 0xFF, /* reserved */ 2618c2ecf20Sopenharmony_ci 0x00, /* reserved */ 2628c2ecf20Sopenharmony_ci 0xC0, /* ESD_DET_DATA_WHITE = 1, ESD_WHITE_EN = 1 */ 2638c2ecf20Sopenharmony_ci 0x10 /* SLPIN_OPTION = 1 (no need vsync after sleep-in) 2648c2ecf20Sopenharmony_ci * VEDIO_NO_CHECK_EN = 0 2658c2ecf20Sopenharmony_ci * ESD_WHITE_GND_EN = 0 2668c2ecf20Sopenharmony_ci * ESD_DET_TIME_SEL = 0 frames 2678c2ecf20Sopenharmony_ci */); 2688c2ecf20Sopenharmony_ci 2698c2ecf20Sopenharmony_ci /* Undocumented command. */ 2708c2ecf20Sopenharmony_ci dsi_dcs_write_seq(dsi, ST7703_CMD_UNKNOWN_C6, 0x01, 0x00, 0xFF, 0xFF, 0x00); 2718c2ecf20Sopenharmony_ci 2728c2ecf20Sopenharmony_ci dsi_dcs_write_seq(dsi, ST7703_CMD_SETPOWER, 2738c2ecf20Sopenharmony_ci 0x74, /* VBTHS, VBTLS: VGH = 17V, VBL = -11V */ 2748c2ecf20Sopenharmony_ci 0x00, /* FBOFF_VGH = 0, FBOFF_VGL = 0 */ 2758c2ecf20Sopenharmony_ci 0x32, /* VRP */ 2768c2ecf20Sopenharmony_ci 0x32, /* VRN */ 2778c2ecf20Sopenharmony_ci 0x77, /* reserved */ 2788c2ecf20Sopenharmony_ci 0xF1, /* APS = 1 (small), 2798c2ecf20Sopenharmony_ci * VGL_DET_EN = 1, VGH_DET_EN = 1, 2808c2ecf20Sopenharmony_ci * VGL_TURBO = 1, VGH_TURBO = 1 2818c2ecf20Sopenharmony_ci */ 2828c2ecf20Sopenharmony_ci 0xFF, /* VGH1_L_DIV, VGL1_L_DIV (1.5MHz) */ 2838c2ecf20Sopenharmony_ci 0xFF, /* VGH1_R_DIV, VGL1_R_DIV (1.5MHz) */ 2848c2ecf20Sopenharmony_ci 0xCC, /* VGH2_L_DIV, VGL2_L_DIV (2.6MHz) */ 2858c2ecf20Sopenharmony_ci 0xCC, /* VGH2_R_DIV, VGL2_R_DIV (2.6MHz) */ 2868c2ecf20Sopenharmony_ci 0x77, /* VGH3_L_DIV, VGL3_L_DIV (4.5MHz) */ 2878c2ecf20Sopenharmony_ci 0x77 /* VGH3_R_DIV, VGL3_R_DIV (4.5MHz) */); 2888c2ecf20Sopenharmony_ci 2898c2ecf20Sopenharmony_ci /* Reference voltage. */ 2908c2ecf20Sopenharmony_ci dsi_dcs_write_seq(dsi, ST7703_CMD_SETBGP, 2918c2ecf20Sopenharmony_ci 0x07, /* VREF_SEL = 4.2V */ 2928c2ecf20Sopenharmony_ci 0x07 /* NVREF_SEL = 4.2V */); 2938c2ecf20Sopenharmony_ci msleep(20); 2948c2ecf20Sopenharmony_ci 2958c2ecf20Sopenharmony_ci dsi_dcs_write_seq(dsi, ST7703_CMD_SETVCOM, 2968c2ecf20Sopenharmony_ci 0x2C, /* VCOMDC_F = -0.67V */ 2978c2ecf20Sopenharmony_ci 0x2C /* VCOMDC_B = -0.67V */); 2988c2ecf20Sopenharmony_ci 2998c2ecf20Sopenharmony_ci /* Undocumented command. */ 3008c2ecf20Sopenharmony_ci dsi_dcs_write_seq(dsi, ST7703_CMD_UNKNOWN_BF, 0x02, 0x11, 0x00); 3018c2ecf20Sopenharmony_ci 3028c2ecf20Sopenharmony_ci /* This command is to set forward GIP timing. */ 3038c2ecf20Sopenharmony_ci dsi_dcs_write_seq(dsi, ST7703_CMD_SETGIP1, 3048c2ecf20Sopenharmony_ci 0x82, 0x10, 0x06, 0x05, 0xA2, 0x0A, 0xA5, 0x12, 3058c2ecf20Sopenharmony_ci 0x31, 0x23, 0x37, 0x83, 0x04, 0xBC, 0x27, 0x38, 3068c2ecf20Sopenharmony_ci 0x0C, 0x00, 0x03, 0x00, 0x00, 0x00, 0x0C, 0x00, 3078c2ecf20Sopenharmony_ci 0x03, 0x00, 0x00, 0x00, 0x75, 0x75, 0x31, 0x88, 3088c2ecf20Sopenharmony_ci 0x88, 0x88, 0x88, 0x88, 0x88, 0x13, 0x88, 0x64, 3098c2ecf20Sopenharmony_ci 0x64, 0x20, 0x88, 0x88, 0x88, 0x88, 0x88, 0x88, 3108c2ecf20Sopenharmony_ci 0x02, 0x88, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 3118c2ecf20Sopenharmony_ci 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00); 3128c2ecf20Sopenharmony_ci 3138c2ecf20Sopenharmony_ci /* This command is to set backward GIP timing. */ 3148c2ecf20Sopenharmony_ci dsi_dcs_write_seq(dsi, ST7703_CMD_SETGIP2, 3158c2ecf20Sopenharmony_ci 0x02, 0x21, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 3168c2ecf20Sopenharmony_ci 0x00, 0x00, 0x00, 0x00, 0x02, 0x46, 0x02, 0x88, 3178c2ecf20Sopenharmony_ci 0x88, 0x88, 0x88, 0x88, 0x88, 0x64, 0x88, 0x13, 3188c2ecf20Sopenharmony_ci 0x57, 0x13, 0x88, 0x88, 0x88, 0x88, 0x88, 0x88, 3198c2ecf20Sopenharmony_ci 0x75, 0x88, 0x23, 0x14, 0x00, 0x00, 0x02, 0x00, 3208c2ecf20Sopenharmony_ci 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 3218c2ecf20Sopenharmony_ci 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x03, 0x0A, 3228c2ecf20Sopenharmony_ci 0xA5, 0x00, 0x00, 0x00, 0x00); 3238c2ecf20Sopenharmony_ci 3248c2ecf20Sopenharmony_ci /* Adjust the gamma characteristics of the panel. */ 3258c2ecf20Sopenharmony_ci dsi_dcs_write_seq(dsi, ST7703_CMD_SETGAMMA, 3268c2ecf20Sopenharmony_ci 0x00, 0x09, 0x0D, 0x23, 0x27, 0x3C, 0x41, 0x35, 3278c2ecf20Sopenharmony_ci 0x07, 0x0D, 0x0E, 0x12, 0x13, 0x10, 0x12, 0x12, 3288c2ecf20Sopenharmony_ci 0x18, 0x00, 0x09, 0x0D, 0x23, 0x27, 0x3C, 0x41, 3298c2ecf20Sopenharmony_ci 0x35, 0x07, 0x0D, 0x0E, 0x12, 0x13, 0x10, 0x12, 3308c2ecf20Sopenharmony_ci 0x12, 0x18); 3318c2ecf20Sopenharmony_ci 3328c2ecf20Sopenharmony_ci return 0; 3338c2ecf20Sopenharmony_ci} 3348c2ecf20Sopenharmony_ci 3358c2ecf20Sopenharmony_cistatic const struct drm_display_mode xbd599_mode = { 3368c2ecf20Sopenharmony_ci .hdisplay = 720, 3378c2ecf20Sopenharmony_ci .hsync_start = 720 + 40, 3388c2ecf20Sopenharmony_ci .hsync_end = 720 + 40 + 40, 3398c2ecf20Sopenharmony_ci .htotal = 720 + 40 + 40 + 40, 3408c2ecf20Sopenharmony_ci .vdisplay = 1440, 3418c2ecf20Sopenharmony_ci .vsync_start = 1440 + 18, 3428c2ecf20Sopenharmony_ci .vsync_end = 1440 + 18 + 10, 3438c2ecf20Sopenharmony_ci .vtotal = 1440 + 18 + 10 + 17, 3448c2ecf20Sopenharmony_ci .clock = 69000, 3458c2ecf20Sopenharmony_ci .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC, 3468c2ecf20Sopenharmony_ci .width_mm = 68, 3478c2ecf20Sopenharmony_ci .height_mm = 136, 3488c2ecf20Sopenharmony_ci}; 3498c2ecf20Sopenharmony_ci 3508c2ecf20Sopenharmony_cistatic const struct st7703_panel_desc xbd599_desc = { 3518c2ecf20Sopenharmony_ci .mode = &xbd599_mode, 3528c2ecf20Sopenharmony_ci .lanes = 4, 3538c2ecf20Sopenharmony_ci .mode_flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_MODE_VIDEO_SYNC_PULSE, 3548c2ecf20Sopenharmony_ci .format = MIPI_DSI_FMT_RGB888, 3558c2ecf20Sopenharmony_ci .init_sequence = xbd599_init_sequence, 3568c2ecf20Sopenharmony_ci}; 3578c2ecf20Sopenharmony_ci 3588c2ecf20Sopenharmony_cistatic int st7703_enable(struct drm_panel *panel) 3598c2ecf20Sopenharmony_ci{ 3608c2ecf20Sopenharmony_ci struct st7703 *ctx = panel_to_st7703(panel); 3618c2ecf20Sopenharmony_ci struct mipi_dsi_device *dsi = to_mipi_dsi_device(ctx->dev); 3628c2ecf20Sopenharmony_ci int ret; 3638c2ecf20Sopenharmony_ci 3648c2ecf20Sopenharmony_ci ret = ctx->desc->init_sequence(ctx); 3658c2ecf20Sopenharmony_ci if (ret < 0) { 3668c2ecf20Sopenharmony_ci dev_err(ctx->dev, "Panel init sequence failed: %d\n", ret); 3678c2ecf20Sopenharmony_ci return ret; 3688c2ecf20Sopenharmony_ci } 3698c2ecf20Sopenharmony_ci 3708c2ecf20Sopenharmony_ci msleep(20); 3718c2ecf20Sopenharmony_ci 3728c2ecf20Sopenharmony_ci ret = mipi_dsi_dcs_exit_sleep_mode(dsi); 3738c2ecf20Sopenharmony_ci if (ret < 0) { 3748c2ecf20Sopenharmony_ci dev_err(ctx->dev, "Failed to exit sleep mode: %d\n", ret); 3758c2ecf20Sopenharmony_ci return ret; 3768c2ecf20Sopenharmony_ci } 3778c2ecf20Sopenharmony_ci 3788c2ecf20Sopenharmony_ci /* Panel is operational 120 msec after reset */ 3798c2ecf20Sopenharmony_ci msleep(60); 3808c2ecf20Sopenharmony_ci 3818c2ecf20Sopenharmony_ci ret = mipi_dsi_dcs_set_display_on(dsi); 3828c2ecf20Sopenharmony_ci if (ret) 3838c2ecf20Sopenharmony_ci return ret; 3848c2ecf20Sopenharmony_ci 3858c2ecf20Sopenharmony_ci dev_dbg(ctx->dev, "Panel init sequence done\n"); 3868c2ecf20Sopenharmony_ci 3878c2ecf20Sopenharmony_ci return 0; 3888c2ecf20Sopenharmony_ci} 3898c2ecf20Sopenharmony_ci 3908c2ecf20Sopenharmony_cistatic int st7703_disable(struct drm_panel *panel) 3918c2ecf20Sopenharmony_ci{ 3928c2ecf20Sopenharmony_ci struct st7703 *ctx = panel_to_st7703(panel); 3938c2ecf20Sopenharmony_ci struct mipi_dsi_device *dsi = to_mipi_dsi_device(ctx->dev); 3948c2ecf20Sopenharmony_ci int ret; 3958c2ecf20Sopenharmony_ci 3968c2ecf20Sopenharmony_ci ret = mipi_dsi_dcs_set_display_off(dsi); 3978c2ecf20Sopenharmony_ci if (ret < 0) 3988c2ecf20Sopenharmony_ci dev_err(ctx->dev, "Failed to turn off the display: %d\n", ret); 3998c2ecf20Sopenharmony_ci 4008c2ecf20Sopenharmony_ci ret = mipi_dsi_dcs_enter_sleep_mode(dsi); 4018c2ecf20Sopenharmony_ci if (ret < 0) 4028c2ecf20Sopenharmony_ci dev_err(ctx->dev, "Failed to enter sleep mode: %d\n", ret); 4038c2ecf20Sopenharmony_ci 4048c2ecf20Sopenharmony_ci return 0; 4058c2ecf20Sopenharmony_ci} 4068c2ecf20Sopenharmony_ci 4078c2ecf20Sopenharmony_cistatic int st7703_unprepare(struct drm_panel *panel) 4088c2ecf20Sopenharmony_ci{ 4098c2ecf20Sopenharmony_ci struct st7703 *ctx = panel_to_st7703(panel); 4108c2ecf20Sopenharmony_ci 4118c2ecf20Sopenharmony_ci if (!ctx->prepared) 4128c2ecf20Sopenharmony_ci return 0; 4138c2ecf20Sopenharmony_ci 4148c2ecf20Sopenharmony_ci gpiod_set_value_cansleep(ctx->reset_gpio, 1); 4158c2ecf20Sopenharmony_ci regulator_disable(ctx->iovcc); 4168c2ecf20Sopenharmony_ci regulator_disable(ctx->vcc); 4178c2ecf20Sopenharmony_ci ctx->prepared = false; 4188c2ecf20Sopenharmony_ci 4198c2ecf20Sopenharmony_ci return 0; 4208c2ecf20Sopenharmony_ci} 4218c2ecf20Sopenharmony_ci 4228c2ecf20Sopenharmony_cistatic int st7703_prepare(struct drm_panel *panel) 4238c2ecf20Sopenharmony_ci{ 4248c2ecf20Sopenharmony_ci struct st7703 *ctx = panel_to_st7703(panel); 4258c2ecf20Sopenharmony_ci int ret; 4268c2ecf20Sopenharmony_ci 4278c2ecf20Sopenharmony_ci if (ctx->prepared) 4288c2ecf20Sopenharmony_ci return 0; 4298c2ecf20Sopenharmony_ci 4308c2ecf20Sopenharmony_ci dev_dbg(ctx->dev, "Resetting the panel\n"); 4318c2ecf20Sopenharmony_ci gpiod_set_value_cansleep(ctx->reset_gpio, 1); 4328c2ecf20Sopenharmony_ci 4338c2ecf20Sopenharmony_ci ret = regulator_enable(ctx->iovcc); 4348c2ecf20Sopenharmony_ci if (ret < 0) { 4358c2ecf20Sopenharmony_ci dev_err(ctx->dev, "Failed to enable iovcc supply: %d\n", ret); 4368c2ecf20Sopenharmony_ci return ret; 4378c2ecf20Sopenharmony_ci } 4388c2ecf20Sopenharmony_ci 4398c2ecf20Sopenharmony_ci ret = regulator_enable(ctx->vcc); 4408c2ecf20Sopenharmony_ci if (ret < 0) { 4418c2ecf20Sopenharmony_ci dev_err(ctx->dev, "Failed to enable vcc supply: %d\n", ret); 4428c2ecf20Sopenharmony_ci regulator_disable(ctx->iovcc); 4438c2ecf20Sopenharmony_ci return ret; 4448c2ecf20Sopenharmony_ci } 4458c2ecf20Sopenharmony_ci 4468c2ecf20Sopenharmony_ci /* Give power supplies time to stabilize before deasserting reset. */ 4478c2ecf20Sopenharmony_ci usleep_range(10000, 20000); 4488c2ecf20Sopenharmony_ci 4498c2ecf20Sopenharmony_ci gpiod_set_value_cansleep(ctx->reset_gpio, 0); 4508c2ecf20Sopenharmony_ci usleep_range(15000, 20000); 4518c2ecf20Sopenharmony_ci 4528c2ecf20Sopenharmony_ci ctx->prepared = true; 4538c2ecf20Sopenharmony_ci 4548c2ecf20Sopenharmony_ci return 0; 4558c2ecf20Sopenharmony_ci} 4568c2ecf20Sopenharmony_ci 4578c2ecf20Sopenharmony_cistatic int st7703_get_modes(struct drm_panel *panel, 4588c2ecf20Sopenharmony_ci struct drm_connector *connector) 4598c2ecf20Sopenharmony_ci{ 4608c2ecf20Sopenharmony_ci struct st7703 *ctx = panel_to_st7703(panel); 4618c2ecf20Sopenharmony_ci struct drm_display_mode *mode; 4628c2ecf20Sopenharmony_ci 4638c2ecf20Sopenharmony_ci mode = drm_mode_duplicate(connector->dev, ctx->desc->mode); 4648c2ecf20Sopenharmony_ci if (!mode) { 4658c2ecf20Sopenharmony_ci dev_err(ctx->dev, "Failed to add mode %ux%u@%u\n", 4668c2ecf20Sopenharmony_ci ctx->desc->mode->hdisplay, ctx->desc->mode->vdisplay, 4678c2ecf20Sopenharmony_ci drm_mode_vrefresh(ctx->desc->mode)); 4688c2ecf20Sopenharmony_ci return -ENOMEM; 4698c2ecf20Sopenharmony_ci } 4708c2ecf20Sopenharmony_ci 4718c2ecf20Sopenharmony_ci drm_mode_set_name(mode); 4728c2ecf20Sopenharmony_ci 4738c2ecf20Sopenharmony_ci mode->type = DRM_MODE_TYPE_DRIVER | DRM_MODE_TYPE_PREFERRED; 4748c2ecf20Sopenharmony_ci connector->display_info.width_mm = mode->width_mm; 4758c2ecf20Sopenharmony_ci connector->display_info.height_mm = mode->height_mm; 4768c2ecf20Sopenharmony_ci drm_mode_probed_add(connector, mode); 4778c2ecf20Sopenharmony_ci 4788c2ecf20Sopenharmony_ci return 1; 4798c2ecf20Sopenharmony_ci} 4808c2ecf20Sopenharmony_ci 4818c2ecf20Sopenharmony_cistatic const struct drm_panel_funcs st7703_drm_funcs = { 4828c2ecf20Sopenharmony_ci .disable = st7703_disable, 4838c2ecf20Sopenharmony_ci .unprepare = st7703_unprepare, 4848c2ecf20Sopenharmony_ci .prepare = st7703_prepare, 4858c2ecf20Sopenharmony_ci .enable = st7703_enable, 4868c2ecf20Sopenharmony_ci .get_modes = st7703_get_modes, 4878c2ecf20Sopenharmony_ci}; 4888c2ecf20Sopenharmony_ci 4898c2ecf20Sopenharmony_cistatic int allpixelson_set(void *data, u64 val) 4908c2ecf20Sopenharmony_ci{ 4918c2ecf20Sopenharmony_ci struct st7703 *ctx = data; 4928c2ecf20Sopenharmony_ci struct mipi_dsi_device *dsi = to_mipi_dsi_device(ctx->dev); 4938c2ecf20Sopenharmony_ci 4948c2ecf20Sopenharmony_ci dev_dbg(ctx->dev, "Setting all pixels on\n"); 4958c2ecf20Sopenharmony_ci dsi_generic_write_seq(dsi, ST7703_CMD_ALL_PIXEL_ON); 4968c2ecf20Sopenharmony_ci msleep(val * 1000); 4978c2ecf20Sopenharmony_ci /* Reset the panel to get video back */ 4988c2ecf20Sopenharmony_ci drm_panel_disable(&ctx->panel); 4998c2ecf20Sopenharmony_ci drm_panel_unprepare(&ctx->panel); 5008c2ecf20Sopenharmony_ci drm_panel_prepare(&ctx->panel); 5018c2ecf20Sopenharmony_ci drm_panel_enable(&ctx->panel); 5028c2ecf20Sopenharmony_ci 5038c2ecf20Sopenharmony_ci return 0; 5048c2ecf20Sopenharmony_ci} 5058c2ecf20Sopenharmony_ci 5068c2ecf20Sopenharmony_ciDEFINE_SIMPLE_ATTRIBUTE(allpixelson_fops, NULL, 5078c2ecf20Sopenharmony_ci allpixelson_set, "%llu\n"); 5088c2ecf20Sopenharmony_ci 5098c2ecf20Sopenharmony_cistatic void st7703_debugfs_init(struct st7703 *ctx) 5108c2ecf20Sopenharmony_ci{ 5118c2ecf20Sopenharmony_ci ctx->debugfs = debugfs_create_dir(DRV_NAME, NULL); 5128c2ecf20Sopenharmony_ci 5138c2ecf20Sopenharmony_ci debugfs_create_file("allpixelson", 0600, ctx->debugfs, ctx, 5148c2ecf20Sopenharmony_ci &allpixelson_fops); 5158c2ecf20Sopenharmony_ci} 5168c2ecf20Sopenharmony_ci 5178c2ecf20Sopenharmony_cistatic void st7703_debugfs_remove(struct st7703 *ctx) 5188c2ecf20Sopenharmony_ci{ 5198c2ecf20Sopenharmony_ci debugfs_remove_recursive(ctx->debugfs); 5208c2ecf20Sopenharmony_ci ctx->debugfs = NULL; 5218c2ecf20Sopenharmony_ci} 5228c2ecf20Sopenharmony_ci 5238c2ecf20Sopenharmony_cistatic int st7703_probe(struct mipi_dsi_device *dsi) 5248c2ecf20Sopenharmony_ci{ 5258c2ecf20Sopenharmony_ci struct device *dev = &dsi->dev; 5268c2ecf20Sopenharmony_ci struct st7703 *ctx; 5278c2ecf20Sopenharmony_ci int ret; 5288c2ecf20Sopenharmony_ci 5298c2ecf20Sopenharmony_ci ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL); 5308c2ecf20Sopenharmony_ci if (!ctx) 5318c2ecf20Sopenharmony_ci return -ENOMEM; 5328c2ecf20Sopenharmony_ci 5338c2ecf20Sopenharmony_ci ctx->reset_gpio = devm_gpiod_get(dev, "reset", GPIOD_OUT_LOW); 5348c2ecf20Sopenharmony_ci if (IS_ERR(ctx->reset_gpio)) { 5358c2ecf20Sopenharmony_ci dev_err(dev, "cannot get reset gpio\n"); 5368c2ecf20Sopenharmony_ci return PTR_ERR(ctx->reset_gpio); 5378c2ecf20Sopenharmony_ci } 5388c2ecf20Sopenharmony_ci 5398c2ecf20Sopenharmony_ci mipi_dsi_set_drvdata(dsi, ctx); 5408c2ecf20Sopenharmony_ci 5418c2ecf20Sopenharmony_ci ctx->dev = dev; 5428c2ecf20Sopenharmony_ci ctx->desc = of_device_get_match_data(dev); 5438c2ecf20Sopenharmony_ci 5448c2ecf20Sopenharmony_ci dsi->mode_flags = ctx->desc->mode_flags; 5458c2ecf20Sopenharmony_ci dsi->format = ctx->desc->format; 5468c2ecf20Sopenharmony_ci dsi->lanes = ctx->desc->lanes; 5478c2ecf20Sopenharmony_ci 5488c2ecf20Sopenharmony_ci ctx->vcc = devm_regulator_get(dev, "vcc"); 5498c2ecf20Sopenharmony_ci if (IS_ERR(ctx->vcc)) { 5508c2ecf20Sopenharmony_ci ret = PTR_ERR(ctx->vcc); 5518c2ecf20Sopenharmony_ci if (ret != -EPROBE_DEFER) 5528c2ecf20Sopenharmony_ci dev_err(dev, "Failed to request vcc regulator: %d\n", ret); 5538c2ecf20Sopenharmony_ci return ret; 5548c2ecf20Sopenharmony_ci } 5558c2ecf20Sopenharmony_ci ctx->iovcc = devm_regulator_get(dev, "iovcc"); 5568c2ecf20Sopenharmony_ci if (IS_ERR(ctx->iovcc)) { 5578c2ecf20Sopenharmony_ci ret = PTR_ERR(ctx->iovcc); 5588c2ecf20Sopenharmony_ci if (ret != -EPROBE_DEFER) 5598c2ecf20Sopenharmony_ci dev_err(dev, "Failed to request iovcc regulator: %d\n", ret); 5608c2ecf20Sopenharmony_ci return ret; 5618c2ecf20Sopenharmony_ci } 5628c2ecf20Sopenharmony_ci 5638c2ecf20Sopenharmony_ci drm_panel_init(&ctx->panel, dev, &st7703_drm_funcs, 5648c2ecf20Sopenharmony_ci DRM_MODE_CONNECTOR_DSI); 5658c2ecf20Sopenharmony_ci 5668c2ecf20Sopenharmony_ci ret = drm_panel_of_backlight(&ctx->panel); 5678c2ecf20Sopenharmony_ci if (ret) 5688c2ecf20Sopenharmony_ci return ret; 5698c2ecf20Sopenharmony_ci 5708c2ecf20Sopenharmony_ci drm_panel_add(&ctx->panel); 5718c2ecf20Sopenharmony_ci 5728c2ecf20Sopenharmony_ci ret = mipi_dsi_attach(dsi); 5738c2ecf20Sopenharmony_ci if (ret < 0) { 5748c2ecf20Sopenharmony_ci dev_err(dev, "mipi_dsi_attach failed (%d). Is host ready?\n", ret); 5758c2ecf20Sopenharmony_ci drm_panel_remove(&ctx->panel); 5768c2ecf20Sopenharmony_ci return ret; 5778c2ecf20Sopenharmony_ci } 5788c2ecf20Sopenharmony_ci 5798c2ecf20Sopenharmony_ci dev_info(dev, "%ux%u@%u %ubpp dsi %udl - ready\n", 5808c2ecf20Sopenharmony_ci ctx->desc->mode->hdisplay, ctx->desc->mode->vdisplay, 5818c2ecf20Sopenharmony_ci drm_mode_vrefresh(ctx->desc->mode), 5828c2ecf20Sopenharmony_ci mipi_dsi_pixel_format_to_bpp(dsi->format), dsi->lanes); 5838c2ecf20Sopenharmony_ci 5848c2ecf20Sopenharmony_ci st7703_debugfs_init(ctx); 5858c2ecf20Sopenharmony_ci return 0; 5868c2ecf20Sopenharmony_ci} 5878c2ecf20Sopenharmony_ci 5888c2ecf20Sopenharmony_cistatic void st7703_shutdown(struct mipi_dsi_device *dsi) 5898c2ecf20Sopenharmony_ci{ 5908c2ecf20Sopenharmony_ci struct st7703 *ctx = mipi_dsi_get_drvdata(dsi); 5918c2ecf20Sopenharmony_ci int ret; 5928c2ecf20Sopenharmony_ci 5938c2ecf20Sopenharmony_ci ret = drm_panel_unprepare(&ctx->panel); 5948c2ecf20Sopenharmony_ci if (ret < 0) 5958c2ecf20Sopenharmony_ci dev_err(&dsi->dev, "Failed to unprepare panel: %d\n", ret); 5968c2ecf20Sopenharmony_ci 5978c2ecf20Sopenharmony_ci ret = drm_panel_disable(&ctx->panel); 5988c2ecf20Sopenharmony_ci if (ret < 0) 5998c2ecf20Sopenharmony_ci dev_err(&dsi->dev, "Failed to disable panel: %d\n", ret); 6008c2ecf20Sopenharmony_ci} 6018c2ecf20Sopenharmony_ci 6028c2ecf20Sopenharmony_cistatic int st7703_remove(struct mipi_dsi_device *dsi) 6038c2ecf20Sopenharmony_ci{ 6048c2ecf20Sopenharmony_ci struct st7703 *ctx = mipi_dsi_get_drvdata(dsi); 6058c2ecf20Sopenharmony_ci int ret; 6068c2ecf20Sopenharmony_ci 6078c2ecf20Sopenharmony_ci st7703_shutdown(dsi); 6088c2ecf20Sopenharmony_ci 6098c2ecf20Sopenharmony_ci ret = mipi_dsi_detach(dsi); 6108c2ecf20Sopenharmony_ci if (ret < 0) 6118c2ecf20Sopenharmony_ci dev_err(&dsi->dev, "Failed to detach from DSI host: %d\n", ret); 6128c2ecf20Sopenharmony_ci 6138c2ecf20Sopenharmony_ci drm_panel_remove(&ctx->panel); 6148c2ecf20Sopenharmony_ci 6158c2ecf20Sopenharmony_ci st7703_debugfs_remove(ctx); 6168c2ecf20Sopenharmony_ci 6178c2ecf20Sopenharmony_ci return 0; 6188c2ecf20Sopenharmony_ci} 6198c2ecf20Sopenharmony_ci 6208c2ecf20Sopenharmony_cistatic const struct of_device_id st7703_of_match[] = { 6218c2ecf20Sopenharmony_ci { .compatible = "rocktech,jh057n00900", .data = &jh057n00900_panel_desc }, 6228c2ecf20Sopenharmony_ci { .compatible = "xingbangda,xbd599", .data = &xbd599_desc }, 6238c2ecf20Sopenharmony_ci { /* sentinel */ } 6248c2ecf20Sopenharmony_ci}; 6258c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, st7703_of_match); 6268c2ecf20Sopenharmony_ci 6278c2ecf20Sopenharmony_cistatic struct mipi_dsi_driver st7703_driver = { 6288c2ecf20Sopenharmony_ci .probe = st7703_probe, 6298c2ecf20Sopenharmony_ci .remove = st7703_remove, 6308c2ecf20Sopenharmony_ci .shutdown = st7703_shutdown, 6318c2ecf20Sopenharmony_ci .driver = { 6328c2ecf20Sopenharmony_ci .name = DRV_NAME, 6338c2ecf20Sopenharmony_ci .of_match_table = st7703_of_match, 6348c2ecf20Sopenharmony_ci }, 6358c2ecf20Sopenharmony_ci}; 6368c2ecf20Sopenharmony_cimodule_mipi_dsi_driver(st7703_driver); 6378c2ecf20Sopenharmony_ci 6388c2ecf20Sopenharmony_ciMODULE_AUTHOR("Guido Günther <agx@sigxcpu.org>"); 6398c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("DRM driver for Sitronix ST7703 based MIPI DSI panels"); 6408c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2"); 641