18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Copyright (C) 2013 Red Hat
48c2ecf20Sopenharmony_ci * Author: Rob Clark <robdclark@gmail.com>
58c2ecf20Sopenharmony_ci */
68c2ecf20Sopenharmony_ci
78c2ecf20Sopenharmony_ci#include <linux/delay.h>
88c2ecf20Sopenharmony_ci#include <drm/drm_bridge_connector.h>
98c2ecf20Sopenharmony_ci
108c2ecf20Sopenharmony_ci#include "msm_kms.h"
118c2ecf20Sopenharmony_ci#include "hdmi.h"
128c2ecf20Sopenharmony_ci
138c2ecf20Sopenharmony_civoid msm_hdmi_bridge_destroy(struct drm_bridge *bridge)
148c2ecf20Sopenharmony_ci{
158c2ecf20Sopenharmony_ci	struct hdmi_bridge *hdmi_bridge = to_hdmi_bridge(bridge);
168c2ecf20Sopenharmony_ci
178c2ecf20Sopenharmony_ci	msm_hdmi_hpd_disable(hdmi_bridge);
188c2ecf20Sopenharmony_ci}
198c2ecf20Sopenharmony_ci
208c2ecf20Sopenharmony_cistatic void msm_hdmi_power_on(struct drm_bridge *bridge)
218c2ecf20Sopenharmony_ci{
228c2ecf20Sopenharmony_ci	struct drm_device *dev = bridge->dev;
238c2ecf20Sopenharmony_ci	struct hdmi_bridge *hdmi_bridge = to_hdmi_bridge(bridge);
248c2ecf20Sopenharmony_ci	struct hdmi *hdmi = hdmi_bridge->hdmi;
258c2ecf20Sopenharmony_ci	const struct hdmi_platform_config *config = hdmi->config;
268c2ecf20Sopenharmony_ci	int i, ret;
278c2ecf20Sopenharmony_ci
288c2ecf20Sopenharmony_ci	pm_runtime_get_sync(&hdmi->pdev->dev);
298c2ecf20Sopenharmony_ci
308c2ecf20Sopenharmony_ci	for (i = 0; i < config->pwr_reg_cnt; i++) {
318c2ecf20Sopenharmony_ci		ret = regulator_enable(hdmi->pwr_regs[i]);
328c2ecf20Sopenharmony_ci		if (ret) {
338c2ecf20Sopenharmony_ci			DRM_DEV_ERROR(dev->dev, "failed to enable pwr regulator: %s (%d)\n",
348c2ecf20Sopenharmony_ci					config->pwr_reg_names[i], ret);
358c2ecf20Sopenharmony_ci		}
368c2ecf20Sopenharmony_ci	}
378c2ecf20Sopenharmony_ci
388c2ecf20Sopenharmony_ci	if (config->pwr_clk_cnt > 0) {
398c2ecf20Sopenharmony_ci		DBG("pixclock: %lu", hdmi->pixclock);
408c2ecf20Sopenharmony_ci		ret = clk_set_rate(hdmi->pwr_clks[0], hdmi->pixclock);
418c2ecf20Sopenharmony_ci		if (ret) {
428c2ecf20Sopenharmony_ci			DRM_DEV_ERROR(dev->dev, "failed to set pixel clk: %s (%d)\n",
438c2ecf20Sopenharmony_ci					config->pwr_clk_names[0], ret);
448c2ecf20Sopenharmony_ci		}
458c2ecf20Sopenharmony_ci	}
468c2ecf20Sopenharmony_ci
478c2ecf20Sopenharmony_ci	for (i = 0; i < config->pwr_clk_cnt; i++) {
488c2ecf20Sopenharmony_ci		ret = clk_prepare_enable(hdmi->pwr_clks[i]);
498c2ecf20Sopenharmony_ci		if (ret) {
508c2ecf20Sopenharmony_ci			DRM_DEV_ERROR(dev->dev, "failed to enable pwr clk: %s (%d)\n",
518c2ecf20Sopenharmony_ci					config->pwr_clk_names[i], ret);
528c2ecf20Sopenharmony_ci		}
538c2ecf20Sopenharmony_ci	}
548c2ecf20Sopenharmony_ci}
558c2ecf20Sopenharmony_ci
568c2ecf20Sopenharmony_cistatic void power_off(struct drm_bridge *bridge)
578c2ecf20Sopenharmony_ci{
588c2ecf20Sopenharmony_ci	struct drm_device *dev = bridge->dev;
598c2ecf20Sopenharmony_ci	struct hdmi_bridge *hdmi_bridge = to_hdmi_bridge(bridge);
608c2ecf20Sopenharmony_ci	struct hdmi *hdmi = hdmi_bridge->hdmi;
618c2ecf20Sopenharmony_ci	const struct hdmi_platform_config *config = hdmi->config;
628c2ecf20Sopenharmony_ci	int i, ret;
638c2ecf20Sopenharmony_ci
648c2ecf20Sopenharmony_ci	/* TODO do we need to wait for final vblank somewhere before
658c2ecf20Sopenharmony_ci	 * cutting the clocks?
668c2ecf20Sopenharmony_ci	 */
678c2ecf20Sopenharmony_ci	mdelay(16 + 4);
688c2ecf20Sopenharmony_ci
698c2ecf20Sopenharmony_ci	for (i = 0; i < config->pwr_clk_cnt; i++)
708c2ecf20Sopenharmony_ci		clk_disable_unprepare(hdmi->pwr_clks[i]);
718c2ecf20Sopenharmony_ci
728c2ecf20Sopenharmony_ci	for (i = 0; i < config->pwr_reg_cnt; i++) {
738c2ecf20Sopenharmony_ci		ret = regulator_disable(hdmi->pwr_regs[i]);
748c2ecf20Sopenharmony_ci		if (ret) {
758c2ecf20Sopenharmony_ci			DRM_DEV_ERROR(dev->dev, "failed to disable pwr regulator: %s (%d)\n",
768c2ecf20Sopenharmony_ci					config->pwr_reg_names[i], ret);
778c2ecf20Sopenharmony_ci		}
788c2ecf20Sopenharmony_ci	}
798c2ecf20Sopenharmony_ci
808c2ecf20Sopenharmony_ci	pm_runtime_put_autosuspend(&hdmi->pdev->dev);
818c2ecf20Sopenharmony_ci}
828c2ecf20Sopenharmony_ci
838c2ecf20Sopenharmony_ci#define AVI_IFRAME_LINE_NUMBER 1
848c2ecf20Sopenharmony_ci
858c2ecf20Sopenharmony_cistatic void msm_hdmi_config_avi_infoframe(struct hdmi *hdmi)
868c2ecf20Sopenharmony_ci{
878c2ecf20Sopenharmony_ci	struct drm_crtc *crtc = hdmi->encoder->crtc;
888c2ecf20Sopenharmony_ci	const struct drm_display_mode *mode = &crtc->state->adjusted_mode;
898c2ecf20Sopenharmony_ci	union hdmi_infoframe frame;
908c2ecf20Sopenharmony_ci	u8 buffer[HDMI_INFOFRAME_SIZE(AVI)];
918c2ecf20Sopenharmony_ci	u32 val;
928c2ecf20Sopenharmony_ci	int len;
938c2ecf20Sopenharmony_ci
948c2ecf20Sopenharmony_ci	drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
958c2ecf20Sopenharmony_ci						 hdmi->connector, mode);
968c2ecf20Sopenharmony_ci
978c2ecf20Sopenharmony_ci	len = hdmi_infoframe_pack(&frame, buffer, sizeof(buffer));
988c2ecf20Sopenharmony_ci	if (len < 0) {
998c2ecf20Sopenharmony_ci		DRM_DEV_ERROR(&hdmi->pdev->dev,
1008c2ecf20Sopenharmony_ci			"failed to configure avi infoframe\n");
1018c2ecf20Sopenharmony_ci		return;
1028c2ecf20Sopenharmony_ci	}
1038c2ecf20Sopenharmony_ci
1048c2ecf20Sopenharmony_ci	/*
1058c2ecf20Sopenharmony_ci	 * the AVI_INFOx registers don't map exactly to how the AVI infoframes
1068c2ecf20Sopenharmony_ci	 * are packed according to the spec. The checksum from the header is
1078c2ecf20Sopenharmony_ci	 * written to the LSB byte of AVI_INFO0 and the version is written to
1088c2ecf20Sopenharmony_ci	 * the third byte from the LSB of AVI_INFO3
1098c2ecf20Sopenharmony_ci	 */
1108c2ecf20Sopenharmony_ci	hdmi_write(hdmi, REG_HDMI_AVI_INFO(0),
1118c2ecf20Sopenharmony_ci		   buffer[3] |
1128c2ecf20Sopenharmony_ci		   buffer[4] << 8 |
1138c2ecf20Sopenharmony_ci		   buffer[5] << 16 |
1148c2ecf20Sopenharmony_ci		   buffer[6] << 24);
1158c2ecf20Sopenharmony_ci
1168c2ecf20Sopenharmony_ci	hdmi_write(hdmi, REG_HDMI_AVI_INFO(1),
1178c2ecf20Sopenharmony_ci		   buffer[7] |
1188c2ecf20Sopenharmony_ci		   buffer[8] << 8 |
1198c2ecf20Sopenharmony_ci		   buffer[9] << 16 |
1208c2ecf20Sopenharmony_ci		   buffer[10] << 24);
1218c2ecf20Sopenharmony_ci
1228c2ecf20Sopenharmony_ci	hdmi_write(hdmi, REG_HDMI_AVI_INFO(2),
1238c2ecf20Sopenharmony_ci		   buffer[11] |
1248c2ecf20Sopenharmony_ci		   buffer[12] << 8 |
1258c2ecf20Sopenharmony_ci		   buffer[13] << 16 |
1268c2ecf20Sopenharmony_ci		   buffer[14] << 24);
1278c2ecf20Sopenharmony_ci
1288c2ecf20Sopenharmony_ci	hdmi_write(hdmi, REG_HDMI_AVI_INFO(3),
1298c2ecf20Sopenharmony_ci		   buffer[15] |
1308c2ecf20Sopenharmony_ci		   buffer[16] << 8 |
1318c2ecf20Sopenharmony_ci		   buffer[1] << 24);
1328c2ecf20Sopenharmony_ci
1338c2ecf20Sopenharmony_ci	hdmi_write(hdmi, REG_HDMI_INFOFRAME_CTRL0,
1348c2ecf20Sopenharmony_ci		   HDMI_INFOFRAME_CTRL0_AVI_SEND |
1358c2ecf20Sopenharmony_ci		   HDMI_INFOFRAME_CTRL0_AVI_CONT);
1368c2ecf20Sopenharmony_ci
1378c2ecf20Sopenharmony_ci	val = hdmi_read(hdmi, REG_HDMI_INFOFRAME_CTRL1);
1388c2ecf20Sopenharmony_ci	val &= ~HDMI_INFOFRAME_CTRL1_AVI_INFO_LINE__MASK;
1398c2ecf20Sopenharmony_ci	val |= HDMI_INFOFRAME_CTRL1_AVI_INFO_LINE(AVI_IFRAME_LINE_NUMBER);
1408c2ecf20Sopenharmony_ci	hdmi_write(hdmi, REG_HDMI_INFOFRAME_CTRL1, val);
1418c2ecf20Sopenharmony_ci}
1428c2ecf20Sopenharmony_ci
1438c2ecf20Sopenharmony_cistatic void msm_hdmi_bridge_pre_enable(struct drm_bridge *bridge)
1448c2ecf20Sopenharmony_ci{
1458c2ecf20Sopenharmony_ci	struct hdmi_bridge *hdmi_bridge = to_hdmi_bridge(bridge);
1468c2ecf20Sopenharmony_ci	struct hdmi *hdmi = hdmi_bridge->hdmi;
1478c2ecf20Sopenharmony_ci	struct hdmi_phy *phy = hdmi->phy;
1488c2ecf20Sopenharmony_ci
1498c2ecf20Sopenharmony_ci	DBG("power up");
1508c2ecf20Sopenharmony_ci
1518c2ecf20Sopenharmony_ci	if (!hdmi->power_on) {
1528c2ecf20Sopenharmony_ci		msm_hdmi_phy_resource_enable(phy);
1538c2ecf20Sopenharmony_ci		msm_hdmi_power_on(bridge);
1548c2ecf20Sopenharmony_ci		hdmi->power_on = true;
1558c2ecf20Sopenharmony_ci		if (hdmi->hdmi_mode) {
1568c2ecf20Sopenharmony_ci			msm_hdmi_config_avi_infoframe(hdmi);
1578c2ecf20Sopenharmony_ci			msm_hdmi_audio_update(hdmi);
1588c2ecf20Sopenharmony_ci		}
1598c2ecf20Sopenharmony_ci	}
1608c2ecf20Sopenharmony_ci
1618c2ecf20Sopenharmony_ci	msm_hdmi_phy_powerup(phy, hdmi->pixclock);
1628c2ecf20Sopenharmony_ci
1638c2ecf20Sopenharmony_ci	msm_hdmi_set_mode(hdmi, true);
1648c2ecf20Sopenharmony_ci
1658c2ecf20Sopenharmony_ci	if (hdmi->hdcp_ctrl)
1668c2ecf20Sopenharmony_ci		msm_hdmi_hdcp_on(hdmi->hdcp_ctrl);
1678c2ecf20Sopenharmony_ci}
1688c2ecf20Sopenharmony_ci
1698c2ecf20Sopenharmony_cistatic void msm_hdmi_bridge_enable(struct drm_bridge *bridge)
1708c2ecf20Sopenharmony_ci{
1718c2ecf20Sopenharmony_ci}
1728c2ecf20Sopenharmony_ci
1738c2ecf20Sopenharmony_cistatic void msm_hdmi_bridge_disable(struct drm_bridge *bridge)
1748c2ecf20Sopenharmony_ci{
1758c2ecf20Sopenharmony_ci}
1768c2ecf20Sopenharmony_ci
1778c2ecf20Sopenharmony_cistatic void msm_hdmi_bridge_post_disable(struct drm_bridge *bridge)
1788c2ecf20Sopenharmony_ci{
1798c2ecf20Sopenharmony_ci	struct hdmi_bridge *hdmi_bridge = to_hdmi_bridge(bridge);
1808c2ecf20Sopenharmony_ci	struct hdmi *hdmi = hdmi_bridge->hdmi;
1818c2ecf20Sopenharmony_ci	struct hdmi_phy *phy = hdmi->phy;
1828c2ecf20Sopenharmony_ci
1838c2ecf20Sopenharmony_ci	if (hdmi->hdcp_ctrl)
1848c2ecf20Sopenharmony_ci		msm_hdmi_hdcp_off(hdmi->hdcp_ctrl);
1858c2ecf20Sopenharmony_ci
1868c2ecf20Sopenharmony_ci	DBG("power down");
1878c2ecf20Sopenharmony_ci	msm_hdmi_set_mode(hdmi, false);
1888c2ecf20Sopenharmony_ci
1898c2ecf20Sopenharmony_ci	msm_hdmi_phy_powerdown(phy);
1908c2ecf20Sopenharmony_ci
1918c2ecf20Sopenharmony_ci	if (hdmi->power_on) {
1928c2ecf20Sopenharmony_ci		power_off(bridge);
1938c2ecf20Sopenharmony_ci		hdmi->power_on = false;
1948c2ecf20Sopenharmony_ci		if (hdmi->hdmi_mode)
1958c2ecf20Sopenharmony_ci			msm_hdmi_audio_update(hdmi);
1968c2ecf20Sopenharmony_ci		msm_hdmi_phy_resource_disable(phy);
1978c2ecf20Sopenharmony_ci	}
1988c2ecf20Sopenharmony_ci}
1998c2ecf20Sopenharmony_ci
2008c2ecf20Sopenharmony_cistatic void msm_hdmi_bridge_mode_set(struct drm_bridge *bridge,
2018c2ecf20Sopenharmony_ci		 const struct drm_display_mode *mode,
2028c2ecf20Sopenharmony_ci		 const struct drm_display_mode *adjusted_mode)
2038c2ecf20Sopenharmony_ci{
2048c2ecf20Sopenharmony_ci	struct hdmi_bridge *hdmi_bridge = to_hdmi_bridge(bridge);
2058c2ecf20Sopenharmony_ci	struct hdmi *hdmi = hdmi_bridge->hdmi;
2068c2ecf20Sopenharmony_ci	int hstart, hend, vstart, vend;
2078c2ecf20Sopenharmony_ci	uint32_t frame_ctrl;
2088c2ecf20Sopenharmony_ci
2098c2ecf20Sopenharmony_ci	mode = adjusted_mode;
2108c2ecf20Sopenharmony_ci
2118c2ecf20Sopenharmony_ci	hdmi->pixclock = mode->clock * 1000;
2128c2ecf20Sopenharmony_ci
2138c2ecf20Sopenharmony_ci	hstart = mode->htotal - mode->hsync_start;
2148c2ecf20Sopenharmony_ci	hend   = mode->htotal - mode->hsync_start + mode->hdisplay;
2158c2ecf20Sopenharmony_ci
2168c2ecf20Sopenharmony_ci	vstart = mode->vtotal - mode->vsync_start - 1;
2178c2ecf20Sopenharmony_ci	vend   = mode->vtotal - mode->vsync_start + mode->vdisplay - 1;
2188c2ecf20Sopenharmony_ci
2198c2ecf20Sopenharmony_ci	DBG("htotal=%d, vtotal=%d, hstart=%d, hend=%d, vstart=%d, vend=%d",
2208c2ecf20Sopenharmony_ci			mode->htotal, mode->vtotal, hstart, hend, vstart, vend);
2218c2ecf20Sopenharmony_ci
2228c2ecf20Sopenharmony_ci	hdmi_write(hdmi, REG_HDMI_TOTAL,
2238c2ecf20Sopenharmony_ci			HDMI_TOTAL_H_TOTAL(mode->htotal - 1) |
2248c2ecf20Sopenharmony_ci			HDMI_TOTAL_V_TOTAL(mode->vtotal - 1));
2258c2ecf20Sopenharmony_ci
2268c2ecf20Sopenharmony_ci	hdmi_write(hdmi, REG_HDMI_ACTIVE_HSYNC,
2278c2ecf20Sopenharmony_ci			HDMI_ACTIVE_HSYNC_START(hstart) |
2288c2ecf20Sopenharmony_ci			HDMI_ACTIVE_HSYNC_END(hend));
2298c2ecf20Sopenharmony_ci	hdmi_write(hdmi, REG_HDMI_ACTIVE_VSYNC,
2308c2ecf20Sopenharmony_ci			HDMI_ACTIVE_VSYNC_START(vstart) |
2318c2ecf20Sopenharmony_ci			HDMI_ACTIVE_VSYNC_END(vend));
2328c2ecf20Sopenharmony_ci
2338c2ecf20Sopenharmony_ci	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
2348c2ecf20Sopenharmony_ci		hdmi_write(hdmi, REG_HDMI_VSYNC_TOTAL_F2,
2358c2ecf20Sopenharmony_ci				HDMI_VSYNC_TOTAL_F2_V_TOTAL(mode->vtotal));
2368c2ecf20Sopenharmony_ci		hdmi_write(hdmi, REG_HDMI_VSYNC_ACTIVE_F2,
2378c2ecf20Sopenharmony_ci				HDMI_VSYNC_ACTIVE_F2_START(vstart + 1) |
2388c2ecf20Sopenharmony_ci				HDMI_VSYNC_ACTIVE_F2_END(vend + 1));
2398c2ecf20Sopenharmony_ci	} else {
2408c2ecf20Sopenharmony_ci		hdmi_write(hdmi, REG_HDMI_VSYNC_TOTAL_F2,
2418c2ecf20Sopenharmony_ci				HDMI_VSYNC_TOTAL_F2_V_TOTAL(0));
2428c2ecf20Sopenharmony_ci		hdmi_write(hdmi, REG_HDMI_VSYNC_ACTIVE_F2,
2438c2ecf20Sopenharmony_ci				HDMI_VSYNC_ACTIVE_F2_START(0) |
2448c2ecf20Sopenharmony_ci				HDMI_VSYNC_ACTIVE_F2_END(0));
2458c2ecf20Sopenharmony_ci	}
2468c2ecf20Sopenharmony_ci
2478c2ecf20Sopenharmony_ci	frame_ctrl = 0;
2488c2ecf20Sopenharmony_ci	if (mode->flags & DRM_MODE_FLAG_NHSYNC)
2498c2ecf20Sopenharmony_ci		frame_ctrl |= HDMI_FRAME_CTRL_HSYNC_LOW;
2508c2ecf20Sopenharmony_ci	if (mode->flags & DRM_MODE_FLAG_NVSYNC)
2518c2ecf20Sopenharmony_ci		frame_ctrl |= HDMI_FRAME_CTRL_VSYNC_LOW;
2528c2ecf20Sopenharmony_ci	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
2538c2ecf20Sopenharmony_ci		frame_ctrl |= HDMI_FRAME_CTRL_INTERLACED_EN;
2548c2ecf20Sopenharmony_ci	DBG("frame_ctrl=%08x", frame_ctrl);
2558c2ecf20Sopenharmony_ci	hdmi_write(hdmi, REG_HDMI_FRAME_CTRL, frame_ctrl);
2568c2ecf20Sopenharmony_ci
2578c2ecf20Sopenharmony_ci	if (hdmi->hdmi_mode)
2588c2ecf20Sopenharmony_ci		msm_hdmi_audio_update(hdmi);
2598c2ecf20Sopenharmony_ci}
2608c2ecf20Sopenharmony_ci
2618c2ecf20Sopenharmony_cistatic struct edid *msm_hdmi_bridge_get_edid(struct drm_bridge *bridge,
2628c2ecf20Sopenharmony_ci		struct drm_connector *connector)
2638c2ecf20Sopenharmony_ci{
2648c2ecf20Sopenharmony_ci	struct hdmi_bridge *hdmi_bridge = to_hdmi_bridge(bridge);
2658c2ecf20Sopenharmony_ci	struct hdmi *hdmi = hdmi_bridge->hdmi;
2668c2ecf20Sopenharmony_ci	struct edid *edid;
2678c2ecf20Sopenharmony_ci	uint32_t hdmi_ctrl;
2688c2ecf20Sopenharmony_ci
2698c2ecf20Sopenharmony_ci	hdmi_ctrl = hdmi_read(hdmi, REG_HDMI_CTRL);
2708c2ecf20Sopenharmony_ci	hdmi_write(hdmi, REG_HDMI_CTRL, hdmi_ctrl | HDMI_CTRL_ENABLE);
2718c2ecf20Sopenharmony_ci
2728c2ecf20Sopenharmony_ci	edid = drm_get_edid(connector, hdmi->i2c);
2738c2ecf20Sopenharmony_ci
2748c2ecf20Sopenharmony_ci	hdmi_write(hdmi, REG_HDMI_CTRL, hdmi_ctrl);
2758c2ecf20Sopenharmony_ci
2768c2ecf20Sopenharmony_ci	hdmi->hdmi_mode = drm_detect_hdmi_monitor(edid);
2778c2ecf20Sopenharmony_ci
2788c2ecf20Sopenharmony_ci	return edid;
2798c2ecf20Sopenharmony_ci}
2808c2ecf20Sopenharmony_ci
2818c2ecf20Sopenharmony_cistatic enum drm_mode_status msm_hdmi_bridge_mode_valid(struct drm_bridge *bridge,
2828c2ecf20Sopenharmony_ci		const struct drm_display_info *info,
2838c2ecf20Sopenharmony_ci		const struct drm_display_mode *mode)
2848c2ecf20Sopenharmony_ci{
2858c2ecf20Sopenharmony_ci	struct hdmi_bridge *hdmi_bridge = to_hdmi_bridge(bridge);
2868c2ecf20Sopenharmony_ci	struct hdmi *hdmi = hdmi_bridge->hdmi;
2878c2ecf20Sopenharmony_ci	const struct hdmi_platform_config *config = hdmi->config;
2888c2ecf20Sopenharmony_ci	struct msm_drm_private *priv = bridge->dev->dev_private;
2898c2ecf20Sopenharmony_ci	struct msm_kms *kms = priv->kms;
2908c2ecf20Sopenharmony_ci	long actual, requested;
2918c2ecf20Sopenharmony_ci
2928c2ecf20Sopenharmony_ci	requested = 1000 * mode->clock;
2938c2ecf20Sopenharmony_ci	actual = kms->funcs->round_pixclk(kms,
2948c2ecf20Sopenharmony_ci			requested, hdmi_bridge->hdmi->encoder);
2958c2ecf20Sopenharmony_ci
2968c2ecf20Sopenharmony_ci	/* for mdp5/apq8074, we manage our own pixel clk (as opposed to
2978c2ecf20Sopenharmony_ci	 * mdp4/dtv stuff where pixel clk is assigned to mdp/encoder
2988c2ecf20Sopenharmony_ci	 * instead):
2998c2ecf20Sopenharmony_ci	 */
3008c2ecf20Sopenharmony_ci	if (config->pwr_clk_cnt > 0)
3018c2ecf20Sopenharmony_ci		actual = clk_round_rate(hdmi->pwr_clks[0], actual);
3028c2ecf20Sopenharmony_ci
3038c2ecf20Sopenharmony_ci	DBG("requested=%ld, actual=%ld", requested, actual);
3048c2ecf20Sopenharmony_ci
3058c2ecf20Sopenharmony_ci	if (actual != requested)
3068c2ecf20Sopenharmony_ci		return MODE_CLOCK_RANGE;
3078c2ecf20Sopenharmony_ci
3088c2ecf20Sopenharmony_ci	return 0;
3098c2ecf20Sopenharmony_ci}
3108c2ecf20Sopenharmony_ci
3118c2ecf20Sopenharmony_cistatic const struct drm_bridge_funcs msm_hdmi_bridge_funcs = {
3128c2ecf20Sopenharmony_ci		.pre_enable = msm_hdmi_bridge_pre_enable,
3138c2ecf20Sopenharmony_ci		.enable = msm_hdmi_bridge_enable,
3148c2ecf20Sopenharmony_ci		.disable = msm_hdmi_bridge_disable,
3158c2ecf20Sopenharmony_ci		.post_disable = msm_hdmi_bridge_post_disable,
3168c2ecf20Sopenharmony_ci		.mode_set = msm_hdmi_bridge_mode_set,
3178c2ecf20Sopenharmony_ci		.mode_valid = msm_hdmi_bridge_mode_valid,
3188c2ecf20Sopenharmony_ci		.get_edid = msm_hdmi_bridge_get_edid,
3198c2ecf20Sopenharmony_ci		.detect = msm_hdmi_bridge_detect,
3208c2ecf20Sopenharmony_ci};
3218c2ecf20Sopenharmony_ci
3228c2ecf20Sopenharmony_cistatic void
3238c2ecf20Sopenharmony_cimsm_hdmi_hotplug_work(struct work_struct *work)
3248c2ecf20Sopenharmony_ci{
3258c2ecf20Sopenharmony_ci	struct hdmi_bridge *hdmi_bridge =
3268c2ecf20Sopenharmony_ci		container_of(work, struct hdmi_bridge, hpd_work);
3278c2ecf20Sopenharmony_ci	struct drm_bridge *bridge = &hdmi_bridge->base;
3288c2ecf20Sopenharmony_ci
3298c2ecf20Sopenharmony_ci	drm_bridge_hpd_notify(bridge, drm_bridge_detect(bridge));
3308c2ecf20Sopenharmony_ci}
3318c2ecf20Sopenharmony_ci
3328c2ecf20Sopenharmony_ci/* initialize bridge */
3338c2ecf20Sopenharmony_cistruct drm_bridge *msm_hdmi_bridge_init(struct hdmi *hdmi)
3348c2ecf20Sopenharmony_ci{
3358c2ecf20Sopenharmony_ci	struct drm_bridge *bridge = NULL;
3368c2ecf20Sopenharmony_ci	struct hdmi_bridge *hdmi_bridge;
3378c2ecf20Sopenharmony_ci	int ret;
3388c2ecf20Sopenharmony_ci
3398c2ecf20Sopenharmony_ci	hdmi_bridge = devm_kzalloc(hdmi->dev->dev,
3408c2ecf20Sopenharmony_ci			sizeof(*hdmi_bridge), GFP_KERNEL);
3418c2ecf20Sopenharmony_ci	if (!hdmi_bridge) {
3428c2ecf20Sopenharmony_ci		ret = -ENOMEM;
3438c2ecf20Sopenharmony_ci		goto fail;
3448c2ecf20Sopenharmony_ci	}
3458c2ecf20Sopenharmony_ci
3468c2ecf20Sopenharmony_ci	hdmi_bridge->hdmi = hdmi;
3478c2ecf20Sopenharmony_ci	INIT_WORK(&hdmi_bridge->hpd_work, msm_hdmi_hotplug_work);
3488c2ecf20Sopenharmony_ci
3498c2ecf20Sopenharmony_ci	bridge = &hdmi_bridge->base;
3508c2ecf20Sopenharmony_ci	bridge->funcs = &msm_hdmi_bridge_funcs;
3518c2ecf20Sopenharmony_ci	bridge->ddc = hdmi->i2c;
3528c2ecf20Sopenharmony_ci	bridge->type = DRM_MODE_CONNECTOR_HDMIA;
3538c2ecf20Sopenharmony_ci	bridge->ops = DRM_BRIDGE_OP_HPD |
3548c2ecf20Sopenharmony_ci		DRM_BRIDGE_OP_DETECT |
3558c2ecf20Sopenharmony_ci		DRM_BRIDGE_OP_EDID;
3568c2ecf20Sopenharmony_ci
3578c2ecf20Sopenharmony_ci	ret = drm_bridge_attach(hdmi->encoder, bridge, NULL, DRM_BRIDGE_ATTACH_NO_CONNECTOR);
3588c2ecf20Sopenharmony_ci	if (ret)
3598c2ecf20Sopenharmony_ci		goto fail;
3608c2ecf20Sopenharmony_ci
3618c2ecf20Sopenharmony_ci	return bridge;
3628c2ecf20Sopenharmony_ci
3638c2ecf20Sopenharmony_cifail:
3648c2ecf20Sopenharmony_ci	if (bridge)
3658c2ecf20Sopenharmony_ci		msm_hdmi_bridge_destroy(bridge);
3668c2ecf20Sopenharmony_ci
3678c2ecf20Sopenharmony_ci	return ERR_PTR(ret);
3688c2ecf20Sopenharmony_ci}
369