18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Copyright (c) 2015, The Linux Foundation. All rights reserved. 48c2ecf20Sopenharmony_ci */ 58c2ecf20Sopenharmony_ci 68c2ecf20Sopenharmony_ci#include <linux/clk.h> 78c2ecf20Sopenharmony_ci#include <linux/delay.h> 88c2ecf20Sopenharmony_ci#include <linux/dma-mapping.h> 98c2ecf20Sopenharmony_ci#include <linux/err.h> 108c2ecf20Sopenharmony_ci#include <linux/gpio/consumer.h> 118c2ecf20Sopenharmony_ci#include <linux/interrupt.h> 128c2ecf20Sopenharmony_ci#include <linux/mfd/syscon.h> 138c2ecf20Sopenharmony_ci#include <linux/of_device.h> 148c2ecf20Sopenharmony_ci#include <linux/of_graph.h> 158c2ecf20Sopenharmony_ci#include <linux/of_irq.h> 168c2ecf20Sopenharmony_ci#include <linux/pinctrl/consumer.h> 178c2ecf20Sopenharmony_ci#include <linux/pm_opp.h> 188c2ecf20Sopenharmony_ci#include <linux/regmap.h> 198c2ecf20Sopenharmony_ci#include <linux/regulator/consumer.h> 208c2ecf20Sopenharmony_ci#include <linux/spinlock.h> 218c2ecf20Sopenharmony_ci 228c2ecf20Sopenharmony_ci#include <video/mipi_display.h> 238c2ecf20Sopenharmony_ci 248c2ecf20Sopenharmony_ci#include "dsi.h" 258c2ecf20Sopenharmony_ci#include "dsi.xml.h" 268c2ecf20Sopenharmony_ci#include "sfpb.xml.h" 278c2ecf20Sopenharmony_ci#include "dsi_cfg.h" 288c2ecf20Sopenharmony_ci#include "msm_kms.h" 298c2ecf20Sopenharmony_ci 308c2ecf20Sopenharmony_ci#define DSI_RESET_TOGGLE_DELAY_MS 20 318c2ecf20Sopenharmony_ci 328c2ecf20Sopenharmony_cistatic int dsi_get_version(const void __iomem *base, u32 *major, u32 *minor) 338c2ecf20Sopenharmony_ci{ 348c2ecf20Sopenharmony_ci u32 ver; 358c2ecf20Sopenharmony_ci 368c2ecf20Sopenharmony_ci if (!major || !minor) 378c2ecf20Sopenharmony_ci return -EINVAL; 388c2ecf20Sopenharmony_ci 398c2ecf20Sopenharmony_ci /* 408c2ecf20Sopenharmony_ci * From DSI6G(v3), addition of a 6G_HW_VERSION register at offset 0 418c2ecf20Sopenharmony_ci * makes all other registers 4-byte shifted down. 428c2ecf20Sopenharmony_ci * 438c2ecf20Sopenharmony_ci * In order to identify between DSI6G(v3) and beyond, and DSIv2 and 448c2ecf20Sopenharmony_ci * older, we read the DSI_VERSION register without any shift(offset 458c2ecf20Sopenharmony_ci * 0x1f0). In the case of DSIv2, this hast to be a non-zero value. In 468c2ecf20Sopenharmony_ci * the case of DSI6G, this has to be zero (the offset points to a 478c2ecf20Sopenharmony_ci * scratch register which we never touch) 488c2ecf20Sopenharmony_ci */ 498c2ecf20Sopenharmony_ci 508c2ecf20Sopenharmony_ci ver = msm_readl(base + REG_DSI_VERSION); 518c2ecf20Sopenharmony_ci if (ver) { 528c2ecf20Sopenharmony_ci /* older dsi host, there is no register shift */ 538c2ecf20Sopenharmony_ci ver = FIELD(ver, DSI_VERSION_MAJOR); 548c2ecf20Sopenharmony_ci if (ver <= MSM_DSI_VER_MAJOR_V2) { 558c2ecf20Sopenharmony_ci /* old versions */ 568c2ecf20Sopenharmony_ci *major = ver; 578c2ecf20Sopenharmony_ci *minor = 0; 588c2ecf20Sopenharmony_ci return 0; 598c2ecf20Sopenharmony_ci } else { 608c2ecf20Sopenharmony_ci return -EINVAL; 618c2ecf20Sopenharmony_ci } 628c2ecf20Sopenharmony_ci } else { 638c2ecf20Sopenharmony_ci /* 648c2ecf20Sopenharmony_ci * newer host, offset 0 has 6G_HW_VERSION, the rest of the 658c2ecf20Sopenharmony_ci * registers are shifted down, read DSI_VERSION again with 668c2ecf20Sopenharmony_ci * the shifted offset 678c2ecf20Sopenharmony_ci */ 688c2ecf20Sopenharmony_ci ver = msm_readl(base + DSI_6G_REG_SHIFT + REG_DSI_VERSION); 698c2ecf20Sopenharmony_ci ver = FIELD(ver, DSI_VERSION_MAJOR); 708c2ecf20Sopenharmony_ci if (ver == MSM_DSI_VER_MAJOR_6G) { 718c2ecf20Sopenharmony_ci /* 6G version */ 728c2ecf20Sopenharmony_ci *major = ver; 738c2ecf20Sopenharmony_ci *minor = msm_readl(base + REG_DSI_6G_HW_VERSION); 748c2ecf20Sopenharmony_ci return 0; 758c2ecf20Sopenharmony_ci } else { 768c2ecf20Sopenharmony_ci return -EINVAL; 778c2ecf20Sopenharmony_ci } 788c2ecf20Sopenharmony_ci } 798c2ecf20Sopenharmony_ci} 808c2ecf20Sopenharmony_ci 818c2ecf20Sopenharmony_ci#define DSI_ERR_STATE_ACK 0x0000 828c2ecf20Sopenharmony_ci#define DSI_ERR_STATE_TIMEOUT 0x0001 838c2ecf20Sopenharmony_ci#define DSI_ERR_STATE_DLN0_PHY 0x0002 848c2ecf20Sopenharmony_ci#define DSI_ERR_STATE_FIFO 0x0004 858c2ecf20Sopenharmony_ci#define DSI_ERR_STATE_MDP_FIFO_UNDERFLOW 0x0008 868c2ecf20Sopenharmony_ci#define DSI_ERR_STATE_INTERLEAVE_OP_CONTENTION 0x0010 878c2ecf20Sopenharmony_ci#define DSI_ERR_STATE_PLL_UNLOCKED 0x0020 888c2ecf20Sopenharmony_ci 898c2ecf20Sopenharmony_ci#define DSI_CLK_CTRL_ENABLE_CLKS \ 908c2ecf20Sopenharmony_ci (DSI_CLK_CTRL_AHBS_HCLK_ON | DSI_CLK_CTRL_AHBM_SCLK_ON | \ 918c2ecf20Sopenharmony_ci DSI_CLK_CTRL_PCLK_ON | DSI_CLK_CTRL_DSICLK_ON | \ 928c2ecf20Sopenharmony_ci DSI_CLK_CTRL_BYTECLK_ON | DSI_CLK_CTRL_ESCCLK_ON | \ 938c2ecf20Sopenharmony_ci DSI_CLK_CTRL_FORCE_ON_DYN_AHBM_HCLK) 948c2ecf20Sopenharmony_ci 958c2ecf20Sopenharmony_cistruct msm_dsi_host { 968c2ecf20Sopenharmony_ci struct mipi_dsi_host base; 978c2ecf20Sopenharmony_ci 988c2ecf20Sopenharmony_ci struct platform_device *pdev; 998c2ecf20Sopenharmony_ci struct drm_device *dev; 1008c2ecf20Sopenharmony_ci 1018c2ecf20Sopenharmony_ci int id; 1028c2ecf20Sopenharmony_ci 1038c2ecf20Sopenharmony_ci void __iomem *ctrl_base; 1048c2ecf20Sopenharmony_ci struct regulator_bulk_data supplies[DSI_DEV_REGULATOR_MAX]; 1058c2ecf20Sopenharmony_ci 1068c2ecf20Sopenharmony_ci struct clk *bus_clks[DSI_BUS_CLK_MAX]; 1078c2ecf20Sopenharmony_ci 1088c2ecf20Sopenharmony_ci struct clk *byte_clk; 1098c2ecf20Sopenharmony_ci struct clk *esc_clk; 1108c2ecf20Sopenharmony_ci struct clk *pixel_clk; 1118c2ecf20Sopenharmony_ci struct clk *byte_clk_src; 1128c2ecf20Sopenharmony_ci struct clk *pixel_clk_src; 1138c2ecf20Sopenharmony_ci struct clk *byte_intf_clk; 1148c2ecf20Sopenharmony_ci 1158c2ecf20Sopenharmony_ci struct opp_table *opp_table; 1168c2ecf20Sopenharmony_ci bool has_opp_table; 1178c2ecf20Sopenharmony_ci 1188c2ecf20Sopenharmony_ci u32 byte_clk_rate; 1198c2ecf20Sopenharmony_ci u32 pixel_clk_rate; 1208c2ecf20Sopenharmony_ci u32 esc_clk_rate; 1218c2ecf20Sopenharmony_ci 1228c2ecf20Sopenharmony_ci /* DSI v2 specific clocks */ 1238c2ecf20Sopenharmony_ci struct clk *src_clk; 1248c2ecf20Sopenharmony_ci struct clk *esc_clk_src; 1258c2ecf20Sopenharmony_ci struct clk *dsi_clk_src; 1268c2ecf20Sopenharmony_ci 1278c2ecf20Sopenharmony_ci u32 src_clk_rate; 1288c2ecf20Sopenharmony_ci 1298c2ecf20Sopenharmony_ci struct gpio_desc *disp_en_gpio; 1308c2ecf20Sopenharmony_ci struct gpio_desc *te_gpio; 1318c2ecf20Sopenharmony_ci 1328c2ecf20Sopenharmony_ci const struct msm_dsi_cfg_handler *cfg_hnd; 1338c2ecf20Sopenharmony_ci 1348c2ecf20Sopenharmony_ci struct completion dma_comp; 1358c2ecf20Sopenharmony_ci struct completion video_comp; 1368c2ecf20Sopenharmony_ci struct mutex dev_mutex; 1378c2ecf20Sopenharmony_ci struct mutex cmd_mutex; 1388c2ecf20Sopenharmony_ci spinlock_t intr_lock; /* Protect interrupt ctrl register */ 1398c2ecf20Sopenharmony_ci 1408c2ecf20Sopenharmony_ci u32 err_work_state; 1418c2ecf20Sopenharmony_ci struct work_struct err_work; 1428c2ecf20Sopenharmony_ci struct work_struct hpd_work; 1438c2ecf20Sopenharmony_ci struct workqueue_struct *workqueue; 1448c2ecf20Sopenharmony_ci 1458c2ecf20Sopenharmony_ci /* DSI 6G TX buffer*/ 1468c2ecf20Sopenharmony_ci struct drm_gem_object *tx_gem_obj; 1478c2ecf20Sopenharmony_ci 1488c2ecf20Sopenharmony_ci /* DSI v2 TX buffer */ 1498c2ecf20Sopenharmony_ci void *tx_buf; 1508c2ecf20Sopenharmony_ci dma_addr_t tx_buf_paddr; 1518c2ecf20Sopenharmony_ci 1528c2ecf20Sopenharmony_ci int tx_size; 1538c2ecf20Sopenharmony_ci 1548c2ecf20Sopenharmony_ci u8 *rx_buf; 1558c2ecf20Sopenharmony_ci 1568c2ecf20Sopenharmony_ci struct regmap *sfpb; 1578c2ecf20Sopenharmony_ci 1588c2ecf20Sopenharmony_ci struct drm_display_mode *mode; 1598c2ecf20Sopenharmony_ci 1608c2ecf20Sopenharmony_ci /* connected device info */ 1618c2ecf20Sopenharmony_ci struct device_node *device_node; 1628c2ecf20Sopenharmony_ci unsigned int channel; 1638c2ecf20Sopenharmony_ci unsigned int lanes; 1648c2ecf20Sopenharmony_ci enum mipi_dsi_pixel_format format; 1658c2ecf20Sopenharmony_ci unsigned long mode_flags; 1668c2ecf20Sopenharmony_ci 1678c2ecf20Sopenharmony_ci /* lane data parsed via DT */ 1688c2ecf20Sopenharmony_ci int dlane_swap; 1698c2ecf20Sopenharmony_ci int num_data_lanes; 1708c2ecf20Sopenharmony_ci 1718c2ecf20Sopenharmony_ci u32 dma_cmd_ctrl_restore; 1728c2ecf20Sopenharmony_ci 1738c2ecf20Sopenharmony_ci bool registered; 1748c2ecf20Sopenharmony_ci bool power_on; 1758c2ecf20Sopenharmony_ci bool enabled; 1768c2ecf20Sopenharmony_ci int irq; 1778c2ecf20Sopenharmony_ci}; 1788c2ecf20Sopenharmony_ci 1798c2ecf20Sopenharmony_cistatic u32 dsi_get_bpp(const enum mipi_dsi_pixel_format fmt) 1808c2ecf20Sopenharmony_ci{ 1818c2ecf20Sopenharmony_ci switch (fmt) { 1828c2ecf20Sopenharmony_ci case MIPI_DSI_FMT_RGB565: return 16; 1838c2ecf20Sopenharmony_ci case MIPI_DSI_FMT_RGB666_PACKED: return 18; 1848c2ecf20Sopenharmony_ci case MIPI_DSI_FMT_RGB666: 1858c2ecf20Sopenharmony_ci case MIPI_DSI_FMT_RGB888: 1868c2ecf20Sopenharmony_ci default: return 24; 1878c2ecf20Sopenharmony_ci } 1888c2ecf20Sopenharmony_ci} 1898c2ecf20Sopenharmony_ci 1908c2ecf20Sopenharmony_cistatic inline u32 dsi_read(struct msm_dsi_host *msm_host, u32 reg) 1918c2ecf20Sopenharmony_ci{ 1928c2ecf20Sopenharmony_ci return msm_readl(msm_host->ctrl_base + reg); 1938c2ecf20Sopenharmony_ci} 1948c2ecf20Sopenharmony_cistatic inline void dsi_write(struct msm_dsi_host *msm_host, u32 reg, u32 data) 1958c2ecf20Sopenharmony_ci{ 1968c2ecf20Sopenharmony_ci msm_writel(data, msm_host->ctrl_base + reg); 1978c2ecf20Sopenharmony_ci} 1988c2ecf20Sopenharmony_ci 1998c2ecf20Sopenharmony_cistatic int dsi_host_regulator_enable(struct msm_dsi_host *msm_host); 2008c2ecf20Sopenharmony_cistatic void dsi_host_regulator_disable(struct msm_dsi_host *msm_host); 2018c2ecf20Sopenharmony_ci 2028c2ecf20Sopenharmony_cistatic const struct msm_dsi_cfg_handler *dsi_get_config( 2038c2ecf20Sopenharmony_ci struct msm_dsi_host *msm_host) 2048c2ecf20Sopenharmony_ci{ 2058c2ecf20Sopenharmony_ci const struct msm_dsi_cfg_handler *cfg_hnd = NULL; 2068c2ecf20Sopenharmony_ci struct device *dev = &msm_host->pdev->dev; 2078c2ecf20Sopenharmony_ci struct regulator *gdsc_reg; 2088c2ecf20Sopenharmony_ci struct clk *ahb_clk; 2098c2ecf20Sopenharmony_ci int ret; 2108c2ecf20Sopenharmony_ci u32 major = 0, minor = 0; 2118c2ecf20Sopenharmony_ci 2128c2ecf20Sopenharmony_ci gdsc_reg = regulator_get(dev, "gdsc"); 2138c2ecf20Sopenharmony_ci if (IS_ERR(gdsc_reg)) { 2148c2ecf20Sopenharmony_ci pr_err("%s: cannot get gdsc\n", __func__); 2158c2ecf20Sopenharmony_ci goto exit; 2168c2ecf20Sopenharmony_ci } 2178c2ecf20Sopenharmony_ci 2188c2ecf20Sopenharmony_ci ahb_clk = msm_clk_get(msm_host->pdev, "iface"); 2198c2ecf20Sopenharmony_ci if (IS_ERR(ahb_clk)) { 2208c2ecf20Sopenharmony_ci pr_err("%s: cannot get interface clock\n", __func__); 2218c2ecf20Sopenharmony_ci goto put_gdsc; 2228c2ecf20Sopenharmony_ci } 2238c2ecf20Sopenharmony_ci 2248c2ecf20Sopenharmony_ci pm_runtime_get_sync(dev); 2258c2ecf20Sopenharmony_ci 2268c2ecf20Sopenharmony_ci ret = regulator_enable(gdsc_reg); 2278c2ecf20Sopenharmony_ci if (ret) { 2288c2ecf20Sopenharmony_ci pr_err("%s: unable to enable gdsc\n", __func__); 2298c2ecf20Sopenharmony_ci goto put_gdsc; 2308c2ecf20Sopenharmony_ci } 2318c2ecf20Sopenharmony_ci 2328c2ecf20Sopenharmony_ci ret = clk_prepare_enable(ahb_clk); 2338c2ecf20Sopenharmony_ci if (ret) { 2348c2ecf20Sopenharmony_ci pr_err("%s: unable to enable ahb_clk\n", __func__); 2358c2ecf20Sopenharmony_ci goto disable_gdsc; 2368c2ecf20Sopenharmony_ci } 2378c2ecf20Sopenharmony_ci 2388c2ecf20Sopenharmony_ci ret = dsi_get_version(msm_host->ctrl_base, &major, &minor); 2398c2ecf20Sopenharmony_ci if (ret) { 2408c2ecf20Sopenharmony_ci pr_err("%s: Invalid version\n", __func__); 2418c2ecf20Sopenharmony_ci goto disable_clks; 2428c2ecf20Sopenharmony_ci } 2438c2ecf20Sopenharmony_ci 2448c2ecf20Sopenharmony_ci cfg_hnd = msm_dsi_cfg_get(major, minor); 2458c2ecf20Sopenharmony_ci 2468c2ecf20Sopenharmony_ci DBG("%s: Version %x:%x\n", __func__, major, minor); 2478c2ecf20Sopenharmony_ci 2488c2ecf20Sopenharmony_cidisable_clks: 2498c2ecf20Sopenharmony_ci clk_disable_unprepare(ahb_clk); 2508c2ecf20Sopenharmony_cidisable_gdsc: 2518c2ecf20Sopenharmony_ci regulator_disable(gdsc_reg); 2528c2ecf20Sopenharmony_ci pm_runtime_put_sync(dev); 2538c2ecf20Sopenharmony_ciput_gdsc: 2548c2ecf20Sopenharmony_ci regulator_put(gdsc_reg); 2558c2ecf20Sopenharmony_ciexit: 2568c2ecf20Sopenharmony_ci return cfg_hnd; 2578c2ecf20Sopenharmony_ci} 2588c2ecf20Sopenharmony_ci 2598c2ecf20Sopenharmony_cistatic inline struct msm_dsi_host *to_msm_dsi_host(struct mipi_dsi_host *host) 2608c2ecf20Sopenharmony_ci{ 2618c2ecf20Sopenharmony_ci return container_of(host, struct msm_dsi_host, base); 2628c2ecf20Sopenharmony_ci} 2638c2ecf20Sopenharmony_ci 2648c2ecf20Sopenharmony_cistatic void dsi_host_regulator_disable(struct msm_dsi_host *msm_host) 2658c2ecf20Sopenharmony_ci{ 2668c2ecf20Sopenharmony_ci struct regulator_bulk_data *s = msm_host->supplies; 2678c2ecf20Sopenharmony_ci const struct dsi_reg_entry *regs = msm_host->cfg_hnd->cfg->reg_cfg.regs; 2688c2ecf20Sopenharmony_ci int num = msm_host->cfg_hnd->cfg->reg_cfg.num; 2698c2ecf20Sopenharmony_ci int i; 2708c2ecf20Sopenharmony_ci 2718c2ecf20Sopenharmony_ci DBG(""); 2728c2ecf20Sopenharmony_ci for (i = num - 1; i >= 0; i--) 2738c2ecf20Sopenharmony_ci if (regs[i].disable_load >= 0) 2748c2ecf20Sopenharmony_ci regulator_set_load(s[i].consumer, 2758c2ecf20Sopenharmony_ci regs[i].disable_load); 2768c2ecf20Sopenharmony_ci 2778c2ecf20Sopenharmony_ci regulator_bulk_disable(num, s); 2788c2ecf20Sopenharmony_ci} 2798c2ecf20Sopenharmony_ci 2808c2ecf20Sopenharmony_cistatic int dsi_host_regulator_enable(struct msm_dsi_host *msm_host) 2818c2ecf20Sopenharmony_ci{ 2828c2ecf20Sopenharmony_ci struct regulator_bulk_data *s = msm_host->supplies; 2838c2ecf20Sopenharmony_ci const struct dsi_reg_entry *regs = msm_host->cfg_hnd->cfg->reg_cfg.regs; 2848c2ecf20Sopenharmony_ci int num = msm_host->cfg_hnd->cfg->reg_cfg.num; 2858c2ecf20Sopenharmony_ci int ret, i; 2868c2ecf20Sopenharmony_ci 2878c2ecf20Sopenharmony_ci DBG(""); 2888c2ecf20Sopenharmony_ci for (i = 0; i < num; i++) { 2898c2ecf20Sopenharmony_ci if (regs[i].enable_load >= 0) { 2908c2ecf20Sopenharmony_ci ret = regulator_set_load(s[i].consumer, 2918c2ecf20Sopenharmony_ci regs[i].enable_load); 2928c2ecf20Sopenharmony_ci if (ret < 0) { 2938c2ecf20Sopenharmony_ci pr_err("regulator %d set op mode failed, %d\n", 2948c2ecf20Sopenharmony_ci i, ret); 2958c2ecf20Sopenharmony_ci goto fail; 2968c2ecf20Sopenharmony_ci } 2978c2ecf20Sopenharmony_ci } 2988c2ecf20Sopenharmony_ci } 2998c2ecf20Sopenharmony_ci 3008c2ecf20Sopenharmony_ci ret = regulator_bulk_enable(num, s); 3018c2ecf20Sopenharmony_ci if (ret < 0) { 3028c2ecf20Sopenharmony_ci pr_err("regulator enable failed, %d\n", ret); 3038c2ecf20Sopenharmony_ci goto fail; 3048c2ecf20Sopenharmony_ci } 3058c2ecf20Sopenharmony_ci 3068c2ecf20Sopenharmony_ci return 0; 3078c2ecf20Sopenharmony_ci 3088c2ecf20Sopenharmony_cifail: 3098c2ecf20Sopenharmony_ci for (i--; i >= 0; i--) 3108c2ecf20Sopenharmony_ci regulator_set_load(s[i].consumer, regs[i].disable_load); 3118c2ecf20Sopenharmony_ci return ret; 3128c2ecf20Sopenharmony_ci} 3138c2ecf20Sopenharmony_ci 3148c2ecf20Sopenharmony_cistatic int dsi_regulator_init(struct msm_dsi_host *msm_host) 3158c2ecf20Sopenharmony_ci{ 3168c2ecf20Sopenharmony_ci struct regulator_bulk_data *s = msm_host->supplies; 3178c2ecf20Sopenharmony_ci const struct dsi_reg_entry *regs = msm_host->cfg_hnd->cfg->reg_cfg.regs; 3188c2ecf20Sopenharmony_ci int num = msm_host->cfg_hnd->cfg->reg_cfg.num; 3198c2ecf20Sopenharmony_ci int i, ret; 3208c2ecf20Sopenharmony_ci 3218c2ecf20Sopenharmony_ci for (i = 0; i < num; i++) 3228c2ecf20Sopenharmony_ci s[i].supply = regs[i].name; 3238c2ecf20Sopenharmony_ci 3248c2ecf20Sopenharmony_ci ret = devm_regulator_bulk_get(&msm_host->pdev->dev, num, s); 3258c2ecf20Sopenharmony_ci if (ret < 0) { 3268c2ecf20Sopenharmony_ci pr_err("%s: failed to init regulator, ret=%d\n", 3278c2ecf20Sopenharmony_ci __func__, ret); 3288c2ecf20Sopenharmony_ci return ret; 3298c2ecf20Sopenharmony_ci } 3308c2ecf20Sopenharmony_ci 3318c2ecf20Sopenharmony_ci return 0; 3328c2ecf20Sopenharmony_ci} 3338c2ecf20Sopenharmony_ci 3348c2ecf20Sopenharmony_ciint dsi_clk_init_v2(struct msm_dsi_host *msm_host) 3358c2ecf20Sopenharmony_ci{ 3368c2ecf20Sopenharmony_ci struct platform_device *pdev = msm_host->pdev; 3378c2ecf20Sopenharmony_ci int ret = 0; 3388c2ecf20Sopenharmony_ci 3398c2ecf20Sopenharmony_ci msm_host->src_clk = msm_clk_get(pdev, "src"); 3408c2ecf20Sopenharmony_ci 3418c2ecf20Sopenharmony_ci if (IS_ERR(msm_host->src_clk)) { 3428c2ecf20Sopenharmony_ci ret = PTR_ERR(msm_host->src_clk); 3438c2ecf20Sopenharmony_ci pr_err("%s: can't find src clock. ret=%d\n", 3448c2ecf20Sopenharmony_ci __func__, ret); 3458c2ecf20Sopenharmony_ci msm_host->src_clk = NULL; 3468c2ecf20Sopenharmony_ci return ret; 3478c2ecf20Sopenharmony_ci } 3488c2ecf20Sopenharmony_ci 3498c2ecf20Sopenharmony_ci msm_host->esc_clk_src = clk_get_parent(msm_host->esc_clk); 3508c2ecf20Sopenharmony_ci if (!msm_host->esc_clk_src) { 3518c2ecf20Sopenharmony_ci ret = -ENODEV; 3528c2ecf20Sopenharmony_ci pr_err("%s: can't get esc clock parent. ret=%d\n", 3538c2ecf20Sopenharmony_ci __func__, ret); 3548c2ecf20Sopenharmony_ci return ret; 3558c2ecf20Sopenharmony_ci } 3568c2ecf20Sopenharmony_ci 3578c2ecf20Sopenharmony_ci msm_host->dsi_clk_src = clk_get_parent(msm_host->src_clk); 3588c2ecf20Sopenharmony_ci if (!msm_host->dsi_clk_src) { 3598c2ecf20Sopenharmony_ci ret = -ENODEV; 3608c2ecf20Sopenharmony_ci pr_err("%s: can't get src clock parent. ret=%d\n", 3618c2ecf20Sopenharmony_ci __func__, ret); 3628c2ecf20Sopenharmony_ci } 3638c2ecf20Sopenharmony_ci 3648c2ecf20Sopenharmony_ci return ret; 3658c2ecf20Sopenharmony_ci} 3668c2ecf20Sopenharmony_ci 3678c2ecf20Sopenharmony_ciint dsi_clk_init_6g_v2(struct msm_dsi_host *msm_host) 3688c2ecf20Sopenharmony_ci{ 3698c2ecf20Sopenharmony_ci struct platform_device *pdev = msm_host->pdev; 3708c2ecf20Sopenharmony_ci int ret = 0; 3718c2ecf20Sopenharmony_ci 3728c2ecf20Sopenharmony_ci msm_host->byte_intf_clk = msm_clk_get(pdev, "byte_intf"); 3738c2ecf20Sopenharmony_ci if (IS_ERR(msm_host->byte_intf_clk)) { 3748c2ecf20Sopenharmony_ci ret = PTR_ERR(msm_host->byte_intf_clk); 3758c2ecf20Sopenharmony_ci pr_err("%s: can't find byte_intf clock. ret=%d\n", 3768c2ecf20Sopenharmony_ci __func__, ret); 3778c2ecf20Sopenharmony_ci } 3788c2ecf20Sopenharmony_ci 3798c2ecf20Sopenharmony_ci return ret; 3808c2ecf20Sopenharmony_ci} 3818c2ecf20Sopenharmony_ci 3828c2ecf20Sopenharmony_cistatic int dsi_clk_init(struct msm_dsi_host *msm_host) 3838c2ecf20Sopenharmony_ci{ 3848c2ecf20Sopenharmony_ci struct platform_device *pdev = msm_host->pdev; 3858c2ecf20Sopenharmony_ci const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd; 3868c2ecf20Sopenharmony_ci const struct msm_dsi_config *cfg = cfg_hnd->cfg; 3878c2ecf20Sopenharmony_ci int i, ret = 0; 3888c2ecf20Sopenharmony_ci 3898c2ecf20Sopenharmony_ci /* get bus clocks */ 3908c2ecf20Sopenharmony_ci for (i = 0; i < cfg->num_bus_clks; i++) { 3918c2ecf20Sopenharmony_ci msm_host->bus_clks[i] = msm_clk_get(pdev, 3928c2ecf20Sopenharmony_ci cfg->bus_clk_names[i]); 3938c2ecf20Sopenharmony_ci if (IS_ERR(msm_host->bus_clks[i])) { 3948c2ecf20Sopenharmony_ci ret = PTR_ERR(msm_host->bus_clks[i]); 3958c2ecf20Sopenharmony_ci pr_err("%s: Unable to get %s clock, ret = %d\n", 3968c2ecf20Sopenharmony_ci __func__, cfg->bus_clk_names[i], ret); 3978c2ecf20Sopenharmony_ci goto exit; 3988c2ecf20Sopenharmony_ci } 3998c2ecf20Sopenharmony_ci } 4008c2ecf20Sopenharmony_ci 4018c2ecf20Sopenharmony_ci /* get link and source clocks */ 4028c2ecf20Sopenharmony_ci msm_host->byte_clk = msm_clk_get(pdev, "byte"); 4038c2ecf20Sopenharmony_ci if (IS_ERR(msm_host->byte_clk)) { 4048c2ecf20Sopenharmony_ci ret = PTR_ERR(msm_host->byte_clk); 4058c2ecf20Sopenharmony_ci pr_err("%s: can't find dsi_byte clock. ret=%d\n", 4068c2ecf20Sopenharmony_ci __func__, ret); 4078c2ecf20Sopenharmony_ci msm_host->byte_clk = NULL; 4088c2ecf20Sopenharmony_ci goto exit; 4098c2ecf20Sopenharmony_ci } 4108c2ecf20Sopenharmony_ci 4118c2ecf20Sopenharmony_ci msm_host->pixel_clk = msm_clk_get(pdev, "pixel"); 4128c2ecf20Sopenharmony_ci if (IS_ERR(msm_host->pixel_clk)) { 4138c2ecf20Sopenharmony_ci ret = PTR_ERR(msm_host->pixel_clk); 4148c2ecf20Sopenharmony_ci pr_err("%s: can't find dsi_pixel clock. ret=%d\n", 4158c2ecf20Sopenharmony_ci __func__, ret); 4168c2ecf20Sopenharmony_ci msm_host->pixel_clk = NULL; 4178c2ecf20Sopenharmony_ci goto exit; 4188c2ecf20Sopenharmony_ci } 4198c2ecf20Sopenharmony_ci 4208c2ecf20Sopenharmony_ci msm_host->esc_clk = msm_clk_get(pdev, "core"); 4218c2ecf20Sopenharmony_ci if (IS_ERR(msm_host->esc_clk)) { 4228c2ecf20Sopenharmony_ci ret = PTR_ERR(msm_host->esc_clk); 4238c2ecf20Sopenharmony_ci pr_err("%s: can't find dsi_esc clock. ret=%d\n", 4248c2ecf20Sopenharmony_ci __func__, ret); 4258c2ecf20Sopenharmony_ci msm_host->esc_clk = NULL; 4268c2ecf20Sopenharmony_ci goto exit; 4278c2ecf20Sopenharmony_ci } 4288c2ecf20Sopenharmony_ci 4298c2ecf20Sopenharmony_ci msm_host->byte_clk_src = clk_get_parent(msm_host->byte_clk); 4308c2ecf20Sopenharmony_ci if (IS_ERR(msm_host->byte_clk_src)) { 4318c2ecf20Sopenharmony_ci ret = PTR_ERR(msm_host->byte_clk_src); 4328c2ecf20Sopenharmony_ci pr_err("%s: can't find byte_clk clock. ret=%d\n", __func__, ret); 4338c2ecf20Sopenharmony_ci goto exit; 4348c2ecf20Sopenharmony_ci } 4358c2ecf20Sopenharmony_ci 4368c2ecf20Sopenharmony_ci msm_host->pixel_clk_src = clk_get_parent(msm_host->pixel_clk); 4378c2ecf20Sopenharmony_ci if (IS_ERR(msm_host->pixel_clk_src)) { 4388c2ecf20Sopenharmony_ci ret = PTR_ERR(msm_host->pixel_clk_src); 4398c2ecf20Sopenharmony_ci pr_err("%s: can't find pixel_clk clock. ret=%d\n", __func__, ret); 4408c2ecf20Sopenharmony_ci goto exit; 4418c2ecf20Sopenharmony_ci } 4428c2ecf20Sopenharmony_ci 4438c2ecf20Sopenharmony_ci if (cfg_hnd->ops->clk_init_ver) 4448c2ecf20Sopenharmony_ci ret = cfg_hnd->ops->clk_init_ver(msm_host); 4458c2ecf20Sopenharmony_ciexit: 4468c2ecf20Sopenharmony_ci return ret; 4478c2ecf20Sopenharmony_ci} 4488c2ecf20Sopenharmony_ci 4498c2ecf20Sopenharmony_cistatic int dsi_bus_clk_enable(struct msm_dsi_host *msm_host) 4508c2ecf20Sopenharmony_ci{ 4518c2ecf20Sopenharmony_ci const struct msm_dsi_config *cfg = msm_host->cfg_hnd->cfg; 4528c2ecf20Sopenharmony_ci int i, ret; 4538c2ecf20Sopenharmony_ci 4548c2ecf20Sopenharmony_ci DBG("id=%d", msm_host->id); 4558c2ecf20Sopenharmony_ci 4568c2ecf20Sopenharmony_ci for (i = 0; i < cfg->num_bus_clks; i++) { 4578c2ecf20Sopenharmony_ci ret = clk_prepare_enable(msm_host->bus_clks[i]); 4588c2ecf20Sopenharmony_ci if (ret) { 4598c2ecf20Sopenharmony_ci pr_err("%s: failed to enable bus clock %d ret %d\n", 4608c2ecf20Sopenharmony_ci __func__, i, ret); 4618c2ecf20Sopenharmony_ci goto err; 4628c2ecf20Sopenharmony_ci } 4638c2ecf20Sopenharmony_ci } 4648c2ecf20Sopenharmony_ci 4658c2ecf20Sopenharmony_ci return 0; 4668c2ecf20Sopenharmony_cierr: 4678c2ecf20Sopenharmony_ci while (--i >= 0) 4688c2ecf20Sopenharmony_ci clk_disable_unprepare(msm_host->bus_clks[i]); 4698c2ecf20Sopenharmony_ci 4708c2ecf20Sopenharmony_ci return ret; 4718c2ecf20Sopenharmony_ci} 4728c2ecf20Sopenharmony_ci 4738c2ecf20Sopenharmony_cistatic void dsi_bus_clk_disable(struct msm_dsi_host *msm_host) 4748c2ecf20Sopenharmony_ci{ 4758c2ecf20Sopenharmony_ci const struct msm_dsi_config *cfg = msm_host->cfg_hnd->cfg; 4768c2ecf20Sopenharmony_ci int i; 4778c2ecf20Sopenharmony_ci 4788c2ecf20Sopenharmony_ci DBG(""); 4798c2ecf20Sopenharmony_ci 4808c2ecf20Sopenharmony_ci for (i = cfg->num_bus_clks - 1; i >= 0; i--) 4818c2ecf20Sopenharmony_ci clk_disable_unprepare(msm_host->bus_clks[i]); 4828c2ecf20Sopenharmony_ci} 4838c2ecf20Sopenharmony_ci 4848c2ecf20Sopenharmony_ciint msm_dsi_runtime_suspend(struct device *dev) 4858c2ecf20Sopenharmony_ci{ 4868c2ecf20Sopenharmony_ci struct platform_device *pdev = to_platform_device(dev); 4878c2ecf20Sopenharmony_ci struct msm_dsi *msm_dsi = platform_get_drvdata(pdev); 4888c2ecf20Sopenharmony_ci struct mipi_dsi_host *host = msm_dsi->host; 4898c2ecf20Sopenharmony_ci struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 4908c2ecf20Sopenharmony_ci 4918c2ecf20Sopenharmony_ci if (!msm_host->cfg_hnd) 4928c2ecf20Sopenharmony_ci return 0; 4938c2ecf20Sopenharmony_ci 4948c2ecf20Sopenharmony_ci dsi_bus_clk_disable(msm_host); 4958c2ecf20Sopenharmony_ci 4968c2ecf20Sopenharmony_ci return 0; 4978c2ecf20Sopenharmony_ci} 4988c2ecf20Sopenharmony_ci 4998c2ecf20Sopenharmony_ciint msm_dsi_runtime_resume(struct device *dev) 5008c2ecf20Sopenharmony_ci{ 5018c2ecf20Sopenharmony_ci struct platform_device *pdev = to_platform_device(dev); 5028c2ecf20Sopenharmony_ci struct msm_dsi *msm_dsi = platform_get_drvdata(pdev); 5038c2ecf20Sopenharmony_ci struct mipi_dsi_host *host = msm_dsi->host; 5048c2ecf20Sopenharmony_ci struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 5058c2ecf20Sopenharmony_ci 5068c2ecf20Sopenharmony_ci if (!msm_host->cfg_hnd) 5078c2ecf20Sopenharmony_ci return 0; 5088c2ecf20Sopenharmony_ci 5098c2ecf20Sopenharmony_ci return dsi_bus_clk_enable(msm_host); 5108c2ecf20Sopenharmony_ci} 5118c2ecf20Sopenharmony_ci 5128c2ecf20Sopenharmony_ciint dsi_link_clk_set_rate_6g(struct msm_dsi_host *msm_host) 5138c2ecf20Sopenharmony_ci{ 5148c2ecf20Sopenharmony_ci int ret; 5158c2ecf20Sopenharmony_ci 5168c2ecf20Sopenharmony_ci DBG("Set clk rates: pclk=%d, byteclk=%d", 5178c2ecf20Sopenharmony_ci msm_host->mode->clock, msm_host->byte_clk_rate); 5188c2ecf20Sopenharmony_ci 5198c2ecf20Sopenharmony_ci ret = dev_pm_opp_set_rate(&msm_host->pdev->dev, 5208c2ecf20Sopenharmony_ci msm_host->byte_clk_rate); 5218c2ecf20Sopenharmony_ci if (ret) { 5228c2ecf20Sopenharmony_ci pr_err("%s: dev_pm_opp_set_rate failed %d\n", __func__, ret); 5238c2ecf20Sopenharmony_ci return ret; 5248c2ecf20Sopenharmony_ci } 5258c2ecf20Sopenharmony_ci 5268c2ecf20Sopenharmony_ci ret = clk_set_rate(msm_host->pixel_clk, msm_host->pixel_clk_rate); 5278c2ecf20Sopenharmony_ci if (ret) { 5288c2ecf20Sopenharmony_ci pr_err("%s: Failed to set rate pixel clk, %d\n", __func__, ret); 5298c2ecf20Sopenharmony_ci return ret; 5308c2ecf20Sopenharmony_ci } 5318c2ecf20Sopenharmony_ci 5328c2ecf20Sopenharmony_ci if (msm_host->byte_intf_clk) { 5338c2ecf20Sopenharmony_ci ret = clk_set_rate(msm_host->byte_intf_clk, 5348c2ecf20Sopenharmony_ci msm_host->byte_clk_rate / 2); 5358c2ecf20Sopenharmony_ci if (ret) { 5368c2ecf20Sopenharmony_ci pr_err("%s: Failed to set rate byte intf clk, %d\n", 5378c2ecf20Sopenharmony_ci __func__, ret); 5388c2ecf20Sopenharmony_ci return ret; 5398c2ecf20Sopenharmony_ci } 5408c2ecf20Sopenharmony_ci } 5418c2ecf20Sopenharmony_ci 5428c2ecf20Sopenharmony_ci return 0; 5438c2ecf20Sopenharmony_ci} 5448c2ecf20Sopenharmony_ci 5458c2ecf20Sopenharmony_ci 5468c2ecf20Sopenharmony_ciint dsi_link_clk_enable_6g(struct msm_dsi_host *msm_host) 5478c2ecf20Sopenharmony_ci{ 5488c2ecf20Sopenharmony_ci int ret; 5498c2ecf20Sopenharmony_ci 5508c2ecf20Sopenharmony_ci ret = clk_prepare_enable(msm_host->esc_clk); 5518c2ecf20Sopenharmony_ci if (ret) { 5528c2ecf20Sopenharmony_ci pr_err("%s: Failed to enable dsi esc clk\n", __func__); 5538c2ecf20Sopenharmony_ci goto error; 5548c2ecf20Sopenharmony_ci } 5558c2ecf20Sopenharmony_ci 5568c2ecf20Sopenharmony_ci ret = clk_prepare_enable(msm_host->byte_clk); 5578c2ecf20Sopenharmony_ci if (ret) { 5588c2ecf20Sopenharmony_ci pr_err("%s: Failed to enable dsi byte clk\n", __func__); 5598c2ecf20Sopenharmony_ci goto byte_clk_err; 5608c2ecf20Sopenharmony_ci } 5618c2ecf20Sopenharmony_ci 5628c2ecf20Sopenharmony_ci ret = clk_prepare_enable(msm_host->pixel_clk); 5638c2ecf20Sopenharmony_ci if (ret) { 5648c2ecf20Sopenharmony_ci pr_err("%s: Failed to enable dsi pixel clk\n", __func__); 5658c2ecf20Sopenharmony_ci goto pixel_clk_err; 5668c2ecf20Sopenharmony_ci } 5678c2ecf20Sopenharmony_ci 5688c2ecf20Sopenharmony_ci if (msm_host->byte_intf_clk) { 5698c2ecf20Sopenharmony_ci ret = clk_prepare_enable(msm_host->byte_intf_clk); 5708c2ecf20Sopenharmony_ci if (ret) { 5718c2ecf20Sopenharmony_ci pr_err("%s: Failed to enable byte intf clk\n", 5728c2ecf20Sopenharmony_ci __func__); 5738c2ecf20Sopenharmony_ci goto byte_intf_clk_err; 5748c2ecf20Sopenharmony_ci } 5758c2ecf20Sopenharmony_ci } 5768c2ecf20Sopenharmony_ci 5778c2ecf20Sopenharmony_ci return 0; 5788c2ecf20Sopenharmony_ci 5798c2ecf20Sopenharmony_cibyte_intf_clk_err: 5808c2ecf20Sopenharmony_ci clk_disable_unprepare(msm_host->pixel_clk); 5818c2ecf20Sopenharmony_cipixel_clk_err: 5828c2ecf20Sopenharmony_ci clk_disable_unprepare(msm_host->byte_clk); 5838c2ecf20Sopenharmony_cibyte_clk_err: 5848c2ecf20Sopenharmony_ci clk_disable_unprepare(msm_host->esc_clk); 5858c2ecf20Sopenharmony_cierror: 5868c2ecf20Sopenharmony_ci return ret; 5878c2ecf20Sopenharmony_ci} 5888c2ecf20Sopenharmony_ci 5898c2ecf20Sopenharmony_ciint dsi_link_clk_set_rate_v2(struct msm_dsi_host *msm_host) 5908c2ecf20Sopenharmony_ci{ 5918c2ecf20Sopenharmony_ci int ret; 5928c2ecf20Sopenharmony_ci 5938c2ecf20Sopenharmony_ci DBG("Set clk rates: pclk=%d, byteclk=%d, esc_clk=%d, dsi_src_clk=%d", 5948c2ecf20Sopenharmony_ci msm_host->mode->clock, msm_host->byte_clk_rate, 5958c2ecf20Sopenharmony_ci msm_host->esc_clk_rate, msm_host->src_clk_rate); 5968c2ecf20Sopenharmony_ci 5978c2ecf20Sopenharmony_ci ret = clk_set_rate(msm_host->byte_clk, msm_host->byte_clk_rate); 5988c2ecf20Sopenharmony_ci if (ret) { 5998c2ecf20Sopenharmony_ci pr_err("%s: Failed to set rate byte clk, %d\n", __func__, ret); 6008c2ecf20Sopenharmony_ci return ret; 6018c2ecf20Sopenharmony_ci } 6028c2ecf20Sopenharmony_ci 6038c2ecf20Sopenharmony_ci ret = clk_set_rate(msm_host->esc_clk, msm_host->esc_clk_rate); 6048c2ecf20Sopenharmony_ci if (ret) { 6058c2ecf20Sopenharmony_ci pr_err("%s: Failed to set rate esc clk, %d\n", __func__, ret); 6068c2ecf20Sopenharmony_ci return ret; 6078c2ecf20Sopenharmony_ci } 6088c2ecf20Sopenharmony_ci 6098c2ecf20Sopenharmony_ci ret = clk_set_rate(msm_host->src_clk, msm_host->src_clk_rate); 6108c2ecf20Sopenharmony_ci if (ret) { 6118c2ecf20Sopenharmony_ci pr_err("%s: Failed to set rate src clk, %d\n", __func__, ret); 6128c2ecf20Sopenharmony_ci return ret; 6138c2ecf20Sopenharmony_ci } 6148c2ecf20Sopenharmony_ci 6158c2ecf20Sopenharmony_ci ret = clk_set_rate(msm_host->pixel_clk, msm_host->pixel_clk_rate); 6168c2ecf20Sopenharmony_ci if (ret) { 6178c2ecf20Sopenharmony_ci pr_err("%s: Failed to set rate pixel clk, %d\n", __func__, ret); 6188c2ecf20Sopenharmony_ci return ret; 6198c2ecf20Sopenharmony_ci } 6208c2ecf20Sopenharmony_ci 6218c2ecf20Sopenharmony_ci return 0; 6228c2ecf20Sopenharmony_ci} 6238c2ecf20Sopenharmony_ci 6248c2ecf20Sopenharmony_ciint dsi_link_clk_enable_v2(struct msm_dsi_host *msm_host) 6258c2ecf20Sopenharmony_ci{ 6268c2ecf20Sopenharmony_ci int ret; 6278c2ecf20Sopenharmony_ci 6288c2ecf20Sopenharmony_ci ret = clk_prepare_enable(msm_host->byte_clk); 6298c2ecf20Sopenharmony_ci if (ret) { 6308c2ecf20Sopenharmony_ci pr_err("%s: Failed to enable dsi byte clk\n", __func__); 6318c2ecf20Sopenharmony_ci goto error; 6328c2ecf20Sopenharmony_ci } 6338c2ecf20Sopenharmony_ci 6348c2ecf20Sopenharmony_ci ret = clk_prepare_enable(msm_host->esc_clk); 6358c2ecf20Sopenharmony_ci if (ret) { 6368c2ecf20Sopenharmony_ci pr_err("%s: Failed to enable dsi esc clk\n", __func__); 6378c2ecf20Sopenharmony_ci goto esc_clk_err; 6388c2ecf20Sopenharmony_ci } 6398c2ecf20Sopenharmony_ci 6408c2ecf20Sopenharmony_ci ret = clk_prepare_enable(msm_host->src_clk); 6418c2ecf20Sopenharmony_ci if (ret) { 6428c2ecf20Sopenharmony_ci pr_err("%s: Failed to enable dsi src clk\n", __func__); 6438c2ecf20Sopenharmony_ci goto src_clk_err; 6448c2ecf20Sopenharmony_ci } 6458c2ecf20Sopenharmony_ci 6468c2ecf20Sopenharmony_ci ret = clk_prepare_enable(msm_host->pixel_clk); 6478c2ecf20Sopenharmony_ci if (ret) { 6488c2ecf20Sopenharmony_ci pr_err("%s: Failed to enable dsi pixel clk\n", __func__); 6498c2ecf20Sopenharmony_ci goto pixel_clk_err; 6508c2ecf20Sopenharmony_ci } 6518c2ecf20Sopenharmony_ci 6528c2ecf20Sopenharmony_ci return 0; 6538c2ecf20Sopenharmony_ci 6548c2ecf20Sopenharmony_cipixel_clk_err: 6558c2ecf20Sopenharmony_ci clk_disable_unprepare(msm_host->src_clk); 6568c2ecf20Sopenharmony_cisrc_clk_err: 6578c2ecf20Sopenharmony_ci clk_disable_unprepare(msm_host->esc_clk); 6588c2ecf20Sopenharmony_ciesc_clk_err: 6598c2ecf20Sopenharmony_ci clk_disable_unprepare(msm_host->byte_clk); 6608c2ecf20Sopenharmony_cierror: 6618c2ecf20Sopenharmony_ci return ret; 6628c2ecf20Sopenharmony_ci} 6638c2ecf20Sopenharmony_ci 6648c2ecf20Sopenharmony_civoid dsi_link_clk_disable_6g(struct msm_dsi_host *msm_host) 6658c2ecf20Sopenharmony_ci{ 6668c2ecf20Sopenharmony_ci /* Drop the performance state vote */ 6678c2ecf20Sopenharmony_ci dev_pm_opp_set_rate(&msm_host->pdev->dev, 0); 6688c2ecf20Sopenharmony_ci clk_disable_unprepare(msm_host->esc_clk); 6698c2ecf20Sopenharmony_ci clk_disable_unprepare(msm_host->pixel_clk); 6708c2ecf20Sopenharmony_ci if (msm_host->byte_intf_clk) 6718c2ecf20Sopenharmony_ci clk_disable_unprepare(msm_host->byte_intf_clk); 6728c2ecf20Sopenharmony_ci clk_disable_unprepare(msm_host->byte_clk); 6738c2ecf20Sopenharmony_ci} 6748c2ecf20Sopenharmony_ci 6758c2ecf20Sopenharmony_civoid dsi_link_clk_disable_v2(struct msm_dsi_host *msm_host) 6768c2ecf20Sopenharmony_ci{ 6778c2ecf20Sopenharmony_ci clk_disable_unprepare(msm_host->pixel_clk); 6788c2ecf20Sopenharmony_ci clk_disable_unprepare(msm_host->src_clk); 6798c2ecf20Sopenharmony_ci clk_disable_unprepare(msm_host->esc_clk); 6808c2ecf20Sopenharmony_ci clk_disable_unprepare(msm_host->byte_clk); 6818c2ecf20Sopenharmony_ci} 6828c2ecf20Sopenharmony_ci 6838c2ecf20Sopenharmony_cistatic u32 dsi_get_pclk_rate(struct msm_dsi_host *msm_host, bool is_dual_dsi) 6848c2ecf20Sopenharmony_ci{ 6858c2ecf20Sopenharmony_ci struct drm_display_mode *mode = msm_host->mode; 6868c2ecf20Sopenharmony_ci u32 pclk_rate; 6878c2ecf20Sopenharmony_ci 6888c2ecf20Sopenharmony_ci pclk_rate = mode->clock * 1000; 6898c2ecf20Sopenharmony_ci 6908c2ecf20Sopenharmony_ci /* 6918c2ecf20Sopenharmony_ci * For dual DSI mode, the current DRM mode has the complete width of the 6928c2ecf20Sopenharmony_ci * panel. Since, the complete panel is driven by two DSI controllers, 6938c2ecf20Sopenharmony_ci * the clock rates have to be split between the two dsi controllers. 6948c2ecf20Sopenharmony_ci * Adjust the byte and pixel clock rates for each dsi host accordingly. 6958c2ecf20Sopenharmony_ci */ 6968c2ecf20Sopenharmony_ci if (is_dual_dsi) 6978c2ecf20Sopenharmony_ci pclk_rate /= 2; 6988c2ecf20Sopenharmony_ci 6998c2ecf20Sopenharmony_ci return pclk_rate; 7008c2ecf20Sopenharmony_ci} 7018c2ecf20Sopenharmony_ci 7028c2ecf20Sopenharmony_cistatic void dsi_calc_pclk(struct msm_dsi_host *msm_host, bool is_dual_dsi) 7038c2ecf20Sopenharmony_ci{ 7048c2ecf20Sopenharmony_ci u8 lanes = msm_host->lanes; 7058c2ecf20Sopenharmony_ci u32 bpp = dsi_get_bpp(msm_host->format); 7068c2ecf20Sopenharmony_ci u32 pclk_rate = dsi_get_pclk_rate(msm_host, is_dual_dsi); 7078c2ecf20Sopenharmony_ci u64 pclk_bpp = (u64)pclk_rate * bpp; 7088c2ecf20Sopenharmony_ci 7098c2ecf20Sopenharmony_ci if (lanes == 0) { 7108c2ecf20Sopenharmony_ci pr_err("%s: forcing mdss_dsi lanes to 1\n", __func__); 7118c2ecf20Sopenharmony_ci lanes = 1; 7128c2ecf20Sopenharmony_ci } 7138c2ecf20Sopenharmony_ci 7148c2ecf20Sopenharmony_ci do_div(pclk_bpp, (8 * lanes)); 7158c2ecf20Sopenharmony_ci 7168c2ecf20Sopenharmony_ci msm_host->pixel_clk_rate = pclk_rate; 7178c2ecf20Sopenharmony_ci msm_host->byte_clk_rate = pclk_bpp; 7188c2ecf20Sopenharmony_ci 7198c2ecf20Sopenharmony_ci DBG("pclk=%d, bclk=%d", msm_host->pixel_clk_rate, 7208c2ecf20Sopenharmony_ci msm_host->byte_clk_rate); 7218c2ecf20Sopenharmony_ci 7228c2ecf20Sopenharmony_ci} 7238c2ecf20Sopenharmony_ci 7248c2ecf20Sopenharmony_ciint dsi_calc_clk_rate_6g(struct msm_dsi_host *msm_host, bool is_dual_dsi) 7258c2ecf20Sopenharmony_ci{ 7268c2ecf20Sopenharmony_ci if (!msm_host->mode) { 7278c2ecf20Sopenharmony_ci pr_err("%s: mode not set\n", __func__); 7288c2ecf20Sopenharmony_ci return -EINVAL; 7298c2ecf20Sopenharmony_ci } 7308c2ecf20Sopenharmony_ci 7318c2ecf20Sopenharmony_ci dsi_calc_pclk(msm_host, is_dual_dsi); 7328c2ecf20Sopenharmony_ci msm_host->esc_clk_rate = clk_get_rate(msm_host->esc_clk); 7338c2ecf20Sopenharmony_ci return 0; 7348c2ecf20Sopenharmony_ci} 7358c2ecf20Sopenharmony_ci 7368c2ecf20Sopenharmony_ciint dsi_calc_clk_rate_v2(struct msm_dsi_host *msm_host, bool is_dual_dsi) 7378c2ecf20Sopenharmony_ci{ 7388c2ecf20Sopenharmony_ci u32 bpp = dsi_get_bpp(msm_host->format); 7398c2ecf20Sopenharmony_ci u64 pclk_bpp; 7408c2ecf20Sopenharmony_ci unsigned int esc_mhz, esc_div; 7418c2ecf20Sopenharmony_ci unsigned long byte_mhz; 7428c2ecf20Sopenharmony_ci 7438c2ecf20Sopenharmony_ci dsi_calc_pclk(msm_host, is_dual_dsi); 7448c2ecf20Sopenharmony_ci 7458c2ecf20Sopenharmony_ci pclk_bpp = (u64)dsi_get_pclk_rate(msm_host, is_dual_dsi) * bpp; 7468c2ecf20Sopenharmony_ci do_div(pclk_bpp, 8); 7478c2ecf20Sopenharmony_ci msm_host->src_clk_rate = pclk_bpp; 7488c2ecf20Sopenharmony_ci 7498c2ecf20Sopenharmony_ci /* 7508c2ecf20Sopenharmony_ci * esc clock is byte clock followed by a 4 bit divider, 7518c2ecf20Sopenharmony_ci * we need to find an escape clock frequency within the 7528c2ecf20Sopenharmony_ci * mipi DSI spec range within the maximum divider limit 7538c2ecf20Sopenharmony_ci * We iterate here between an escape clock frequencey 7548c2ecf20Sopenharmony_ci * between 20 Mhz to 5 Mhz and pick up the first one 7558c2ecf20Sopenharmony_ci * that can be supported by our divider 7568c2ecf20Sopenharmony_ci */ 7578c2ecf20Sopenharmony_ci 7588c2ecf20Sopenharmony_ci byte_mhz = msm_host->byte_clk_rate / 1000000; 7598c2ecf20Sopenharmony_ci 7608c2ecf20Sopenharmony_ci for (esc_mhz = 20; esc_mhz >= 5; esc_mhz--) { 7618c2ecf20Sopenharmony_ci esc_div = DIV_ROUND_UP(byte_mhz, esc_mhz); 7628c2ecf20Sopenharmony_ci 7638c2ecf20Sopenharmony_ci /* 7648c2ecf20Sopenharmony_ci * TODO: Ideally, we shouldn't know what sort of divider 7658c2ecf20Sopenharmony_ci * is available in mmss_cc, we're just assuming that 7668c2ecf20Sopenharmony_ci * it'll always be a 4 bit divider. Need to come up with 7678c2ecf20Sopenharmony_ci * a better way here. 7688c2ecf20Sopenharmony_ci */ 7698c2ecf20Sopenharmony_ci if (esc_div >= 1 && esc_div <= 16) 7708c2ecf20Sopenharmony_ci break; 7718c2ecf20Sopenharmony_ci } 7728c2ecf20Sopenharmony_ci 7738c2ecf20Sopenharmony_ci if (esc_mhz < 5) 7748c2ecf20Sopenharmony_ci return -EINVAL; 7758c2ecf20Sopenharmony_ci 7768c2ecf20Sopenharmony_ci msm_host->esc_clk_rate = msm_host->byte_clk_rate / esc_div; 7778c2ecf20Sopenharmony_ci 7788c2ecf20Sopenharmony_ci DBG("esc=%d, src=%d", msm_host->esc_clk_rate, 7798c2ecf20Sopenharmony_ci msm_host->src_clk_rate); 7808c2ecf20Sopenharmony_ci 7818c2ecf20Sopenharmony_ci return 0; 7828c2ecf20Sopenharmony_ci} 7838c2ecf20Sopenharmony_ci 7848c2ecf20Sopenharmony_cistatic void dsi_intr_ctrl(struct msm_dsi_host *msm_host, u32 mask, int enable) 7858c2ecf20Sopenharmony_ci{ 7868c2ecf20Sopenharmony_ci u32 intr; 7878c2ecf20Sopenharmony_ci unsigned long flags; 7888c2ecf20Sopenharmony_ci 7898c2ecf20Sopenharmony_ci spin_lock_irqsave(&msm_host->intr_lock, flags); 7908c2ecf20Sopenharmony_ci intr = dsi_read(msm_host, REG_DSI_INTR_CTRL); 7918c2ecf20Sopenharmony_ci 7928c2ecf20Sopenharmony_ci if (enable) 7938c2ecf20Sopenharmony_ci intr |= mask; 7948c2ecf20Sopenharmony_ci else 7958c2ecf20Sopenharmony_ci intr &= ~mask; 7968c2ecf20Sopenharmony_ci 7978c2ecf20Sopenharmony_ci DBG("intr=%x enable=%d", intr, enable); 7988c2ecf20Sopenharmony_ci 7998c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_INTR_CTRL, intr); 8008c2ecf20Sopenharmony_ci spin_unlock_irqrestore(&msm_host->intr_lock, flags); 8018c2ecf20Sopenharmony_ci} 8028c2ecf20Sopenharmony_ci 8038c2ecf20Sopenharmony_cistatic inline enum dsi_traffic_mode dsi_get_traffic_mode(const u32 mode_flags) 8048c2ecf20Sopenharmony_ci{ 8058c2ecf20Sopenharmony_ci if (mode_flags & MIPI_DSI_MODE_VIDEO_BURST) 8068c2ecf20Sopenharmony_ci return BURST_MODE; 8078c2ecf20Sopenharmony_ci else if (mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE) 8088c2ecf20Sopenharmony_ci return NON_BURST_SYNCH_PULSE; 8098c2ecf20Sopenharmony_ci 8108c2ecf20Sopenharmony_ci return NON_BURST_SYNCH_EVENT; 8118c2ecf20Sopenharmony_ci} 8128c2ecf20Sopenharmony_ci 8138c2ecf20Sopenharmony_cistatic inline enum dsi_vid_dst_format dsi_get_vid_fmt( 8148c2ecf20Sopenharmony_ci const enum mipi_dsi_pixel_format mipi_fmt) 8158c2ecf20Sopenharmony_ci{ 8168c2ecf20Sopenharmony_ci switch (mipi_fmt) { 8178c2ecf20Sopenharmony_ci case MIPI_DSI_FMT_RGB888: return VID_DST_FORMAT_RGB888; 8188c2ecf20Sopenharmony_ci case MIPI_DSI_FMT_RGB666: return VID_DST_FORMAT_RGB666_LOOSE; 8198c2ecf20Sopenharmony_ci case MIPI_DSI_FMT_RGB666_PACKED: return VID_DST_FORMAT_RGB666; 8208c2ecf20Sopenharmony_ci case MIPI_DSI_FMT_RGB565: return VID_DST_FORMAT_RGB565; 8218c2ecf20Sopenharmony_ci default: return VID_DST_FORMAT_RGB888; 8228c2ecf20Sopenharmony_ci } 8238c2ecf20Sopenharmony_ci} 8248c2ecf20Sopenharmony_ci 8258c2ecf20Sopenharmony_cistatic inline enum dsi_cmd_dst_format dsi_get_cmd_fmt( 8268c2ecf20Sopenharmony_ci const enum mipi_dsi_pixel_format mipi_fmt) 8278c2ecf20Sopenharmony_ci{ 8288c2ecf20Sopenharmony_ci switch (mipi_fmt) { 8298c2ecf20Sopenharmony_ci case MIPI_DSI_FMT_RGB888: return CMD_DST_FORMAT_RGB888; 8308c2ecf20Sopenharmony_ci case MIPI_DSI_FMT_RGB666_PACKED: 8318c2ecf20Sopenharmony_ci case MIPI_DSI_FMT_RGB666: return CMD_DST_FORMAT_RGB666; 8328c2ecf20Sopenharmony_ci case MIPI_DSI_FMT_RGB565: return CMD_DST_FORMAT_RGB565; 8338c2ecf20Sopenharmony_ci default: return CMD_DST_FORMAT_RGB888; 8348c2ecf20Sopenharmony_ci } 8358c2ecf20Sopenharmony_ci} 8368c2ecf20Sopenharmony_ci 8378c2ecf20Sopenharmony_cistatic void dsi_ctrl_config(struct msm_dsi_host *msm_host, bool enable, 8388c2ecf20Sopenharmony_ci struct msm_dsi_phy_shared_timings *phy_shared_timings) 8398c2ecf20Sopenharmony_ci{ 8408c2ecf20Sopenharmony_ci u32 flags = msm_host->mode_flags; 8418c2ecf20Sopenharmony_ci enum mipi_dsi_pixel_format mipi_fmt = msm_host->format; 8428c2ecf20Sopenharmony_ci const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd; 8438c2ecf20Sopenharmony_ci u32 data = 0, lane_ctrl = 0; 8448c2ecf20Sopenharmony_ci 8458c2ecf20Sopenharmony_ci if (!enable) { 8468c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_CTRL, 0); 8478c2ecf20Sopenharmony_ci return; 8488c2ecf20Sopenharmony_ci } 8498c2ecf20Sopenharmony_ci 8508c2ecf20Sopenharmony_ci if (flags & MIPI_DSI_MODE_VIDEO) { 8518c2ecf20Sopenharmony_ci if (flags & MIPI_DSI_MODE_VIDEO_HSE) 8528c2ecf20Sopenharmony_ci data |= DSI_VID_CFG0_PULSE_MODE_HSA_HE; 8538c2ecf20Sopenharmony_ci if (flags & MIPI_DSI_MODE_VIDEO_HFP) 8548c2ecf20Sopenharmony_ci data |= DSI_VID_CFG0_HFP_POWER_STOP; 8558c2ecf20Sopenharmony_ci if (flags & MIPI_DSI_MODE_VIDEO_HBP) 8568c2ecf20Sopenharmony_ci data |= DSI_VID_CFG0_HBP_POWER_STOP; 8578c2ecf20Sopenharmony_ci if (flags & MIPI_DSI_MODE_VIDEO_HSA) 8588c2ecf20Sopenharmony_ci data |= DSI_VID_CFG0_HSA_POWER_STOP; 8598c2ecf20Sopenharmony_ci /* Always set low power stop mode for BLLP 8608c2ecf20Sopenharmony_ci * to let command engine send packets 8618c2ecf20Sopenharmony_ci */ 8628c2ecf20Sopenharmony_ci data |= DSI_VID_CFG0_EOF_BLLP_POWER_STOP | 8638c2ecf20Sopenharmony_ci DSI_VID_CFG0_BLLP_POWER_STOP; 8648c2ecf20Sopenharmony_ci data |= DSI_VID_CFG0_TRAFFIC_MODE(dsi_get_traffic_mode(flags)); 8658c2ecf20Sopenharmony_ci data |= DSI_VID_CFG0_DST_FORMAT(dsi_get_vid_fmt(mipi_fmt)); 8668c2ecf20Sopenharmony_ci data |= DSI_VID_CFG0_VIRT_CHANNEL(msm_host->channel); 8678c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_VID_CFG0, data); 8688c2ecf20Sopenharmony_ci 8698c2ecf20Sopenharmony_ci /* Do not swap RGB colors */ 8708c2ecf20Sopenharmony_ci data = DSI_VID_CFG1_RGB_SWAP(SWAP_RGB); 8718c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_VID_CFG1, 0); 8728c2ecf20Sopenharmony_ci } else { 8738c2ecf20Sopenharmony_ci /* Do not swap RGB colors */ 8748c2ecf20Sopenharmony_ci data = DSI_CMD_CFG0_RGB_SWAP(SWAP_RGB); 8758c2ecf20Sopenharmony_ci data |= DSI_CMD_CFG0_DST_FORMAT(dsi_get_cmd_fmt(mipi_fmt)); 8768c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_CMD_CFG0, data); 8778c2ecf20Sopenharmony_ci 8788c2ecf20Sopenharmony_ci data = DSI_CMD_CFG1_WR_MEM_START(MIPI_DCS_WRITE_MEMORY_START) | 8798c2ecf20Sopenharmony_ci DSI_CMD_CFG1_WR_MEM_CONTINUE( 8808c2ecf20Sopenharmony_ci MIPI_DCS_WRITE_MEMORY_CONTINUE); 8818c2ecf20Sopenharmony_ci /* Always insert DCS command */ 8828c2ecf20Sopenharmony_ci data |= DSI_CMD_CFG1_INSERT_DCS_COMMAND; 8838c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_CMD_CFG1, data); 8848c2ecf20Sopenharmony_ci } 8858c2ecf20Sopenharmony_ci 8868c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_CMD_DMA_CTRL, 8878c2ecf20Sopenharmony_ci DSI_CMD_DMA_CTRL_FROM_FRAME_BUFFER | 8888c2ecf20Sopenharmony_ci DSI_CMD_DMA_CTRL_LOW_POWER); 8898c2ecf20Sopenharmony_ci 8908c2ecf20Sopenharmony_ci data = 0; 8918c2ecf20Sopenharmony_ci /* Always assume dedicated TE pin */ 8928c2ecf20Sopenharmony_ci data |= DSI_TRIG_CTRL_TE; 8938c2ecf20Sopenharmony_ci data |= DSI_TRIG_CTRL_MDP_TRIGGER(TRIGGER_NONE); 8948c2ecf20Sopenharmony_ci data |= DSI_TRIG_CTRL_DMA_TRIGGER(TRIGGER_SW); 8958c2ecf20Sopenharmony_ci data |= DSI_TRIG_CTRL_STREAM(msm_host->channel); 8968c2ecf20Sopenharmony_ci if ((cfg_hnd->major == MSM_DSI_VER_MAJOR_6G) && 8978c2ecf20Sopenharmony_ci (cfg_hnd->minor >= MSM_DSI_6G_VER_MINOR_V1_2)) 8988c2ecf20Sopenharmony_ci data |= DSI_TRIG_CTRL_BLOCK_DMA_WITHIN_FRAME; 8998c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_TRIG_CTRL, data); 9008c2ecf20Sopenharmony_ci 9018c2ecf20Sopenharmony_ci data = DSI_CLKOUT_TIMING_CTRL_T_CLK_POST(phy_shared_timings->clk_post) | 9028c2ecf20Sopenharmony_ci DSI_CLKOUT_TIMING_CTRL_T_CLK_PRE(phy_shared_timings->clk_pre); 9038c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_CLKOUT_TIMING_CTRL, data); 9048c2ecf20Sopenharmony_ci 9058c2ecf20Sopenharmony_ci if ((cfg_hnd->major == MSM_DSI_VER_MAJOR_6G) && 9068c2ecf20Sopenharmony_ci (cfg_hnd->minor > MSM_DSI_6G_VER_MINOR_V1_0) && 9078c2ecf20Sopenharmony_ci phy_shared_timings->clk_pre_inc_by_2) 9088c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_T_CLK_PRE_EXTEND, 9098c2ecf20Sopenharmony_ci DSI_T_CLK_PRE_EXTEND_INC_BY_2_BYTECLK); 9108c2ecf20Sopenharmony_ci 9118c2ecf20Sopenharmony_ci data = 0; 9128c2ecf20Sopenharmony_ci if (!(flags & MIPI_DSI_MODE_EOT_PACKET)) 9138c2ecf20Sopenharmony_ci data |= DSI_EOT_PACKET_CTRL_TX_EOT_APPEND; 9148c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_EOT_PACKET_CTRL, data); 9158c2ecf20Sopenharmony_ci 9168c2ecf20Sopenharmony_ci /* allow only ack-err-status to generate interrupt */ 9178c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_ERR_INT_MASK0, 0x13ff3fe0); 9188c2ecf20Sopenharmony_ci 9198c2ecf20Sopenharmony_ci dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_ERROR, 1); 9208c2ecf20Sopenharmony_ci 9218c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_CLK_CTRL, DSI_CLK_CTRL_ENABLE_CLKS); 9228c2ecf20Sopenharmony_ci 9238c2ecf20Sopenharmony_ci data = DSI_CTRL_CLK_EN; 9248c2ecf20Sopenharmony_ci 9258c2ecf20Sopenharmony_ci DBG("lane number=%d", msm_host->lanes); 9268c2ecf20Sopenharmony_ci data |= ((DSI_CTRL_LANE0 << msm_host->lanes) - DSI_CTRL_LANE0); 9278c2ecf20Sopenharmony_ci 9288c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_LANE_SWAP_CTRL, 9298c2ecf20Sopenharmony_ci DSI_LANE_SWAP_CTRL_DLN_SWAP_SEL(msm_host->dlane_swap)); 9308c2ecf20Sopenharmony_ci 9318c2ecf20Sopenharmony_ci if (!(flags & MIPI_DSI_CLOCK_NON_CONTINUOUS)) { 9328c2ecf20Sopenharmony_ci lane_ctrl = dsi_read(msm_host, REG_DSI_LANE_CTRL); 9338c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_LANE_CTRL, 9348c2ecf20Sopenharmony_ci lane_ctrl | DSI_LANE_CTRL_CLKLN_HS_FORCE_REQUEST); 9358c2ecf20Sopenharmony_ci } 9368c2ecf20Sopenharmony_ci 9378c2ecf20Sopenharmony_ci data |= DSI_CTRL_ENABLE; 9388c2ecf20Sopenharmony_ci 9398c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_CTRL, data); 9408c2ecf20Sopenharmony_ci} 9418c2ecf20Sopenharmony_ci 9428c2ecf20Sopenharmony_cistatic void dsi_timing_setup(struct msm_dsi_host *msm_host, bool is_dual_dsi) 9438c2ecf20Sopenharmony_ci{ 9448c2ecf20Sopenharmony_ci struct drm_display_mode *mode = msm_host->mode; 9458c2ecf20Sopenharmony_ci u32 hs_start = 0, vs_start = 0; /* take sync start as 0 */ 9468c2ecf20Sopenharmony_ci u32 h_total = mode->htotal; 9478c2ecf20Sopenharmony_ci u32 v_total = mode->vtotal; 9488c2ecf20Sopenharmony_ci u32 hs_end = mode->hsync_end - mode->hsync_start; 9498c2ecf20Sopenharmony_ci u32 vs_end = mode->vsync_end - mode->vsync_start; 9508c2ecf20Sopenharmony_ci u32 ha_start = h_total - mode->hsync_start; 9518c2ecf20Sopenharmony_ci u32 ha_end = ha_start + mode->hdisplay; 9528c2ecf20Sopenharmony_ci u32 va_start = v_total - mode->vsync_start; 9538c2ecf20Sopenharmony_ci u32 va_end = va_start + mode->vdisplay; 9548c2ecf20Sopenharmony_ci u32 hdisplay = mode->hdisplay; 9558c2ecf20Sopenharmony_ci u32 wc; 9568c2ecf20Sopenharmony_ci 9578c2ecf20Sopenharmony_ci DBG(""); 9588c2ecf20Sopenharmony_ci 9598c2ecf20Sopenharmony_ci /* 9608c2ecf20Sopenharmony_ci * For dual DSI mode, the current DRM mode has 9618c2ecf20Sopenharmony_ci * the complete width of the panel. Since, the complete 9628c2ecf20Sopenharmony_ci * panel is driven by two DSI controllers, the horizontal 9638c2ecf20Sopenharmony_ci * timings have to be split between the two dsi controllers. 9648c2ecf20Sopenharmony_ci * Adjust the DSI host timing values accordingly. 9658c2ecf20Sopenharmony_ci */ 9668c2ecf20Sopenharmony_ci if (is_dual_dsi) { 9678c2ecf20Sopenharmony_ci h_total /= 2; 9688c2ecf20Sopenharmony_ci hs_end /= 2; 9698c2ecf20Sopenharmony_ci ha_start /= 2; 9708c2ecf20Sopenharmony_ci ha_end /= 2; 9718c2ecf20Sopenharmony_ci hdisplay /= 2; 9728c2ecf20Sopenharmony_ci } 9738c2ecf20Sopenharmony_ci 9748c2ecf20Sopenharmony_ci if (msm_host->mode_flags & MIPI_DSI_MODE_VIDEO) { 9758c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_ACTIVE_H, 9768c2ecf20Sopenharmony_ci DSI_ACTIVE_H_START(ha_start) | 9778c2ecf20Sopenharmony_ci DSI_ACTIVE_H_END(ha_end)); 9788c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_ACTIVE_V, 9798c2ecf20Sopenharmony_ci DSI_ACTIVE_V_START(va_start) | 9808c2ecf20Sopenharmony_ci DSI_ACTIVE_V_END(va_end)); 9818c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_TOTAL, 9828c2ecf20Sopenharmony_ci DSI_TOTAL_H_TOTAL(h_total - 1) | 9838c2ecf20Sopenharmony_ci DSI_TOTAL_V_TOTAL(v_total - 1)); 9848c2ecf20Sopenharmony_ci 9858c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_ACTIVE_HSYNC, 9868c2ecf20Sopenharmony_ci DSI_ACTIVE_HSYNC_START(hs_start) | 9878c2ecf20Sopenharmony_ci DSI_ACTIVE_HSYNC_END(hs_end)); 9888c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_ACTIVE_VSYNC_HPOS, 0); 9898c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_ACTIVE_VSYNC_VPOS, 9908c2ecf20Sopenharmony_ci DSI_ACTIVE_VSYNC_VPOS_START(vs_start) | 9918c2ecf20Sopenharmony_ci DSI_ACTIVE_VSYNC_VPOS_END(vs_end)); 9928c2ecf20Sopenharmony_ci } else { /* command mode */ 9938c2ecf20Sopenharmony_ci /* image data and 1 byte write_memory_start cmd */ 9948c2ecf20Sopenharmony_ci wc = hdisplay * dsi_get_bpp(msm_host->format) / 8 + 1; 9958c2ecf20Sopenharmony_ci 9968c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_CMD_MDP_STREAM0_CTRL, 9978c2ecf20Sopenharmony_ci DSI_CMD_MDP_STREAM0_CTRL_WORD_COUNT(wc) | 9988c2ecf20Sopenharmony_ci DSI_CMD_MDP_STREAM0_CTRL_VIRTUAL_CHANNEL( 9998c2ecf20Sopenharmony_ci msm_host->channel) | 10008c2ecf20Sopenharmony_ci DSI_CMD_MDP_STREAM0_CTRL_DATA_TYPE( 10018c2ecf20Sopenharmony_ci MIPI_DSI_DCS_LONG_WRITE)); 10028c2ecf20Sopenharmony_ci 10038c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_CMD_MDP_STREAM0_TOTAL, 10048c2ecf20Sopenharmony_ci DSI_CMD_MDP_STREAM0_TOTAL_H_TOTAL(hdisplay) | 10058c2ecf20Sopenharmony_ci DSI_CMD_MDP_STREAM0_TOTAL_V_TOTAL(mode->vdisplay)); 10068c2ecf20Sopenharmony_ci } 10078c2ecf20Sopenharmony_ci} 10088c2ecf20Sopenharmony_ci 10098c2ecf20Sopenharmony_cistatic void dsi_sw_reset(struct msm_dsi_host *msm_host) 10108c2ecf20Sopenharmony_ci{ 10118c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_CLK_CTRL, DSI_CLK_CTRL_ENABLE_CLKS); 10128c2ecf20Sopenharmony_ci wmb(); /* clocks need to be enabled before reset */ 10138c2ecf20Sopenharmony_ci 10148c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_RESET, 1); 10158c2ecf20Sopenharmony_ci msleep(DSI_RESET_TOGGLE_DELAY_MS); /* make sure reset happen */ 10168c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_RESET, 0); 10178c2ecf20Sopenharmony_ci} 10188c2ecf20Sopenharmony_ci 10198c2ecf20Sopenharmony_cistatic void dsi_op_mode_config(struct msm_dsi_host *msm_host, 10208c2ecf20Sopenharmony_ci bool video_mode, bool enable) 10218c2ecf20Sopenharmony_ci{ 10228c2ecf20Sopenharmony_ci u32 dsi_ctrl; 10238c2ecf20Sopenharmony_ci 10248c2ecf20Sopenharmony_ci dsi_ctrl = dsi_read(msm_host, REG_DSI_CTRL); 10258c2ecf20Sopenharmony_ci 10268c2ecf20Sopenharmony_ci if (!enable) { 10278c2ecf20Sopenharmony_ci dsi_ctrl &= ~(DSI_CTRL_ENABLE | DSI_CTRL_VID_MODE_EN | 10288c2ecf20Sopenharmony_ci DSI_CTRL_CMD_MODE_EN); 10298c2ecf20Sopenharmony_ci dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_CMD_MDP_DONE | 10308c2ecf20Sopenharmony_ci DSI_IRQ_MASK_VIDEO_DONE, 0); 10318c2ecf20Sopenharmony_ci } else { 10328c2ecf20Sopenharmony_ci if (video_mode) { 10338c2ecf20Sopenharmony_ci dsi_ctrl |= DSI_CTRL_VID_MODE_EN; 10348c2ecf20Sopenharmony_ci } else { /* command mode */ 10358c2ecf20Sopenharmony_ci dsi_ctrl |= DSI_CTRL_CMD_MODE_EN; 10368c2ecf20Sopenharmony_ci dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_CMD_MDP_DONE, 1); 10378c2ecf20Sopenharmony_ci } 10388c2ecf20Sopenharmony_ci dsi_ctrl |= DSI_CTRL_ENABLE; 10398c2ecf20Sopenharmony_ci } 10408c2ecf20Sopenharmony_ci 10418c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_CTRL, dsi_ctrl); 10428c2ecf20Sopenharmony_ci} 10438c2ecf20Sopenharmony_ci 10448c2ecf20Sopenharmony_cistatic void dsi_set_tx_power_mode(int mode, struct msm_dsi_host *msm_host) 10458c2ecf20Sopenharmony_ci{ 10468c2ecf20Sopenharmony_ci u32 data; 10478c2ecf20Sopenharmony_ci 10488c2ecf20Sopenharmony_ci data = dsi_read(msm_host, REG_DSI_CMD_DMA_CTRL); 10498c2ecf20Sopenharmony_ci 10508c2ecf20Sopenharmony_ci if (mode == 0) 10518c2ecf20Sopenharmony_ci data &= ~DSI_CMD_DMA_CTRL_LOW_POWER; 10528c2ecf20Sopenharmony_ci else 10538c2ecf20Sopenharmony_ci data |= DSI_CMD_DMA_CTRL_LOW_POWER; 10548c2ecf20Sopenharmony_ci 10558c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_CMD_DMA_CTRL, data); 10568c2ecf20Sopenharmony_ci} 10578c2ecf20Sopenharmony_ci 10588c2ecf20Sopenharmony_cistatic void dsi_wait4video_done(struct msm_dsi_host *msm_host) 10598c2ecf20Sopenharmony_ci{ 10608c2ecf20Sopenharmony_ci u32 ret = 0; 10618c2ecf20Sopenharmony_ci struct device *dev = &msm_host->pdev->dev; 10628c2ecf20Sopenharmony_ci 10638c2ecf20Sopenharmony_ci dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_VIDEO_DONE, 1); 10648c2ecf20Sopenharmony_ci 10658c2ecf20Sopenharmony_ci reinit_completion(&msm_host->video_comp); 10668c2ecf20Sopenharmony_ci 10678c2ecf20Sopenharmony_ci ret = wait_for_completion_timeout(&msm_host->video_comp, 10688c2ecf20Sopenharmony_ci msecs_to_jiffies(70)); 10698c2ecf20Sopenharmony_ci 10708c2ecf20Sopenharmony_ci if (ret == 0) 10718c2ecf20Sopenharmony_ci DRM_DEV_ERROR(dev, "wait for video done timed out\n"); 10728c2ecf20Sopenharmony_ci 10738c2ecf20Sopenharmony_ci dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_VIDEO_DONE, 0); 10748c2ecf20Sopenharmony_ci} 10758c2ecf20Sopenharmony_ci 10768c2ecf20Sopenharmony_cistatic void dsi_wait4video_eng_busy(struct msm_dsi_host *msm_host) 10778c2ecf20Sopenharmony_ci{ 10788c2ecf20Sopenharmony_ci u32 data; 10798c2ecf20Sopenharmony_ci 10808c2ecf20Sopenharmony_ci if (!(msm_host->mode_flags & MIPI_DSI_MODE_VIDEO)) 10818c2ecf20Sopenharmony_ci return; 10828c2ecf20Sopenharmony_ci 10838c2ecf20Sopenharmony_ci data = dsi_read(msm_host, REG_DSI_STATUS0); 10848c2ecf20Sopenharmony_ci 10858c2ecf20Sopenharmony_ci /* if video mode engine is not busy, its because 10868c2ecf20Sopenharmony_ci * either timing engine was not turned on or the 10878c2ecf20Sopenharmony_ci * DSI controller has finished transmitting the video 10888c2ecf20Sopenharmony_ci * data already, so no need to wait in those cases 10898c2ecf20Sopenharmony_ci */ 10908c2ecf20Sopenharmony_ci if (!(data & DSI_STATUS0_VIDEO_MODE_ENGINE_BUSY)) 10918c2ecf20Sopenharmony_ci return; 10928c2ecf20Sopenharmony_ci 10938c2ecf20Sopenharmony_ci if (msm_host->power_on && msm_host->enabled) { 10948c2ecf20Sopenharmony_ci dsi_wait4video_done(msm_host); 10958c2ecf20Sopenharmony_ci /* delay 4 ms to skip BLLP */ 10968c2ecf20Sopenharmony_ci usleep_range(2000, 4000); 10978c2ecf20Sopenharmony_ci } 10988c2ecf20Sopenharmony_ci} 10998c2ecf20Sopenharmony_ci 11008c2ecf20Sopenharmony_ciint dsi_tx_buf_alloc_6g(struct msm_dsi_host *msm_host, int size) 11018c2ecf20Sopenharmony_ci{ 11028c2ecf20Sopenharmony_ci struct drm_device *dev = msm_host->dev; 11038c2ecf20Sopenharmony_ci struct msm_drm_private *priv = dev->dev_private; 11048c2ecf20Sopenharmony_ci uint64_t iova; 11058c2ecf20Sopenharmony_ci u8 *data; 11068c2ecf20Sopenharmony_ci 11078c2ecf20Sopenharmony_ci data = msm_gem_kernel_new(dev, size, MSM_BO_UNCACHED, 11088c2ecf20Sopenharmony_ci priv->kms->aspace, 11098c2ecf20Sopenharmony_ci &msm_host->tx_gem_obj, &iova); 11108c2ecf20Sopenharmony_ci 11118c2ecf20Sopenharmony_ci if (IS_ERR(data)) { 11128c2ecf20Sopenharmony_ci msm_host->tx_gem_obj = NULL; 11138c2ecf20Sopenharmony_ci return PTR_ERR(data); 11148c2ecf20Sopenharmony_ci } 11158c2ecf20Sopenharmony_ci 11168c2ecf20Sopenharmony_ci msm_gem_object_set_name(msm_host->tx_gem_obj, "tx_gem"); 11178c2ecf20Sopenharmony_ci 11188c2ecf20Sopenharmony_ci msm_host->tx_size = msm_host->tx_gem_obj->size; 11198c2ecf20Sopenharmony_ci 11208c2ecf20Sopenharmony_ci return 0; 11218c2ecf20Sopenharmony_ci} 11228c2ecf20Sopenharmony_ci 11238c2ecf20Sopenharmony_ciint dsi_tx_buf_alloc_v2(struct msm_dsi_host *msm_host, int size) 11248c2ecf20Sopenharmony_ci{ 11258c2ecf20Sopenharmony_ci struct drm_device *dev = msm_host->dev; 11268c2ecf20Sopenharmony_ci 11278c2ecf20Sopenharmony_ci msm_host->tx_buf = dma_alloc_coherent(dev->dev, size, 11288c2ecf20Sopenharmony_ci &msm_host->tx_buf_paddr, GFP_KERNEL); 11298c2ecf20Sopenharmony_ci if (!msm_host->tx_buf) 11308c2ecf20Sopenharmony_ci return -ENOMEM; 11318c2ecf20Sopenharmony_ci 11328c2ecf20Sopenharmony_ci msm_host->tx_size = size; 11338c2ecf20Sopenharmony_ci 11348c2ecf20Sopenharmony_ci return 0; 11358c2ecf20Sopenharmony_ci} 11368c2ecf20Sopenharmony_ci 11378c2ecf20Sopenharmony_cistatic void dsi_tx_buf_free(struct msm_dsi_host *msm_host) 11388c2ecf20Sopenharmony_ci{ 11398c2ecf20Sopenharmony_ci struct drm_device *dev = msm_host->dev; 11408c2ecf20Sopenharmony_ci struct msm_drm_private *priv; 11418c2ecf20Sopenharmony_ci 11428c2ecf20Sopenharmony_ci /* 11438c2ecf20Sopenharmony_ci * This is possible if we're tearing down before we've had a chance to 11448c2ecf20Sopenharmony_ci * fully initialize. A very real possibility if our probe is deferred, 11458c2ecf20Sopenharmony_ci * in which case we'll hit msm_dsi_host_destroy() without having run 11468c2ecf20Sopenharmony_ci * through the dsi_tx_buf_alloc(). 11478c2ecf20Sopenharmony_ci */ 11488c2ecf20Sopenharmony_ci if (!dev) 11498c2ecf20Sopenharmony_ci return; 11508c2ecf20Sopenharmony_ci 11518c2ecf20Sopenharmony_ci priv = dev->dev_private; 11528c2ecf20Sopenharmony_ci if (msm_host->tx_gem_obj) { 11538c2ecf20Sopenharmony_ci msm_gem_unpin_iova(msm_host->tx_gem_obj, priv->kms->aspace); 11548c2ecf20Sopenharmony_ci drm_gem_object_put(msm_host->tx_gem_obj); 11558c2ecf20Sopenharmony_ci msm_host->tx_gem_obj = NULL; 11568c2ecf20Sopenharmony_ci } 11578c2ecf20Sopenharmony_ci 11588c2ecf20Sopenharmony_ci if (msm_host->tx_buf) 11598c2ecf20Sopenharmony_ci dma_free_coherent(dev->dev, msm_host->tx_size, msm_host->tx_buf, 11608c2ecf20Sopenharmony_ci msm_host->tx_buf_paddr); 11618c2ecf20Sopenharmony_ci} 11628c2ecf20Sopenharmony_ci 11638c2ecf20Sopenharmony_civoid *dsi_tx_buf_get_6g(struct msm_dsi_host *msm_host) 11648c2ecf20Sopenharmony_ci{ 11658c2ecf20Sopenharmony_ci return msm_gem_get_vaddr(msm_host->tx_gem_obj); 11668c2ecf20Sopenharmony_ci} 11678c2ecf20Sopenharmony_ci 11688c2ecf20Sopenharmony_civoid *dsi_tx_buf_get_v2(struct msm_dsi_host *msm_host) 11698c2ecf20Sopenharmony_ci{ 11708c2ecf20Sopenharmony_ci return msm_host->tx_buf; 11718c2ecf20Sopenharmony_ci} 11728c2ecf20Sopenharmony_ci 11738c2ecf20Sopenharmony_civoid dsi_tx_buf_put_6g(struct msm_dsi_host *msm_host) 11748c2ecf20Sopenharmony_ci{ 11758c2ecf20Sopenharmony_ci msm_gem_put_vaddr(msm_host->tx_gem_obj); 11768c2ecf20Sopenharmony_ci} 11778c2ecf20Sopenharmony_ci 11788c2ecf20Sopenharmony_ci/* 11798c2ecf20Sopenharmony_ci * prepare cmd buffer to be txed 11808c2ecf20Sopenharmony_ci */ 11818c2ecf20Sopenharmony_cistatic int dsi_cmd_dma_add(struct msm_dsi_host *msm_host, 11828c2ecf20Sopenharmony_ci const struct mipi_dsi_msg *msg) 11838c2ecf20Sopenharmony_ci{ 11848c2ecf20Sopenharmony_ci const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd; 11858c2ecf20Sopenharmony_ci struct mipi_dsi_packet packet; 11868c2ecf20Sopenharmony_ci int len; 11878c2ecf20Sopenharmony_ci int ret; 11888c2ecf20Sopenharmony_ci u8 *data; 11898c2ecf20Sopenharmony_ci 11908c2ecf20Sopenharmony_ci ret = mipi_dsi_create_packet(&packet, msg); 11918c2ecf20Sopenharmony_ci if (ret) { 11928c2ecf20Sopenharmony_ci pr_err("%s: create packet failed, %d\n", __func__, ret); 11938c2ecf20Sopenharmony_ci return ret; 11948c2ecf20Sopenharmony_ci } 11958c2ecf20Sopenharmony_ci len = (packet.size + 3) & (~0x3); 11968c2ecf20Sopenharmony_ci 11978c2ecf20Sopenharmony_ci if (len > msm_host->tx_size) { 11988c2ecf20Sopenharmony_ci pr_err("%s: packet size is too big\n", __func__); 11998c2ecf20Sopenharmony_ci return -EINVAL; 12008c2ecf20Sopenharmony_ci } 12018c2ecf20Sopenharmony_ci 12028c2ecf20Sopenharmony_ci data = cfg_hnd->ops->tx_buf_get(msm_host); 12038c2ecf20Sopenharmony_ci if (IS_ERR(data)) { 12048c2ecf20Sopenharmony_ci ret = PTR_ERR(data); 12058c2ecf20Sopenharmony_ci pr_err("%s: get vaddr failed, %d\n", __func__, ret); 12068c2ecf20Sopenharmony_ci return ret; 12078c2ecf20Sopenharmony_ci } 12088c2ecf20Sopenharmony_ci 12098c2ecf20Sopenharmony_ci /* MSM specific command format in memory */ 12108c2ecf20Sopenharmony_ci data[0] = packet.header[1]; 12118c2ecf20Sopenharmony_ci data[1] = packet.header[2]; 12128c2ecf20Sopenharmony_ci data[2] = packet.header[0]; 12138c2ecf20Sopenharmony_ci data[3] = BIT(7); /* Last packet */ 12148c2ecf20Sopenharmony_ci if (mipi_dsi_packet_format_is_long(msg->type)) 12158c2ecf20Sopenharmony_ci data[3] |= BIT(6); 12168c2ecf20Sopenharmony_ci if (msg->rx_buf && msg->rx_len) 12178c2ecf20Sopenharmony_ci data[3] |= BIT(5); 12188c2ecf20Sopenharmony_ci 12198c2ecf20Sopenharmony_ci /* Long packet */ 12208c2ecf20Sopenharmony_ci if (packet.payload && packet.payload_length) 12218c2ecf20Sopenharmony_ci memcpy(data + 4, packet.payload, packet.payload_length); 12228c2ecf20Sopenharmony_ci 12238c2ecf20Sopenharmony_ci /* Append 0xff to the end */ 12248c2ecf20Sopenharmony_ci if (packet.size < len) 12258c2ecf20Sopenharmony_ci memset(data + packet.size, 0xff, len - packet.size); 12268c2ecf20Sopenharmony_ci 12278c2ecf20Sopenharmony_ci if (cfg_hnd->ops->tx_buf_put) 12288c2ecf20Sopenharmony_ci cfg_hnd->ops->tx_buf_put(msm_host); 12298c2ecf20Sopenharmony_ci 12308c2ecf20Sopenharmony_ci return len; 12318c2ecf20Sopenharmony_ci} 12328c2ecf20Sopenharmony_ci 12338c2ecf20Sopenharmony_ci/* 12348c2ecf20Sopenharmony_ci * dsi_short_read1_resp: 1 parameter 12358c2ecf20Sopenharmony_ci */ 12368c2ecf20Sopenharmony_cistatic int dsi_short_read1_resp(u8 *buf, const struct mipi_dsi_msg *msg) 12378c2ecf20Sopenharmony_ci{ 12388c2ecf20Sopenharmony_ci u8 *data = msg->rx_buf; 12398c2ecf20Sopenharmony_ci if (data && (msg->rx_len >= 1)) { 12408c2ecf20Sopenharmony_ci *data = buf[1]; /* strip out dcs type */ 12418c2ecf20Sopenharmony_ci return 1; 12428c2ecf20Sopenharmony_ci } else { 12438c2ecf20Sopenharmony_ci pr_err("%s: read data does not match with rx_buf len %zu\n", 12448c2ecf20Sopenharmony_ci __func__, msg->rx_len); 12458c2ecf20Sopenharmony_ci return -EINVAL; 12468c2ecf20Sopenharmony_ci } 12478c2ecf20Sopenharmony_ci} 12488c2ecf20Sopenharmony_ci 12498c2ecf20Sopenharmony_ci/* 12508c2ecf20Sopenharmony_ci * dsi_short_read2_resp: 2 parameter 12518c2ecf20Sopenharmony_ci */ 12528c2ecf20Sopenharmony_cistatic int dsi_short_read2_resp(u8 *buf, const struct mipi_dsi_msg *msg) 12538c2ecf20Sopenharmony_ci{ 12548c2ecf20Sopenharmony_ci u8 *data = msg->rx_buf; 12558c2ecf20Sopenharmony_ci if (data && (msg->rx_len >= 2)) { 12568c2ecf20Sopenharmony_ci data[0] = buf[1]; /* strip out dcs type */ 12578c2ecf20Sopenharmony_ci data[1] = buf[2]; 12588c2ecf20Sopenharmony_ci return 2; 12598c2ecf20Sopenharmony_ci } else { 12608c2ecf20Sopenharmony_ci pr_err("%s: read data does not match with rx_buf len %zu\n", 12618c2ecf20Sopenharmony_ci __func__, msg->rx_len); 12628c2ecf20Sopenharmony_ci return -EINVAL; 12638c2ecf20Sopenharmony_ci } 12648c2ecf20Sopenharmony_ci} 12658c2ecf20Sopenharmony_ci 12668c2ecf20Sopenharmony_cistatic int dsi_long_read_resp(u8 *buf, const struct mipi_dsi_msg *msg) 12678c2ecf20Sopenharmony_ci{ 12688c2ecf20Sopenharmony_ci /* strip out 4 byte dcs header */ 12698c2ecf20Sopenharmony_ci if (msg->rx_buf && msg->rx_len) 12708c2ecf20Sopenharmony_ci memcpy(msg->rx_buf, buf + 4, msg->rx_len); 12718c2ecf20Sopenharmony_ci 12728c2ecf20Sopenharmony_ci return msg->rx_len; 12738c2ecf20Sopenharmony_ci} 12748c2ecf20Sopenharmony_ci 12758c2ecf20Sopenharmony_ciint dsi_dma_base_get_6g(struct msm_dsi_host *msm_host, uint64_t *dma_base) 12768c2ecf20Sopenharmony_ci{ 12778c2ecf20Sopenharmony_ci struct drm_device *dev = msm_host->dev; 12788c2ecf20Sopenharmony_ci struct msm_drm_private *priv = dev->dev_private; 12798c2ecf20Sopenharmony_ci 12808c2ecf20Sopenharmony_ci if (!dma_base) 12818c2ecf20Sopenharmony_ci return -EINVAL; 12828c2ecf20Sopenharmony_ci 12838c2ecf20Sopenharmony_ci return msm_gem_get_and_pin_iova(msm_host->tx_gem_obj, 12848c2ecf20Sopenharmony_ci priv->kms->aspace, dma_base); 12858c2ecf20Sopenharmony_ci} 12868c2ecf20Sopenharmony_ci 12878c2ecf20Sopenharmony_ciint dsi_dma_base_get_v2(struct msm_dsi_host *msm_host, uint64_t *dma_base) 12888c2ecf20Sopenharmony_ci{ 12898c2ecf20Sopenharmony_ci if (!dma_base) 12908c2ecf20Sopenharmony_ci return -EINVAL; 12918c2ecf20Sopenharmony_ci 12928c2ecf20Sopenharmony_ci *dma_base = msm_host->tx_buf_paddr; 12938c2ecf20Sopenharmony_ci return 0; 12948c2ecf20Sopenharmony_ci} 12958c2ecf20Sopenharmony_ci 12968c2ecf20Sopenharmony_cistatic int dsi_cmd_dma_tx(struct msm_dsi_host *msm_host, int len) 12978c2ecf20Sopenharmony_ci{ 12988c2ecf20Sopenharmony_ci const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd; 12998c2ecf20Sopenharmony_ci int ret; 13008c2ecf20Sopenharmony_ci uint64_t dma_base; 13018c2ecf20Sopenharmony_ci bool triggered; 13028c2ecf20Sopenharmony_ci 13038c2ecf20Sopenharmony_ci ret = cfg_hnd->ops->dma_base_get(msm_host, &dma_base); 13048c2ecf20Sopenharmony_ci if (ret) { 13058c2ecf20Sopenharmony_ci pr_err("%s: failed to get iova: %d\n", __func__, ret); 13068c2ecf20Sopenharmony_ci return ret; 13078c2ecf20Sopenharmony_ci } 13088c2ecf20Sopenharmony_ci 13098c2ecf20Sopenharmony_ci reinit_completion(&msm_host->dma_comp); 13108c2ecf20Sopenharmony_ci 13118c2ecf20Sopenharmony_ci dsi_wait4video_eng_busy(msm_host); 13128c2ecf20Sopenharmony_ci 13138c2ecf20Sopenharmony_ci triggered = msm_dsi_manager_cmd_xfer_trigger( 13148c2ecf20Sopenharmony_ci msm_host->id, dma_base, len); 13158c2ecf20Sopenharmony_ci if (triggered) { 13168c2ecf20Sopenharmony_ci ret = wait_for_completion_timeout(&msm_host->dma_comp, 13178c2ecf20Sopenharmony_ci msecs_to_jiffies(200)); 13188c2ecf20Sopenharmony_ci DBG("ret=%d", ret); 13198c2ecf20Sopenharmony_ci if (ret == 0) 13208c2ecf20Sopenharmony_ci ret = -ETIMEDOUT; 13218c2ecf20Sopenharmony_ci else 13228c2ecf20Sopenharmony_ci ret = len; 13238c2ecf20Sopenharmony_ci } else 13248c2ecf20Sopenharmony_ci ret = len; 13258c2ecf20Sopenharmony_ci 13268c2ecf20Sopenharmony_ci return ret; 13278c2ecf20Sopenharmony_ci} 13288c2ecf20Sopenharmony_ci 13298c2ecf20Sopenharmony_cistatic int dsi_cmd_dma_rx(struct msm_dsi_host *msm_host, 13308c2ecf20Sopenharmony_ci u8 *buf, int rx_byte, int pkt_size) 13318c2ecf20Sopenharmony_ci{ 13328c2ecf20Sopenharmony_ci u32 *temp, data; 13338c2ecf20Sopenharmony_ci int i, j = 0, cnt; 13348c2ecf20Sopenharmony_ci u32 read_cnt; 13358c2ecf20Sopenharmony_ci u8 reg[16]; 13368c2ecf20Sopenharmony_ci int repeated_bytes = 0; 13378c2ecf20Sopenharmony_ci int buf_offset = buf - msm_host->rx_buf; 13388c2ecf20Sopenharmony_ci 13398c2ecf20Sopenharmony_ci temp = (u32 *)reg; 13408c2ecf20Sopenharmony_ci cnt = (rx_byte + 3) >> 2; 13418c2ecf20Sopenharmony_ci if (cnt > 4) 13428c2ecf20Sopenharmony_ci cnt = 4; /* 4 x 32 bits registers only */ 13438c2ecf20Sopenharmony_ci 13448c2ecf20Sopenharmony_ci if (rx_byte == 4) 13458c2ecf20Sopenharmony_ci read_cnt = 4; 13468c2ecf20Sopenharmony_ci else 13478c2ecf20Sopenharmony_ci read_cnt = pkt_size + 6; 13488c2ecf20Sopenharmony_ci 13498c2ecf20Sopenharmony_ci /* 13508c2ecf20Sopenharmony_ci * In case of multiple reads from the panel, after the first read, there 13518c2ecf20Sopenharmony_ci * is possibility that there are some bytes in the payload repeating in 13528c2ecf20Sopenharmony_ci * the RDBK_DATA registers. Since we read all the parameters from the 13538c2ecf20Sopenharmony_ci * panel right from the first byte for every pass. We need to skip the 13548c2ecf20Sopenharmony_ci * repeating bytes and then append the new parameters to the rx buffer. 13558c2ecf20Sopenharmony_ci */ 13568c2ecf20Sopenharmony_ci if (read_cnt > 16) { 13578c2ecf20Sopenharmony_ci int bytes_shifted; 13588c2ecf20Sopenharmony_ci /* Any data more than 16 bytes will be shifted out. 13598c2ecf20Sopenharmony_ci * The temp read buffer should already contain these bytes. 13608c2ecf20Sopenharmony_ci * The remaining bytes in read buffer are the repeated bytes. 13618c2ecf20Sopenharmony_ci */ 13628c2ecf20Sopenharmony_ci bytes_shifted = read_cnt - 16; 13638c2ecf20Sopenharmony_ci repeated_bytes = buf_offset - bytes_shifted; 13648c2ecf20Sopenharmony_ci } 13658c2ecf20Sopenharmony_ci 13668c2ecf20Sopenharmony_ci for (i = cnt - 1; i >= 0; i--) { 13678c2ecf20Sopenharmony_ci data = dsi_read(msm_host, REG_DSI_RDBK_DATA(i)); 13688c2ecf20Sopenharmony_ci *temp++ = ntohl(data); /* to host byte order */ 13698c2ecf20Sopenharmony_ci DBG("data = 0x%x and ntohl(data) = 0x%x", data, ntohl(data)); 13708c2ecf20Sopenharmony_ci } 13718c2ecf20Sopenharmony_ci 13728c2ecf20Sopenharmony_ci for (i = repeated_bytes; i < 16; i++) 13738c2ecf20Sopenharmony_ci buf[j++] = reg[i]; 13748c2ecf20Sopenharmony_ci 13758c2ecf20Sopenharmony_ci return j; 13768c2ecf20Sopenharmony_ci} 13778c2ecf20Sopenharmony_ci 13788c2ecf20Sopenharmony_cistatic int dsi_cmds2buf_tx(struct msm_dsi_host *msm_host, 13798c2ecf20Sopenharmony_ci const struct mipi_dsi_msg *msg) 13808c2ecf20Sopenharmony_ci{ 13818c2ecf20Sopenharmony_ci int len, ret; 13828c2ecf20Sopenharmony_ci int bllp_len = msm_host->mode->hdisplay * 13838c2ecf20Sopenharmony_ci dsi_get_bpp(msm_host->format) / 8; 13848c2ecf20Sopenharmony_ci 13858c2ecf20Sopenharmony_ci len = dsi_cmd_dma_add(msm_host, msg); 13868c2ecf20Sopenharmony_ci if (len < 0) { 13878c2ecf20Sopenharmony_ci pr_err("%s: failed to add cmd type = 0x%x\n", 13888c2ecf20Sopenharmony_ci __func__, msg->type); 13898c2ecf20Sopenharmony_ci return len; 13908c2ecf20Sopenharmony_ci } 13918c2ecf20Sopenharmony_ci 13928c2ecf20Sopenharmony_ci /* for video mode, do not send cmds more than 13938c2ecf20Sopenharmony_ci * one pixel line, since it only transmit it 13948c2ecf20Sopenharmony_ci * during BLLP. 13958c2ecf20Sopenharmony_ci */ 13968c2ecf20Sopenharmony_ci /* TODO: if the command is sent in LP mode, the bit rate is only 13978c2ecf20Sopenharmony_ci * half of esc clk rate. In this case, if the video is already 13988c2ecf20Sopenharmony_ci * actively streaming, we need to check more carefully if the 13998c2ecf20Sopenharmony_ci * command can be fit into one BLLP. 14008c2ecf20Sopenharmony_ci */ 14018c2ecf20Sopenharmony_ci if ((msm_host->mode_flags & MIPI_DSI_MODE_VIDEO) && (len > bllp_len)) { 14028c2ecf20Sopenharmony_ci pr_err("%s: cmd cannot fit into BLLP period, len=%d\n", 14038c2ecf20Sopenharmony_ci __func__, len); 14048c2ecf20Sopenharmony_ci return -EINVAL; 14058c2ecf20Sopenharmony_ci } 14068c2ecf20Sopenharmony_ci 14078c2ecf20Sopenharmony_ci ret = dsi_cmd_dma_tx(msm_host, len); 14088c2ecf20Sopenharmony_ci if (ret < 0) { 14098c2ecf20Sopenharmony_ci pr_err("%s: cmd dma tx failed, type=0x%x, data0=0x%x, len=%d, ret=%d\n", 14108c2ecf20Sopenharmony_ci __func__, msg->type, (*(u8 *)(msg->tx_buf)), len, ret); 14118c2ecf20Sopenharmony_ci return ret; 14128c2ecf20Sopenharmony_ci } else if (ret < len) { 14138c2ecf20Sopenharmony_ci pr_err("%s: cmd dma tx failed, type=0x%x, data0=0x%x, ret=%d len=%d\n", 14148c2ecf20Sopenharmony_ci __func__, msg->type, (*(u8 *)(msg->tx_buf)), ret, len); 14158c2ecf20Sopenharmony_ci return -EIO; 14168c2ecf20Sopenharmony_ci } 14178c2ecf20Sopenharmony_ci 14188c2ecf20Sopenharmony_ci return len; 14198c2ecf20Sopenharmony_ci} 14208c2ecf20Sopenharmony_ci 14218c2ecf20Sopenharmony_cistatic void dsi_sw_reset_restore(struct msm_dsi_host *msm_host) 14228c2ecf20Sopenharmony_ci{ 14238c2ecf20Sopenharmony_ci u32 data0, data1; 14248c2ecf20Sopenharmony_ci 14258c2ecf20Sopenharmony_ci data0 = dsi_read(msm_host, REG_DSI_CTRL); 14268c2ecf20Sopenharmony_ci data1 = data0; 14278c2ecf20Sopenharmony_ci data1 &= ~DSI_CTRL_ENABLE; 14288c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_CTRL, data1); 14298c2ecf20Sopenharmony_ci /* 14308c2ecf20Sopenharmony_ci * dsi controller need to be disabled before 14318c2ecf20Sopenharmony_ci * clocks turned on 14328c2ecf20Sopenharmony_ci */ 14338c2ecf20Sopenharmony_ci wmb(); 14348c2ecf20Sopenharmony_ci 14358c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_CLK_CTRL, DSI_CLK_CTRL_ENABLE_CLKS); 14368c2ecf20Sopenharmony_ci wmb(); /* make sure clocks enabled */ 14378c2ecf20Sopenharmony_ci 14388c2ecf20Sopenharmony_ci /* dsi controller can only be reset while clocks are running */ 14398c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_RESET, 1); 14408c2ecf20Sopenharmony_ci msleep(DSI_RESET_TOGGLE_DELAY_MS); /* make sure reset happen */ 14418c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_RESET, 0); 14428c2ecf20Sopenharmony_ci wmb(); /* controller out of reset */ 14438c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_CTRL, data0); 14448c2ecf20Sopenharmony_ci wmb(); /* make sure dsi controller enabled again */ 14458c2ecf20Sopenharmony_ci} 14468c2ecf20Sopenharmony_ci 14478c2ecf20Sopenharmony_cistatic void dsi_hpd_worker(struct work_struct *work) 14488c2ecf20Sopenharmony_ci{ 14498c2ecf20Sopenharmony_ci struct msm_dsi_host *msm_host = 14508c2ecf20Sopenharmony_ci container_of(work, struct msm_dsi_host, hpd_work); 14518c2ecf20Sopenharmony_ci 14528c2ecf20Sopenharmony_ci drm_helper_hpd_irq_event(msm_host->dev); 14538c2ecf20Sopenharmony_ci} 14548c2ecf20Sopenharmony_ci 14558c2ecf20Sopenharmony_cistatic void dsi_err_worker(struct work_struct *work) 14568c2ecf20Sopenharmony_ci{ 14578c2ecf20Sopenharmony_ci struct msm_dsi_host *msm_host = 14588c2ecf20Sopenharmony_ci container_of(work, struct msm_dsi_host, err_work); 14598c2ecf20Sopenharmony_ci u32 status = msm_host->err_work_state; 14608c2ecf20Sopenharmony_ci 14618c2ecf20Sopenharmony_ci pr_err_ratelimited("%s: status=%x\n", __func__, status); 14628c2ecf20Sopenharmony_ci if (status & DSI_ERR_STATE_MDP_FIFO_UNDERFLOW) 14638c2ecf20Sopenharmony_ci dsi_sw_reset_restore(msm_host); 14648c2ecf20Sopenharmony_ci 14658c2ecf20Sopenharmony_ci /* It is safe to clear here because error irq is disabled. */ 14668c2ecf20Sopenharmony_ci msm_host->err_work_state = 0; 14678c2ecf20Sopenharmony_ci 14688c2ecf20Sopenharmony_ci /* enable dsi error interrupt */ 14698c2ecf20Sopenharmony_ci dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_ERROR, 1); 14708c2ecf20Sopenharmony_ci} 14718c2ecf20Sopenharmony_ci 14728c2ecf20Sopenharmony_cistatic void dsi_ack_err_status(struct msm_dsi_host *msm_host) 14738c2ecf20Sopenharmony_ci{ 14748c2ecf20Sopenharmony_ci u32 status; 14758c2ecf20Sopenharmony_ci 14768c2ecf20Sopenharmony_ci status = dsi_read(msm_host, REG_DSI_ACK_ERR_STATUS); 14778c2ecf20Sopenharmony_ci 14788c2ecf20Sopenharmony_ci if (status) { 14798c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_ACK_ERR_STATUS, status); 14808c2ecf20Sopenharmony_ci /* Writing of an extra 0 needed to clear error bits */ 14818c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_ACK_ERR_STATUS, 0); 14828c2ecf20Sopenharmony_ci msm_host->err_work_state |= DSI_ERR_STATE_ACK; 14838c2ecf20Sopenharmony_ci } 14848c2ecf20Sopenharmony_ci} 14858c2ecf20Sopenharmony_ci 14868c2ecf20Sopenharmony_cistatic void dsi_timeout_status(struct msm_dsi_host *msm_host) 14878c2ecf20Sopenharmony_ci{ 14888c2ecf20Sopenharmony_ci u32 status; 14898c2ecf20Sopenharmony_ci 14908c2ecf20Sopenharmony_ci status = dsi_read(msm_host, REG_DSI_TIMEOUT_STATUS); 14918c2ecf20Sopenharmony_ci 14928c2ecf20Sopenharmony_ci if (status) { 14938c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_TIMEOUT_STATUS, status); 14948c2ecf20Sopenharmony_ci msm_host->err_work_state |= DSI_ERR_STATE_TIMEOUT; 14958c2ecf20Sopenharmony_ci } 14968c2ecf20Sopenharmony_ci} 14978c2ecf20Sopenharmony_ci 14988c2ecf20Sopenharmony_cistatic void dsi_dln0_phy_err(struct msm_dsi_host *msm_host) 14998c2ecf20Sopenharmony_ci{ 15008c2ecf20Sopenharmony_ci u32 status; 15018c2ecf20Sopenharmony_ci 15028c2ecf20Sopenharmony_ci status = dsi_read(msm_host, REG_DSI_DLN0_PHY_ERR); 15038c2ecf20Sopenharmony_ci 15048c2ecf20Sopenharmony_ci if (status & (DSI_DLN0_PHY_ERR_DLN0_ERR_ESC | 15058c2ecf20Sopenharmony_ci DSI_DLN0_PHY_ERR_DLN0_ERR_SYNC_ESC | 15068c2ecf20Sopenharmony_ci DSI_DLN0_PHY_ERR_DLN0_ERR_CONTROL | 15078c2ecf20Sopenharmony_ci DSI_DLN0_PHY_ERR_DLN0_ERR_CONTENTION_LP0 | 15088c2ecf20Sopenharmony_ci DSI_DLN0_PHY_ERR_DLN0_ERR_CONTENTION_LP1)) { 15098c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_DLN0_PHY_ERR, status); 15108c2ecf20Sopenharmony_ci msm_host->err_work_state |= DSI_ERR_STATE_DLN0_PHY; 15118c2ecf20Sopenharmony_ci } 15128c2ecf20Sopenharmony_ci} 15138c2ecf20Sopenharmony_ci 15148c2ecf20Sopenharmony_cistatic void dsi_fifo_status(struct msm_dsi_host *msm_host) 15158c2ecf20Sopenharmony_ci{ 15168c2ecf20Sopenharmony_ci u32 status; 15178c2ecf20Sopenharmony_ci 15188c2ecf20Sopenharmony_ci status = dsi_read(msm_host, REG_DSI_FIFO_STATUS); 15198c2ecf20Sopenharmony_ci 15208c2ecf20Sopenharmony_ci /* fifo underflow, overflow */ 15218c2ecf20Sopenharmony_ci if (status) { 15228c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_FIFO_STATUS, status); 15238c2ecf20Sopenharmony_ci msm_host->err_work_state |= DSI_ERR_STATE_FIFO; 15248c2ecf20Sopenharmony_ci if (status & DSI_FIFO_STATUS_CMD_MDP_FIFO_UNDERFLOW) 15258c2ecf20Sopenharmony_ci msm_host->err_work_state |= 15268c2ecf20Sopenharmony_ci DSI_ERR_STATE_MDP_FIFO_UNDERFLOW; 15278c2ecf20Sopenharmony_ci } 15288c2ecf20Sopenharmony_ci} 15298c2ecf20Sopenharmony_ci 15308c2ecf20Sopenharmony_cistatic void dsi_status(struct msm_dsi_host *msm_host) 15318c2ecf20Sopenharmony_ci{ 15328c2ecf20Sopenharmony_ci u32 status; 15338c2ecf20Sopenharmony_ci 15348c2ecf20Sopenharmony_ci status = dsi_read(msm_host, REG_DSI_STATUS0); 15358c2ecf20Sopenharmony_ci 15368c2ecf20Sopenharmony_ci if (status & DSI_STATUS0_INTERLEAVE_OP_CONTENTION) { 15378c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_STATUS0, status); 15388c2ecf20Sopenharmony_ci msm_host->err_work_state |= 15398c2ecf20Sopenharmony_ci DSI_ERR_STATE_INTERLEAVE_OP_CONTENTION; 15408c2ecf20Sopenharmony_ci } 15418c2ecf20Sopenharmony_ci} 15428c2ecf20Sopenharmony_ci 15438c2ecf20Sopenharmony_cistatic void dsi_clk_status(struct msm_dsi_host *msm_host) 15448c2ecf20Sopenharmony_ci{ 15458c2ecf20Sopenharmony_ci u32 status; 15468c2ecf20Sopenharmony_ci 15478c2ecf20Sopenharmony_ci status = dsi_read(msm_host, REG_DSI_CLK_STATUS); 15488c2ecf20Sopenharmony_ci 15498c2ecf20Sopenharmony_ci if (status & DSI_CLK_STATUS_PLL_UNLOCKED) { 15508c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_CLK_STATUS, status); 15518c2ecf20Sopenharmony_ci msm_host->err_work_state |= DSI_ERR_STATE_PLL_UNLOCKED; 15528c2ecf20Sopenharmony_ci } 15538c2ecf20Sopenharmony_ci} 15548c2ecf20Sopenharmony_ci 15558c2ecf20Sopenharmony_cistatic void dsi_error(struct msm_dsi_host *msm_host) 15568c2ecf20Sopenharmony_ci{ 15578c2ecf20Sopenharmony_ci /* disable dsi error interrupt */ 15588c2ecf20Sopenharmony_ci dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_ERROR, 0); 15598c2ecf20Sopenharmony_ci 15608c2ecf20Sopenharmony_ci dsi_clk_status(msm_host); 15618c2ecf20Sopenharmony_ci dsi_fifo_status(msm_host); 15628c2ecf20Sopenharmony_ci dsi_ack_err_status(msm_host); 15638c2ecf20Sopenharmony_ci dsi_timeout_status(msm_host); 15648c2ecf20Sopenharmony_ci dsi_status(msm_host); 15658c2ecf20Sopenharmony_ci dsi_dln0_phy_err(msm_host); 15668c2ecf20Sopenharmony_ci 15678c2ecf20Sopenharmony_ci queue_work(msm_host->workqueue, &msm_host->err_work); 15688c2ecf20Sopenharmony_ci} 15698c2ecf20Sopenharmony_ci 15708c2ecf20Sopenharmony_cistatic irqreturn_t dsi_host_irq(int irq, void *ptr) 15718c2ecf20Sopenharmony_ci{ 15728c2ecf20Sopenharmony_ci struct msm_dsi_host *msm_host = ptr; 15738c2ecf20Sopenharmony_ci u32 isr; 15748c2ecf20Sopenharmony_ci unsigned long flags; 15758c2ecf20Sopenharmony_ci 15768c2ecf20Sopenharmony_ci if (!msm_host->ctrl_base) 15778c2ecf20Sopenharmony_ci return IRQ_HANDLED; 15788c2ecf20Sopenharmony_ci 15798c2ecf20Sopenharmony_ci spin_lock_irqsave(&msm_host->intr_lock, flags); 15808c2ecf20Sopenharmony_ci isr = dsi_read(msm_host, REG_DSI_INTR_CTRL); 15818c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_INTR_CTRL, isr); 15828c2ecf20Sopenharmony_ci spin_unlock_irqrestore(&msm_host->intr_lock, flags); 15838c2ecf20Sopenharmony_ci 15848c2ecf20Sopenharmony_ci DBG("isr=0x%x, id=%d", isr, msm_host->id); 15858c2ecf20Sopenharmony_ci 15868c2ecf20Sopenharmony_ci if (isr & DSI_IRQ_ERROR) 15878c2ecf20Sopenharmony_ci dsi_error(msm_host); 15888c2ecf20Sopenharmony_ci 15898c2ecf20Sopenharmony_ci if (isr & DSI_IRQ_VIDEO_DONE) 15908c2ecf20Sopenharmony_ci complete(&msm_host->video_comp); 15918c2ecf20Sopenharmony_ci 15928c2ecf20Sopenharmony_ci if (isr & DSI_IRQ_CMD_DMA_DONE) 15938c2ecf20Sopenharmony_ci complete(&msm_host->dma_comp); 15948c2ecf20Sopenharmony_ci 15958c2ecf20Sopenharmony_ci return IRQ_HANDLED; 15968c2ecf20Sopenharmony_ci} 15978c2ecf20Sopenharmony_ci 15988c2ecf20Sopenharmony_cistatic int dsi_host_init_panel_gpios(struct msm_dsi_host *msm_host, 15998c2ecf20Sopenharmony_ci struct device *panel_device) 16008c2ecf20Sopenharmony_ci{ 16018c2ecf20Sopenharmony_ci msm_host->disp_en_gpio = devm_gpiod_get_optional(panel_device, 16028c2ecf20Sopenharmony_ci "disp-enable", 16038c2ecf20Sopenharmony_ci GPIOD_OUT_LOW); 16048c2ecf20Sopenharmony_ci if (IS_ERR(msm_host->disp_en_gpio)) { 16058c2ecf20Sopenharmony_ci DBG("cannot get disp-enable-gpios %ld", 16068c2ecf20Sopenharmony_ci PTR_ERR(msm_host->disp_en_gpio)); 16078c2ecf20Sopenharmony_ci return PTR_ERR(msm_host->disp_en_gpio); 16088c2ecf20Sopenharmony_ci } 16098c2ecf20Sopenharmony_ci 16108c2ecf20Sopenharmony_ci msm_host->te_gpio = devm_gpiod_get_optional(panel_device, "disp-te", 16118c2ecf20Sopenharmony_ci GPIOD_IN); 16128c2ecf20Sopenharmony_ci if (IS_ERR(msm_host->te_gpio)) { 16138c2ecf20Sopenharmony_ci DBG("cannot get disp-te-gpios %ld", PTR_ERR(msm_host->te_gpio)); 16148c2ecf20Sopenharmony_ci return PTR_ERR(msm_host->te_gpio); 16158c2ecf20Sopenharmony_ci } 16168c2ecf20Sopenharmony_ci 16178c2ecf20Sopenharmony_ci return 0; 16188c2ecf20Sopenharmony_ci} 16198c2ecf20Sopenharmony_ci 16208c2ecf20Sopenharmony_cistatic int dsi_host_attach(struct mipi_dsi_host *host, 16218c2ecf20Sopenharmony_ci struct mipi_dsi_device *dsi) 16228c2ecf20Sopenharmony_ci{ 16238c2ecf20Sopenharmony_ci struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 16248c2ecf20Sopenharmony_ci int ret; 16258c2ecf20Sopenharmony_ci 16268c2ecf20Sopenharmony_ci if (dsi->lanes > msm_host->num_data_lanes) 16278c2ecf20Sopenharmony_ci return -EINVAL; 16288c2ecf20Sopenharmony_ci 16298c2ecf20Sopenharmony_ci msm_host->channel = dsi->channel; 16308c2ecf20Sopenharmony_ci msm_host->lanes = dsi->lanes; 16318c2ecf20Sopenharmony_ci msm_host->format = dsi->format; 16328c2ecf20Sopenharmony_ci msm_host->mode_flags = dsi->mode_flags; 16338c2ecf20Sopenharmony_ci 16348c2ecf20Sopenharmony_ci /* Some gpios defined in panel DT need to be controlled by host */ 16358c2ecf20Sopenharmony_ci ret = dsi_host_init_panel_gpios(msm_host, &dsi->dev); 16368c2ecf20Sopenharmony_ci if (ret) 16378c2ecf20Sopenharmony_ci return ret; 16388c2ecf20Sopenharmony_ci 16398c2ecf20Sopenharmony_ci DBG("id=%d", msm_host->id); 16408c2ecf20Sopenharmony_ci if (msm_host->dev) 16418c2ecf20Sopenharmony_ci queue_work(msm_host->workqueue, &msm_host->hpd_work); 16428c2ecf20Sopenharmony_ci 16438c2ecf20Sopenharmony_ci return 0; 16448c2ecf20Sopenharmony_ci} 16458c2ecf20Sopenharmony_ci 16468c2ecf20Sopenharmony_cistatic int dsi_host_detach(struct mipi_dsi_host *host, 16478c2ecf20Sopenharmony_ci struct mipi_dsi_device *dsi) 16488c2ecf20Sopenharmony_ci{ 16498c2ecf20Sopenharmony_ci struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 16508c2ecf20Sopenharmony_ci 16518c2ecf20Sopenharmony_ci msm_host->device_node = NULL; 16528c2ecf20Sopenharmony_ci 16538c2ecf20Sopenharmony_ci DBG("id=%d", msm_host->id); 16548c2ecf20Sopenharmony_ci if (msm_host->dev) 16558c2ecf20Sopenharmony_ci queue_work(msm_host->workqueue, &msm_host->hpd_work); 16568c2ecf20Sopenharmony_ci 16578c2ecf20Sopenharmony_ci return 0; 16588c2ecf20Sopenharmony_ci} 16598c2ecf20Sopenharmony_ci 16608c2ecf20Sopenharmony_cistatic ssize_t dsi_host_transfer(struct mipi_dsi_host *host, 16618c2ecf20Sopenharmony_ci const struct mipi_dsi_msg *msg) 16628c2ecf20Sopenharmony_ci{ 16638c2ecf20Sopenharmony_ci struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 16648c2ecf20Sopenharmony_ci int ret; 16658c2ecf20Sopenharmony_ci 16668c2ecf20Sopenharmony_ci if (!msg || !msm_host->power_on) 16678c2ecf20Sopenharmony_ci return -EINVAL; 16688c2ecf20Sopenharmony_ci 16698c2ecf20Sopenharmony_ci mutex_lock(&msm_host->cmd_mutex); 16708c2ecf20Sopenharmony_ci ret = msm_dsi_manager_cmd_xfer(msm_host->id, msg); 16718c2ecf20Sopenharmony_ci mutex_unlock(&msm_host->cmd_mutex); 16728c2ecf20Sopenharmony_ci 16738c2ecf20Sopenharmony_ci return ret; 16748c2ecf20Sopenharmony_ci} 16758c2ecf20Sopenharmony_ci 16768c2ecf20Sopenharmony_cistatic struct mipi_dsi_host_ops dsi_host_ops = { 16778c2ecf20Sopenharmony_ci .attach = dsi_host_attach, 16788c2ecf20Sopenharmony_ci .detach = dsi_host_detach, 16798c2ecf20Sopenharmony_ci .transfer = dsi_host_transfer, 16808c2ecf20Sopenharmony_ci}; 16818c2ecf20Sopenharmony_ci 16828c2ecf20Sopenharmony_ci/* 16838c2ecf20Sopenharmony_ci * List of supported physical to logical lane mappings. 16848c2ecf20Sopenharmony_ci * For example, the 2nd entry represents the following mapping: 16858c2ecf20Sopenharmony_ci * 16868c2ecf20Sopenharmony_ci * "3012": Logic 3->Phys 0; Logic 0->Phys 1; Logic 1->Phys 2; Logic 2->Phys 3; 16878c2ecf20Sopenharmony_ci */ 16888c2ecf20Sopenharmony_cistatic const int supported_data_lane_swaps[][4] = { 16898c2ecf20Sopenharmony_ci { 0, 1, 2, 3 }, 16908c2ecf20Sopenharmony_ci { 3, 0, 1, 2 }, 16918c2ecf20Sopenharmony_ci { 2, 3, 0, 1 }, 16928c2ecf20Sopenharmony_ci { 1, 2, 3, 0 }, 16938c2ecf20Sopenharmony_ci { 0, 3, 2, 1 }, 16948c2ecf20Sopenharmony_ci { 1, 0, 3, 2 }, 16958c2ecf20Sopenharmony_ci { 2, 1, 0, 3 }, 16968c2ecf20Sopenharmony_ci { 3, 2, 1, 0 }, 16978c2ecf20Sopenharmony_ci}; 16988c2ecf20Sopenharmony_ci 16998c2ecf20Sopenharmony_cistatic int dsi_host_parse_lane_data(struct msm_dsi_host *msm_host, 17008c2ecf20Sopenharmony_ci struct device_node *ep) 17018c2ecf20Sopenharmony_ci{ 17028c2ecf20Sopenharmony_ci struct device *dev = &msm_host->pdev->dev; 17038c2ecf20Sopenharmony_ci struct property *prop; 17048c2ecf20Sopenharmony_ci u32 lane_map[4]; 17058c2ecf20Sopenharmony_ci int ret, i, len, num_lanes; 17068c2ecf20Sopenharmony_ci 17078c2ecf20Sopenharmony_ci prop = of_find_property(ep, "data-lanes", &len); 17088c2ecf20Sopenharmony_ci if (!prop) { 17098c2ecf20Sopenharmony_ci DRM_DEV_DEBUG(dev, 17108c2ecf20Sopenharmony_ci "failed to find data lane mapping, using default\n"); 17118c2ecf20Sopenharmony_ci /* Set the number of date lanes to 4 by default. */ 17128c2ecf20Sopenharmony_ci msm_host->num_data_lanes = 4; 17138c2ecf20Sopenharmony_ci return 0; 17148c2ecf20Sopenharmony_ci } 17158c2ecf20Sopenharmony_ci 17168c2ecf20Sopenharmony_ci num_lanes = len / sizeof(u32); 17178c2ecf20Sopenharmony_ci 17188c2ecf20Sopenharmony_ci if (num_lanes < 1 || num_lanes > 4) { 17198c2ecf20Sopenharmony_ci DRM_DEV_ERROR(dev, "bad number of data lanes\n"); 17208c2ecf20Sopenharmony_ci return -EINVAL; 17218c2ecf20Sopenharmony_ci } 17228c2ecf20Sopenharmony_ci 17238c2ecf20Sopenharmony_ci msm_host->num_data_lanes = num_lanes; 17248c2ecf20Sopenharmony_ci 17258c2ecf20Sopenharmony_ci ret = of_property_read_u32_array(ep, "data-lanes", lane_map, 17268c2ecf20Sopenharmony_ci num_lanes); 17278c2ecf20Sopenharmony_ci if (ret) { 17288c2ecf20Sopenharmony_ci DRM_DEV_ERROR(dev, "failed to read lane data\n"); 17298c2ecf20Sopenharmony_ci return ret; 17308c2ecf20Sopenharmony_ci } 17318c2ecf20Sopenharmony_ci 17328c2ecf20Sopenharmony_ci /* 17338c2ecf20Sopenharmony_ci * compare DT specified physical-logical lane mappings with the ones 17348c2ecf20Sopenharmony_ci * supported by hardware 17358c2ecf20Sopenharmony_ci */ 17368c2ecf20Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(supported_data_lane_swaps); i++) { 17378c2ecf20Sopenharmony_ci const int *swap = supported_data_lane_swaps[i]; 17388c2ecf20Sopenharmony_ci int j; 17398c2ecf20Sopenharmony_ci 17408c2ecf20Sopenharmony_ci /* 17418c2ecf20Sopenharmony_ci * the data-lanes array we get from DT has a logical->physical 17428c2ecf20Sopenharmony_ci * mapping. The "data lane swap" register field represents 17438c2ecf20Sopenharmony_ci * supported configurations in a physical->logical mapping. 17448c2ecf20Sopenharmony_ci * Translate the DT mapping to what we understand and find a 17458c2ecf20Sopenharmony_ci * configuration that works. 17468c2ecf20Sopenharmony_ci */ 17478c2ecf20Sopenharmony_ci for (j = 0; j < num_lanes; j++) { 17488c2ecf20Sopenharmony_ci if (lane_map[j] < 0 || lane_map[j] > 3) 17498c2ecf20Sopenharmony_ci DRM_DEV_ERROR(dev, "bad physical lane entry %u\n", 17508c2ecf20Sopenharmony_ci lane_map[j]); 17518c2ecf20Sopenharmony_ci 17528c2ecf20Sopenharmony_ci if (swap[lane_map[j]] != j) 17538c2ecf20Sopenharmony_ci break; 17548c2ecf20Sopenharmony_ci } 17558c2ecf20Sopenharmony_ci 17568c2ecf20Sopenharmony_ci if (j == num_lanes) { 17578c2ecf20Sopenharmony_ci msm_host->dlane_swap = i; 17588c2ecf20Sopenharmony_ci return 0; 17598c2ecf20Sopenharmony_ci } 17608c2ecf20Sopenharmony_ci } 17618c2ecf20Sopenharmony_ci 17628c2ecf20Sopenharmony_ci return -EINVAL; 17638c2ecf20Sopenharmony_ci} 17648c2ecf20Sopenharmony_ci 17658c2ecf20Sopenharmony_cistatic int dsi_host_parse_dt(struct msm_dsi_host *msm_host) 17668c2ecf20Sopenharmony_ci{ 17678c2ecf20Sopenharmony_ci struct device *dev = &msm_host->pdev->dev; 17688c2ecf20Sopenharmony_ci struct device_node *np = dev->of_node; 17698c2ecf20Sopenharmony_ci struct device_node *endpoint, *device_node; 17708c2ecf20Sopenharmony_ci int ret = 0; 17718c2ecf20Sopenharmony_ci 17728c2ecf20Sopenharmony_ci /* 17738c2ecf20Sopenharmony_ci * Get the endpoint of the output port of the DSI host. In our case, 17748c2ecf20Sopenharmony_ci * this is mapped to port number with reg = 1. Don't return an error if 17758c2ecf20Sopenharmony_ci * the remote endpoint isn't defined. It's possible that there is 17768c2ecf20Sopenharmony_ci * nothing connected to the dsi output. 17778c2ecf20Sopenharmony_ci */ 17788c2ecf20Sopenharmony_ci endpoint = of_graph_get_endpoint_by_regs(np, 1, -1); 17798c2ecf20Sopenharmony_ci if (!endpoint) { 17808c2ecf20Sopenharmony_ci DRM_DEV_DEBUG(dev, "%s: no endpoint\n", __func__); 17818c2ecf20Sopenharmony_ci return 0; 17828c2ecf20Sopenharmony_ci } 17838c2ecf20Sopenharmony_ci 17848c2ecf20Sopenharmony_ci ret = dsi_host_parse_lane_data(msm_host, endpoint); 17858c2ecf20Sopenharmony_ci if (ret) { 17868c2ecf20Sopenharmony_ci DRM_DEV_ERROR(dev, "%s: invalid lane configuration %d\n", 17878c2ecf20Sopenharmony_ci __func__, ret); 17888c2ecf20Sopenharmony_ci ret = -EINVAL; 17898c2ecf20Sopenharmony_ci goto err; 17908c2ecf20Sopenharmony_ci } 17918c2ecf20Sopenharmony_ci 17928c2ecf20Sopenharmony_ci /* Get panel node from the output port's endpoint data */ 17938c2ecf20Sopenharmony_ci device_node = of_graph_get_remote_node(np, 1, 0); 17948c2ecf20Sopenharmony_ci if (!device_node) { 17958c2ecf20Sopenharmony_ci DRM_DEV_DEBUG(dev, "%s: no valid device\n", __func__); 17968c2ecf20Sopenharmony_ci ret = -ENODEV; 17978c2ecf20Sopenharmony_ci goto err; 17988c2ecf20Sopenharmony_ci } 17998c2ecf20Sopenharmony_ci 18008c2ecf20Sopenharmony_ci msm_host->device_node = device_node; 18018c2ecf20Sopenharmony_ci 18028c2ecf20Sopenharmony_ci if (of_property_read_bool(np, "syscon-sfpb")) { 18038c2ecf20Sopenharmony_ci msm_host->sfpb = syscon_regmap_lookup_by_phandle(np, 18048c2ecf20Sopenharmony_ci "syscon-sfpb"); 18058c2ecf20Sopenharmony_ci if (IS_ERR(msm_host->sfpb)) { 18068c2ecf20Sopenharmony_ci DRM_DEV_ERROR(dev, "%s: failed to get sfpb regmap\n", 18078c2ecf20Sopenharmony_ci __func__); 18088c2ecf20Sopenharmony_ci ret = PTR_ERR(msm_host->sfpb); 18098c2ecf20Sopenharmony_ci } 18108c2ecf20Sopenharmony_ci } 18118c2ecf20Sopenharmony_ci 18128c2ecf20Sopenharmony_ci of_node_put(device_node); 18138c2ecf20Sopenharmony_ci 18148c2ecf20Sopenharmony_cierr: 18158c2ecf20Sopenharmony_ci of_node_put(endpoint); 18168c2ecf20Sopenharmony_ci 18178c2ecf20Sopenharmony_ci return ret; 18188c2ecf20Sopenharmony_ci} 18198c2ecf20Sopenharmony_ci 18208c2ecf20Sopenharmony_cistatic int dsi_host_get_id(struct msm_dsi_host *msm_host) 18218c2ecf20Sopenharmony_ci{ 18228c2ecf20Sopenharmony_ci struct platform_device *pdev = msm_host->pdev; 18238c2ecf20Sopenharmony_ci const struct msm_dsi_config *cfg = msm_host->cfg_hnd->cfg; 18248c2ecf20Sopenharmony_ci struct resource *res; 18258c2ecf20Sopenharmony_ci int i; 18268c2ecf20Sopenharmony_ci 18278c2ecf20Sopenharmony_ci res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dsi_ctrl"); 18288c2ecf20Sopenharmony_ci if (!res) 18298c2ecf20Sopenharmony_ci return -EINVAL; 18308c2ecf20Sopenharmony_ci 18318c2ecf20Sopenharmony_ci for (i = 0; i < cfg->num_dsi; i++) { 18328c2ecf20Sopenharmony_ci if (cfg->io_start[i] == res->start) 18338c2ecf20Sopenharmony_ci return i; 18348c2ecf20Sopenharmony_ci } 18358c2ecf20Sopenharmony_ci 18368c2ecf20Sopenharmony_ci return -EINVAL; 18378c2ecf20Sopenharmony_ci} 18388c2ecf20Sopenharmony_ci 18398c2ecf20Sopenharmony_ciint msm_dsi_host_init(struct msm_dsi *msm_dsi) 18408c2ecf20Sopenharmony_ci{ 18418c2ecf20Sopenharmony_ci struct msm_dsi_host *msm_host = NULL; 18428c2ecf20Sopenharmony_ci struct platform_device *pdev = msm_dsi->pdev; 18438c2ecf20Sopenharmony_ci int ret; 18448c2ecf20Sopenharmony_ci 18458c2ecf20Sopenharmony_ci msm_host = devm_kzalloc(&pdev->dev, sizeof(*msm_host), GFP_KERNEL); 18468c2ecf20Sopenharmony_ci if (!msm_host) { 18478c2ecf20Sopenharmony_ci pr_err("%s: FAILED: cannot alloc dsi host\n", 18488c2ecf20Sopenharmony_ci __func__); 18498c2ecf20Sopenharmony_ci ret = -ENOMEM; 18508c2ecf20Sopenharmony_ci goto fail; 18518c2ecf20Sopenharmony_ci } 18528c2ecf20Sopenharmony_ci 18538c2ecf20Sopenharmony_ci msm_host->pdev = pdev; 18548c2ecf20Sopenharmony_ci msm_dsi->host = &msm_host->base; 18558c2ecf20Sopenharmony_ci 18568c2ecf20Sopenharmony_ci ret = dsi_host_parse_dt(msm_host); 18578c2ecf20Sopenharmony_ci if (ret) { 18588c2ecf20Sopenharmony_ci pr_err("%s: failed to parse dt\n", __func__); 18598c2ecf20Sopenharmony_ci goto fail; 18608c2ecf20Sopenharmony_ci } 18618c2ecf20Sopenharmony_ci 18628c2ecf20Sopenharmony_ci msm_host->ctrl_base = msm_ioremap(pdev, "dsi_ctrl", "DSI CTRL"); 18638c2ecf20Sopenharmony_ci if (IS_ERR(msm_host->ctrl_base)) { 18648c2ecf20Sopenharmony_ci pr_err("%s: unable to map Dsi ctrl base\n", __func__); 18658c2ecf20Sopenharmony_ci ret = PTR_ERR(msm_host->ctrl_base); 18668c2ecf20Sopenharmony_ci goto fail; 18678c2ecf20Sopenharmony_ci } 18688c2ecf20Sopenharmony_ci 18698c2ecf20Sopenharmony_ci pm_runtime_enable(&pdev->dev); 18708c2ecf20Sopenharmony_ci 18718c2ecf20Sopenharmony_ci msm_host->cfg_hnd = dsi_get_config(msm_host); 18728c2ecf20Sopenharmony_ci if (!msm_host->cfg_hnd) { 18738c2ecf20Sopenharmony_ci ret = -EINVAL; 18748c2ecf20Sopenharmony_ci pr_err("%s: get config failed\n", __func__); 18758c2ecf20Sopenharmony_ci goto fail; 18768c2ecf20Sopenharmony_ci } 18778c2ecf20Sopenharmony_ci 18788c2ecf20Sopenharmony_ci msm_host->id = dsi_host_get_id(msm_host); 18798c2ecf20Sopenharmony_ci if (msm_host->id < 0) { 18808c2ecf20Sopenharmony_ci ret = msm_host->id; 18818c2ecf20Sopenharmony_ci pr_err("%s: unable to identify DSI host index\n", __func__); 18828c2ecf20Sopenharmony_ci goto fail; 18838c2ecf20Sopenharmony_ci } 18848c2ecf20Sopenharmony_ci 18858c2ecf20Sopenharmony_ci /* fixup base address by io offset */ 18868c2ecf20Sopenharmony_ci msm_host->ctrl_base += msm_host->cfg_hnd->cfg->io_offset; 18878c2ecf20Sopenharmony_ci 18888c2ecf20Sopenharmony_ci ret = dsi_regulator_init(msm_host); 18898c2ecf20Sopenharmony_ci if (ret) { 18908c2ecf20Sopenharmony_ci pr_err("%s: regulator init failed\n", __func__); 18918c2ecf20Sopenharmony_ci goto fail; 18928c2ecf20Sopenharmony_ci } 18938c2ecf20Sopenharmony_ci 18948c2ecf20Sopenharmony_ci ret = dsi_clk_init(msm_host); 18958c2ecf20Sopenharmony_ci if (ret) { 18968c2ecf20Sopenharmony_ci pr_err("%s: unable to initialize dsi clks\n", __func__); 18978c2ecf20Sopenharmony_ci goto fail; 18988c2ecf20Sopenharmony_ci } 18998c2ecf20Sopenharmony_ci 19008c2ecf20Sopenharmony_ci msm_host->rx_buf = devm_kzalloc(&pdev->dev, SZ_4K, GFP_KERNEL); 19018c2ecf20Sopenharmony_ci if (!msm_host->rx_buf) { 19028c2ecf20Sopenharmony_ci ret = -ENOMEM; 19038c2ecf20Sopenharmony_ci pr_err("%s: alloc rx temp buf failed\n", __func__); 19048c2ecf20Sopenharmony_ci goto fail; 19058c2ecf20Sopenharmony_ci } 19068c2ecf20Sopenharmony_ci 19078c2ecf20Sopenharmony_ci msm_host->opp_table = dev_pm_opp_set_clkname(&pdev->dev, "byte"); 19088c2ecf20Sopenharmony_ci if (IS_ERR(msm_host->opp_table)) 19098c2ecf20Sopenharmony_ci return PTR_ERR(msm_host->opp_table); 19108c2ecf20Sopenharmony_ci /* OPP table is optional */ 19118c2ecf20Sopenharmony_ci ret = dev_pm_opp_of_add_table(&pdev->dev); 19128c2ecf20Sopenharmony_ci if (!ret) { 19138c2ecf20Sopenharmony_ci msm_host->has_opp_table = true; 19148c2ecf20Sopenharmony_ci } else if (ret != -ENODEV) { 19158c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "invalid OPP table in device tree\n"); 19168c2ecf20Sopenharmony_ci dev_pm_opp_put_clkname(msm_host->opp_table); 19178c2ecf20Sopenharmony_ci return ret; 19188c2ecf20Sopenharmony_ci } 19198c2ecf20Sopenharmony_ci 19208c2ecf20Sopenharmony_ci init_completion(&msm_host->dma_comp); 19218c2ecf20Sopenharmony_ci init_completion(&msm_host->video_comp); 19228c2ecf20Sopenharmony_ci mutex_init(&msm_host->dev_mutex); 19238c2ecf20Sopenharmony_ci mutex_init(&msm_host->cmd_mutex); 19248c2ecf20Sopenharmony_ci spin_lock_init(&msm_host->intr_lock); 19258c2ecf20Sopenharmony_ci 19268c2ecf20Sopenharmony_ci /* setup workqueue */ 19278c2ecf20Sopenharmony_ci msm_host->workqueue = alloc_ordered_workqueue("dsi_drm_work", 0); 19288c2ecf20Sopenharmony_ci if (!msm_host->workqueue) 19298c2ecf20Sopenharmony_ci return -ENOMEM; 19308c2ecf20Sopenharmony_ci 19318c2ecf20Sopenharmony_ci INIT_WORK(&msm_host->err_work, dsi_err_worker); 19328c2ecf20Sopenharmony_ci INIT_WORK(&msm_host->hpd_work, dsi_hpd_worker); 19338c2ecf20Sopenharmony_ci 19348c2ecf20Sopenharmony_ci msm_dsi->id = msm_host->id; 19358c2ecf20Sopenharmony_ci 19368c2ecf20Sopenharmony_ci DBG("Dsi Host %d initialized", msm_host->id); 19378c2ecf20Sopenharmony_ci return 0; 19388c2ecf20Sopenharmony_ci 19398c2ecf20Sopenharmony_cifail: 19408c2ecf20Sopenharmony_ci return ret; 19418c2ecf20Sopenharmony_ci} 19428c2ecf20Sopenharmony_ci 19438c2ecf20Sopenharmony_civoid msm_dsi_host_destroy(struct mipi_dsi_host *host) 19448c2ecf20Sopenharmony_ci{ 19458c2ecf20Sopenharmony_ci struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 19468c2ecf20Sopenharmony_ci 19478c2ecf20Sopenharmony_ci DBG(""); 19488c2ecf20Sopenharmony_ci dsi_tx_buf_free(msm_host); 19498c2ecf20Sopenharmony_ci if (msm_host->workqueue) { 19508c2ecf20Sopenharmony_ci flush_workqueue(msm_host->workqueue); 19518c2ecf20Sopenharmony_ci destroy_workqueue(msm_host->workqueue); 19528c2ecf20Sopenharmony_ci msm_host->workqueue = NULL; 19538c2ecf20Sopenharmony_ci } 19548c2ecf20Sopenharmony_ci 19558c2ecf20Sopenharmony_ci mutex_destroy(&msm_host->cmd_mutex); 19568c2ecf20Sopenharmony_ci mutex_destroy(&msm_host->dev_mutex); 19578c2ecf20Sopenharmony_ci 19588c2ecf20Sopenharmony_ci if (msm_host->has_opp_table) 19598c2ecf20Sopenharmony_ci dev_pm_opp_of_remove_table(&msm_host->pdev->dev); 19608c2ecf20Sopenharmony_ci dev_pm_opp_put_clkname(msm_host->opp_table); 19618c2ecf20Sopenharmony_ci pm_runtime_disable(&msm_host->pdev->dev); 19628c2ecf20Sopenharmony_ci} 19638c2ecf20Sopenharmony_ci 19648c2ecf20Sopenharmony_ciint msm_dsi_host_modeset_init(struct mipi_dsi_host *host, 19658c2ecf20Sopenharmony_ci struct drm_device *dev) 19668c2ecf20Sopenharmony_ci{ 19678c2ecf20Sopenharmony_ci struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 19688c2ecf20Sopenharmony_ci const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd; 19698c2ecf20Sopenharmony_ci struct platform_device *pdev = msm_host->pdev; 19708c2ecf20Sopenharmony_ci int ret; 19718c2ecf20Sopenharmony_ci 19728c2ecf20Sopenharmony_ci msm_host->irq = irq_of_parse_and_map(pdev->dev.of_node, 0); 19738c2ecf20Sopenharmony_ci if (msm_host->irq < 0) { 19748c2ecf20Sopenharmony_ci ret = msm_host->irq; 19758c2ecf20Sopenharmony_ci DRM_DEV_ERROR(dev->dev, "failed to get irq: %d\n", ret); 19768c2ecf20Sopenharmony_ci return ret; 19778c2ecf20Sopenharmony_ci } 19788c2ecf20Sopenharmony_ci 19798c2ecf20Sopenharmony_ci ret = devm_request_irq(&pdev->dev, msm_host->irq, 19808c2ecf20Sopenharmony_ci dsi_host_irq, IRQF_TRIGGER_HIGH | IRQF_ONESHOT, 19818c2ecf20Sopenharmony_ci "dsi_isr", msm_host); 19828c2ecf20Sopenharmony_ci if (ret < 0) { 19838c2ecf20Sopenharmony_ci DRM_DEV_ERROR(&pdev->dev, "failed to request IRQ%u: %d\n", 19848c2ecf20Sopenharmony_ci msm_host->irq, ret); 19858c2ecf20Sopenharmony_ci return ret; 19868c2ecf20Sopenharmony_ci } 19878c2ecf20Sopenharmony_ci 19888c2ecf20Sopenharmony_ci msm_host->dev = dev; 19898c2ecf20Sopenharmony_ci ret = cfg_hnd->ops->tx_buf_alloc(msm_host, SZ_4K); 19908c2ecf20Sopenharmony_ci if (ret) { 19918c2ecf20Sopenharmony_ci pr_err("%s: alloc tx gem obj failed, %d\n", __func__, ret); 19928c2ecf20Sopenharmony_ci return ret; 19938c2ecf20Sopenharmony_ci } 19948c2ecf20Sopenharmony_ci 19958c2ecf20Sopenharmony_ci return 0; 19968c2ecf20Sopenharmony_ci} 19978c2ecf20Sopenharmony_ci 19988c2ecf20Sopenharmony_ciint msm_dsi_host_register(struct mipi_dsi_host *host, bool check_defer) 19998c2ecf20Sopenharmony_ci{ 20008c2ecf20Sopenharmony_ci struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 20018c2ecf20Sopenharmony_ci int ret; 20028c2ecf20Sopenharmony_ci 20038c2ecf20Sopenharmony_ci /* Register mipi dsi host */ 20048c2ecf20Sopenharmony_ci if (!msm_host->registered) { 20058c2ecf20Sopenharmony_ci host->dev = &msm_host->pdev->dev; 20068c2ecf20Sopenharmony_ci host->ops = &dsi_host_ops; 20078c2ecf20Sopenharmony_ci ret = mipi_dsi_host_register(host); 20088c2ecf20Sopenharmony_ci if (ret) 20098c2ecf20Sopenharmony_ci return ret; 20108c2ecf20Sopenharmony_ci 20118c2ecf20Sopenharmony_ci msm_host->registered = true; 20128c2ecf20Sopenharmony_ci 20138c2ecf20Sopenharmony_ci /* If the panel driver has not been probed after host register, 20148c2ecf20Sopenharmony_ci * we should defer the host's probe. 20158c2ecf20Sopenharmony_ci * It makes sure panel is connected when fbcon detects 20168c2ecf20Sopenharmony_ci * connector status and gets the proper display mode to 20178c2ecf20Sopenharmony_ci * create framebuffer. 20188c2ecf20Sopenharmony_ci * Don't try to defer if there is nothing connected to the dsi 20198c2ecf20Sopenharmony_ci * output 20208c2ecf20Sopenharmony_ci */ 20218c2ecf20Sopenharmony_ci if (check_defer && msm_host->device_node) { 20228c2ecf20Sopenharmony_ci if (IS_ERR(of_drm_find_panel(msm_host->device_node))) 20238c2ecf20Sopenharmony_ci if (!of_drm_find_bridge(msm_host->device_node)) 20248c2ecf20Sopenharmony_ci return -EPROBE_DEFER; 20258c2ecf20Sopenharmony_ci } 20268c2ecf20Sopenharmony_ci } 20278c2ecf20Sopenharmony_ci 20288c2ecf20Sopenharmony_ci return 0; 20298c2ecf20Sopenharmony_ci} 20308c2ecf20Sopenharmony_ci 20318c2ecf20Sopenharmony_civoid msm_dsi_host_unregister(struct mipi_dsi_host *host) 20328c2ecf20Sopenharmony_ci{ 20338c2ecf20Sopenharmony_ci struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 20348c2ecf20Sopenharmony_ci 20358c2ecf20Sopenharmony_ci if (msm_host->registered) { 20368c2ecf20Sopenharmony_ci mipi_dsi_host_unregister(host); 20378c2ecf20Sopenharmony_ci host->dev = NULL; 20388c2ecf20Sopenharmony_ci host->ops = NULL; 20398c2ecf20Sopenharmony_ci msm_host->registered = false; 20408c2ecf20Sopenharmony_ci } 20418c2ecf20Sopenharmony_ci} 20428c2ecf20Sopenharmony_ci 20438c2ecf20Sopenharmony_ciint msm_dsi_host_xfer_prepare(struct mipi_dsi_host *host, 20448c2ecf20Sopenharmony_ci const struct mipi_dsi_msg *msg) 20458c2ecf20Sopenharmony_ci{ 20468c2ecf20Sopenharmony_ci struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 20478c2ecf20Sopenharmony_ci const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd; 20488c2ecf20Sopenharmony_ci 20498c2ecf20Sopenharmony_ci /* TODO: make sure dsi_cmd_mdp is idle. 20508c2ecf20Sopenharmony_ci * Since DSI6G v1.2.0, we can set DSI_TRIG_CTRL.BLOCK_DMA_WITHIN_FRAME 20518c2ecf20Sopenharmony_ci * to ask H/W to wait until cmd mdp is idle. S/W wait is not needed. 20528c2ecf20Sopenharmony_ci * How to handle the old versions? Wait for mdp cmd done? 20538c2ecf20Sopenharmony_ci */ 20548c2ecf20Sopenharmony_ci 20558c2ecf20Sopenharmony_ci /* 20568c2ecf20Sopenharmony_ci * mdss interrupt is generated in mdp core clock domain 20578c2ecf20Sopenharmony_ci * mdp clock need to be enabled to receive dsi interrupt 20588c2ecf20Sopenharmony_ci */ 20598c2ecf20Sopenharmony_ci pm_runtime_get_sync(&msm_host->pdev->dev); 20608c2ecf20Sopenharmony_ci cfg_hnd->ops->link_clk_set_rate(msm_host); 20618c2ecf20Sopenharmony_ci cfg_hnd->ops->link_clk_enable(msm_host); 20628c2ecf20Sopenharmony_ci 20638c2ecf20Sopenharmony_ci /* TODO: vote for bus bandwidth */ 20648c2ecf20Sopenharmony_ci 20658c2ecf20Sopenharmony_ci if (!(msg->flags & MIPI_DSI_MSG_USE_LPM)) 20668c2ecf20Sopenharmony_ci dsi_set_tx_power_mode(0, msm_host); 20678c2ecf20Sopenharmony_ci 20688c2ecf20Sopenharmony_ci msm_host->dma_cmd_ctrl_restore = dsi_read(msm_host, REG_DSI_CTRL); 20698c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_CTRL, 20708c2ecf20Sopenharmony_ci msm_host->dma_cmd_ctrl_restore | 20718c2ecf20Sopenharmony_ci DSI_CTRL_CMD_MODE_EN | 20728c2ecf20Sopenharmony_ci DSI_CTRL_ENABLE); 20738c2ecf20Sopenharmony_ci dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_CMD_DMA_DONE, 1); 20748c2ecf20Sopenharmony_ci 20758c2ecf20Sopenharmony_ci return 0; 20768c2ecf20Sopenharmony_ci} 20778c2ecf20Sopenharmony_ci 20788c2ecf20Sopenharmony_civoid msm_dsi_host_xfer_restore(struct mipi_dsi_host *host, 20798c2ecf20Sopenharmony_ci const struct mipi_dsi_msg *msg) 20808c2ecf20Sopenharmony_ci{ 20818c2ecf20Sopenharmony_ci struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 20828c2ecf20Sopenharmony_ci const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd; 20838c2ecf20Sopenharmony_ci 20848c2ecf20Sopenharmony_ci dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_CMD_DMA_DONE, 0); 20858c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_CTRL, msm_host->dma_cmd_ctrl_restore); 20868c2ecf20Sopenharmony_ci 20878c2ecf20Sopenharmony_ci if (!(msg->flags & MIPI_DSI_MSG_USE_LPM)) 20888c2ecf20Sopenharmony_ci dsi_set_tx_power_mode(1, msm_host); 20898c2ecf20Sopenharmony_ci 20908c2ecf20Sopenharmony_ci /* TODO: unvote for bus bandwidth */ 20918c2ecf20Sopenharmony_ci 20928c2ecf20Sopenharmony_ci cfg_hnd->ops->link_clk_disable(msm_host); 20938c2ecf20Sopenharmony_ci pm_runtime_put_autosuspend(&msm_host->pdev->dev); 20948c2ecf20Sopenharmony_ci} 20958c2ecf20Sopenharmony_ci 20968c2ecf20Sopenharmony_ciint msm_dsi_host_cmd_tx(struct mipi_dsi_host *host, 20978c2ecf20Sopenharmony_ci const struct mipi_dsi_msg *msg) 20988c2ecf20Sopenharmony_ci{ 20998c2ecf20Sopenharmony_ci struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 21008c2ecf20Sopenharmony_ci 21018c2ecf20Sopenharmony_ci return dsi_cmds2buf_tx(msm_host, msg); 21028c2ecf20Sopenharmony_ci} 21038c2ecf20Sopenharmony_ci 21048c2ecf20Sopenharmony_ciint msm_dsi_host_cmd_rx(struct mipi_dsi_host *host, 21058c2ecf20Sopenharmony_ci const struct mipi_dsi_msg *msg) 21068c2ecf20Sopenharmony_ci{ 21078c2ecf20Sopenharmony_ci struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 21088c2ecf20Sopenharmony_ci const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd; 21098c2ecf20Sopenharmony_ci int data_byte, rx_byte, dlen, end; 21108c2ecf20Sopenharmony_ci int short_response, diff, pkt_size, ret = 0; 21118c2ecf20Sopenharmony_ci char cmd; 21128c2ecf20Sopenharmony_ci int rlen = msg->rx_len; 21138c2ecf20Sopenharmony_ci u8 *buf; 21148c2ecf20Sopenharmony_ci 21158c2ecf20Sopenharmony_ci if (rlen <= 2) { 21168c2ecf20Sopenharmony_ci short_response = 1; 21178c2ecf20Sopenharmony_ci pkt_size = rlen; 21188c2ecf20Sopenharmony_ci rx_byte = 4; 21198c2ecf20Sopenharmony_ci } else { 21208c2ecf20Sopenharmony_ci short_response = 0; 21218c2ecf20Sopenharmony_ci data_byte = 10; /* first read */ 21228c2ecf20Sopenharmony_ci if (rlen < data_byte) 21238c2ecf20Sopenharmony_ci pkt_size = rlen; 21248c2ecf20Sopenharmony_ci else 21258c2ecf20Sopenharmony_ci pkt_size = data_byte; 21268c2ecf20Sopenharmony_ci rx_byte = data_byte + 6; /* 4 header + 2 crc */ 21278c2ecf20Sopenharmony_ci } 21288c2ecf20Sopenharmony_ci 21298c2ecf20Sopenharmony_ci buf = msm_host->rx_buf; 21308c2ecf20Sopenharmony_ci end = 0; 21318c2ecf20Sopenharmony_ci while (!end) { 21328c2ecf20Sopenharmony_ci u8 tx[2] = {pkt_size & 0xff, pkt_size >> 8}; 21338c2ecf20Sopenharmony_ci struct mipi_dsi_msg max_pkt_size_msg = { 21348c2ecf20Sopenharmony_ci .channel = msg->channel, 21358c2ecf20Sopenharmony_ci .type = MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, 21368c2ecf20Sopenharmony_ci .tx_len = 2, 21378c2ecf20Sopenharmony_ci .tx_buf = tx, 21388c2ecf20Sopenharmony_ci }; 21398c2ecf20Sopenharmony_ci 21408c2ecf20Sopenharmony_ci DBG("rlen=%d pkt_size=%d rx_byte=%d", 21418c2ecf20Sopenharmony_ci rlen, pkt_size, rx_byte); 21428c2ecf20Sopenharmony_ci 21438c2ecf20Sopenharmony_ci ret = dsi_cmds2buf_tx(msm_host, &max_pkt_size_msg); 21448c2ecf20Sopenharmony_ci if (ret < 2) { 21458c2ecf20Sopenharmony_ci pr_err("%s: Set max pkt size failed, %d\n", 21468c2ecf20Sopenharmony_ci __func__, ret); 21478c2ecf20Sopenharmony_ci return -EINVAL; 21488c2ecf20Sopenharmony_ci } 21498c2ecf20Sopenharmony_ci 21508c2ecf20Sopenharmony_ci if ((cfg_hnd->major == MSM_DSI_VER_MAJOR_6G) && 21518c2ecf20Sopenharmony_ci (cfg_hnd->minor >= MSM_DSI_6G_VER_MINOR_V1_1)) { 21528c2ecf20Sopenharmony_ci /* Clear the RDBK_DATA registers */ 21538c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_RDBK_DATA_CTRL, 21548c2ecf20Sopenharmony_ci DSI_RDBK_DATA_CTRL_CLR); 21558c2ecf20Sopenharmony_ci wmb(); /* make sure the RDBK registers are cleared */ 21568c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_RDBK_DATA_CTRL, 0); 21578c2ecf20Sopenharmony_ci wmb(); /* release cleared status before transfer */ 21588c2ecf20Sopenharmony_ci } 21598c2ecf20Sopenharmony_ci 21608c2ecf20Sopenharmony_ci ret = dsi_cmds2buf_tx(msm_host, msg); 21618c2ecf20Sopenharmony_ci if (ret < 0) { 21628c2ecf20Sopenharmony_ci pr_err("%s: Read cmd Tx failed, %d\n", __func__, ret); 21638c2ecf20Sopenharmony_ci return ret; 21648c2ecf20Sopenharmony_ci } else if (ret < msg->tx_len) { 21658c2ecf20Sopenharmony_ci pr_err("%s: Read cmd Tx failed, too short: %d\n", __func__, ret); 21668c2ecf20Sopenharmony_ci return -ECOMM; 21678c2ecf20Sopenharmony_ci } 21688c2ecf20Sopenharmony_ci 21698c2ecf20Sopenharmony_ci /* 21708c2ecf20Sopenharmony_ci * once cmd_dma_done interrupt received, 21718c2ecf20Sopenharmony_ci * return data from client is ready and stored 21728c2ecf20Sopenharmony_ci * at RDBK_DATA register already 21738c2ecf20Sopenharmony_ci * since rx fifo is 16 bytes, dcs header is kept at first loop, 21748c2ecf20Sopenharmony_ci * after that dcs header lost during shift into registers 21758c2ecf20Sopenharmony_ci */ 21768c2ecf20Sopenharmony_ci dlen = dsi_cmd_dma_rx(msm_host, buf, rx_byte, pkt_size); 21778c2ecf20Sopenharmony_ci 21788c2ecf20Sopenharmony_ci if (dlen <= 0) 21798c2ecf20Sopenharmony_ci return 0; 21808c2ecf20Sopenharmony_ci 21818c2ecf20Sopenharmony_ci if (short_response) 21828c2ecf20Sopenharmony_ci break; 21838c2ecf20Sopenharmony_ci 21848c2ecf20Sopenharmony_ci if (rlen <= data_byte) { 21858c2ecf20Sopenharmony_ci diff = data_byte - rlen; 21868c2ecf20Sopenharmony_ci end = 1; 21878c2ecf20Sopenharmony_ci } else { 21888c2ecf20Sopenharmony_ci diff = 0; 21898c2ecf20Sopenharmony_ci rlen -= data_byte; 21908c2ecf20Sopenharmony_ci } 21918c2ecf20Sopenharmony_ci 21928c2ecf20Sopenharmony_ci if (!end) { 21938c2ecf20Sopenharmony_ci dlen -= 2; /* 2 crc */ 21948c2ecf20Sopenharmony_ci dlen -= diff; 21958c2ecf20Sopenharmony_ci buf += dlen; /* next start position */ 21968c2ecf20Sopenharmony_ci data_byte = 14; /* NOT first read */ 21978c2ecf20Sopenharmony_ci if (rlen < data_byte) 21988c2ecf20Sopenharmony_ci pkt_size += rlen; 21998c2ecf20Sopenharmony_ci else 22008c2ecf20Sopenharmony_ci pkt_size += data_byte; 22018c2ecf20Sopenharmony_ci DBG("buf=%p dlen=%d diff=%d", buf, dlen, diff); 22028c2ecf20Sopenharmony_ci } 22038c2ecf20Sopenharmony_ci } 22048c2ecf20Sopenharmony_ci 22058c2ecf20Sopenharmony_ci /* 22068c2ecf20Sopenharmony_ci * For single Long read, if the requested rlen < 10, 22078c2ecf20Sopenharmony_ci * we need to shift the start position of rx 22088c2ecf20Sopenharmony_ci * data buffer to skip the bytes which are not 22098c2ecf20Sopenharmony_ci * updated. 22108c2ecf20Sopenharmony_ci */ 22118c2ecf20Sopenharmony_ci if (pkt_size < 10 && !short_response) 22128c2ecf20Sopenharmony_ci buf = msm_host->rx_buf + (10 - rlen); 22138c2ecf20Sopenharmony_ci else 22148c2ecf20Sopenharmony_ci buf = msm_host->rx_buf; 22158c2ecf20Sopenharmony_ci 22168c2ecf20Sopenharmony_ci cmd = buf[0]; 22178c2ecf20Sopenharmony_ci switch (cmd) { 22188c2ecf20Sopenharmony_ci case MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT: 22198c2ecf20Sopenharmony_ci pr_err("%s: rx ACK_ERR_PACLAGE\n", __func__); 22208c2ecf20Sopenharmony_ci ret = 0; 22218c2ecf20Sopenharmony_ci break; 22228c2ecf20Sopenharmony_ci case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE: 22238c2ecf20Sopenharmony_ci case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE: 22248c2ecf20Sopenharmony_ci ret = dsi_short_read1_resp(buf, msg); 22258c2ecf20Sopenharmony_ci break; 22268c2ecf20Sopenharmony_ci case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE: 22278c2ecf20Sopenharmony_ci case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE: 22288c2ecf20Sopenharmony_ci ret = dsi_short_read2_resp(buf, msg); 22298c2ecf20Sopenharmony_ci break; 22308c2ecf20Sopenharmony_ci case MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE: 22318c2ecf20Sopenharmony_ci case MIPI_DSI_RX_DCS_LONG_READ_RESPONSE: 22328c2ecf20Sopenharmony_ci ret = dsi_long_read_resp(buf, msg); 22338c2ecf20Sopenharmony_ci break; 22348c2ecf20Sopenharmony_ci default: 22358c2ecf20Sopenharmony_ci pr_warn("%s:Invalid response cmd\n", __func__); 22368c2ecf20Sopenharmony_ci ret = 0; 22378c2ecf20Sopenharmony_ci } 22388c2ecf20Sopenharmony_ci 22398c2ecf20Sopenharmony_ci return ret; 22408c2ecf20Sopenharmony_ci} 22418c2ecf20Sopenharmony_ci 22428c2ecf20Sopenharmony_civoid msm_dsi_host_cmd_xfer_commit(struct mipi_dsi_host *host, u32 dma_base, 22438c2ecf20Sopenharmony_ci u32 len) 22448c2ecf20Sopenharmony_ci{ 22458c2ecf20Sopenharmony_ci struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 22468c2ecf20Sopenharmony_ci 22478c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_DMA_BASE, dma_base); 22488c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_DMA_LEN, len); 22498c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_TRIG_DMA, 1); 22508c2ecf20Sopenharmony_ci 22518c2ecf20Sopenharmony_ci /* Make sure trigger happens */ 22528c2ecf20Sopenharmony_ci wmb(); 22538c2ecf20Sopenharmony_ci} 22548c2ecf20Sopenharmony_ci 22558c2ecf20Sopenharmony_ciint msm_dsi_host_set_src_pll(struct mipi_dsi_host *host, 22568c2ecf20Sopenharmony_ci struct msm_dsi_pll *src_pll) 22578c2ecf20Sopenharmony_ci{ 22588c2ecf20Sopenharmony_ci struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 22598c2ecf20Sopenharmony_ci struct clk *byte_clk_provider, *pixel_clk_provider; 22608c2ecf20Sopenharmony_ci int ret; 22618c2ecf20Sopenharmony_ci 22628c2ecf20Sopenharmony_ci ret = msm_dsi_pll_get_clk_provider(src_pll, 22638c2ecf20Sopenharmony_ci &byte_clk_provider, &pixel_clk_provider); 22648c2ecf20Sopenharmony_ci if (ret) { 22658c2ecf20Sopenharmony_ci pr_info("%s: can't get provider from pll, don't set parent\n", 22668c2ecf20Sopenharmony_ci __func__); 22678c2ecf20Sopenharmony_ci return 0; 22688c2ecf20Sopenharmony_ci } 22698c2ecf20Sopenharmony_ci 22708c2ecf20Sopenharmony_ci ret = clk_set_parent(msm_host->byte_clk_src, byte_clk_provider); 22718c2ecf20Sopenharmony_ci if (ret) { 22728c2ecf20Sopenharmony_ci pr_err("%s: can't set parent to byte_clk_src. ret=%d\n", 22738c2ecf20Sopenharmony_ci __func__, ret); 22748c2ecf20Sopenharmony_ci goto exit; 22758c2ecf20Sopenharmony_ci } 22768c2ecf20Sopenharmony_ci 22778c2ecf20Sopenharmony_ci ret = clk_set_parent(msm_host->pixel_clk_src, pixel_clk_provider); 22788c2ecf20Sopenharmony_ci if (ret) { 22798c2ecf20Sopenharmony_ci pr_err("%s: can't set parent to pixel_clk_src. ret=%d\n", 22808c2ecf20Sopenharmony_ci __func__, ret); 22818c2ecf20Sopenharmony_ci goto exit; 22828c2ecf20Sopenharmony_ci } 22838c2ecf20Sopenharmony_ci 22848c2ecf20Sopenharmony_ci if (msm_host->dsi_clk_src) { 22858c2ecf20Sopenharmony_ci ret = clk_set_parent(msm_host->dsi_clk_src, pixel_clk_provider); 22868c2ecf20Sopenharmony_ci if (ret) { 22878c2ecf20Sopenharmony_ci pr_err("%s: can't set parent to dsi_clk_src. ret=%d\n", 22888c2ecf20Sopenharmony_ci __func__, ret); 22898c2ecf20Sopenharmony_ci goto exit; 22908c2ecf20Sopenharmony_ci } 22918c2ecf20Sopenharmony_ci } 22928c2ecf20Sopenharmony_ci 22938c2ecf20Sopenharmony_ci if (msm_host->esc_clk_src) { 22948c2ecf20Sopenharmony_ci ret = clk_set_parent(msm_host->esc_clk_src, byte_clk_provider); 22958c2ecf20Sopenharmony_ci if (ret) { 22968c2ecf20Sopenharmony_ci pr_err("%s: can't set parent to esc_clk_src. ret=%d\n", 22978c2ecf20Sopenharmony_ci __func__, ret); 22988c2ecf20Sopenharmony_ci goto exit; 22998c2ecf20Sopenharmony_ci } 23008c2ecf20Sopenharmony_ci } 23018c2ecf20Sopenharmony_ci 23028c2ecf20Sopenharmony_ciexit: 23038c2ecf20Sopenharmony_ci return ret; 23048c2ecf20Sopenharmony_ci} 23058c2ecf20Sopenharmony_ci 23068c2ecf20Sopenharmony_civoid msm_dsi_host_reset_phy(struct mipi_dsi_host *host) 23078c2ecf20Sopenharmony_ci{ 23088c2ecf20Sopenharmony_ci struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 23098c2ecf20Sopenharmony_ci 23108c2ecf20Sopenharmony_ci DBG(""); 23118c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_PHY_RESET, DSI_PHY_RESET_RESET); 23128c2ecf20Sopenharmony_ci /* Make sure fully reset */ 23138c2ecf20Sopenharmony_ci wmb(); 23148c2ecf20Sopenharmony_ci udelay(1000); 23158c2ecf20Sopenharmony_ci dsi_write(msm_host, REG_DSI_PHY_RESET, 0); 23168c2ecf20Sopenharmony_ci udelay(100); 23178c2ecf20Sopenharmony_ci} 23188c2ecf20Sopenharmony_ci 23198c2ecf20Sopenharmony_civoid msm_dsi_host_get_phy_clk_req(struct mipi_dsi_host *host, 23208c2ecf20Sopenharmony_ci struct msm_dsi_phy_clk_request *clk_req, 23218c2ecf20Sopenharmony_ci bool is_dual_dsi) 23228c2ecf20Sopenharmony_ci{ 23238c2ecf20Sopenharmony_ci struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 23248c2ecf20Sopenharmony_ci const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd; 23258c2ecf20Sopenharmony_ci int ret; 23268c2ecf20Sopenharmony_ci 23278c2ecf20Sopenharmony_ci ret = cfg_hnd->ops->calc_clk_rate(msm_host, is_dual_dsi); 23288c2ecf20Sopenharmony_ci if (ret) { 23298c2ecf20Sopenharmony_ci pr_err("%s: unable to calc clk rate, %d\n", __func__, ret); 23308c2ecf20Sopenharmony_ci return; 23318c2ecf20Sopenharmony_ci } 23328c2ecf20Sopenharmony_ci 23338c2ecf20Sopenharmony_ci clk_req->bitclk_rate = msm_host->byte_clk_rate * 8; 23348c2ecf20Sopenharmony_ci clk_req->escclk_rate = msm_host->esc_clk_rate; 23358c2ecf20Sopenharmony_ci} 23368c2ecf20Sopenharmony_ci 23378c2ecf20Sopenharmony_ciint msm_dsi_host_enable(struct mipi_dsi_host *host) 23388c2ecf20Sopenharmony_ci{ 23398c2ecf20Sopenharmony_ci struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 23408c2ecf20Sopenharmony_ci 23418c2ecf20Sopenharmony_ci dsi_op_mode_config(msm_host, 23428c2ecf20Sopenharmony_ci !!(msm_host->mode_flags & MIPI_DSI_MODE_VIDEO), true); 23438c2ecf20Sopenharmony_ci 23448c2ecf20Sopenharmony_ci /* TODO: clock should be turned off for command mode, 23458c2ecf20Sopenharmony_ci * and only turned on before MDP START. 23468c2ecf20Sopenharmony_ci * This part of code should be enabled once mdp driver support it. 23478c2ecf20Sopenharmony_ci */ 23488c2ecf20Sopenharmony_ci /* if (msm_panel->mode == MSM_DSI_CMD_MODE) { 23498c2ecf20Sopenharmony_ci * dsi_link_clk_disable(msm_host); 23508c2ecf20Sopenharmony_ci * pm_runtime_put_autosuspend(&msm_host->pdev->dev); 23518c2ecf20Sopenharmony_ci * } 23528c2ecf20Sopenharmony_ci */ 23538c2ecf20Sopenharmony_ci msm_host->enabled = true; 23548c2ecf20Sopenharmony_ci return 0; 23558c2ecf20Sopenharmony_ci} 23568c2ecf20Sopenharmony_ci 23578c2ecf20Sopenharmony_ciint msm_dsi_host_disable(struct mipi_dsi_host *host) 23588c2ecf20Sopenharmony_ci{ 23598c2ecf20Sopenharmony_ci struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 23608c2ecf20Sopenharmony_ci 23618c2ecf20Sopenharmony_ci msm_host->enabled = false; 23628c2ecf20Sopenharmony_ci dsi_op_mode_config(msm_host, 23638c2ecf20Sopenharmony_ci !!(msm_host->mode_flags & MIPI_DSI_MODE_VIDEO), false); 23648c2ecf20Sopenharmony_ci 23658c2ecf20Sopenharmony_ci /* Since we have disabled INTF, the video engine won't stop so that 23668c2ecf20Sopenharmony_ci * the cmd engine will be blocked. 23678c2ecf20Sopenharmony_ci * Reset to disable video engine so that we can send off cmd. 23688c2ecf20Sopenharmony_ci */ 23698c2ecf20Sopenharmony_ci dsi_sw_reset(msm_host); 23708c2ecf20Sopenharmony_ci 23718c2ecf20Sopenharmony_ci return 0; 23728c2ecf20Sopenharmony_ci} 23738c2ecf20Sopenharmony_ci 23748c2ecf20Sopenharmony_cistatic void msm_dsi_sfpb_config(struct msm_dsi_host *msm_host, bool enable) 23758c2ecf20Sopenharmony_ci{ 23768c2ecf20Sopenharmony_ci enum sfpb_ahb_arb_master_port_en en; 23778c2ecf20Sopenharmony_ci 23788c2ecf20Sopenharmony_ci if (!msm_host->sfpb) 23798c2ecf20Sopenharmony_ci return; 23808c2ecf20Sopenharmony_ci 23818c2ecf20Sopenharmony_ci en = enable ? SFPB_MASTER_PORT_ENABLE : SFPB_MASTER_PORT_DISABLE; 23828c2ecf20Sopenharmony_ci 23838c2ecf20Sopenharmony_ci regmap_update_bits(msm_host->sfpb, REG_SFPB_GPREG, 23848c2ecf20Sopenharmony_ci SFPB_GPREG_MASTER_PORT_EN__MASK, 23858c2ecf20Sopenharmony_ci SFPB_GPREG_MASTER_PORT_EN(en)); 23868c2ecf20Sopenharmony_ci} 23878c2ecf20Sopenharmony_ci 23888c2ecf20Sopenharmony_ciint msm_dsi_host_power_on(struct mipi_dsi_host *host, 23898c2ecf20Sopenharmony_ci struct msm_dsi_phy_shared_timings *phy_shared_timings, 23908c2ecf20Sopenharmony_ci bool is_dual_dsi) 23918c2ecf20Sopenharmony_ci{ 23928c2ecf20Sopenharmony_ci struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 23938c2ecf20Sopenharmony_ci const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd; 23948c2ecf20Sopenharmony_ci int ret = 0; 23958c2ecf20Sopenharmony_ci 23968c2ecf20Sopenharmony_ci mutex_lock(&msm_host->dev_mutex); 23978c2ecf20Sopenharmony_ci if (msm_host->power_on) { 23988c2ecf20Sopenharmony_ci DBG("dsi host already on"); 23998c2ecf20Sopenharmony_ci goto unlock_ret; 24008c2ecf20Sopenharmony_ci } 24018c2ecf20Sopenharmony_ci 24028c2ecf20Sopenharmony_ci msm_dsi_sfpb_config(msm_host, true); 24038c2ecf20Sopenharmony_ci 24048c2ecf20Sopenharmony_ci ret = dsi_host_regulator_enable(msm_host); 24058c2ecf20Sopenharmony_ci if (ret) { 24068c2ecf20Sopenharmony_ci pr_err("%s:Failed to enable vregs.ret=%d\n", 24078c2ecf20Sopenharmony_ci __func__, ret); 24088c2ecf20Sopenharmony_ci goto unlock_ret; 24098c2ecf20Sopenharmony_ci } 24108c2ecf20Sopenharmony_ci 24118c2ecf20Sopenharmony_ci pm_runtime_get_sync(&msm_host->pdev->dev); 24128c2ecf20Sopenharmony_ci ret = cfg_hnd->ops->link_clk_set_rate(msm_host); 24138c2ecf20Sopenharmony_ci if (!ret) 24148c2ecf20Sopenharmony_ci ret = cfg_hnd->ops->link_clk_enable(msm_host); 24158c2ecf20Sopenharmony_ci if (ret) { 24168c2ecf20Sopenharmony_ci pr_err("%s: failed to enable link clocks. ret=%d\n", 24178c2ecf20Sopenharmony_ci __func__, ret); 24188c2ecf20Sopenharmony_ci goto fail_disable_reg; 24198c2ecf20Sopenharmony_ci } 24208c2ecf20Sopenharmony_ci 24218c2ecf20Sopenharmony_ci ret = pinctrl_pm_select_default_state(&msm_host->pdev->dev); 24228c2ecf20Sopenharmony_ci if (ret) { 24238c2ecf20Sopenharmony_ci pr_err("%s: failed to set pinctrl default state, %d\n", 24248c2ecf20Sopenharmony_ci __func__, ret); 24258c2ecf20Sopenharmony_ci goto fail_disable_clk; 24268c2ecf20Sopenharmony_ci } 24278c2ecf20Sopenharmony_ci 24288c2ecf20Sopenharmony_ci dsi_timing_setup(msm_host, is_dual_dsi); 24298c2ecf20Sopenharmony_ci dsi_sw_reset(msm_host); 24308c2ecf20Sopenharmony_ci dsi_ctrl_config(msm_host, true, phy_shared_timings); 24318c2ecf20Sopenharmony_ci 24328c2ecf20Sopenharmony_ci if (msm_host->disp_en_gpio) 24338c2ecf20Sopenharmony_ci gpiod_set_value(msm_host->disp_en_gpio, 1); 24348c2ecf20Sopenharmony_ci 24358c2ecf20Sopenharmony_ci msm_host->power_on = true; 24368c2ecf20Sopenharmony_ci mutex_unlock(&msm_host->dev_mutex); 24378c2ecf20Sopenharmony_ci 24388c2ecf20Sopenharmony_ci return 0; 24398c2ecf20Sopenharmony_ci 24408c2ecf20Sopenharmony_cifail_disable_clk: 24418c2ecf20Sopenharmony_ci cfg_hnd->ops->link_clk_disable(msm_host); 24428c2ecf20Sopenharmony_ci pm_runtime_put_autosuspend(&msm_host->pdev->dev); 24438c2ecf20Sopenharmony_cifail_disable_reg: 24448c2ecf20Sopenharmony_ci dsi_host_regulator_disable(msm_host); 24458c2ecf20Sopenharmony_ciunlock_ret: 24468c2ecf20Sopenharmony_ci mutex_unlock(&msm_host->dev_mutex); 24478c2ecf20Sopenharmony_ci return ret; 24488c2ecf20Sopenharmony_ci} 24498c2ecf20Sopenharmony_ci 24508c2ecf20Sopenharmony_ciint msm_dsi_host_power_off(struct mipi_dsi_host *host) 24518c2ecf20Sopenharmony_ci{ 24528c2ecf20Sopenharmony_ci struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 24538c2ecf20Sopenharmony_ci const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd; 24548c2ecf20Sopenharmony_ci 24558c2ecf20Sopenharmony_ci mutex_lock(&msm_host->dev_mutex); 24568c2ecf20Sopenharmony_ci if (!msm_host->power_on) { 24578c2ecf20Sopenharmony_ci DBG("dsi host already off"); 24588c2ecf20Sopenharmony_ci goto unlock_ret; 24598c2ecf20Sopenharmony_ci } 24608c2ecf20Sopenharmony_ci 24618c2ecf20Sopenharmony_ci dsi_ctrl_config(msm_host, false, NULL); 24628c2ecf20Sopenharmony_ci 24638c2ecf20Sopenharmony_ci if (msm_host->disp_en_gpio) 24648c2ecf20Sopenharmony_ci gpiod_set_value(msm_host->disp_en_gpio, 0); 24658c2ecf20Sopenharmony_ci 24668c2ecf20Sopenharmony_ci pinctrl_pm_select_sleep_state(&msm_host->pdev->dev); 24678c2ecf20Sopenharmony_ci 24688c2ecf20Sopenharmony_ci cfg_hnd->ops->link_clk_disable(msm_host); 24698c2ecf20Sopenharmony_ci pm_runtime_put_autosuspend(&msm_host->pdev->dev); 24708c2ecf20Sopenharmony_ci 24718c2ecf20Sopenharmony_ci dsi_host_regulator_disable(msm_host); 24728c2ecf20Sopenharmony_ci 24738c2ecf20Sopenharmony_ci msm_dsi_sfpb_config(msm_host, false); 24748c2ecf20Sopenharmony_ci 24758c2ecf20Sopenharmony_ci DBG("-"); 24768c2ecf20Sopenharmony_ci 24778c2ecf20Sopenharmony_ci msm_host->power_on = false; 24788c2ecf20Sopenharmony_ci 24798c2ecf20Sopenharmony_ciunlock_ret: 24808c2ecf20Sopenharmony_ci mutex_unlock(&msm_host->dev_mutex); 24818c2ecf20Sopenharmony_ci return 0; 24828c2ecf20Sopenharmony_ci} 24838c2ecf20Sopenharmony_ci 24848c2ecf20Sopenharmony_ciint msm_dsi_host_set_display_mode(struct mipi_dsi_host *host, 24858c2ecf20Sopenharmony_ci const struct drm_display_mode *mode) 24868c2ecf20Sopenharmony_ci{ 24878c2ecf20Sopenharmony_ci struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 24888c2ecf20Sopenharmony_ci 24898c2ecf20Sopenharmony_ci if (msm_host->mode) { 24908c2ecf20Sopenharmony_ci drm_mode_destroy(msm_host->dev, msm_host->mode); 24918c2ecf20Sopenharmony_ci msm_host->mode = NULL; 24928c2ecf20Sopenharmony_ci } 24938c2ecf20Sopenharmony_ci 24948c2ecf20Sopenharmony_ci msm_host->mode = drm_mode_duplicate(msm_host->dev, mode); 24958c2ecf20Sopenharmony_ci if (!msm_host->mode) { 24968c2ecf20Sopenharmony_ci pr_err("%s: cannot duplicate mode\n", __func__); 24978c2ecf20Sopenharmony_ci return -ENOMEM; 24988c2ecf20Sopenharmony_ci } 24998c2ecf20Sopenharmony_ci 25008c2ecf20Sopenharmony_ci return 0; 25018c2ecf20Sopenharmony_ci} 25028c2ecf20Sopenharmony_ci 25038c2ecf20Sopenharmony_cistruct drm_panel *msm_dsi_host_get_panel(struct mipi_dsi_host *host) 25048c2ecf20Sopenharmony_ci{ 25058c2ecf20Sopenharmony_ci return of_drm_find_panel(to_msm_dsi_host(host)->device_node); 25068c2ecf20Sopenharmony_ci} 25078c2ecf20Sopenharmony_ci 25088c2ecf20Sopenharmony_ciunsigned long msm_dsi_host_get_mode_flags(struct mipi_dsi_host *host) 25098c2ecf20Sopenharmony_ci{ 25108c2ecf20Sopenharmony_ci return to_msm_dsi_host(host)->mode_flags; 25118c2ecf20Sopenharmony_ci} 25128c2ecf20Sopenharmony_ci 25138c2ecf20Sopenharmony_cistruct drm_bridge *msm_dsi_host_get_bridge(struct mipi_dsi_host *host) 25148c2ecf20Sopenharmony_ci{ 25158c2ecf20Sopenharmony_ci struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 25168c2ecf20Sopenharmony_ci 25178c2ecf20Sopenharmony_ci return of_drm_find_bridge(msm_host->device_node); 25188c2ecf20Sopenharmony_ci} 2519