18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Copyright (C) 2013 Red Hat 48c2ecf20Sopenharmony_ci * Author: Rob Clark <robdclark@gmail.com> 58c2ecf20Sopenharmony_ci * 68c2ecf20Sopenharmony_ci * Copyright (c) 2014 The Linux Foundation. All rights reserved. 78c2ecf20Sopenharmony_ci */ 88c2ecf20Sopenharmony_ci 98c2ecf20Sopenharmony_ci#include <linux/ascii85.h> 108c2ecf20Sopenharmony_ci#include <linux/interconnect.h> 118c2ecf20Sopenharmony_ci#include <linux/qcom_scm.h> 128c2ecf20Sopenharmony_ci#include <linux/kernel.h> 138c2ecf20Sopenharmony_ci#include <linux/of_address.h> 148c2ecf20Sopenharmony_ci#include <linux/pm_opp.h> 158c2ecf20Sopenharmony_ci#include <linux/slab.h> 168c2ecf20Sopenharmony_ci#include <linux/soc/qcom/mdt_loader.h> 178c2ecf20Sopenharmony_ci#include <soc/qcom/ocmem.h> 188c2ecf20Sopenharmony_ci#include "adreno_gpu.h" 198c2ecf20Sopenharmony_ci#include "msm_gem.h" 208c2ecf20Sopenharmony_ci#include "msm_mmu.h" 218c2ecf20Sopenharmony_ci 228c2ecf20Sopenharmony_cistatic bool zap_available = true; 238c2ecf20Sopenharmony_ci 248c2ecf20Sopenharmony_cistatic int zap_shader_load_mdt(struct msm_gpu *gpu, const char *fwname, 258c2ecf20Sopenharmony_ci u32 pasid) 268c2ecf20Sopenharmony_ci{ 278c2ecf20Sopenharmony_ci struct device *dev = &gpu->pdev->dev; 288c2ecf20Sopenharmony_ci const struct firmware *fw; 298c2ecf20Sopenharmony_ci const char *signed_fwname = NULL; 308c2ecf20Sopenharmony_ci struct device_node *np, *mem_np; 318c2ecf20Sopenharmony_ci struct resource r; 328c2ecf20Sopenharmony_ci phys_addr_t mem_phys; 338c2ecf20Sopenharmony_ci ssize_t mem_size; 348c2ecf20Sopenharmony_ci void *mem_region = NULL; 358c2ecf20Sopenharmony_ci int ret; 368c2ecf20Sopenharmony_ci 378c2ecf20Sopenharmony_ci if (!IS_ENABLED(CONFIG_ARCH_QCOM)) { 388c2ecf20Sopenharmony_ci zap_available = false; 398c2ecf20Sopenharmony_ci return -EINVAL; 408c2ecf20Sopenharmony_ci } 418c2ecf20Sopenharmony_ci 428c2ecf20Sopenharmony_ci np = of_get_child_by_name(dev->of_node, "zap-shader"); 438c2ecf20Sopenharmony_ci if (!np) { 448c2ecf20Sopenharmony_ci zap_available = false; 458c2ecf20Sopenharmony_ci return -ENODEV; 468c2ecf20Sopenharmony_ci } 478c2ecf20Sopenharmony_ci 488c2ecf20Sopenharmony_ci mem_np = of_parse_phandle(np, "memory-region", 0); 498c2ecf20Sopenharmony_ci of_node_put(np); 508c2ecf20Sopenharmony_ci if (!mem_np) { 518c2ecf20Sopenharmony_ci zap_available = false; 528c2ecf20Sopenharmony_ci return -EINVAL; 538c2ecf20Sopenharmony_ci } 548c2ecf20Sopenharmony_ci 558c2ecf20Sopenharmony_ci ret = of_address_to_resource(mem_np, 0, &r); 568c2ecf20Sopenharmony_ci of_node_put(mem_np); 578c2ecf20Sopenharmony_ci if (ret) 588c2ecf20Sopenharmony_ci return ret; 598c2ecf20Sopenharmony_ci 608c2ecf20Sopenharmony_ci mem_phys = r.start; 618c2ecf20Sopenharmony_ci 628c2ecf20Sopenharmony_ci /* 638c2ecf20Sopenharmony_ci * Check for a firmware-name property. This is the new scheme 648c2ecf20Sopenharmony_ci * to handle firmware that may be signed with device specific 658c2ecf20Sopenharmony_ci * keys, allowing us to have a different zap fw path for different 668c2ecf20Sopenharmony_ci * devices. 678c2ecf20Sopenharmony_ci * 688c2ecf20Sopenharmony_ci * If the firmware-name property is found, we bypass the 698c2ecf20Sopenharmony_ci * adreno_request_fw() mechanism, because we don't need to handle 708c2ecf20Sopenharmony_ci * the /lib/firmware/qcom/... vs /lib/firmware/... case. 718c2ecf20Sopenharmony_ci * 728c2ecf20Sopenharmony_ci * If the firmware-name property is not found, for backwards 738c2ecf20Sopenharmony_ci * compatibility we fall back to the fwname from the gpulist 748c2ecf20Sopenharmony_ci * table. 758c2ecf20Sopenharmony_ci */ 768c2ecf20Sopenharmony_ci of_property_read_string_index(np, "firmware-name", 0, &signed_fwname); 778c2ecf20Sopenharmony_ci if (signed_fwname) { 788c2ecf20Sopenharmony_ci fwname = signed_fwname; 798c2ecf20Sopenharmony_ci ret = request_firmware_direct(&fw, fwname, gpu->dev->dev); 808c2ecf20Sopenharmony_ci if (ret) 818c2ecf20Sopenharmony_ci fw = ERR_PTR(ret); 828c2ecf20Sopenharmony_ci } else if (fwname) { 838c2ecf20Sopenharmony_ci /* Request the MDT file from the default location: */ 848c2ecf20Sopenharmony_ci fw = adreno_request_fw(to_adreno_gpu(gpu), fwname); 858c2ecf20Sopenharmony_ci } else { 868c2ecf20Sopenharmony_ci /* 878c2ecf20Sopenharmony_ci * For new targets, we require the firmware-name property, 888c2ecf20Sopenharmony_ci * if a zap-shader is required, rather than falling back 898c2ecf20Sopenharmony_ci * to a firmware name specified in gpulist. 908c2ecf20Sopenharmony_ci * 918c2ecf20Sopenharmony_ci * Because the firmware is signed with a (potentially) 928c2ecf20Sopenharmony_ci * device specific key, having the name come from gpulist 938c2ecf20Sopenharmony_ci * was a bad idea, and is only provided for backwards 948c2ecf20Sopenharmony_ci * compatibility for older targets. 958c2ecf20Sopenharmony_ci */ 968c2ecf20Sopenharmony_ci return -ENODEV; 978c2ecf20Sopenharmony_ci } 988c2ecf20Sopenharmony_ci 998c2ecf20Sopenharmony_ci if (IS_ERR(fw)) { 1008c2ecf20Sopenharmony_ci DRM_DEV_ERROR(dev, "Unable to load %s\n", fwname); 1018c2ecf20Sopenharmony_ci return PTR_ERR(fw); 1028c2ecf20Sopenharmony_ci } 1038c2ecf20Sopenharmony_ci 1048c2ecf20Sopenharmony_ci /* Figure out how much memory we need */ 1058c2ecf20Sopenharmony_ci mem_size = qcom_mdt_get_size(fw); 1068c2ecf20Sopenharmony_ci if (mem_size < 0) { 1078c2ecf20Sopenharmony_ci ret = mem_size; 1088c2ecf20Sopenharmony_ci goto out; 1098c2ecf20Sopenharmony_ci } 1108c2ecf20Sopenharmony_ci 1118c2ecf20Sopenharmony_ci if (mem_size > resource_size(&r)) { 1128c2ecf20Sopenharmony_ci DRM_DEV_ERROR(dev, 1138c2ecf20Sopenharmony_ci "memory region is too small to load the MDT\n"); 1148c2ecf20Sopenharmony_ci ret = -E2BIG; 1158c2ecf20Sopenharmony_ci goto out; 1168c2ecf20Sopenharmony_ci } 1178c2ecf20Sopenharmony_ci 1188c2ecf20Sopenharmony_ci /* Allocate memory for the firmware image */ 1198c2ecf20Sopenharmony_ci mem_region = memremap(mem_phys, mem_size, MEMREMAP_WC); 1208c2ecf20Sopenharmony_ci if (!mem_region) { 1218c2ecf20Sopenharmony_ci ret = -ENOMEM; 1228c2ecf20Sopenharmony_ci goto out; 1238c2ecf20Sopenharmony_ci } 1248c2ecf20Sopenharmony_ci 1258c2ecf20Sopenharmony_ci /* 1268c2ecf20Sopenharmony_ci * Load the rest of the MDT 1278c2ecf20Sopenharmony_ci * 1288c2ecf20Sopenharmony_ci * Note that we could be dealing with two different paths, since 1298c2ecf20Sopenharmony_ci * with upstream linux-firmware it would be in a qcom/ subdir.. 1308c2ecf20Sopenharmony_ci * adreno_request_fw() handles this, but qcom_mdt_load() does 1318c2ecf20Sopenharmony_ci * not. But since we've already gotten through adreno_request_fw() 1328c2ecf20Sopenharmony_ci * we know which of the two cases it is: 1338c2ecf20Sopenharmony_ci */ 1348c2ecf20Sopenharmony_ci if (signed_fwname || (to_adreno_gpu(gpu)->fwloc == FW_LOCATION_LEGACY)) { 1358c2ecf20Sopenharmony_ci ret = qcom_mdt_load(dev, fw, fwname, pasid, 1368c2ecf20Sopenharmony_ci mem_region, mem_phys, mem_size, NULL); 1378c2ecf20Sopenharmony_ci } else { 1388c2ecf20Sopenharmony_ci char *newname; 1398c2ecf20Sopenharmony_ci 1408c2ecf20Sopenharmony_ci newname = kasprintf(GFP_KERNEL, "qcom/%s", fwname); 1418c2ecf20Sopenharmony_ci 1428c2ecf20Sopenharmony_ci ret = qcom_mdt_load(dev, fw, newname, pasid, 1438c2ecf20Sopenharmony_ci mem_region, mem_phys, mem_size, NULL); 1448c2ecf20Sopenharmony_ci kfree(newname); 1458c2ecf20Sopenharmony_ci } 1468c2ecf20Sopenharmony_ci if (ret) 1478c2ecf20Sopenharmony_ci goto out; 1488c2ecf20Sopenharmony_ci 1498c2ecf20Sopenharmony_ci /* Send the image to the secure world */ 1508c2ecf20Sopenharmony_ci ret = qcom_scm_pas_auth_and_reset(pasid); 1518c2ecf20Sopenharmony_ci 1528c2ecf20Sopenharmony_ci /* 1538c2ecf20Sopenharmony_ci * If the scm call returns -EOPNOTSUPP we assume that this target 1548c2ecf20Sopenharmony_ci * doesn't need/support the zap shader so quietly fail 1558c2ecf20Sopenharmony_ci */ 1568c2ecf20Sopenharmony_ci if (ret == -EOPNOTSUPP) 1578c2ecf20Sopenharmony_ci zap_available = false; 1588c2ecf20Sopenharmony_ci else if (ret) 1598c2ecf20Sopenharmony_ci DRM_DEV_ERROR(dev, "Unable to authorize the image\n"); 1608c2ecf20Sopenharmony_ci 1618c2ecf20Sopenharmony_ciout: 1628c2ecf20Sopenharmony_ci if (mem_region) 1638c2ecf20Sopenharmony_ci memunmap(mem_region); 1648c2ecf20Sopenharmony_ci 1658c2ecf20Sopenharmony_ci release_firmware(fw); 1668c2ecf20Sopenharmony_ci 1678c2ecf20Sopenharmony_ci return ret; 1688c2ecf20Sopenharmony_ci} 1698c2ecf20Sopenharmony_ci 1708c2ecf20Sopenharmony_ciint adreno_zap_shader_load(struct msm_gpu *gpu, u32 pasid) 1718c2ecf20Sopenharmony_ci{ 1728c2ecf20Sopenharmony_ci struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu); 1738c2ecf20Sopenharmony_ci struct platform_device *pdev = gpu->pdev; 1748c2ecf20Sopenharmony_ci 1758c2ecf20Sopenharmony_ci /* Short cut if we determine the zap shader isn't available/needed */ 1768c2ecf20Sopenharmony_ci if (!zap_available) 1778c2ecf20Sopenharmony_ci return -ENODEV; 1788c2ecf20Sopenharmony_ci 1798c2ecf20Sopenharmony_ci /* We need SCM to be able to load the firmware */ 1808c2ecf20Sopenharmony_ci if (!qcom_scm_is_available()) { 1818c2ecf20Sopenharmony_ci DRM_DEV_ERROR(&pdev->dev, "SCM is not available\n"); 1828c2ecf20Sopenharmony_ci return -EPROBE_DEFER; 1838c2ecf20Sopenharmony_ci } 1848c2ecf20Sopenharmony_ci 1858c2ecf20Sopenharmony_ci return zap_shader_load_mdt(gpu, adreno_gpu->info->zapfw, pasid); 1868c2ecf20Sopenharmony_ci} 1878c2ecf20Sopenharmony_ci 1888c2ecf20Sopenharmony_cistruct msm_gem_address_space * 1898c2ecf20Sopenharmony_ciadreno_iommu_create_address_space(struct msm_gpu *gpu, 1908c2ecf20Sopenharmony_ci struct platform_device *pdev) 1918c2ecf20Sopenharmony_ci{ 1928c2ecf20Sopenharmony_ci struct iommu_domain *iommu; 1938c2ecf20Sopenharmony_ci struct msm_mmu *mmu; 1948c2ecf20Sopenharmony_ci struct msm_gem_address_space *aspace; 1958c2ecf20Sopenharmony_ci u64 start, size; 1968c2ecf20Sopenharmony_ci 1978c2ecf20Sopenharmony_ci iommu = iommu_domain_alloc(&platform_bus_type); 1988c2ecf20Sopenharmony_ci if (!iommu) 1998c2ecf20Sopenharmony_ci return NULL; 2008c2ecf20Sopenharmony_ci 2018c2ecf20Sopenharmony_ci mmu = msm_iommu_new(&pdev->dev, iommu); 2028c2ecf20Sopenharmony_ci 2038c2ecf20Sopenharmony_ci /* 2048c2ecf20Sopenharmony_ci * Use the aperture start or SZ_16M, whichever is greater. This will 2058c2ecf20Sopenharmony_ci * ensure that we align with the allocated pagetable range while still 2068c2ecf20Sopenharmony_ci * allowing room in the lower 32 bits for GMEM and whatnot 2078c2ecf20Sopenharmony_ci */ 2088c2ecf20Sopenharmony_ci start = max_t(u64, SZ_16M, iommu->geometry.aperture_start); 2098c2ecf20Sopenharmony_ci size = iommu->geometry.aperture_end - start + 1; 2108c2ecf20Sopenharmony_ci 2118c2ecf20Sopenharmony_ci aspace = msm_gem_address_space_create(mmu, "gpu", 2128c2ecf20Sopenharmony_ci start & GENMASK_ULL(48, 0), size); 2138c2ecf20Sopenharmony_ci 2148c2ecf20Sopenharmony_ci if (IS_ERR(aspace) && !IS_ERR(mmu)) 2158c2ecf20Sopenharmony_ci mmu->funcs->destroy(mmu); 2168c2ecf20Sopenharmony_ci 2178c2ecf20Sopenharmony_ci return aspace; 2188c2ecf20Sopenharmony_ci} 2198c2ecf20Sopenharmony_ci 2208c2ecf20Sopenharmony_ciint adreno_get_param(struct msm_gpu *gpu, uint32_t param, uint64_t *value) 2218c2ecf20Sopenharmony_ci{ 2228c2ecf20Sopenharmony_ci struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu); 2238c2ecf20Sopenharmony_ci 2248c2ecf20Sopenharmony_ci switch (param) { 2258c2ecf20Sopenharmony_ci case MSM_PARAM_GPU_ID: 2268c2ecf20Sopenharmony_ci *value = adreno_gpu->info->revn; 2278c2ecf20Sopenharmony_ci return 0; 2288c2ecf20Sopenharmony_ci case MSM_PARAM_GMEM_SIZE: 2298c2ecf20Sopenharmony_ci *value = adreno_gpu->gmem; 2308c2ecf20Sopenharmony_ci return 0; 2318c2ecf20Sopenharmony_ci case MSM_PARAM_GMEM_BASE: 2328c2ecf20Sopenharmony_ci *value = !adreno_is_a650(adreno_gpu) ? 0x100000 : 0; 2338c2ecf20Sopenharmony_ci return 0; 2348c2ecf20Sopenharmony_ci case MSM_PARAM_CHIP_ID: 2358c2ecf20Sopenharmony_ci *value = adreno_gpu->rev.patchid | 2368c2ecf20Sopenharmony_ci (adreno_gpu->rev.minor << 8) | 2378c2ecf20Sopenharmony_ci (adreno_gpu->rev.major << 16) | 2388c2ecf20Sopenharmony_ci (adreno_gpu->rev.core << 24); 2398c2ecf20Sopenharmony_ci return 0; 2408c2ecf20Sopenharmony_ci case MSM_PARAM_MAX_FREQ: 2418c2ecf20Sopenharmony_ci *value = adreno_gpu->base.fast_rate; 2428c2ecf20Sopenharmony_ci return 0; 2438c2ecf20Sopenharmony_ci case MSM_PARAM_TIMESTAMP: 2448c2ecf20Sopenharmony_ci if (adreno_gpu->funcs->get_timestamp) { 2458c2ecf20Sopenharmony_ci int ret; 2468c2ecf20Sopenharmony_ci 2478c2ecf20Sopenharmony_ci pm_runtime_get_sync(&gpu->pdev->dev); 2488c2ecf20Sopenharmony_ci ret = adreno_gpu->funcs->get_timestamp(gpu, value); 2498c2ecf20Sopenharmony_ci pm_runtime_put_autosuspend(&gpu->pdev->dev); 2508c2ecf20Sopenharmony_ci 2518c2ecf20Sopenharmony_ci return ret; 2528c2ecf20Sopenharmony_ci } 2538c2ecf20Sopenharmony_ci return -EINVAL; 2548c2ecf20Sopenharmony_ci case MSM_PARAM_NR_RINGS: 2558c2ecf20Sopenharmony_ci *value = gpu->nr_rings; 2568c2ecf20Sopenharmony_ci return 0; 2578c2ecf20Sopenharmony_ci case MSM_PARAM_PP_PGTABLE: 2588c2ecf20Sopenharmony_ci *value = 0; 2598c2ecf20Sopenharmony_ci return 0; 2608c2ecf20Sopenharmony_ci case MSM_PARAM_FAULTS: 2618c2ecf20Sopenharmony_ci *value = gpu->global_faults; 2628c2ecf20Sopenharmony_ci return 0; 2638c2ecf20Sopenharmony_ci default: 2648c2ecf20Sopenharmony_ci DBG("%s: invalid param: %u", gpu->name, param); 2658c2ecf20Sopenharmony_ci return -EINVAL; 2668c2ecf20Sopenharmony_ci } 2678c2ecf20Sopenharmony_ci} 2688c2ecf20Sopenharmony_ci 2698c2ecf20Sopenharmony_ciconst struct firmware * 2708c2ecf20Sopenharmony_ciadreno_request_fw(struct adreno_gpu *adreno_gpu, const char *fwname) 2718c2ecf20Sopenharmony_ci{ 2728c2ecf20Sopenharmony_ci struct drm_device *drm = adreno_gpu->base.dev; 2738c2ecf20Sopenharmony_ci const struct firmware *fw = NULL; 2748c2ecf20Sopenharmony_ci char *newname; 2758c2ecf20Sopenharmony_ci int ret; 2768c2ecf20Sopenharmony_ci 2778c2ecf20Sopenharmony_ci newname = kasprintf(GFP_KERNEL, "qcom/%s", fwname); 2788c2ecf20Sopenharmony_ci if (!newname) 2798c2ecf20Sopenharmony_ci return ERR_PTR(-ENOMEM); 2808c2ecf20Sopenharmony_ci 2818c2ecf20Sopenharmony_ci /* 2828c2ecf20Sopenharmony_ci * Try first to load from qcom/$fwfile using a direct load (to avoid 2838c2ecf20Sopenharmony_ci * a potential timeout waiting for usermode helper) 2848c2ecf20Sopenharmony_ci */ 2858c2ecf20Sopenharmony_ci if ((adreno_gpu->fwloc == FW_LOCATION_UNKNOWN) || 2868c2ecf20Sopenharmony_ci (adreno_gpu->fwloc == FW_LOCATION_NEW)) { 2878c2ecf20Sopenharmony_ci 2888c2ecf20Sopenharmony_ci ret = request_firmware_direct(&fw, newname, drm->dev); 2898c2ecf20Sopenharmony_ci if (!ret) { 2908c2ecf20Sopenharmony_ci DRM_DEV_INFO(drm->dev, "loaded %s from new location\n", 2918c2ecf20Sopenharmony_ci newname); 2928c2ecf20Sopenharmony_ci adreno_gpu->fwloc = FW_LOCATION_NEW; 2938c2ecf20Sopenharmony_ci goto out; 2948c2ecf20Sopenharmony_ci } else if (adreno_gpu->fwloc != FW_LOCATION_UNKNOWN) { 2958c2ecf20Sopenharmony_ci DRM_DEV_ERROR(drm->dev, "failed to load %s: %d\n", 2968c2ecf20Sopenharmony_ci newname, ret); 2978c2ecf20Sopenharmony_ci fw = ERR_PTR(ret); 2988c2ecf20Sopenharmony_ci goto out; 2998c2ecf20Sopenharmony_ci } 3008c2ecf20Sopenharmony_ci } 3018c2ecf20Sopenharmony_ci 3028c2ecf20Sopenharmony_ci /* 3038c2ecf20Sopenharmony_ci * Then try the legacy location without qcom/ prefix 3048c2ecf20Sopenharmony_ci */ 3058c2ecf20Sopenharmony_ci if ((adreno_gpu->fwloc == FW_LOCATION_UNKNOWN) || 3068c2ecf20Sopenharmony_ci (adreno_gpu->fwloc == FW_LOCATION_LEGACY)) { 3078c2ecf20Sopenharmony_ci 3088c2ecf20Sopenharmony_ci ret = request_firmware_direct(&fw, fwname, drm->dev); 3098c2ecf20Sopenharmony_ci if (!ret) { 3108c2ecf20Sopenharmony_ci DRM_DEV_INFO(drm->dev, "loaded %s from legacy location\n", 3118c2ecf20Sopenharmony_ci newname); 3128c2ecf20Sopenharmony_ci adreno_gpu->fwloc = FW_LOCATION_LEGACY; 3138c2ecf20Sopenharmony_ci goto out; 3148c2ecf20Sopenharmony_ci } else if (adreno_gpu->fwloc != FW_LOCATION_UNKNOWN) { 3158c2ecf20Sopenharmony_ci DRM_DEV_ERROR(drm->dev, "failed to load %s: %d\n", 3168c2ecf20Sopenharmony_ci fwname, ret); 3178c2ecf20Sopenharmony_ci fw = ERR_PTR(ret); 3188c2ecf20Sopenharmony_ci goto out; 3198c2ecf20Sopenharmony_ci } 3208c2ecf20Sopenharmony_ci } 3218c2ecf20Sopenharmony_ci 3228c2ecf20Sopenharmony_ci /* 3238c2ecf20Sopenharmony_ci * Finally fall back to request_firmware() for cases where the 3248c2ecf20Sopenharmony_ci * usermode helper is needed (I think mainly android) 3258c2ecf20Sopenharmony_ci */ 3268c2ecf20Sopenharmony_ci if ((adreno_gpu->fwloc == FW_LOCATION_UNKNOWN) || 3278c2ecf20Sopenharmony_ci (adreno_gpu->fwloc == FW_LOCATION_HELPER)) { 3288c2ecf20Sopenharmony_ci 3298c2ecf20Sopenharmony_ci ret = request_firmware(&fw, newname, drm->dev); 3308c2ecf20Sopenharmony_ci if (!ret) { 3318c2ecf20Sopenharmony_ci DRM_DEV_INFO(drm->dev, "loaded %s with helper\n", 3328c2ecf20Sopenharmony_ci newname); 3338c2ecf20Sopenharmony_ci adreno_gpu->fwloc = FW_LOCATION_HELPER; 3348c2ecf20Sopenharmony_ci goto out; 3358c2ecf20Sopenharmony_ci } else if (adreno_gpu->fwloc != FW_LOCATION_UNKNOWN) { 3368c2ecf20Sopenharmony_ci DRM_DEV_ERROR(drm->dev, "failed to load %s: %d\n", 3378c2ecf20Sopenharmony_ci newname, ret); 3388c2ecf20Sopenharmony_ci fw = ERR_PTR(ret); 3398c2ecf20Sopenharmony_ci goto out; 3408c2ecf20Sopenharmony_ci } 3418c2ecf20Sopenharmony_ci } 3428c2ecf20Sopenharmony_ci 3438c2ecf20Sopenharmony_ci DRM_DEV_ERROR(drm->dev, "failed to load %s\n", fwname); 3448c2ecf20Sopenharmony_ci fw = ERR_PTR(-ENOENT); 3458c2ecf20Sopenharmony_ciout: 3468c2ecf20Sopenharmony_ci kfree(newname); 3478c2ecf20Sopenharmony_ci return fw; 3488c2ecf20Sopenharmony_ci} 3498c2ecf20Sopenharmony_ci 3508c2ecf20Sopenharmony_ciint adreno_load_fw(struct adreno_gpu *adreno_gpu) 3518c2ecf20Sopenharmony_ci{ 3528c2ecf20Sopenharmony_ci int i; 3538c2ecf20Sopenharmony_ci 3548c2ecf20Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(adreno_gpu->info->fw); i++) { 3558c2ecf20Sopenharmony_ci const struct firmware *fw; 3568c2ecf20Sopenharmony_ci 3578c2ecf20Sopenharmony_ci if (!adreno_gpu->info->fw[i]) 3588c2ecf20Sopenharmony_ci continue; 3598c2ecf20Sopenharmony_ci 3608c2ecf20Sopenharmony_ci /* Skip if the firmware has already been loaded */ 3618c2ecf20Sopenharmony_ci if (adreno_gpu->fw[i]) 3628c2ecf20Sopenharmony_ci continue; 3638c2ecf20Sopenharmony_ci 3648c2ecf20Sopenharmony_ci fw = adreno_request_fw(adreno_gpu, adreno_gpu->info->fw[i]); 3658c2ecf20Sopenharmony_ci if (IS_ERR(fw)) 3668c2ecf20Sopenharmony_ci return PTR_ERR(fw); 3678c2ecf20Sopenharmony_ci 3688c2ecf20Sopenharmony_ci adreno_gpu->fw[i] = fw; 3698c2ecf20Sopenharmony_ci } 3708c2ecf20Sopenharmony_ci 3718c2ecf20Sopenharmony_ci return 0; 3728c2ecf20Sopenharmony_ci} 3738c2ecf20Sopenharmony_ci 3748c2ecf20Sopenharmony_cistruct drm_gem_object *adreno_fw_create_bo(struct msm_gpu *gpu, 3758c2ecf20Sopenharmony_ci const struct firmware *fw, u64 *iova) 3768c2ecf20Sopenharmony_ci{ 3778c2ecf20Sopenharmony_ci struct drm_gem_object *bo; 3788c2ecf20Sopenharmony_ci void *ptr; 3798c2ecf20Sopenharmony_ci 3808c2ecf20Sopenharmony_ci ptr = msm_gem_kernel_new_locked(gpu->dev, fw->size - 4, 3818c2ecf20Sopenharmony_ci MSM_BO_UNCACHED | MSM_BO_GPU_READONLY, gpu->aspace, &bo, iova); 3828c2ecf20Sopenharmony_ci 3838c2ecf20Sopenharmony_ci if (IS_ERR(ptr)) 3848c2ecf20Sopenharmony_ci return ERR_CAST(ptr); 3858c2ecf20Sopenharmony_ci 3868c2ecf20Sopenharmony_ci memcpy(ptr, &fw->data[4], fw->size - 4); 3878c2ecf20Sopenharmony_ci 3888c2ecf20Sopenharmony_ci msm_gem_put_vaddr(bo); 3898c2ecf20Sopenharmony_ci 3908c2ecf20Sopenharmony_ci return bo; 3918c2ecf20Sopenharmony_ci} 3928c2ecf20Sopenharmony_ci 3938c2ecf20Sopenharmony_ciint adreno_hw_init(struct msm_gpu *gpu) 3948c2ecf20Sopenharmony_ci{ 3958c2ecf20Sopenharmony_ci struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu); 3968c2ecf20Sopenharmony_ci int ret, i; 3978c2ecf20Sopenharmony_ci 3988c2ecf20Sopenharmony_ci DBG("%s", gpu->name); 3998c2ecf20Sopenharmony_ci 4008c2ecf20Sopenharmony_ci ret = adreno_load_fw(adreno_gpu); 4018c2ecf20Sopenharmony_ci if (ret) 4028c2ecf20Sopenharmony_ci return ret; 4038c2ecf20Sopenharmony_ci 4048c2ecf20Sopenharmony_ci for (i = 0; i < gpu->nr_rings; i++) { 4058c2ecf20Sopenharmony_ci struct msm_ringbuffer *ring = gpu->rb[i]; 4068c2ecf20Sopenharmony_ci 4078c2ecf20Sopenharmony_ci if (!ring) 4088c2ecf20Sopenharmony_ci continue; 4098c2ecf20Sopenharmony_ci 4108c2ecf20Sopenharmony_ci ring->cur = ring->start; 4118c2ecf20Sopenharmony_ci ring->next = ring->start; 4128c2ecf20Sopenharmony_ci 4138c2ecf20Sopenharmony_ci /* reset completed fence seqno: */ 4148c2ecf20Sopenharmony_ci ring->memptrs->fence = ring->fctx->completed_fence; 4158c2ecf20Sopenharmony_ci ring->memptrs->rptr = 0; 4168c2ecf20Sopenharmony_ci } 4178c2ecf20Sopenharmony_ci 4188c2ecf20Sopenharmony_ci return 0; 4198c2ecf20Sopenharmony_ci} 4208c2ecf20Sopenharmony_ci 4218c2ecf20Sopenharmony_ci/* Use this helper to read rptr, since a430 doesn't update rptr in memory */ 4228c2ecf20Sopenharmony_cistatic uint32_t get_rptr(struct adreno_gpu *adreno_gpu, 4238c2ecf20Sopenharmony_ci struct msm_ringbuffer *ring) 4248c2ecf20Sopenharmony_ci{ 4258c2ecf20Sopenharmony_ci struct msm_gpu *gpu = &adreno_gpu->base; 4268c2ecf20Sopenharmony_ci 4278c2ecf20Sopenharmony_ci return gpu->funcs->get_rptr(gpu, ring); 4288c2ecf20Sopenharmony_ci} 4298c2ecf20Sopenharmony_ci 4308c2ecf20Sopenharmony_cistruct msm_ringbuffer *adreno_active_ring(struct msm_gpu *gpu) 4318c2ecf20Sopenharmony_ci{ 4328c2ecf20Sopenharmony_ci return gpu->rb[0]; 4338c2ecf20Sopenharmony_ci} 4348c2ecf20Sopenharmony_ci 4358c2ecf20Sopenharmony_civoid adreno_recover(struct msm_gpu *gpu) 4368c2ecf20Sopenharmony_ci{ 4378c2ecf20Sopenharmony_ci struct drm_device *dev = gpu->dev; 4388c2ecf20Sopenharmony_ci int ret; 4398c2ecf20Sopenharmony_ci 4408c2ecf20Sopenharmony_ci // XXX pm-runtime?? we *need* the device to be off after this 4418c2ecf20Sopenharmony_ci // so maybe continuing to call ->pm_suspend/resume() is better? 4428c2ecf20Sopenharmony_ci 4438c2ecf20Sopenharmony_ci gpu->funcs->pm_suspend(gpu); 4448c2ecf20Sopenharmony_ci gpu->funcs->pm_resume(gpu); 4458c2ecf20Sopenharmony_ci 4468c2ecf20Sopenharmony_ci ret = msm_gpu_hw_init(gpu); 4478c2ecf20Sopenharmony_ci if (ret) { 4488c2ecf20Sopenharmony_ci DRM_DEV_ERROR(dev->dev, "gpu hw init failed: %d\n", ret); 4498c2ecf20Sopenharmony_ci /* hmm, oh well? */ 4508c2ecf20Sopenharmony_ci } 4518c2ecf20Sopenharmony_ci} 4528c2ecf20Sopenharmony_ci 4538c2ecf20Sopenharmony_civoid adreno_flush(struct msm_gpu *gpu, struct msm_ringbuffer *ring, u32 reg) 4548c2ecf20Sopenharmony_ci{ 4558c2ecf20Sopenharmony_ci uint32_t wptr; 4568c2ecf20Sopenharmony_ci 4578c2ecf20Sopenharmony_ci /* Copy the shadow to the actual register */ 4588c2ecf20Sopenharmony_ci ring->cur = ring->next; 4598c2ecf20Sopenharmony_ci 4608c2ecf20Sopenharmony_ci /* 4618c2ecf20Sopenharmony_ci * Mask wptr value that we calculate to fit in the HW range. This is 4628c2ecf20Sopenharmony_ci * to account for the possibility that the last command fit exactly into 4638c2ecf20Sopenharmony_ci * the ringbuffer and rb->next hasn't wrapped to zero yet 4648c2ecf20Sopenharmony_ci */ 4658c2ecf20Sopenharmony_ci wptr = get_wptr(ring); 4668c2ecf20Sopenharmony_ci 4678c2ecf20Sopenharmony_ci /* ensure writes to ringbuffer have hit system memory: */ 4688c2ecf20Sopenharmony_ci mb(); 4698c2ecf20Sopenharmony_ci 4708c2ecf20Sopenharmony_ci gpu_write(gpu, reg, wptr); 4718c2ecf20Sopenharmony_ci} 4728c2ecf20Sopenharmony_ci 4738c2ecf20Sopenharmony_cibool adreno_idle(struct msm_gpu *gpu, struct msm_ringbuffer *ring) 4748c2ecf20Sopenharmony_ci{ 4758c2ecf20Sopenharmony_ci struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu); 4768c2ecf20Sopenharmony_ci uint32_t wptr = get_wptr(ring); 4778c2ecf20Sopenharmony_ci 4788c2ecf20Sopenharmony_ci /* wait for CP to drain ringbuffer: */ 4798c2ecf20Sopenharmony_ci if (!spin_until(get_rptr(adreno_gpu, ring) == wptr)) 4808c2ecf20Sopenharmony_ci return true; 4818c2ecf20Sopenharmony_ci 4828c2ecf20Sopenharmony_ci /* TODO maybe we need to reset GPU here to recover from hang? */ 4838c2ecf20Sopenharmony_ci DRM_ERROR("%s: timeout waiting to drain ringbuffer %d rptr/wptr = %X/%X\n", 4848c2ecf20Sopenharmony_ci gpu->name, ring->id, get_rptr(adreno_gpu, ring), wptr); 4858c2ecf20Sopenharmony_ci 4868c2ecf20Sopenharmony_ci return false; 4878c2ecf20Sopenharmony_ci} 4888c2ecf20Sopenharmony_ci 4898c2ecf20Sopenharmony_ciint adreno_gpu_state_get(struct msm_gpu *gpu, struct msm_gpu_state *state) 4908c2ecf20Sopenharmony_ci{ 4918c2ecf20Sopenharmony_ci struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu); 4928c2ecf20Sopenharmony_ci int i, count = 0; 4938c2ecf20Sopenharmony_ci 4948c2ecf20Sopenharmony_ci kref_init(&state->ref); 4958c2ecf20Sopenharmony_ci 4968c2ecf20Sopenharmony_ci ktime_get_real_ts64(&state->time); 4978c2ecf20Sopenharmony_ci 4988c2ecf20Sopenharmony_ci for (i = 0; i < gpu->nr_rings; i++) { 4998c2ecf20Sopenharmony_ci int size = 0, j; 5008c2ecf20Sopenharmony_ci 5018c2ecf20Sopenharmony_ci state->ring[i].fence = gpu->rb[i]->memptrs->fence; 5028c2ecf20Sopenharmony_ci state->ring[i].iova = gpu->rb[i]->iova; 5038c2ecf20Sopenharmony_ci state->ring[i].seqno = gpu->rb[i]->seqno; 5048c2ecf20Sopenharmony_ci state->ring[i].rptr = get_rptr(adreno_gpu, gpu->rb[i]); 5058c2ecf20Sopenharmony_ci state->ring[i].wptr = get_wptr(gpu->rb[i]); 5068c2ecf20Sopenharmony_ci 5078c2ecf20Sopenharmony_ci /* Copy at least 'wptr' dwords of the data */ 5088c2ecf20Sopenharmony_ci size = state->ring[i].wptr; 5098c2ecf20Sopenharmony_ci 5108c2ecf20Sopenharmony_ci /* After wptr find the last non zero dword to save space */ 5118c2ecf20Sopenharmony_ci for (j = state->ring[i].wptr; j < MSM_GPU_RINGBUFFER_SZ >> 2; j++) 5128c2ecf20Sopenharmony_ci if (gpu->rb[i]->start[j]) 5138c2ecf20Sopenharmony_ci size = j + 1; 5148c2ecf20Sopenharmony_ci 5158c2ecf20Sopenharmony_ci if (size) { 5168c2ecf20Sopenharmony_ci state->ring[i].data = kvmalloc(size << 2, GFP_KERNEL); 5178c2ecf20Sopenharmony_ci if (state->ring[i].data) { 5188c2ecf20Sopenharmony_ci memcpy(state->ring[i].data, gpu->rb[i]->start, size << 2); 5198c2ecf20Sopenharmony_ci state->ring[i].data_size = size << 2; 5208c2ecf20Sopenharmony_ci } 5218c2ecf20Sopenharmony_ci } 5228c2ecf20Sopenharmony_ci } 5238c2ecf20Sopenharmony_ci 5248c2ecf20Sopenharmony_ci /* Some targets prefer to collect their own registers */ 5258c2ecf20Sopenharmony_ci if (!adreno_gpu->registers) 5268c2ecf20Sopenharmony_ci return 0; 5278c2ecf20Sopenharmony_ci 5288c2ecf20Sopenharmony_ci /* Count the number of registers */ 5298c2ecf20Sopenharmony_ci for (i = 0; adreno_gpu->registers[i] != ~0; i += 2) 5308c2ecf20Sopenharmony_ci count += adreno_gpu->registers[i + 1] - 5318c2ecf20Sopenharmony_ci adreno_gpu->registers[i] + 1; 5328c2ecf20Sopenharmony_ci 5338c2ecf20Sopenharmony_ci state->registers = kcalloc(count * 2, sizeof(u32), GFP_KERNEL); 5348c2ecf20Sopenharmony_ci if (state->registers) { 5358c2ecf20Sopenharmony_ci int pos = 0; 5368c2ecf20Sopenharmony_ci 5378c2ecf20Sopenharmony_ci for (i = 0; adreno_gpu->registers[i] != ~0; i += 2) { 5388c2ecf20Sopenharmony_ci u32 start = adreno_gpu->registers[i]; 5398c2ecf20Sopenharmony_ci u32 end = adreno_gpu->registers[i + 1]; 5408c2ecf20Sopenharmony_ci u32 addr; 5418c2ecf20Sopenharmony_ci 5428c2ecf20Sopenharmony_ci for (addr = start; addr <= end; addr++) { 5438c2ecf20Sopenharmony_ci state->registers[pos++] = addr; 5448c2ecf20Sopenharmony_ci state->registers[pos++] = gpu_read(gpu, addr); 5458c2ecf20Sopenharmony_ci } 5468c2ecf20Sopenharmony_ci } 5478c2ecf20Sopenharmony_ci 5488c2ecf20Sopenharmony_ci state->nr_registers = count; 5498c2ecf20Sopenharmony_ci } 5508c2ecf20Sopenharmony_ci 5518c2ecf20Sopenharmony_ci return 0; 5528c2ecf20Sopenharmony_ci} 5538c2ecf20Sopenharmony_ci 5548c2ecf20Sopenharmony_civoid adreno_gpu_state_destroy(struct msm_gpu_state *state) 5558c2ecf20Sopenharmony_ci{ 5568c2ecf20Sopenharmony_ci int i; 5578c2ecf20Sopenharmony_ci 5588c2ecf20Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(state->ring); i++) 5598c2ecf20Sopenharmony_ci kvfree(state->ring[i].data); 5608c2ecf20Sopenharmony_ci 5618c2ecf20Sopenharmony_ci for (i = 0; state->bos && i < state->nr_bos; i++) 5628c2ecf20Sopenharmony_ci kvfree(state->bos[i].data); 5638c2ecf20Sopenharmony_ci 5648c2ecf20Sopenharmony_ci kfree(state->bos); 5658c2ecf20Sopenharmony_ci kfree(state->comm); 5668c2ecf20Sopenharmony_ci kfree(state->cmd); 5678c2ecf20Sopenharmony_ci kfree(state->registers); 5688c2ecf20Sopenharmony_ci} 5698c2ecf20Sopenharmony_ci 5708c2ecf20Sopenharmony_cistatic void adreno_gpu_state_kref_destroy(struct kref *kref) 5718c2ecf20Sopenharmony_ci{ 5728c2ecf20Sopenharmony_ci struct msm_gpu_state *state = container_of(kref, 5738c2ecf20Sopenharmony_ci struct msm_gpu_state, ref); 5748c2ecf20Sopenharmony_ci 5758c2ecf20Sopenharmony_ci adreno_gpu_state_destroy(state); 5768c2ecf20Sopenharmony_ci kfree(state); 5778c2ecf20Sopenharmony_ci} 5788c2ecf20Sopenharmony_ci 5798c2ecf20Sopenharmony_ciint adreno_gpu_state_put(struct msm_gpu_state *state) 5808c2ecf20Sopenharmony_ci{ 5818c2ecf20Sopenharmony_ci if (IS_ERR_OR_NULL(state)) 5828c2ecf20Sopenharmony_ci return 1; 5838c2ecf20Sopenharmony_ci 5848c2ecf20Sopenharmony_ci return kref_put(&state->ref, adreno_gpu_state_kref_destroy); 5858c2ecf20Sopenharmony_ci} 5868c2ecf20Sopenharmony_ci 5878c2ecf20Sopenharmony_ci#if defined(CONFIG_DEBUG_FS) || defined(CONFIG_DEV_COREDUMP) 5888c2ecf20Sopenharmony_ci 5898c2ecf20Sopenharmony_cistatic char *adreno_gpu_ascii85_encode(u32 *src, size_t len) 5908c2ecf20Sopenharmony_ci{ 5918c2ecf20Sopenharmony_ci void *buf; 5928c2ecf20Sopenharmony_ci size_t buf_itr = 0, buffer_size; 5938c2ecf20Sopenharmony_ci char out[ASCII85_BUFSZ]; 5948c2ecf20Sopenharmony_ci long l; 5958c2ecf20Sopenharmony_ci int i; 5968c2ecf20Sopenharmony_ci 5978c2ecf20Sopenharmony_ci if (!src || !len) 5988c2ecf20Sopenharmony_ci return NULL; 5998c2ecf20Sopenharmony_ci 6008c2ecf20Sopenharmony_ci l = ascii85_encode_len(len); 6018c2ecf20Sopenharmony_ci 6028c2ecf20Sopenharmony_ci /* 6038c2ecf20Sopenharmony_ci * Ascii85 outputs either a 5 byte string or a 1 byte string. So we 6048c2ecf20Sopenharmony_ci * account for the worst case of 5 bytes per dword plus the 1 for '\0' 6058c2ecf20Sopenharmony_ci */ 6068c2ecf20Sopenharmony_ci buffer_size = (l * 5) + 1; 6078c2ecf20Sopenharmony_ci 6088c2ecf20Sopenharmony_ci buf = kvmalloc(buffer_size, GFP_KERNEL); 6098c2ecf20Sopenharmony_ci if (!buf) 6108c2ecf20Sopenharmony_ci return NULL; 6118c2ecf20Sopenharmony_ci 6128c2ecf20Sopenharmony_ci for (i = 0; i < l; i++) 6138c2ecf20Sopenharmony_ci buf_itr += scnprintf(buf + buf_itr, buffer_size - buf_itr, "%s", 6148c2ecf20Sopenharmony_ci ascii85_encode(src[i], out)); 6158c2ecf20Sopenharmony_ci 6168c2ecf20Sopenharmony_ci return buf; 6178c2ecf20Sopenharmony_ci} 6188c2ecf20Sopenharmony_ci 6198c2ecf20Sopenharmony_ci/* len is expected to be in bytes */ 6208c2ecf20Sopenharmony_cistatic void adreno_show_object(struct drm_printer *p, void **ptr, int len, 6218c2ecf20Sopenharmony_ci bool *encoded) 6228c2ecf20Sopenharmony_ci{ 6238c2ecf20Sopenharmony_ci if (!*ptr || !len) 6248c2ecf20Sopenharmony_ci return; 6258c2ecf20Sopenharmony_ci 6268c2ecf20Sopenharmony_ci if (!*encoded) { 6278c2ecf20Sopenharmony_ci long datalen, i; 6288c2ecf20Sopenharmony_ci u32 *buf = *ptr; 6298c2ecf20Sopenharmony_ci 6308c2ecf20Sopenharmony_ci /* 6318c2ecf20Sopenharmony_ci * Only dump the non-zero part of the buffer - rarely will 6328c2ecf20Sopenharmony_ci * any data completely fill the entire allocated size of 6338c2ecf20Sopenharmony_ci * the buffer. 6348c2ecf20Sopenharmony_ci */ 6358c2ecf20Sopenharmony_ci for (datalen = 0, i = 0; i < len >> 2; i++) 6368c2ecf20Sopenharmony_ci if (buf[i]) 6378c2ecf20Sopenharmony_ci datalen = ((i + 1) << 2); 6388c2ecf20Sopenharmony_ci 6398c2ecf20Sopenharmony_ci /* 6408c2ecf20Sopenharmony_ci * If we reach here, then the originally captured binary buffer 6418c2ecf20Sopenharmony_ci * will be replaced with the ascii85 encoded string 6428c2ecf20Sopenharmony_ci */ 6438c2ecf20Sopenharmony_ci *ptr = adreno_gpu_ascii85_encode(buf, datalen); 6448c2ecf20Sopenharmony_ci 6458c2ecf20Sopenharmony_ci kvfree(buf); 6468c2ecf20Sopenharmony_ci 6478c2ecf20Sopenharmony_ci *encoded = true; 6488c2ecf20Sopenharmony_ci } 6498c2ecf20Sopenharmony_ci 6508c2ecf20Sopenharmony_ci if (!*ptr) 6518c2ecf20Sopenharmony_ci return; 6528c2ecf20Sopenharmony_ci 6538c2ecf20Sopenharmony_ci drm_puts(p, " data: !!ascii85 |\n"); 6548c2ecf20Sopenharmony_ci drm_puts(p, " "); 6558c2ecf20Sopenharmony_ci 6568c2ecf20Sopenharmony_ci drm_puts(p, *ptr); 6578c2ecf20Sopenharmony_ci 6588c2ecf20Sopenharmony_ci drm_puts(p, "\n"); 6598c2ecf20Sopenharmony_ci} 6608c2ecf20Sopenharmony_ci 6618c2ecf20Sopenharmony_civoid adreno_show(struct msm_gpu *gpu, struct msm_gpu_state *state, 6628c2ecf20Sopenharmony_ci struct drm_printer *p) 6638c2ecf20Sopenharmony_ci{ 6648c2ecf20Sopenharmony_ci struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu); 6658c2ecf20Sopenharmony_ci int i; 6668c2ecf20Sopenharmony_ci 6678c2ecf20Sopenharmony_ci if (IS_ERR_OR_NULL(state)) 6688c2ecf20Sopenharmony_ci return; 6698c2ecf20Sopenharmony_ci 6708c2ecf20Sopenharmony_ci drm_printf(p, "revision: %d (%d.%d.%d.%d)\n", 6718c2ecf20Sopenharmony_ci adreno_gpu->info->revn, adreno_gpu->rev.core, 6728c2ecf20Sopenharmony_ci adreno_gpu->rev.major, adreno_gpu->rev.minor, 6738c2ecf20Sopenharmony_ci adreno_gpu->rev.patchid); 6748c2ecf20Sopenharmony_ci 6758c2ecf20Sopenharmony_ci drm_printf(p, "rbbm-status: 0x%08x\n", state->rbbm_status); 6768c2ecf20Sopenharmony_ci 6778c2ecf20Sopenharmony_ci drm_puts(p, "ringbuffer:\n"); 6788c2ecf20Sopenharmony_ci 6798c2ecf20Sopenharmony_ci for (i = 0; i < gpu->nr_rings; i++) { 6808c2ecf20Sopenharmony_ci drm_printf(p, " - id: %d\n", i); 6818c2ecf20Sopenharmony_ci drm_printf(p, " iova: 0x%016llx\n", state->ring[i].iova); 6828c2ecf20Sopenharmony_ci drm_printf(p, " last-fence: %d\n", state->ring[i].seqno); 6838c2ecf20Sopenharmony_ci drm_printf(p, " retired-fence: %d\n", state->ring[i].fence); 6848c2ecf20Sopenharmony_ci drm_printf(p, " rptr: %d\n", state->ring[i].rptr); 6858c2ecf20Sopenharmony_ci drm_printf(p, " wptr: %d\n", state->ring[i].wptr); 6868c2ecf20Sopenharmony_ci drm_printf(p, " size: %d\n", MSM_GPU_RINGBUFFER_SZ); 6878c2ecf20Sopenharmony_ci 6888c2ecf20Sopenharmony_ci adreno_show_object(p, &state->ring[i].data, 6898c2ecf20Sopenharmony_ci state->ring[i].data_size, &state->ring[i].encoded); 6908c2ecf20Sopenharmony_ci } 6918c2ecf20Sopenharmony_ci 6928c2ecf20Sopenharmony_ci if (state->bos) { 6938c2ecf20Sopenharmony_ci drm_puts(p, "bos:\n"); 6948c2ecf20Sopenharmony_ci 6958c2ecf20Sopenharmony_ci for (i = 0; i < state->nr_bos; i++) { 6968c2ecf20Sopenharmony_ci drm_printf(p, " - iova: 0x%016llx\n", 6978c2ecf20Sopenharmony_ci state->bos[i].iova); 6988c2ecf20Sopenharmony_ci drm_printf(p, " size: %zd\n", state->bos[i].size); 6998c2ecf20Sopenharmony_ci 7008c2ecf20Sopenharmony_ci adreno_show_object(p, &state->bos[i].data, 7018c2ecf20Sopenharmony_ci state->bos[i].size, &state->bos[i].encoded); 7028c2ecf20Sopenharmony_ci } 7038c2ecf20Sopenharmony_ci } 7048c2ecf20Sopenharmony_ci 7058c2ecf20Sopenharmony_ci if (state->nr_registers) { 7068c2ecf20Sopenharmony_ci drm_puts(p, "registers:\n"); 7078c2ecf20Sopenharmony_ci 7088c2ecf20Sopenharmony_ci for (i = 0; i < state->nr_registers; i++) { 7098c2ecf20Sopenharmony_ci drm_printf(p, " - { offset: 0x%04x, value: 0x%08x }\n", 7108c2ecf20Sopenharmony_ci state->registers[i * 2] << 2, 7118c2ecf20Sopenharmony_ci state->registers[(i * 2) + 1]); 7128c2ecf20Sopenharmony_ci } 7138c2ecf20Sopenharmony_ci } 7148c2ecf20Sopenharmony_ci} 7158c2ecf20Sopenharmony_ci#endif 7168c2ecf20Sopenharmony_ci 7178c2ecf20Sopenharmony_ci/* Dump common gpu status and scratch registers on any hang, to make 7188c2ecf20Sopenharmony_ci * the hangcheck logs more useful. The scratch registers seem always 7198c2ecf20Sopenharmony_ci * safe to read when GPU has hung (unlike some other regs, depending 7208c2ecf20Sopenharmony_ci * on how the GPU hung), and they are useful to match up to cmdstream 7218c2ecf20Sopenharmony_ci * dumps when debugging hangs: 7228c2ecf20Sopenharmony_ci */ 7238c2ecf20Sopenharmony_civoid adreno_dump_info(struct msm_gpu *gpu) 7248c2ecf20Sopenharmony_ci{ 7258c2ecf20Sopenharmony_ci struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu); 7268c2ecf20Sopenharmony_ci int i; 7278c2ecf20Sopenharmony_ci 7288c2ecf20Sopenharmony_ci printk("revision: %d (%d.%d.%d.%d)\n", 7298c2ecf20Sopenharmony_ci adreno_gpu->info->revn, adreno_gpu->rev.core, 7308c2ecf20Sopenharmony_ci adreno_gpu->rev.major, adreno_gpu->rev.minor, 7318c2ecf20Sopenharmony_ci adreno_gpu->rev.patchid); 7328c2ecf20Sopenharmony_ci 7338c2ecf20Sopenharmony_ci for (i = 0; i < gpu->nr_rings; i++) { 7348c2ecf20Sopenharmony_ci struct msm_ringbuffer *ring = gpu->rb[i]; 7358c2ecf20Sopenharmony_ci 7368c2ecf20Sopenharmony_ci printk("rb %d: fence: %d/%d\n", i, 7378c2ecf20Sopenharmony_ci ring->memptrs->fence, 7388c2ecf20Sopenharmony_ci ring->seqno); 7398c2ecf20Sopenharmony_ci 7408c2ecf20Sopenharmony_ci printk("rptr: %d\n", get_rptr(adreno_gpu, ring)); 7418c2ecf20Sopenharmony_ci printk("rb wptr: %d\n", get_wptr(ring)); 7428c2ecf20Sopenharmony_ci } 7438c2ecf20Sopenharmony_ci} 7448c2ecf20Sopenharmony_ci 7458c2ecf20Sopenharmony_ci/* would be nice to not have to duplicate the _show() stuff with printk(): */ 7468c2ecf20Sopenharmony_civoid adreno_dump(struct msm_gpu *gpu) 7478c2ecf20Sopenharmony_ci{ 7488c2ecf20Sopenharmony_ci struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu); 7498c2ecf20Sopenharmony_ci int i; 7508c2ecf20Sopenharmony_ci 7518c2ecf20Sopenharmony_ci if (!adreno_gpu->registers) 7528c2ecf20Sopenharmony_ci return; 7538c2ecf20Sopenharmony_ci 7548c2ecf20Sopenharmony_ci /* dump these out in a form that can be parsed by demsm: */ 7558c2ecf20Sopenharmony_ci printk("IO:region %s 00000000 00020000\n", gpu->name); 7568c2ecf20Sopenharmony_ci for (i = 0; adreno_gpu->registers[i] != ~0; i += 2) { 7578c2ecf20Sopenharmony_ci uint32_t start = adreno_gpu->registers[i]; 7588c2ecf20Sopenharmony_ci uint32_t end = adreno_gpu->registers[i+1]; 7598c2ecf20Sopenharmony_ci uint32_t addr; 7608c2ecf20Sopenharmony_ci 7618c2ecf20Sopenharmony_ci for (addr = start; addr <= end; addr++) { 7628c2ecf20Sopenharmony_ci uint32_t val = gpu_read(gpu, addr); 7638c2ecf20Sopenharmony_ci printk("IO:R %08x %08x\n", addr<<2, val); 7648c2ecf20Sopenharmony_ci } 7658c2ecf20Sopenharmony_ci } 7668c2ecf20Sopenharmony_ci} 7678c2ecf20Sopenharmony_ci 7688c2ecf20Sopenharmony_cistatic uint32_t ring_freewords(struct msm_ringbuffer *ring) 7698c2ecf20Sopenharmony_ci{ 7708c2ecf20Sopenharmony_ci struct adreno_gpu *adreno_gpu = to_adreno_gpu(ring->gpu); 7718c2ecf20Sopenharmony_ci uint32_t size = MSM_GPU_RINGBUFFER_SZ >> 2; 7728c2ecf20Sopenharmony_ci /* Use ring->next to calculate free size */ 7738c2ecf20Sopenharmony_ci uint32_t wptr = ring->next - ring->start; 7748c2ecf20Sopenharmony_ci uint32_t rptr = get_rptr(adreno_gpu, ring); 7758c2ecf20Sopenharmony_ci return (rptr + (size - 1) - wptr) % size; 7768c2ecf20Sopenharmony_ci} 7778c2ecf20Sopenharmony_ci 7788c2ecf20Sopenharmony_civoid adreno_wait_ring(struct msm_ringbuffer *ring, uint32_t ndwords) 7798c2ecf20Sopenharmony_ci{ 7808c2ecf20Sopenharmony_ci if (spin_until(ring_freewords(ring) >= ndwords)) 7818c2ecf20Sopenharmony_ci DRM_DEV_ERROR(ring->gpu->dev->dev, 7828c2ecf20Sopenharmony_ci "timeout waiting for space in ringbuffer %d\n", 7838c2ecf20Sopenharmony_ci ring->id); 7848c2ecf20Sopenharmony_ci} 7858c2ecf20Sopenharmony_ci 7868c2ecf20Sopenharmony_ci/* Get legacy powerlevels from qcom,gpu-pwrlevels and populate the opp table */ 7878c2ecf20Sopenharmony_cistatic int adreno_get_legacy_pwrlevels(struct device *dev) 7888c2ecf20Sopenharmony_ci{ 7898c2ecf20Sopenharmony_ci struct device_node *child, *node; 7908c2ecf20Sopenharmony_ci int ret; 7918c2ecf20Sopenharmony_ci 7928c2ecf20Sopenharmony_ci node = of_get_compatible_child(dev->of_node, "qcom,gpu-pwrlevels"); 7938c2ecf20Sopenharmony_ci if (!node) { 7948c2ecf20Sopenharmony_ci DRM_DEV_DEBUG(dev, "Could not find the GPU powerlevels\n"); 7958c2ecf20Sopenharmony_ci return -ENXIO; 7968c2ecf20Sopenharmony_ci } 7978c2ecf20Sopenharmony_ci 7988c2ecf20Sopenharmony_ci for_each_child_of_node(node, child) { 7998c2ecf20Sopenharmony_ci unsigned int val; 8008c2ecf20Sopenharmony_ci 8018c2ecf20Sopenharmony_ci ret = of_property_read_u32(child, "qcom,gpu-freq", &val); 8028c2ecf20Sopenharmony_ci if (ret) 8038c2ecf20Sopenharmony_ci continue; 8048c2ecf20Sopenharmony_ci 8058c2ecf20Sopenharmony_ci /* 8068c2ecf20Sopenharmony_ci * Skip the intentionally bogus clock value found at the bottom 8078c2ecf20Sopenharmony_ci * of most legacy frequency tables 8088c2ecf20Sopenharmony_ci */ 8098c2ecf20Sopenharmony_ci if (val != 27000000) 8108c2ecf20Sopenharmony_ci dev_pm_opp_add(dev, val, 0); 8118c2ecf20Sopenharmony_ci } 8128c2ecf20Sopenharmony_ci 8138c2ecf20Sopenharmony_ci of_node_put(node); 8148c2ecf20Sopenharmony_ci 8158c2ecf20Sopenharmony_ci return 0; 8168c2ecf20Sopenharmony_ci} 8178c2ecf20Sopenharmony_ci 8188c2ecf20Sopenharmony_cistatic void adreno_get_pwrlevels(struct device *dev, 8198c2ecf20Sopenharmony_ci struct msm_gpu *gpu) 8208c2ecf20Sopenharmony_ci{ 8218c2ecf20Sopenharmony_ci unsigned long freq = ULONG_MAX; 8228c2ecf20Sopenharmony_ci struct dev_pm_opp *opp; 8238c2ecf20Sopenharmony_ci int ret; 8248c2ecf20Sopenharmony_ci 8258c2ecf20Sopenharmony_ci gpu->fast_rate = 0; 8268c2ecf20Sopenharmony_ci 8278c2ecf20Sopenharmony_ci /* You down with OPP? */ 8288c2ecf20Sopenharmony_ci if (!of_find_property(dev->of_node, "operating-points-v2", NULL)) 8298c2ecf20Sopenharmony_ci ret = adreno_get_legacy_pwrlevels(dev); 8308c2ecf20Sopenharmony_ci else { 8318c2ecf20Sopenharmony_ci ret = dev_pm_opp_of_add_table(dev); 8328c2ecf20Sopenharmony_ci if (ret) 8338c2ecf20Sopenharmony_ci DRM_DEV_ERROR(dev, "Unable to set the OPP table\n"); 8348c2ecf20Sopenharmony_ci } 8358c2ecf20Sopenharmony_ci 8368c2ecf20Sopenharmony_ci if (!ret) { 8378c2ecf20Sopenharmony_ci /* Find the fastest defined rate */ 8388c2ecf20Sopenharmony_ci opp = dev_pm_opp_find_freq_floor(dev, &freq); 8398c2ecf20Sopenharmony_ci if (!IS_ERR(opp)) { 8408c2ecf20Sopenharmony_ci gpu->fast_rate = freq; 8418c2ecf20Sopenharmony_ci dev_pm_opp_put(opp); 8428c2ecf20Sopenharmony_ci } 8438c2ecf20Sopenharmony_ci } 8448c2ecf20Sopenharmony_ci 8458c2ecf20Sopenharmony_ci if (!gpu->fast_rate) { 8468c2ecf20Sopenharmony_ci dev_warn(dev, 8478c2ecf20Sopenharmony_ci "Could not find a clock rate. Using a reasonable default\n"); 8488c2ecf20Sopenharmony_ci /* Pick a suitably safe clock speed for any target */ 8498c2ecf20Sopenharmony_ci gpu->fast_rate = 200000000; 8508c2ecf20Sopenharmony_ci } 8518c2ecf20Sopenharmony_ci 8528c2ecf20Sopenharmony_ci DBG("fast_rate=%u, slow_rate=27000000", gpu->fast_rate); 8538c2ecf20Sopenharmony_ci} 8548c2ecf20Sopenharmony_ci 8558c2ecf20Sopenharmony_ciint adreno_gpu_ocmem_init(struct device *dev, struct adreno_gpu *adreno_gpu, 8568c2ecf20Sopenharmony_ci struct adreno_ocmem *adreno_ocmem) 8578c2ecf20Sopenharmony_ci{ 8588c2ecf20Sopenharmony_ci struct ocmem_buf *ocmem_hdl; 8598c2ecf20Sopenharmony_ci struct ocmem *ocmem; 8608c2ecf20Sopenharmony_ci 8618c2ecf20Sopenharmony_ci ocmem = of_get_ocmem(dev); 8628c2ecf20Sopenharmony_ci if (IS_ERR(ocmem)) { 8638c2ecf20Sopenharmony_ci if (PTR_ERR(ocmem) == -ENODEV) { 8648c2ecf20Sopenharmony_ci /* 8658c2ecf20Sopenharmony_ci * Return success since either the ocmem property was 8668c2ecf20Sopenharmony_ci * not specified in device tree, or ocmem support is 8678c2ecf20Sopenharmony_ci * not compiled into the kernel. 8688c2ecf20Sopenharmony_ci */ 8698c2ecf20Sopenharmony_ci return 0; 8708c2ecf20Sopenharmony_ci } 8718c2ecf20Sopenharmony_ci 8728c2ecf20Sopenharmony_ci return PTR_ERR(ocmem); 8738c2ecf20Sopenharmony_ci } 8748c2ecf20Sopenharmony_ci 8758c2ecf20Sopenharmony_ci ocmem_hdl = ocmem_allocate(ocmem, OCMEM_GRAPHICS, adreno_gpu->gmem); 8768c2ecf20Sopenharmony_ci if (IS_ERR(ocmem_hdl)) 8778c2ecf20Sopenharmony_ci return PTR_ERR(ocmem_hdl); 8788c2ecf20Sopenharmony_ci 8798c2ecf20Sopenharmony_ci adreno_ocmem->ocmem = ocmem; 8808c2ecf20Sopenharmony_ci adreno_ocmem->base = ocmem_hdl->addr; 8818c2ecf20Sopenharmony_ci adreno_ocmem->hdl = ocmem_hdl; 8828c2ecf20Sopenharmony_ci adreno_gpu->gmem = ocmem_hdl->len; 8838c2ecf20Sopenharmony_ci 8848c2ecf20Sopenharmony_ci return 0; 8858c2ecf20Sopenharmony_ci} 8868c2ecf20Sopenharmony_ci 8878c2ecf20Sopenharmony_civoid adreno_gpu_ocmem_cleanup(struct adreno_ocmem *adreno_ocmem) 8888c2ecf20Sopenharmony_ci{ 8898c2ecf20Sopenharmony_ci if (adreno_ocmem && adreno_ocmem->base) 8908c2ecf20Sopenharmony_ci ocmem_free(adreno_ocmem->ocmem, OCMEM_GRAPHICS, 8918c2ecf20Sopenharmony_ci adreno_ocmem->hdl); 8928c2ecf20Sopenharmony_ci} 8938c2ecf20Sopenharmony_ci 8948c2ecf20Sopenharmony_ciint adreno_gpu_init(struct drm_device *drm, struct platform_device *pdev, 8958c2ecf20Sopenharmony_ci struct adreno_gpu *adreno_gpu, 8968c2ecf20Sopenharmony_ci const struct adreno_gpu_funcs *funcs, int nr_rings) 8978c2ecf20Sopenharmony_ci{ 8988c2ecf20Sopenharmony_ci struct device *dev = &pdev->dev; 8998c2ecf20Sopenharmony_ci struct adreno_platform_config *config = dev->platform_data; 9008c2ecf20Sopenharmony_ci struct msm_gpu_config adreno_gpu_config = { 0 }; 9018c2ecf20Sopenharmony_ci struct msm_gpu *gpu = &adreno_gpu->base; 9028c2ecf20Sopenharmony_ci int ret; 9038c2ecf20Sopenharmony_ci 9048c2ecf20Sopenharmony_ci adreno_gpu->funcs = funcs; 9058c2ecf20Sopenharmony_ci adreno_gpu->info = adreno_info(config->rev); 9068c2ecf20Sopenharmony_ci adreno_gpu->gmem = adreno_gpu->info->gmem; 9078c2ecf20Sopenharmony_ci adreno_gpu->revn = adreno_gpu->info->revn; 9088c2ecf20Sopenharmony_ci adreno_gpu->rev = config->rev; 9098c2ecf20Sopenharmony_ci 9108c2ecf20Sopenharmony_ci adreno_gpu_config.ioname = "kgsl_3d0_reg_memory"; 9118c2ecf20Sopenharmony_ci 9128c2ecf20Sopenharmony_ci adreno_gpu_config.nr_rings = nr_rings; 9138c2ecf20Sopenharmony_ci 9148c2ecf20Sopenharmony_ci adreno_get_pwrlevels(dev, gpu); 9158c2ecf20Sopenharmony_ci 9168c2ecf20Sopenharmony_ci pm_runtime_set_autosuspend_delay(dev, 9178c2ecf20Sopenharmony_ci adreno_gpu->info->inactive_period); 9188c2ecf20Sopenharmony_ci pm_runtime_use_autosuspend(dev); 9198c2ecf20Sopenharmony_ci 9208c2ecf20Sopenharmony_ci ret = msm_gpu_init(drm, pdev, &adreno_gpu->base, &funcs->base, 9218c2ecf20Sopenharmony_ci adreno_gpu->info->name, &adreno_gpu_config); 9228c2ecf20Sopenharmony_ci if (ret) 9238c2ecf20Sopenharmony_ci return ret; 9248c2ecf20Sopenharmony_ci 9258c2ecf20Sopenharmony_ci /* 9268c2ecf20Sopenharmony_ci * The legacy case, before "interconnect-names", only has a 9278c2ecf20Sopenharmony_ci * single interconnect path which is equivalent to "gfx-mem" 9288c2ecf20Sopenharmony_ci */ 9298c2ecf20Sopenharmony_ci if (!of_find_property(dev->of_node, "interconnect-names", NULL)) { 9308c2ecf20Sopenharmony_ci gpu->icc_path = of_icc_get(dev, NULL); 9318c2ecf20Sopenharmony_ci } else { 9328c2ecf20Sopenharmony_ci gpu->icc_path = of_icc_get(dev, "gfx-mem"); 9338c2ecf20Sopenharmony_ci gpu->ocmem_icc_path = of_icc_get(dev, "ocmem"); 9348c2ecf20Sopenharmony_ci } 9358c2ecf20Sopenharmony_ci 9368c2ecf20Sopenharmony_ci if (IS_ERR(gpu->icc_path)) { 9378c2ecf20Sopenharmony_ci ret = PTR_ERR(gpu->icc_path); 9388c2ecf20Sopenharmony_ci gpu->icc_path = NULL; 9398c2ecf20Sopenharmony_ci return ret; 9408c2ecf20Sopenharmony_ci } 9418c2ecf20Sopenharmony_ci 9428c2ecf20Sopenharmony_ci if (IS_ERR(gpu->ocmem_icc_path)) { 9438c2ecf20Sopenharmony_ci ret = PTR_ERR(gpu->ocmem_icc_path); 9448c2ecf20Sopenharmony_ci gpu->ocmem_icc_path = NULL; 9458c2ecf20Sopenharmony_ci /* allow -ENODATA, ocmem icc is optional */ 9468c2ecf20Sopenharmony_ci if (ret != -ENODATA) 9478c2ecf20Sopenharmony_ci return ret; 9488c2ecf20Sopenharmony_ci } 9498c2ecf20Sopenharmony_ci 9508c2ecf20Sopenharmony_ci return 0; 9518c2ecf20Sopenharmony_ci} 9528c2ecf20Sopenharmony_ci 9538c2ecf20Sopenharmony_civoid adreno_gpu_cleanup(struct adreno_gpu *adreno_gpu) 9548c2ecf20Sopenharmony_ci{ 9558c2ecf20Sopenharmony_ci struct msm_gpu *gpu = &adreno_gpu->base; 9568c2ecf20Sopenharmony_ci struct msm_drm_private *priv = gpu->dev ? gpu->dev->dev_private : NULL; 9578c2ecf20Sopenharmony_ci unsigned int i; 9588c2ecf20Sopenharmony_ci 9598c2ecf20Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(adreno_gpu->info->fw); i++) 9608c2ecf20Sopenharmony_ci release_firmware(adreno_gpu->fw[i]); 9618c2ecf20Sopenharmony_ci 9628c2ecf20Sopenharmony_ci if (priv && pm_runtime_enabled(&priv->gpu_pdev->dev)) 9638c2ecf20Sopenharmony_ci pm_runtime_disable(&priv->gpu_pdev->dev); 9648c2ecf20Sopenharmony_ci 9658c2ecf20Sopenharmony_ci msm_gpu_cleanup(&adreno_gpu->base); 9668c2ecf20Sopenharmony_ci 9678c2ecf20Sopenharmony_ci icc_put(gpu->icc_path); 9688c2ecf20Sopenharmony_ci icc_put(gpu->ocmem_icc_path); 9698c2ecf20Sopenharmony_ci} 970