18c2ecf20Sopenharmony_ci/* 28c2ecf20Sopenharmony_ci * Copyright © 2018 Intel Corporation 38c2ecf20Sopenharmony_ci * 48c2ecf20Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a 58c2ecf20Sopenharmony_ci * copy of this software and associated documentation files (the "Software"), 68c2ecf20Sopenharmony_ci * to deal in the Software without restriction, including without limitation 78c2ecf20Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense, 88c2ecf20Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the 98c2ecf20Sopenharmony_ci * Software is furnished to do so, subject to the following conditions: 108c2ecf20Sopenharmony_ci * 118c2ecf20Sopenharmony_ci * The above copyright notice and this permission notice (including the next 128c2ecf20Sopenharmony_ci * paragraph) shall be included in all copies or substantial portions of the 138c2ecf20Sopenharmony_ci * Software. 148c2ecf20Sopenharmony_ci * 158c2ecf20Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 168c2ecf20Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 178c2ecf20Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 188c2ecf20Sopenharmony_ci * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 198c2ecf20Sopenharmony_ci * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 208c2ecf20Sopenharmony_ci * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER 218c2ecf20Sopenharmony_ci * DEALINGS IN THE SOFTWARE. 228c2ecf20Sopenharmony_ci * 238c2ecf20Sopenharmony_ci * Authors: 248c2ecf20Sopenharmony_ci * Madhav Chauhan <madhav.chauhan@intel.com> 258c2ecf20Sopenharmony_ci * Jani Nikula <jani.nikula@intel.com> 268c2ecf20Sopenharmony_ci */ 278c2ecf20Sopenharmony_ci 288c2ecf20Sopenharmony_ci#include <drm/drm_atomic_helper.h> 298c2ecf20Sopenharmony_ci#include <drm/drm_mipi_dsi.h> 308c2ecf20Sopenharmony_ci 318c2ecf20Sopenharmony_ci#include "intel_atomic.h" 328c2ecf20Sopenharmony_ci#include "intel_combo_phy.h" 338c2ecf20Sopenharmony_ci#include "intel_connector.h" 348c2ecf20Sopenharmony_ci#include "intel_ddi.h" 358c2ecf20Sopenharmony_ci#include "intel_dsi.h" 368c2ecf20Sopenharmony_ci#include "intel_panel.h" 378c2ecf20Sopenharmony_ci#include "intel_vdsc.h" 388c2ecf20Sopenharmony_ci 398c2ecf20Sopenharmony_cistatic int header_credits_available(struct drm_i915_private *dev_priv, 408c2ecf20Sopenharmony_ci enum transcoder dsi_trans) 418c2ecf20Sopenharmony_ci{ 428c2ecf20Sopenharmony_ci return (intel_de_read(dev_priv, DSI_CMD_TXCTL(dsi_trans)) & FREE_HEADER_CREDIT_MASK) 438c2ecf20Sopenharmony_ci >> FREE_HEADER_CREDIT_SHIFT; 448c2ecf20Sopenharmony_ci} 458c2ecf20Sopenharmony_ci 468c2ecf20Sopenharmony_cistatic int payload_credits_available(struct drm_i915_private *dev_priv, 478c2ecf20Sopenharmony_ci enum transcoder dsi_trans) 488c2ecf20Sopenharmony_ci{ 498c2ecf20Sopenharmony_ci return (intel_de_read(dev_priv, DSI_CMD_TXCTL(dsi_trans)) & FREE_PLOAD_CREDIT_MASK) 508c2ecf20Sopenharmony_ci >> FREE_PLOAD_CREDIT_SHIFT; 518c2ecf20Sopenharmony_ci} 528c2ecf20Sopenharmony_ci 538c2ecf20Sopenharmony_cistatic void wait_for_header_credits(struct drm_i915_private *dev_priv, 548c2ecf20Sopenharmony_ci enum transcoder dsi_trans) 558c2ecf20Sopenharmony_ci{ 568c2ecf20Sopenharmony_ci if (wait_for_us(header_credits_available(dev_priv, dsi_trans) >= 578c2ecf20Sopenharmony_ci MAX_HEADER_CREDIT, 100)) 588c2ecf20Sopenharmony_ci drm_err(&dev_priv->drm, "DSI header credits not released\n"); 598c2ecf20Sopenharmony_ci} 608c2ecf20Sopenharmony_ci 618c2ecf20Sopenharmony_cistatic void wait_for_payload_credits(struct drm_i915_private *dev_priv, 628c2ecf20Sopenharmony_ci enum transcoder dsi_trans) 638c2ecf20Sopenharmony_ci{ 648c2ecf20Sopenharmony_ci if (wait_for_us(payload_credits_available(dev_priv, dsi_trans) >= 658c2ecf20Sopenharmony_ci MAX_PLOAD_CREDIT, 100)) 668c2ecf20Sopenharmony_ci drm_err(&dev_priv->drm, "DSI payload credits not released\n"); 678c2ecf20Sopenharmony_ci} 688c2ecf20Sopenharmony_ci 698c2ecf20Sopenharmony_cistatic enum transcoder dsi_port_to_transcoder(enum port port) 708c2ecf20Sopenharmony_ci{ 718c2ecf20Sopenharmony_ci if (port == PORT_A) 728c2ecf20Sopenharmony_ci return TRANSCODER_DSI_0; 738c2ecf20Sopenharmony_ci else 748c2ecf20Sopenharmony_ci return TRANSCODER_DSI_1; 758c2ecf20Sopenharmony_ci} 768c2ecf20Sopenharmony_ci 778c2ecf20Sopenharmony_cistatic void wait_for_cmds_dispatched_to_panel(struct intel_encoder *encoder) 788c2ecf20Sopenharmony_ci{ 798c2ecf20Sopenharmony_ci struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 808c2ecf20Sopenharmony_ci struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 818c2ecf20Sopenharmony_ci struct mipi_dsi_device *dsi; 828c2ecf20Sopenharmony_ci enum port port; 838c2ecf20Sopenharmony_ci enum transcoder dsi_trans; 848c2ecf20Sopenharmony_ci int ret; 858c2ecf20Sopenharmony_ci 868c2ecf20Sopenharmony_ci /* wait for header/payload credits to be released */ 878c2ecf20Sopenharmony_ci for_each_dsi_port(port, intel_dsi->ports) { 888c2ecf20Sopenharmony_ci dsi_trans = dsi_port_to_transcoder(port); 898c2ecf20Sopenharmony_ci wait_for_header_credits(dev_priv, dsi_trans); 908c2ecf20Sopenharmony_ci wait_for_payload_credits(dev_priv, dsi_trans); 918c2ecf20Sopenharmony_ci } 928c2ecf20Sopenharmony_ci 938c2ecf20Sopenharmony_ci /* send nop DCS command */ 948c2ecf20Sopenharmony_ci for_each_dsi_port(port, intel_dsi->ports) { 958c2ecf20Sopenharmony_ci dsi = intel_dsi->dsi_hosts[port]->device; 968c2ecf20Sopenharmony_ci dsi->mode_flags |= MIPI_DSI_MODE_LPM; 978c2ecf20Sopenharmony_ci dsi->channel = 0; 988c2ecf20Sopenharmony_ci ret = mipi_dsi_dcs_nop(dsi); 998c2ecf20Sopenharmony_ci if (ret < 0) 1008c2ecf20Sopenharmony_ci drm_err(&dev_priv->drm, 1018c2ecf20Sopenharmony_ci "error sending DCS NOP command\n"); 1028c2ecf20Sopenharmony_ci } 1038c2ecf20Sopenharmony_ci 1048c2ecf20Sopenharmony_ci /* wait for header credits to be released */ 1058c2ecf20Sopenharmony_ci for_each_dsi_port(port, intel_dsi->ports) { 1068c2ecf20Sopenharmony_ci dsi_trans = dsi_port_to_transcoder(port); 1078c2ecf20Sopenharmony_ci wait_for_header_credits(dev_priv, dsi_trans); 1088c2ecf20Sopenharmony_ci } 1098c2ecf20Sopenharmony_ci 1108c2ecf20Sopenharmony_ci /* wait for LP TX in progress bit to be cleared */ 1118c2ecf20Sopenharmony_ci for_each_dsi_port(port, intel_dsi->ports) { 1128c2ecf20Sopenharmony_ci dsi_trans = dsi_port_to_transcoder(port); 1138c2ecf20Sopenharmony_ci if (wait_for_us(!(intel_de_read(dev_priv, DSI_LP_MSG(dsi_trans)) & 1148c2ecf20Sopenharmony_ci LPTX_IN_PROGRESS), 20)) 1158c2ecf20Sopenharmony_ci drm_err(&dev_priv->drm, "LPTX bit not cleared\n"); 1168c2ecf20Sopenharmony_ci } 1178c2ecf20Sopenharmony_ci} 1188c2ecf20Sopenharmony_ci 1198c2ecf20Sopenharmony_cistatic bool add_payld_to_queue(struct intel_dsi_host *host, const u8 *data, 1208c2ecf20Sopenharmony_ci u32 len) 1218c2ecf20Sopenharmony_ci{ 1228c2ecf20Sopenharmony_ci struct intel_dsi *intel_dsi = host->intel_dsi; 1238c2ecf20Sopenharmony_ci struct drm_i915_private *dev_priv = to_i915(intel_dsi->base.base.dev); 1248c2ecf20Sopenharmony_ci enum transcoder dsi_trans = dsi_port_to_transcoder(host->port); 1258c2ecf20Sopenharmony_ci int free_credits; 1268c2ecf20Sopenharmony_ci int i, j; 1278c2ecf20Sopenharmony_ci 1288c2ecf20Sopenharmony_ci for (i = 0; i < len; i += 4) { 1298c2ecf20Sopenharmony_ci u32 tmp = 0; 1308c2ecf20Sopenharmony_ci 1318c2ecf20Sopenharmony_ci free_credits = payload_credits_available(dev_priv, dsi_trans); 1328c2ecf20Sopenharmony_ci if (free_credits < 1) { 1338c2ecf20Sopenharmony_ci drm_err(&dev_priv->drm, 1348c2ecf20Sopenharmony_ci "Payload credit not available\n"); 1358c2ecf20Sopenharmony_ci return false; 1368c2ecf20Sopenharmony_ci } 1378c2ecf20Sopenharmony_ci 1388c2ecf20Sopenharmony_ci for (j = 0; j < min_t(u32, len - i, 4); j++) 1398c2ecf20Sopenharmony_ci tmp |= *data++ << 8 * j; 1408c2ecf20Sopenharmony_ci 1418c2ecf20Sopenharmony_ci intel_de_write(dev_priv, DSI_CMD_TXPYLD(dsi_trans), tmp); 1428c2ecf20Sopenharmony_ci } 1438c2ecf20Sopenharmony_ci 1448c2ecf20Sopenharmony_ci return true; 1458c2ecf20Sopenharmony_ci} 1468c2ecf20Sopenharmony_ci 1478c2ecf20Sopenharmony_cistatic int dsi_send_pkt_hdr(struct intel_dsi_host *host, 1488c2ecf20Sopenharmony_ci struct mipi_dsi_packet pkt, bool enable_lpdt) 1498c2ecf20Sopenharmony_ci{ 1508c2ecf20Sopenharmony_ci struct intel_dsi *intel_dsi = host->intel_dsi; 1518c2ecf20Sopenharmony_ci struct drm_i915_private *dev_priv = to_i915(intel_dsi->base.base.dev); 1528c2ecf20Sopenharmony_ci enum transcoder dsi_trans = dsi_port_to_transcoder(host->port); 1538c2ecf20Sopenharmony_ci u32 tmp; 1548c2ecf20Sopenharmony_ci int free_credits; 1558c2ecf20Sopenharmony_ci 1568c2ecf20Sopenharmony_ci /* check if header credit available */ 1578c2ecf20Sopenharmony_ci free_credits = header_credits_available(dev_priv, dsi_trans); 1588c2ecf20Sopenharmony_ci if (free_credits < 1) { 1598c2ecf20Sopenharmony_ci drm_err(&dev_priv->drm, 1608c2ecf20Sopenharmony_ci "send pkt header failed, not enough hdr credits\n"); 1618c2ecf20Sopenharmony_ci return -1; 1628c2ecf20Sopenharmony_ci } 1638c2ecf20Sopenharmony_ci 1648c2ecf20Sopenharmony_ci tmp = intel_de_read(dev_priv, DSI_CMD_TXHDR(dsi_trans)); 1658c2ecf20Sopenharmony_ci 1668c2ecf20Sopenharmony_ci if (pkt.payload) 1678c2ecf20Sopenharmony_ci tmp |= PAYLOAD_PRESENT; 1688c2ecf20Sopenharmony_ci else 1698c2ecf20Sopenharmony_ci tmp &= ~PAYLOAD_PRESENT; 1708c2ecf20Sopenharmony_ci 1718c2ecf20Sopenharmony_ci tmp &= ~VBLANK_FENCE; 1728c2ecf20Sopenharmony_ci 1738c2ecf20Sopenharmony_ci if (enable_lpdt) 1748c2ecf20Sopenharmony_ci tmp |= LP_DATA_TRANSFER; 1758c2ecf20Sopenharmony_ci 1768c2ecf20Sopenharmony_ci tmp &= ~(PARAM_WC_MASK | VC_MASK | DT_MASK); 1778c2ecf20Sopenharmony_ci tmp |= ((pkt.header[0] & VC_MASK) << VC_SHIFT); 1788c2ecf20Sopenharmony_ci tmp |= ((pkt.header[0] & DT_MASK) << DT_SHIFT); 1798c2ecf20Sopenharmony_ci tmp |= (pkt.header[1] << PARAM_WC_LOWER_SHIFT); 1808c2ecf20Sopenharmony_ci tmp |= (pkt.header[2] << PARAM_WC_UPPER_SHIFT); 1818c2ecf20Sopenharmony_ci intel_de_write(dev_priv, DSI_CMD_TXHDR(dsi_trans), tmp); 1828c2ecf20Sopenharmony_ci 1838c2ecf20Sopenharmony_ci return 0; 1848c2ecf20Sopenharmony_ci} 1858c2ecf20Sopenharmony_ci 1868c2ecf20Sopenharmony_cistatic int dsi_send_pkt_payld(struct intel_dsi_host *host, 1878c2ecf20Sopenharmony_ci struct mipi_dsi_packet pkt) 1888c2ecf20Sopenharmony_ci{ 1898c2ecf20Sopenharmony_ci struct intel_dsi *intel_dsi = host->intel_dsi; 1908c2ecf20Sopenharmony_ci struct drm_i915_private *i915 = to_i915(intel_dsi->base.base.dev); 1918c2ecf20Sopenharmony_ci 1928c2ecf20Sopenharmony_ci /* payload queue can accept *256 bytes*, check limit */ 1938c2ecf20Sopenharmony_ci if (pkt.payload_length > MAX_PLOAD_CREDIT * 4) { 1948c2ecf20Sopenharmony_ci drm_err(&i915->drm, "payload size exceeds max queue limit\n"); 1958c2ecf20Sopenharmony_ci return -1; 1968c2ecf20Sopenharmony_ci } 1978c2ecf20Sopenharmony_ci 1988c2ecf20Sopenharmony_ci /* load data into command payload queue */ 1998c2ecf20Sopenharmony_ci if (!add_payld_to_queue(host, pkt.payload, 2008c2ecf20Sopenharmony_ci pkt.payload_length)) { 2018c2ecf20Sopenharmony_ci drm_err(&i915->drm, "adding payload to queue failed\n"); 2028c2ecf20Sopenharmony_ci return -1; 2038c2ecf20Sopenharmony_ci } 2048c2ecf20Sopenharmony_ci 2058c2ecf20Sopenharmony_ci return 0; 2068c2ecf20Sopenharmony_ci} 2078c2ecf20Sopenharmony_ci 2088c2ecf20Sopenharmony_cistatic void dsi_program_swing_and_deemphasis(struct intel_encoder *encoder) 2098c2ecf20Sopenharmony_ci{ 2108c2ecf20Sopenharmony_ci struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 2118c2ecf20Sopenharmony_ci struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 2128c2ecf20Sopenharmony_ci enum phy phy; 2138c2ecf20Sopenharmony_ci u32 tmp; 2148c2ecf20Sopenharmony_ci int lane; 2158c2ecf20Sopenharmony_ci 2168c2ecf20Sopenharmony_ci for_each_dsi_phy(phy, intel_dsi->phys) { 2178c2ecf20Sopenharmony_ci /* 2188c2ecf20Sopenharmony_ci * Program voltage swing and pre-emphasis level values as per 2198c2ecf20Sopenharmony_ci * table in BSPEC under DDI buffer programing 2208c2ecf20Sopenharmony_ci */ 2218c2ecf20Sopenharmony_ci tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy)); 2228c2ecf20Sopenharmony_ci tmp &= ~(SCALING_MODE_SEL_MASK | RTERM_SELECT_MASK); 2238c2ecf20Sopenharmony_ci tmp |= SCALING_MODE_SEL(0x2); 2248c2ecf20Sopenharmony_ci tmp |= TAP2_DISABLE | TAP3_DISABLE; 2258c2ecf20Sopenharmony_ci tmp |= RTERM_SELECT(0x6); 2268c2ecf20Sopenharmony_ci intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), tmp); 2278c2ecf20Sopenharmony_ci 2288c2ecf20Sopenharmony_ci tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW5_AUX(phy)); 2298c2ecf20Sopenharmony_ci tmp &= ~(SCALING_MODE_SEL_MASK | RTERM_SELECT_MASK); 2308c2ecf20Sopenharmony_ci tmp |= SCALING_MODE_SEL(0x2); 2318c2ecf20Sopenharmony_ci tmp |= TAP2_DISABLE | TAP3_DISABLE; 2328c2ecf20Sopenharmony_ci tmp |= RTERM_SELECT(0x6); 2338c2ecf20Sopenharmony_ci intel_de_write(dev_priv, ICL_PORT_TX_DW5_AUX(phy), tmp); 2348c2ecf20Sopenharmony_ci 2358c2ecf20Sopenharmony_ci tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW2_LN0(phy)); 2368c2ecf20Sopenharmony_ci tmp &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK | 2378c2ecf20Sopenharmony_ci RCOMP_SCALAR_MASK); 2388c2ecf20Sopenharmony_ci tmp |= SWING_SEL_UPPER(0x2); 2398c2ecf20Sopenharmony_ci tmp |= SWING_SEL_LOWER(0x2); 2408c2ecf20Sopenharmony_ci tmp |= RCOMP_SCALAR(0x98); 2418c2ecf20Sopenharmony_ci intel_de_write(dev_priv, ICL_PORT_TX_DW2_GRP(phy), tmp); 2428c2ecf20Sopenharmony_ci 2438c2ecf20Sopenharmony_ci tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW2_AUX(phy)); 2448c2ecf20Sopenharmony_ci tmp &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK | 2458c2ecf20Sopenharmony_ci RCOMP_SCALAR_MASK); 2468c2ecf20Sopenharmony_ci tmp |= SWING_SEL_UPPER(0x2); 2478c2ecf20Sopenharmony_ci tmp |= SWING_SEL_LOWER(0x2); 2488c2ecf20Sopenharmony_ci tmp |= RCOMP_SCALAR(0x98); 2498c2ecf20Sopenharmony_ci intel_de_write(dev_priv, ICL_PORT_TX_DW2_AUX(phy), tmp); 2508c2ecf20Sopenharmony_ci 2518c2ecf20Sopenharmony_ci tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW4_AUX(phy)); 2528c2ecf20Sopenharmony_ci tmp &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK | 2538c2ecf20Sopenharmony_ci CURSOR_COEFF_MASK); 2548c2ecf20Sopenharmony_ci tmp |= POST_CURSOR_1(0x0); 2558c2ecf20Sopenharmony_ci tmp |= POST_CURSOR_2(0x0); 2568c2ecf20Sopenharmony_ci tmp |= CURSOR_COEFF(0x3f); 2578c2ecf20Sopenharmony_ci intel_de_write(dev_priv, ICL_PORT_TX_DW4_AUX(phy), tmp); 2588c2ecf20Sopenharmony_ci 2598c2ecf20Sopenharmony_ci for (lane = 0; lane <= 3; lane++) { 2608c2ecf20Sopenharmony_ci /* Bspec: must not use GRP register for write */ 2618c2ecf20Sopenharmony_ci tmp = intel_de_read(dev_priv, 2628c2ecf20Sopenharmony_ci ICL_PORT_TX_DW4_LN(lane, phy)); 2638c2ecf20Sopenharmony_ci tmp &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK | 2648c2ecf20Sopenharmony_ci CURSOR_COEFF_MASK); 2658c2ecf20Sopenharmony_ci tmp |= POST_CURSOR_1(0x0); 2668c2ecf20Sopenharmony_ci tmp |= POST_CURSOR_2(0x0); 2678c2ecf20Sopenharmony_ci tmp |= CURSOR_COEFF(0x3f); 2688c2ecf20Sopenharmony_ci intel_de_write(dev_priv, 2698c2ecf20Sopenharmony_ci ICL_PORT_TX_DW4_LN(lane, phy), tmp); 2708c2ecf20Sopenharmony_ci } 2718c2ecf20Sopenharmony_ci } 2728c2ecf20Sopenharmony_ci} 2738c2ecf20Sopenharmony_ci 2748c2ecf20Sopenharmony_cistatic void configure_dual_link_mode(struct intel_encoder *encoder, 2758c2ecf20Sopenharmony_ci const struct intel_crtc_state *pipe_config) 2768c2ecf20Sopenharmony_ci{ 2778c2ecf20Sopenharmony_ci struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 2788c2ecf20Sopenharmony_ci struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 2798c2ecf20Sopenharmony_ci u32 dss_ctl1; 2808c2ecf20Sopenharmony_ci 2818c2ecf20Sopenharmony_ci dss_ctl1 = intel_de_read(dev_priv, DSS_CTL1); 2828c2ecf20Sopenharmony_ci dss_ctl1 |= SPLITTER_ENABLE; 2838c2ecf20Sopenharmony_ci dss_ctl1 &= ~OVERLAP_PIXELS_MASK; 2848c2ecf20Sopenharmony_ci dss_ctl1 |= OVERLAP_PIXELS(intel_dsi->pixel_overlap); 2858c2ecf20Sopenharmony_ci 2868c2ecf20Sopenharmony_ci if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK) { 2878c2ecf20Sopenharmony_ci const struct drm_display_mode *adjusted_mode = 2888c2ecf20Sopenharmony_ci &pipe_config->hw.adjusted_mode; 2898c2ecf20Sopenharmony_ci u32 dss_ctl2; 2908c2ecf20Sopenharmony_ci u16 hactive = adjusted_mode->crtc_hdisplay; 2918c2ecf20Sopenharmony_ci u16 dl_buffer_depth; 2928c2ecf20Sopenharmony_ci 2938c2ecf20Sopenharmony_ci dss_ctl1 &= ~DUAL_LINK_MODE_INTERLEAVE; 2948c2ecf20Sopenharmony_ci dl_buffer_depth = hactive / 2 + intel_dsi->pixel_overlap; 2958c2ecf20Sopenharmony_ci 2968c2ecf20Sopenharmony_ci if (dl_buffer_depth > MAX_DL_BUFFER_TARGET_DEPTH) 2978c2ecf20Sopenharmony_ci drm_err(&dev_priv->drm, 2988c2ecf20Sopenharmony_ci "DL buffer depth exceed max value\n"); 2998c2ecf20Sopenharmony_ci 3008c2ecf20Sopenharmony_ci dss_ctl1 &= ~LEFT_DL_BUF_TARGET_DEPTH_MASK; 3018c2ecf20Sopenharmony_ci dss_ctl1 |= LEFT_DL_BUF_TARGET_DEPTH(dl_buffer_depth); 3028c2ecf20Sopenharmony_ci dss_ctl2 = intel_de_read(dev_priv, DSS_CTL2); 3038c2ecf20Sopenharmony_ci dss_ctl2 &= ~RIGHT_DL_BUF_TARGET_DEPTH_MASK; 3048c2ecf20Sopenharmony_ci dss_ctl2 |= RIGHT_DL_BUF_TARGET_DEPTH(dl_buffer_depth); 3058c2ecf20Sopenharmony_ci intel_de_write(dev_priv, DSS_CTL2, dss_ctl2); 3068c2ecf20Sopenharmony_ci } else { 3078c2ecf20Sopenharmony_ci /* Interleave */ 3088c2ecf20Sopenharmony_ci dss_ctl1 |= DUAL_LINK_MODE_INTERLEAVE; 3098c2ecf20Sopenharmony_ci } 3108c2ecf20Sopenharmony_ci 3118c2ecf20Sopenharmony_ci intel_de_write(dev_priv, DSS_CTL1, dss_ctl1); 3128c2ecf20Sopenharmony_ci} 3138c2ecf20Sopenharmony_ci 3148c2ecf20Sopenharmony_ci/* aka DSI 8X clock */ 3158c2ecf20Sopenharmony_cistatic int afe_clk(struct intel_encoder *encoder, 3168c2ecf20Sopenharmony_ci const struct intel_crtc_state *crtc_state) 3178c2ecf20Sopenharmony_ci{ 3188c2ecf20Sopenharmony_ci struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 3198c2ecf20Sopenharmony_ci int bpp; 3208c2ecf20Sopenharmony_ci 3218c2ecf20Sopenharmony_ci if (crtc_state->dsc.compression_enable) 3228c2ecf20Sopenharmony_ci bpp = crtc_state->dsc.compressed_bpp; 3238c2ecf20Sopenharmony_ci else 3248c2ecf20Sopenharmony_ci bpp = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format); 3258c2ecf20Sopenharmony_ci 3268c2ecf20Sopenharmony_ci return DIV_ROUND_CLOSEST(intel_dsi->pclk * bpp, intel_dsi->lane_count); 3278c2ecf20Sopenharmony_ci} 3288c2ecf20Sopenharmony_ci 3298c2ecf20Sopenharmony_cistatic void gen11_dsi_program_esc_clk_div(struct intel_encoder *encoder, 3308c2ecf20Sopenharmony_ci const struct intel_crtc_state *crtc_state) 3318c2ecf20Sopenharmony_ci{ 3328c2ecf20Sopenharmony_ci struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 3338c2ecf20Sopenharmony_ci struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 3348c2ecf20Sopenharmony_ci enum port port; 3358c2ecf20Sopenharmony_ci int afe_clk_khz; 3368c2ecf20Sopenharmony_ci u32 esc_clk_div_m; 3378c2ecf20Sopenharmony_ci 3388c2ecf20Sopenharmony_ci afe_clk_khz = afe_clk(encoder, crtc_state); 3398c2ecf20Sopenharmony_ci esc_clk_div_m = DIV_ROUND_UP(afe_clk_khz, DSI_MAX_ESC_CLK); 3408c2ecf20Sopenharmony_ci 3418c2ecf20Sopenharmony_ci for_each_dsi_port(port, intel_dsi->ports) { 3428c2ecf20Sopenharmony_ci intel_de_write(dev_priv, ICL_DSI_ESC_CLK_DIV(port), 3438c2ecf20Sopenharmony_ci esc_clk_div_m & ICL_ESC_CLK_DIV_MASK); 3448c2ecf20Sopenharmony_ci intel_de_posting_read(dev_priv, ICL_DSI_ESC_CLK_DIV(port)); 3458c2ecf20Sopenharmony_ci } 3468c2ecf20Sopenharmony_ci 3478c2ecf20Sopenharmony_ci for_each_dsi_port(port, intel_dsi->ports) { 3488c2ecf20Sopenharmony_ci intel_de_write(dev_priv, ICL_DPHY_ESC_CLK_DIV(port), 3498c2ecf20Sopenharmony_ci esc_clk_div_m & ICL_ESC_CLK_DIV_MASK); 3508c2ecf20Sopenharmony_ci intel_de_posting_read(dev_priv, ICL_DPHY_ESC_CLK_DIV(port)); 3518c2ecf20Sopenharmony_ci } 3528c2ecf20Sopenharmony_ci} 3538c2ecf20Sopenharmony_ci 3548c2ecf20Sopenharmony_cistatic void get_dsi_io_power_domains(struct drm_i915_private *dev_priv, 3558c2ecf20Sopenharmony_ci struct intel_dsi *intel_dsi) 3568c2ecf20Sopenharmony_ci{ 3578c2ecf20Sopenharmony_ci enum port port; 3588c2ecf20Sopenharmony_ci 3598c2ecf20Sopenharmony_ci for_each_dsi_port(port, intel_dsi->ports) { 3608c2ecf20Sopenharmony_ci drm_WARN_ON(&dev_priv->drm, intel_dsi->io_wakeref[port]); 3618c2ecf20Sopenharmony_ci intel_dsi->io_wakeref[port] = 3628c2ecf20Sopenharmony_ci intel_display_power_get(dev_priv, 3638c2ecf20Sopenharmony_ci port == PORT_A ? 3648c2ecf20Sopenharmony_ci POWER_DOMAIN_PORT_DDI_A_IO : 3658c2ecf20Sopenharmony_ci POWER_DOMAIN_PORT_DDI_B_IO); 3668c2ecf20Sopenharmony_ci } 3678c2ecf20Sopenharmony_ci} 3688c2ecf20Sopenharmony_ci 3698c2ecf20Sopenharmony_cistatic void gen11_dsi_enable_io_power(struct intel_encoder *encoder) 3708c2ecf20Sopenharmony_ci{ 3718c2ecf20Sopenharmony_ci struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 3728c2ecf20Sopenharmony_ci struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 3738c2ecf20Sopenharmony_ci enum port port; 3748c2ecf20Sopenharmony_ci u32 tmp; 3758c2ecf20Sopenharmony_ci 3768c2ecf20Sopenharmony_ci for_each_dsi_port(port, intel_dsi->ports) { 3778c2ecf20Sopenharmony_ci tmp = intel_de_read(dev_priv, ICL_DSI_IO_MODECTL(port)); 3788c2ecf20Sopenharmony_ci tmp |= COMBO_PHY_MODE_DSI; 3798c2ecf20Sopenharmony_ci intel_de_write(dev_priv, ICL_DSI_IO_MODECTL(port), tmp); 3808c2ecf20Sopenharmony_ci } 3818c2ecf20Sopenharmony_ci 3828c2ecf20Sopenharmony_ci get_dsi_io_power_domains(dev_priv, intel_dsi); 3838c2ecf20Sopenharmony_ci} 3848c2ecf20Sopenharmony_ci 3858c2ecf20Sopenharmony_cistatic void gen11_dsi_power_up_lanes(struct intel_encoder *encoder) 3868c2ecf20Sopenharmony_ci{ 3878c2ecf20Sopenharmony_ci struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 3888c2ecf20Sopenharmony_ci struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 3898c2ecf20Sopenharmony_ci enum phy phy; 3908c2ecf20Sopenharmony_ci 3918c2ecf20Sopenharmony_ci for_each_dsi_phy(phy, intel_dsi->phys) 3928c2ecf20Sopenharmony_ci intel_combo_phy_power_up_lanes(dev_priv, phy, true, 3938c2ecf20Sopenharmony_ci intel_dsi->lane_count, false); 3948c2ecf20Sopenharmony_ci} 3958c2ecf20Sopenharmony_ci 3968c2ecf20Sopenharmony_cistatic void gen11_dsi_config_phy_lanes_sequence(struct intel_encoder *encoder) 3978c2ecf20Sopenharmony_ci{ 3988c2ecf20Sopenharmony_ci struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 3998c2ecf20Sopenharmony_ci struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 4008c2ecf20Sopenharmony_ci enum phy phy; 4018c2ecf20Sopenharmony_ci u32 tmp; 4028c2ecf20Sopenharmony_ci int lane; 4038c2ecf20Sopenharmony_ci 4048c2ecf20Sopenharmony_ci /* Step 4b(i) set loadgen select for transmit and aux lanes */ 4058c2ecf20Sopenharmony_ci for_each_dsi_phy(phy, intel_dsi->phys) { 4068c2ecf20Sopenharmony_ci tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW4_AUX(phy)); 4078c2ecf20Sopenharmony_ci tmp &= ~LOADGEN_SELECT; 4088c2ecf20Sopenharmony_ci intel_de_write(dev_priv, ICL_PORT_TX_DW4_AUX(phy), tmp); 4098c2ecf20Sopenharmony_ci for (lane = 0; lane <= 3; lane++) { 4108c2ecf20Sopenharmony_ci tmp = intel_de_read(dev_priv, 4118c2ecf20Sopenharmony_ci ICL_PORT_TX_DW4_LN(lane, phy)); 4128c2ecf20Sopenharmony_ci tmp &= ~LOADGEN_SELECT; 4138c2ecf20Sopenharmony_ci if (lane != 2) 4148c2ecf20Sopenharmony_ci tmp |= LOADGEN_SELECT; 4158c2ecf20Sopenharmony_ci intel_de_write(dev_priv, 4168c2ecf20Sopenharmony_ci ICL_PORT_TX_DW4_LN(lane, phy), tmp); 4178c2ecf20Sopenharmony_ci } 4188c2ecf20Sopenharmony_ci } 4198c2ecf20Sopenharmony_ci 4208c2ecf20Sopenharmony_ci /* Step 4b(ii) set latency optimization for transmit and aux lanes */ 4218c2ecf20Sopenharmony_ci for_each_dsi_phy(phy, intel_dsi->phys) { 4228c2ecf20Sopenharmony_ci tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW2_AUX(phy)); 4238c2ecf20Sopenharmony_ci tmp &= ~FRC_LATENCY_OPTIM_MASK; 4248c2ecf20Sopenharmony_ci tmp |= FRC_LATENCY_OPTIM_VAL(0x5); 4258c2ecf20Sopenharmony_ci intel_de_write(dev_priv, ICL_PORT_TX_DW2_AUX(phy), tmp); 4268c2ecf20Sopenharmony_ci tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW2_LN0(phy)); 4278c2ecf20Sopenharmony_ci tmp &= ~FRC_LATENCY_OPTIM_MASK; 4288c2ecf20Sopenharmony_ci tmp |= FRC_LATENCY_OPTIM_VAL(0x5); 4298c2ecf20Sopenharmony_ci intel_de_write(dev_priv, ICL_PORT_TX_DW2_GRP(phy), tmp); 4308c2ecf20Sopenharmony_ci 4318c2ecf20Sopenharmony_ci /* For EHL, TGL, set latency optimization for PCS_DW1 lanes */ 4328c2ecf20Sopenharmony_ci if (IS_ELKHARTLAKE(dev_priv) || (INTEL_GEN(dev_priv) >= 12)) { 4338c2ecf20Sopenharmony_ci tmp = intel_de_read(dev_priv, 4348c2ecf20Sopenharmony_ci ICL_PORT_PCS_DW1_AUX(phy)); 4358c2ecf20Sopenharmony_ci tmp &= ~LATENCY_OPTIM_MASK; 4368c2ecf20Sopenharmony_ci tmp |= LATENCY_OPTIM_VAL(0); 4378c2ecf20Sopenharmony_ci intel_de_write(dev_priv, ICL_PORT_PCS_DW1_AUX(phy), 4388c2ecf20Sopenharmony_ci tmp); 4398c2ecf20Sopenharmony_ci 4408c2ecf20Sopenharmony_ci tmp = intel_de_read(dev_priv, 4418c2ecf20Sopenharmony_ci ICL_PORT_PCS_DW1_LN0(phy)); 4428c2ecf20Sopenharmony_ci tmp &= ~LATENCY_OPTIM_MASK; 4438c2ecf20Sopenharmony_ci tmp |= LATENCY_OPTIM_VAL(0x1); 4448c2ecf20Sopenharmony_ci intel_de_write(dev_priv, ICL_PORT_PCS_DW1_GRP(phy), 4458c2ecf20Sopenharmony_ci tmp); 4468c2ecf20Sopenharmony_ci } 4478c2ecf20Sopenharmony_ci } 4488c2ecf20Sopenharmony_ci 4498c2ecf20Sopenharmony_ci} 4508c2ecf20Sopenharmony_ci 4518c2ecf20Sopenharmony_cistatic void gen11_dsi_voltage_swing_program_seq(struct intel_encoder *encoder) 4528c2ecf20Sopenharmony_ci{ 4538c2ecf20Sopenharmony_ci struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 4548c2ecf20Sopenharmony_ci struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 4558c2ecf20Sopenharmony_ci u32 tmp; 4568c2ecf20Sopenharmony_ci enum phy phy; 4578c2ecf20Sopenharmony_ci 4588c2ecf20Sopenharmony_ci /* clear common keeper enable bit */ 4598c2ecf20Sopenharmony_ci for_each_dsi_phy(phy, intel_dsi->phys) { 4608c2ecf20Sopenharmony_ci tmp = intel_de_read(dev_priv, ICL_PORT_PCS_DW1_LN0(phy)); 4618c2ecf20Sopenharmony_ci tmp &= ~COMMON_KEEPER_EN; 4628c2ecf20Sopenharmony_ci intel_de_write(dev_priv, ICL_PORT_PCS_DW1_GRP(phy), tmp); 4638c2ecf20Sopenharmony_ci tmp = intel_de_read(dev_priv, ICL_PORT_PCS_DW1_AUX(phy)); 4648c2ecf20Sopenharmony_ci tmp &= ~COMMON_KEEPER_EN; 4658c2ecf20Sopenharmony_ci intel_de_write(dev_priv, ICL_PORT_PCS_DW1_AUX(phy), tmp); 4668c2ecf20Sopenharmony_ci } 4678c2ecf20Sopenharmony_ci 4688c2ecf20Sopenharmony_ci /* 4698c2ecf20Sopenharmony_ci * Set SUS Clock Config bitfield to 11b 4708c2ecf20Sopenharmony_ci * Note: loadgen select program is done 4718c2ecf20Sopenharmony_ci * as part of lane phy sequence configuration 4728c2ecf20Sopenharmony_ci */ 4738c2ecf20Sopenharmony_ci for_each_dsi_phy(phy, intel_dsi->phys) { 4748c2ecf20Sopenharmony_ci tmp = intel_de_read(dev_priv, ICL_PORT_CL_DW5(phy)); 4758c2ecf20Sopenharmony_ci tmp |= SUS_CLOCK_CONFIG; 4768c2ecf20Sopenharmony_ci intel_de_write(dev_priv, ICL_PORT_CL_DW5(phy), tmp); 4778c2ecf20Sopenharmony_ci } 4788c2ecf20Sopenharmony_ci 4798c2ecf20Sopenharmony_ci /* Clear training enable to change swing values */ 4808c2ecf20Sopenharmony_ci for_each_dsi_phy(phy, intel_dsi->phys) { 4818c2ecf20Sopenharmony_ci tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy)); 4828c2ecf20Sopenharmony_ci tmp &= ~TX_TRAINING_EN; 4838c2ecf20Sopenharmony_ci intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), tmp); 4848c2ecf20Sopenharmony_ci tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW5_AUX(phy)); 4858c2ecf20Sopenharmony_ci tmp &= ~TX_TRAINING_EN; 4868c2ecf20Sopenharmony_ci intel_de_write(dev_priv, ICL_PORT_TX_DW5_AUX(phy), tmp); 4878c2ecf20Sopenharmony_ci } 4888c2ecf20Sopenharmony_ci 4898c2ecf20Sopenharmony_ci /* Program swing and de-emphasis */ 4908c2ecf20Sopenharmony_ci dsi_program_swing_and_deemphasis(encoder); 4918c2ecf20Sopenharmony_ci 4928c2ecf20Sopenharmony_ci /* Set training enable to trigger update */ 4938c2ecf20Sopenharmony_ci for_each_dsi_phy(phy, intel_dsi->phys) { 4948c2ecf20Sopenharmony_ci tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy)); 4958c2ecf20Sopenharmony_ci tmp |= TX_TRAINING_EN; 4968c2ecf20Sopenharmony_ci intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), tmp); 4978c2ecf20Sopenharmony_ci tmp = intel_de_read(dev_priv, ICL_PORT_TX_DW5_AUX(phy)); 4988c2ecf20Sopenharmony_ci tmp |= TX_TRAINING_EN; 4998c2ecf20Sopenharmony_ci intel_de_write(dev_priv, ICL_PORT_TX_DW5_AUX(phy), tmp); 5008c2ecf20Sopenharmony_ci } 5018c2ecf20Sopenharmony_ci} 5028c2ecf20Sopenharmony_ci 5038c2ecf20Sopenharmony_cistatic void gen11_dsi_enable_ddi_buffer(struct intel_encoder *encoder) 5048c2ecf20Sopenharmony_ci{ 5058c2ecf20Sopenharmony_ci struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 5068c2ecf20Sopenharmony_ci struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 5078c2ecf20Sopenharmony_ci u32 tmp; 5088c2ecf20Sopenharmony_ci enum port port; 5098c2ecf20Sopenharmony_ci 5108c2ecf20Sopenharmony_ci for_each_dsi_port(port, intel_dsi->ports) { 5118c2ecf20Sopenharmony_ci tmp = intel_de_read(dev_priv, DDI_BUF_CTL(port)); 5128c2ecf20Sopenharmony_ci tmp |= DDI_BUF_CTL_ENABLE; 5138c2ecf20Sopenharmony_ci intel_de_write(dev_priv, DDI_BUF_CTL(port), tmp); 5148c2ecf20Sopenharmony_ci 5158c2ecf20Sopenharmony_ci if (wait_for_us(!(intel_de_read(dev_priv, DDI_BUF_CTL(port)) & 5168c2ecf20Sopenharmony_ci DDI_BUF_IS_IDLE), 5178c2ecf20Sopenharmony_ci 500)) 5188c2ecf20Sopenharmony_ci drm_err(&dev_priv->drm, "DDI port:%c buffer idle\n", 5198c2ecf20Sopenharmony_ci port_name(port)); 5208c2ecf20Sopenharmony_ci } 5218c2ecf20Sopenharmony_ci} 5228c2ecf20Sopenharmony_ci 5238c2ecf20Sopenharmony_cistatic void 5248c2ecf20Sopenharmony_cigen11_dsi_setup_dphy_timings(struct intel_encoder *encoder, 5258c2ecf20Sopenharmony_ci const struct intel_crtc_state *crtc_state) 5268c2ecf20Sopenharmony_ci{ 5278c2ecf20Sopenharmony_ci struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 5288c2ecf20Sopenharmony_ci struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 5298c2ecf20Sopenharmony_ci u32 tmp; 5308c2ecf20Sopenharmony_ci enum port port; 5318c2ecf20Sopenharmony_ci enum phy phy; 5328c2ecf20Sopenharmony_ci 5338c2ecf20Sopenharmony_ci /* Program T-INIT master registers */ 5348c2ecf20Sopenharmony_ci for_each_dsi_port(port, intel_dsi->ports) { 5358c2ecf20Sopenharmony_ci tmp = intel_de_read(dev_priv, ICL_DSI_T_INIT_MASTER(port)); 5368c2ecf20Sopenharmony_ci tmp &= ~MASTER_INIT_TIMER_MASK; 5378c2ecf20Sopenharmony_ci tmp |= intel_dsi->init_count; 5388c2ecf20Sopenharmony_ci intel_de_write(dev_priv, ICL_DSI_T_INIT_MASTER(port), tmp); 5398c2ecf20Sopenharmony_ci } 5408c2ecf20Sopenharmony_ci 5418c2ecf20Sopenharmony_ci /* Program DPHY clock lanes timings */ 5428c2ecf20Sopenharmony_ci for_each_dsi_port(port, intel_dsi->ports) { 5438c2ecf20Sopenharmony_ci intel_de_write(dev_priv, DPHY_CLK_TIMING_PARAM(port), 5448c2ecf20Sopenharmony_ci intel_dsi->dphy_reg); 5458c2ecf20Sopenharmony_ci 5468c2ecf20Sopenharmony_ci /* shadow register inside display core */ 5478c2ecf20Sopenharmony_ci intel_de_write(dev_priv, DSI_CLK_TIMING_PARAM(port), 5488c2ecf20Sopenharmony_ci intel_dsi->dphy_reg); 5498c2ecf20Sopenharmony_ci } 5508c2ecf20Sopenharmony_ci 5518c2ecf20Sopenharmony_ci /* Program DPHY data lanes timings */ 5528c2ecf20Sopenharmony_ci for_each_dsi_port(port, intel_dsi->ports) { 5538c2ecf20Sopenharmony_ci intel_de_write(dev_priv, DPHY_DATA_TIMING_PARAM(port), 5548c2ecf20Sopenharmony_ci intel_dsi->dphy_data_lane_reg); 5558c2ecf20Sopenharmony_ci 5568c2ecf20Sopenharmony_ci /* shadow register inside display core */ 5578c2ecf20Sopenharmony_ci intel_de_write(dev_priv, DSI_DATA_TIMING_PARAM(port), 5588c2ecf20Sopenharmony_ci intel_dsi->dphy_data_lane_reg); 5598c2ecf20Sopenharmony_ci } 5608c2ecf20Sopenharmony_ci 5618c2ecf20Sopenharmony_ci /* 5628c2ecf20Sopenharmony_ci * If DSI link operating at or below an 800 MHz, 5638c2ecf20Sopenharmony_ci * TA_SURE should be override and programmed to 5648c2ecf20Sopenharmony_ci * a value '0' inside TA_PARAM_REGISTERS otherwise 5658c2ecf20Sopenharmony_ci * leave all fields at HW default values. 5668c2ecf20Sopenharmony_ci */ 5678c2ecf20Sopenharmony_ci if (IS_GEN(dev_priv, 11)) { 5688c2ecf20Sopenharmony_ci if (afe_clk(encoder, crtc_state) <= 800000) { 5698c2ecf20Sopenharmony_ci for_each_dsi_port(port, intel_dsi->ports) { 5708c2ecf20Sopenharmony_ci tmp = intel_de_read(dev_priv, 5718c2ecf20Sopenharmony_ci DPHY_TA_TIMING_PARAM(port)); 5728c2ecf20Sopenharmony_ci tmp &= ~TA_SURE_MASK; 5738c2ecf20Sopenharmony_ci tmp |= TA_SURE_OVERRIDE | TA_SURE(0); 5748c2ecf20Sopenharmony_ci intel_de_write(dev_priv, 5758c2ecf20Sopenharmony_ci DPHY_TA_TIMING_PARAM(port), 5768c2ecf20Sopenharmony_ci tmp); 5778c2ecf20Sopenharmony_ci 5788c2ecf20Sopenharmony_ci /* shadow register inside display core */ 5798c2ecf20Sopenharmony_ci tmp = intel_de_read(dev_priv, 5808c2ecf20Sopenharmony_ci DSI_TA_TIMING_PARAM(port)); 5818c2ecf20Sopenharmony_ci tmp &= ~TA_SURE_MASK; 5828c2ecf20Sopenharmony_ci tmp |= TA_SURE_OVERRIDE | TA_SURE(0); 5838c2ecf20Sopenharmony_ci intel_de_write(dev_priv, 5848c2ecf20Sopenharmony_ci DSI_TA_TIMING_PARAM(port), tmp); 5858c2ecf20Sopenharmony_ci } 5868c2ecf20Sopenharmony_ci } 5878c2ecf20Sopenharmony_ci } 5888c2ecf20Sopenharmony_ci 5898c2ecf20Sopenharmony_ci if (IS_ELKHARTLAKE(dev_priv)) { 5908c2ecf20Sopenharmony_ci for_each_dsi_phy(phy, intel_dsi->phys) { 5918c2ecf20Sopenharmony_ci tmp = intel_de_read(dev_priv, ICL_DPHY_CHKN(phy)); 5928c2ecf20Sopenharmony_ci tmp |= ICL_DPHY_CHKN_AFE_OVER_PPI_STRAP; 5938c2ecf20Sopenharmony_ci intel_de_write(dev_priv, ICL_DPHY_CHKN(phy), tmp); 5948c2ecf20Sopenharmony_ci } 5958c2ecf20Sopenharmony_ci } 5968c2ecf20Sopenharmony_ci} 5978c2ecf20Sopenharmony_ci 5988c2ecf20Sopenharmony_cistatic void gen11_dsi_gate_clocks(struct intel_encoder *encoder) 5998c2ecf20Sopenharmony_ci{ 6008c2ecf20Sopenharmony_ci struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 6018c2ecf20Sopenharmony_ci struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 6028c2ecf20Sopenharmony_ci u32 tmp; 6038c2ecf20Sopenharmony_ci enum phy phy; 6048c2ecf20Sopenharmony_ci 6058c2ecf20Sopenharmony_ci mutex_lock(&dev_priv->dpll.lock); 6068c2ecf20Sopenharmony_ci tmp = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0); 6078c2ecf20Sopenharmony_ci for_each_dsi_phy(phy, intel_dsi->phys) 6088c2ecf20Sopenharmony_ci tmp |= ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy); 6098c2ecf20Sopenharmony_ci 6108c2ecf20Sopenharmony_ci intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, tmp); 6118c2ecf20Sopenharmony_ci mutex_unlock(&dev_priv->dpll.lock); 6128c2ecf20Sopenharmony_ci} 6138c2ecf20Sopenharmony_ci 6148c2ecf20Sopenharmony_cistatic void gen11_dsi_ungate_clocks(struct intel_encoder *encoder) 6158c2ecf20Sopenharmony_ci{ 6168c2ecf20Sopenharmony_ci struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 6178c2ecf20Sopenharmony_ci struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 6188c2ecf20Sopenharmony_ci u32 tmp; 6198c2ecf20Sopenharmony_ci enum phy phy; 6208c2ecf20Sopenharmony_ci 6218c2ecf20Sopenharmony_ci mutex_lock(&dev_priv->dpll.lock); 6228c2ecf20Sopenharmony_ci tmp = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0); 6238c2ecf20Sopenharmony_ci for_each_dsi_phy(phy, intel_dsi->phys) 6248c2ecf20Sopenharmony_ci tmp &= ~ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy); 6258c2ecf20Sopenharmony_ci 6268c2ecf20Sopenharmony_ci intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, tmp); 6278c2ecf20Sopenharmony_ci mutex_unlock(&dev_priv->dpll.lock); 6288c2ecf20Sopenharmony_ci} 6298c2ecf20Sopenharmony_ci 6308c2ecf20Sopenharmony_cistatic void gen11_dsi_map_pll(struct intel_encoder *encoder, 6318c2ecf20Sopenharmony_ci const struct intel_crtc_state *crtc_state) 6328c2ecf20Sopenharmony_ci{ 6338c2ecf20Sopenharmony_ci struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 6348c2ecf20Sopenharmony_ci struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 6358c2ecf20Sopenharmony_ci struct intel_shared_dpll *pll = crtc_state->shared_dpll; 6368c2ecf20Sopenharmony_ci enum phy phy; 6378c2ecf20Sopenharmony_ci u32 val; 6388c2ecf20Sopenharmony_ci 6398c2ecf20Sopenharmony_ci mutex_lock(&dev_priv->dpll.lock); 6408c2ecf20Sopenharmony_ci 6418c2ecf20Sopenharmony_ci val = intel_de_read(dev_priv, ICL_DPCLKA_CFGCR0); 6428c2ecf20Sopenharmony_ci for_each_dsi_phy(phy, intel_dsi->phys) { 6438c2ecf20Sopenharmony_ci val &= ~ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy); 6448c2ecf20Sopenharmony_ci val |= ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy); 6458c2ecf20Sopenharmony_ci } 6468c2ecf20Sopenharmony_ci intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val); 6478c2ecf20Sopenharmony_ci 6488c2ecf20Sopenharmony_ci for_each_dsi_phy(phy, intel_dsi->phys) { 6498c2ecf20Sopenharmony_ci if (INTEL_GEN(dev_priv) >= 12) 6508c2ecf20Sopenharmony_ci val |= ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy); 6518c2ecf20Sopenharmony_ci else 6528c2ecf20Sopenharmony_ci val &= ~ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy); 6538c2ecf20Sopenharmony_ci } 6548c2ecf20Sopenharmony_ci intel_de_write(dev_priv, ICL_DPCLKA_CFGCR0, val); 6558c2ecf20Sopenharmony_ci 6568c2ecf20Sopenharmony_ci intel_de_posting_read(dev_priv, ICL_DPCLKA_CFGCR0); 6578c2ecf20Sopenharmony_ci 6588c2ecf20Sopenharmony_ci mutex_unlock(&dev_priv->dpll.lock); 6598c2ecf20Sopenharmony_ci} 6608c2ecf20Sopenharmony_ci 6618c2ecf20Sopenharmony_cistatic void 6628c2ecf20Sopenharmony_cigen11_dsi_configure_transcoder(struct intel_encoder *encoder, 6638c2ecf20Sopenharmony_ci const struct intel_crtc_state *pipe_config) 6648c2ecf20Sopenharmony_ci{ 6658c2ecf20Sopenharmony_ci struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 6668c2ecf20Sopenharmony_ci struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 6678c2ecf20Sopenharmony_ci struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->uapi.crtc); 6688c2ecf20Sopenharmony_ci enum pipe pipe = intel_crtc->pipe; 6698c2ecf20Sopenharmony_ci u32 tmp; 6708c2ecf20Sopenharmony_ci enum port port; 6718c2ecf20Sopenharmony_ci enum transcoder dsi_trans; 6728c2ecf20Sopenharmony_ci 6738c2ecf20Sopenharmony_ci for_each_dsi_port(port, intel_dsi->ports) { 6748c2ecf20Sopenharmony_ci dsi_trans = dsi_port_to_transcoder(port); 6758c2ecf20Sopenharmony_ci tmp = intel_de_read(dev_priv, DSI_TRANS_FUNC_CONF(dsi_trans)); 6768c2ecf20Sopenharmony_ci 6778c2ecf20Sopenharmony_ci if (intel_dsi->eotp_pkt) 6788c2ecf20Sopenharmony_ci tmp &= ~EOTP_DISABLED; 6798c2ecf20Sopenharmony_ci else 6808c2ecf20Sopenharmony_ci tmp |= EOTP_DISABLED; 6818c2ecf20Sopenharmony_ci 6828c2ecf20Sopenharmony_ci /* enable link calibration if freq > 1.5Gbps */ 6838c2ecf20Sopenharmony_ci if (afe_clk(encoder, pipe_config) >= 1500 * 1000) { 6848c2ecf20Sopenharmony_ci tmp &= ~LINK_CALIBRATION_MASK; 6858c2ecf20Sopenharmony_ci tmp |= CALIBRATION_ENABLED_INITIAL_ONLY; 6868c2ecf20Sopenharmony_ci } 6878c2ecf20Sopenharmony_ci 6888c2ecf20Sopenharmony_ci /* configure continuous clock */ 6898c2ecf20Sopenharmony_ci tmp &= ~CONTINUOUS_CLK_MASK; 6908c2ecf20Sopenharmony_ci if (intel_dsi->clock_stop) 6918c2ecf20Sopenharmony_ci tmp |= CLK_ENTER_LP_AFTER_DATA; 6928c2ecf20Sopenharmony_ci else 6938c2ecf20Sopenharmony_ci tmp |= CLK_HS_CONTINUOUS; 6948c2ecf20Sopenharmony_ci 6958c2ecf20Sopenharmony_ci /* configure buffer threshold limit to minimum */ 6968c2ecf20Sopenharmony_ci tmp &= ~PIX_BUF_THRESHOLD_MASK; 6978c2ecf20Sopenharmony_ci tmp |= PIX_BUF_THRESHOLD_1_4; 6988c2ecf20Sopenharmony_ci 6998c2ecf20Sopenharmony_ci /* set virtual channel to '0' */ 7008c2ecf20Sopenharmony_ci tmp &= ~PIX_VIRT_CHAN_MASK; 7018c2ecf20Sopenharmony_ci tmp |= PIX_VIRT_CHAN(0); 7028c2ecf20Sopenharmony_ci 7038c2ecf20Sopenharmony_ci /* program BGR transmission */ 7048c2ecf20Sopenharmony_ci if (intel_dsi->bgr_enabled) 7058c2ecf20Sopenharmony_ci tmp |= BGR_TRANSMISSION; 7068c2ecf20Sopenharmony_ci 7078c2ecf20Sopenharmony_ci /* select pixel format */ 7088c2ecf20Sopenharmony_ci tmp &= ~PIX_FMT_MASK; 7098c2ecf20Sopenharmony_ci if (pipe_config->dsc.compression_enable) { 7108c2ecf20Sopenharmony_ci tmp |= PIX_FMT_COMPRESSED; 7118c2ecf20Sopenharmony_ci } else { 7128c2ecf20Sopenharmony_ci switch (intel_dsi->pixel_format) { 7138c2ecf20Sopenharmony_ci default: 7148c2ecf20Sopenharmony_ci MISSING_CASE(intel_dsi->pixel_format); 7158c2ecf20Sopenharmony_ci fallthrough; 7168c2ecf20Sopenharmony_ci case MIPI_DSI_FMT_RGB565: 7178c2ecf20Sopenharmony_ci tmp |= PIX_FMT_RGB565; 7188c2ecf20Sopenharmony_ci break; 7198c2ecf20Sopenharmony_ci case MIPI_DSI_FMT_RGB666_PACKED: 7208c2ecf20Sopenharmony_ci tmp |= PIX_FMT_RGB666_PACKED; 7218c2ecf20Sopenharmony_ci break; 7228c2ecf20Sopenharmony_ci case MIPI_DSI_FMT_RGB666: 7238c2ecf20Sopenharmony_ci tmp |= PIX_FMT_RGB666_LOOSE; 7248c2ecf20Sopenharmony_ci break; 7258c2ecf20Sopenharmony_ci case MIPI_DSI_FMT_RGB888: 7268c2ecf20Sopenharmony_ci tmp |= PIX_FMT_RGB888; 7278c2ecf20Sopenharmony_ci break; 7288c2ecf20Sopenharmony_ci } 7298c2ecf20Sopenharmony_ci } 7308c2ecf20Sopenharmony_ci 7318c2ecf20Sopenharmony_ci if (INTEL_GEN(dev_priv) >= 12) { 7328c2ecf20Sopenharmony_ci if (is_vid_mode(intel_dsi)) 7338c2ecf20Sopenharmony_ci tmp |= BLANKING_PACKET_ENABLE; 7348c2ecf20Sopenharmony_ci } 7358c2ecf20Sopenharmony_ci 7368c2ecf20Sopenharmony_ci /* program DSI operation mode */ 7378c2ecf20Sopenharmony_ci if (is_vid_mode(intel_dsi)) { 7388c2ecf20Sopenharmony_ci tmp &= ~OP_MODE_MASK; 7398c2ecf20Sopenharmony_ci switch (intel_dsi->video_mode_format) { 7408c2ecf20Sopenharmony_ci default: 7418c2ecf20Sopenharmony_ci MISSING_CASE(intel_dsi->video_mode_format); 7428c2ecf20Sopenharmony_ci fallthrough; 7438c2ecf20Sopenharmony_ci case VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS: 7448c2ecf20Sopenharmony_ci tmp |= VIDEO_MODE_SYNC_EVENT; 7458c2ecf20Sopenharmony_ci break; 7468c2ecf20Sopenharmony_ci case VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE: 7478c2ecf20Sopenharmony_ci tmp |= VIDEO_MODE_SYNC_PULSE; 7488c2ecf20Sopenharmony_ci break; 7498c2ecf20Sopenharmony_ci } 7508c2ecf20Sopenharmony_ci } else { 7518c2ecf20Sopenharmony_ci /* 7528c2ecf20Sopenharmony_ci * FIXME: Retrieve this info from VBT. 7538c2ecf20Sopenharmony_ci * As per the spec when dsi transcoder is operating 7548c2ecf20Sopenharmony_ci * in TE GATE mode, TE comes from GPIO 7558c2ecf20Sopenharmony_ci * which is UTIL PIN for DSI 0. 7568c2ecf20Sopenharmony_ci * Also this GPIO would not be used for other 7578c2ecf20Sopenharmony_ci * purposes is an assumption. 7588c2ecf20Sopenharmony_ci */ 7598c2ecf20Sopenharmony_ci tmp &= ~OP_MODE_MASK; 7608c2ecf20Sopenharmony_ci tmp |= CMD_MODE_TE_GATE; 7618c2ecf20Sopenharmony_ci tmp |= TE_SOURCE_GPIO; 7628c2ecf20Sopenharmony_ci } 7638c2ecf20Sopenharmony_ci 7648c2ecf20Sopenharmony_ci intel_de_write(dev_priv, DSI_TRANS_FUNC_CONF(dsi_trans), tmp); 7658c2ecf20Sopenharmony_ci } 7668c2ecf20Sopenharmony_ci 7678c2ecf20Sopenharmony_ci /* enable port sync mode if dual link */ 7688c2ecf20Sopenharmony_ci if (intel_dsi->dual_link) { 7698c2ecf20Sopenharmony_ci for_each_dsi_port(port, intel_dsi->ports) { 7708c2ecf20Sopenharmony_ci dsi_trans = dsi_port_to_transcoder(port); 7718c2ecf20Sopenharmony_ci tmp = intel_de_read(dev_priv, 7728c2ecf20Sopenharmony_ci TRANS_DDI_FUNC_CTL2(dsi_trans)); 7738c2ecf20Sopenharmony_ci tmp |= PORT_SYNC_MODE_ENABLE; 7748c2ecf20Sopenharmony_ci intel_de_write(dev_priv, 7758c2ecf20Sopenharmony_ci TRANS_DDI_FUNC_CTL2(dsi_trans), tmp); 7768c2ecf20Sopenharmony_ci } 7778c2ecf20Sopenharmony_ci 7788c2ecf20Sopenharmony_ci /* configure stream splitting */ 7798c2ecf20Sopenharmony_ci configure_dual_link_mode(encoder, pipe_config); 7808c2ecf20Sopenharmony_ci } 7818c2ecf20Sopenharmony_ci 7828c2ecf20Sopenharmony_ci for_each_dsi_port(port, intel_dsi->ports) { 7838c2ecf20Sopenharmony_ci dsi_trans = dsi_port_to_transcoder(port); 7848c2ecf20Sopenharmony_ci 7858c2ecf20Sopenharmony_ci /* select data lane width */ 7868c2ecf20Sopenharmony_ci tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(dsi_trans)); 7878c2ecf20Sopenharmony_ci tmp &= ~DDI_PORT_WIDTH_MASK; 7888c2ecf20Sopenharmony_ci tmp |= DDI_PORT_WIDTH(intel_dsi->lane_count); 7898c2ecf20Sopenharmony_ci 7908c2ecf20Sopenharmony_ci /* select input pipe */ 7918c2ecf20Sopenharmony_ci tmp &= ~TRANS_DDI_EDP_INPUT_MASK; 7928c2ecf20Sopenharmony_ci switch (pipe) { 7938c2ecf20Sopenharmony_ci default: 7948c2ecf20Sopenharmony_ci MISSING_CASE(pipe); 7958c2ecf20Sopenharmony_ci fallthrough; 7968c2ecf20Sopenharmony_ci case PIPE_A: 7978c2ecf20Sopenharmony_ci tmp |= TRANS_DDI_EDP_INPUT_A_ON; 7988c2ecf20Sopenharmony_ci break; 7998c2ecf20Sopenharmony_ci case PIPE_B: 8008c2ecf20Sopenharmony_ci tmp |= TRANS_DDI_EDP_INPUT_B_ONOFF; 8018c2ecf20Sopenharmony_ci break; 8028c2ecf20Sopenharmony_ci case PIPE_C: 8038c2ecf20Sopenharmony_ci tmp |= TRANS_DDI_EDP_INPUT_C_ONOFF; 8048c2ecf20Sopenharmony_ci break; 8058c2ecf20Sopenharmony_ci case PIPE_D: 8068c2ecf20Sopenharmony_ci tmp |= TRANS_DDI_EDP_INPUT_D_ONOFF; 8078c2ecf20Sopenharmony_ci break; 8088c2ecf20Sopenharmony_ci } 8098c2ecf20Sopenharmony_ci 8108c2ecf20Sopenharmony_ci /* enable DDI buffer */ 8118c2ecf20Sopenharmony_ci tmp |= TRANS_DDI_FUNC_ENABLE; 8128c2ecf20Sopenharmony_ci intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(dsi_trans), tmp); 8138c2ecf20Sopenharmony_ci } 8148c2ecf20Sopenharmony_ci 8158c2ecf20Sopenharmony_ci /* wait for link ready */ 8168c2ecf20Sopenharmony_ci for_each_dsi_port(port, intel_dsi->ports) { 8178c2ecf20Sopenharmony_ci dsi_trans = dsi_port_to_transcoder(port); 8188c2ecf20Sopenharmony_ci if (wait_for_us((intel_de_read(dev_priv, DSI_TRANS_FUNC_CONF(dsi_trans)) & 8198c2ecf20Sopenharmony_ci LINK_READY), 2500)) 8208c2ecf20Sopenharmony_ci drm_err(&dev_priv->drm, "DSI link not ready\n"); 8218c2ecf20Sopenharmony_ci } 8228c2ecf20Sopenharmony_ci} 8238c2ecf20Sopenharmony_ci 8248c2ecf20Sopenharmony_cistatic void 8258c2ecf20Sopenharmony_cigen11_dsi_set_transcoder_timings(struct intel_encoder *encoder, 8268c2ecf20Sopenharmony_ci const struct intel_crtc_state *crtc_state) 8278c2ecf20Sopenharmony_ci{ 8288c2ecf20Sopenharmony_ci struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 8298c2ecf20Sopenharmony_ci struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 8308c2ecf20Sopenharmony_ci const struct drm_display_mode *adjusted_mode = 8318c2ecf20Sopenharmony_ci &crtc_state->hw.adjusted_mode; 8328c2ecf20Sopenharmony_ci enum port port; 8338c2ecf20Sopenharmony_ci enum transcoder dsi_trans; 8348c2ecf20Sopenharmony_ci /* horizontal timings */ 8358c2ecf20Sopenharmony_ci u16 htotal, hactive, hsync_start, hsync_end, hsync_size; 8368c2ecf20Sopenharmony_ci u16 hback_porch; 8378c2ecf20Sopenharmony_ci /* vertical timings */ 8388c2ecf20Sopenharmony_ci u16 vtotal, vactive, vsync_start, vsync_end, vsync_shift; 8398c2ecf20Sopenharmony_ci int mul = 1, div = 1; 8408c2ecf20Sopenharmony_ci 8418c2ecf20Sopenharmony_ci /* 8428c2ecf20Sopenharmony_ci * Adjust horizontal timings (htotal, hsync_start, hsync_end) to account 8438c2ecf20Sopenharmony_ci * for slower link speed if DSC is enabled. 8448c2ecf20Sopenharmony_ci * 8458c2ecf20Sopenharmony_ci * The compression frequency ratio is the ratio between compressed and 8468c2ecf20Sopenharmony_ci * non-compressed link speeds, and simplifies down to the ratio between 8478c2ecf20Sopenharmony_ci * compressed and non-compressed bpp. 8488c2ecf20Sopenharmony_ci */ 8498c2ecf20Sopenharmony_ci if (crtc_state->dsc.compression_enable) { 8508c2ecf20Sopenharmony_ci mul = crtc_state->dsc.compressed_bpp; 8518c2ecf20Sopenharmony_ci div = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format); 8528c2ecf20Sopenharmony_ci } 8538c2ecf20Sopenharmony_ci 8548c2ecf20Sopenharmony_ci hactive = adjusted_mode->crtc_hdisplay; 8558c2ecf20Sopenharmony_ci 8568c2ecf20Sopenharmony_ci if (is_vid_mode(intel_dsi)) 8578c2ecf20Sopenharmony_ci htotal = DIV_ROUND_UP(adjusted_mode->crtc_htotal * mul, div); 8588c2ecf20Sopenharmony_ci else 8598c2ecf20Sopenharmony_ci htotal = DIV_ROUND_UP((hactive + 160) * mul, div); 8608c2ecf20Sopenharmony_ci 8618c2ecf20Sopenharmony_ci hsync_start = DIV_ROUND_UP(adjusted_mode->crtc_hsync_start * mul, div); 8628c2ecf20Sopenharmony_ci hsync_end = DIV_ROUND_UP(adjusted_mode->crtc_hsync_end * mul, div); 8638c2ecf20Sopenharmony_ci hsync_size = hsync_end - hsync_start; 8648c2ecf20Sopenharmony_ci hback_porch = (adjusted_mode->crtc_htotal - 8658c2ecf20Sopenharmony_ci adjusted_mode->crtc_hsync_end); 8668c2ecf20Sopenharmony_ci vactive = adjusted_mode->crtc_vdisplay; 8678c2ecf20Sopenharmony_ci 8688c2ecf20Sopenharmony_ci if (is_vid_mode(intel_dsi)) { 8698c2ecf20Sopenharmony_ci vtotal = adjusted_mode->crtc_vtotal; 8708c2ecf20Sopenharmony_ci } else { 8718c2ecf20Sopenharmony_ci int bpp, line_time_us, byte_clk_period_ns; 8728c2ecf20Sopenharmony_ci 8738c2ecf20Sopenharmony_ci if (crtc_state->dsc.compression_enable) 8748c2ecf20Sopenharmony_ci bpp = crtc_state->dsc.compressed_bpp; 8758c2ecf20Sopenharmony_ci else 8768c2ecf20Sopenharmony_ci bpp = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format); 8778c2ecf20Sopenharmony_ci 8788c2ecf20Sopenharmony_ci byte_clk_period_ns = 1000000 / afe_clk(encoder, crtc_state); 8798c2ecf20Sopenharmony_ci line_time_us = (htotal * (bpp / 8) * byte_clk_period_ns) / (1000 * intel_dsi->lane_count); 8808c2ecf20Sopenharmony_ci vtotal = vactive + DIV_ROUND_UP(400, line_time_us); 8818c2ecf20Sopenharmony_ci } 8828c2ecf20Sopenharmony_ci vsync_start = adjusted_mode->crtc_vsync_start; 8838c2ecf20Sopenharmony_ci vsync_end = adjusted_mode->crtc_vsync_end; 8848c2ecf20Sopenharmony_ci vsync_shift = hsync_start - htotal / 2; 8858c2ecf20Sopenharmony_ci 8868c2ecf20Sopenharmony_ci if (intel_dsi->dual_link) { 8878c2ecf20Sopenharmony_ci hactive /= 2; 8888c2ecf20Sopenharmony_ci if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK) 8898c2ecf20Sopenharmony_ci hactive += intel_dsi->pixel_overlap; 8908c2ecf20Sopenharmony_ci htotal /= 2; 8918c2ecf20Sopenharmony_ci } 8928c2ecf20Sopenharmony_ci 8938c2ecf20Sopenharmony_ci /* minimum hactive as per bspec: 256 pixels */ 8948c2ecf20Sopenharmony_ci if (adjusted_mode->crtc_hdisplay < 256) 8958c2ecf20Sopenharmony_ci drm_err(&dev_priv->drm, "hactive is less then 256 pixels\n"); 8968c2ecf20Sopenharmony_ci 8978c2ecf20Sopenharmony_ci /* if RGB666 format, then hactive must be multiple of 4 pixels */ 8988c2ecf20Sopenharmony_ci if (intel_dsi->pixel_format == MIPI_DSI_FMT_RGB666 && hactive % 4 != 0) 8998c2ecf20Sopenharmony_ci drm_err(&dev_priv->drm, 9008c2ecf20Sopenharmony_ci "hactive pixels are not multiple of 4\n"); 9018c2ecf20Sopenharmony_ci 9028c2ecf20Sopenharmony_ci /* program TRANS_HTOTAL register */ 9038c2ecf20Sopenharmony_ci for_each_dsi_port(port, intel_dsi->ports) { 9048c2ecf20Sopenharmony_ci dsi_trans = dsi_port_to_transcoder(port); 9058c2ecf20Sopenharmony_ci intel_de_write(dev_priv, HTOTAL(dsi_trans), 9068c2ecf20Sopenharmony_ci (hactive - 1) | ((htotal - 1) << 16)); 9078c2ecf20Sopenharmony_ci } 9088c2ecf20Sopenharmony_ci 9098c2ecf20Sopenharmony_ci /* TRANS_HSYNC register to be programmed only for video mode */ 9108c2ecf20Sopenharmony_ci if (is_vid_mode(intel_dsi)) { 9118c2ecf20Sopenharmony_ci if (intel_dsi->video_mode_format == 9128c2ecf20Sopenharmony_ci VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE) { 9138c2ecf20Sopenharmony_ci /* BSPEC: hsync size should be atleast 16 pixels */ 9148c2ecf20Sopenharmony_ci if (hsync_size < 16) 9158c2ecf20Sopenharmony_ci drm_err(&dev_priv->drm, 9168c2ecf20Sopenharmony_ci "hsync size < 16 pixels\n"); 9178c2ecf20Sopenharmony_ci } 9188c2ecf20Sopenharmony_ci 9198c2ecf20Sopenharmony_ci if (hback_porch < 16) 9208c2ecf20Sopenharmony_ci drm_err(&dev_priv->drm, "hback porch < 16 pixels\n"); 9218c2ecf20Sopenharmony_ci 9228c2ecf20Sopenharmony_ci if (intel_dsi->dual_link) { 9238c2ecf20Sopenharmony_ci hsync_start /= 2; 9248c2ecf20Sopenharmony_ci hsync_end /= 2; 9258c2ecf20Sopenharmony_ci } 9268c2ecf20Sopenharmony_ci 9278c2ecf20Sopenharmony_ci for_each_dsi_port(port, intel_dsi->ports) { 9288c2ecf20Sopenharmony_ci dsi_trans = dsi_port_to_transcoder(port); 9298c2ecf20Sopenharmony_ci intel_de_write(dev_priv, HSYNC(dsi_trans), 9308c2ecf20Sopenharmony_ci (hsync_start - 1) | ((hsync_end - 1) << 16)); 9318c2ecf20Sopenharmony_ci } 9328c2ecf20Sopenharmony_ci } 9338c2ecf20Sopenharmony_ci 9348c2ecf20Sopenharmony_ci /* program TRANS_VTOTAL register */ 9358c2ecf20Sopenharmony_ci for_each_dsi_port(port, intel_dsi->ports) { 9368c2ecf20Sopenharmony_ci dsi_trans = dsi_port_to_transcoder(port); 9378c2ecf20Sopenharmony_ci /* 9388c2ecf20Sopenharmony_ci * FIXME: Programing this by assuming progressive mode, since 9398c2ecf20Sopenharmony_ci * non-interlaced info from VBT is not saved inside 9408c2ecf20Sopenharmony_ci * struct drm_display_mode. 9418c2ecf20Sopenharmony_ci * For interlace mode: program required pixel minus 2 9428c2ecf20Sopenharmony_ci */ 9438c2ecf20Sopenharmony_ci intel_de_write(dev_priv, VTOTAL(dsi_trans), 9448c2ecf20Sopenharmony_ci (vactive - 1) | ((vtotal - 1) << 16)); 9458c2ecf20Sopenharmony_ci } 9468c2ecf20Sopenharmony_ci 9478c2ecf20Sopenharmony_ci if (vsync_end < vsync_start || vsync_end > vtotal) 9488c2ecf20Sopenharmony_ci drm_err(&dev_priv->drm, "Invalid vsync_end value\n"); 9498c2ecf20Sopenharmony_ci 9508c2ecf20Sopenharmony_ci if (vsync_start < vactive) 9518c2ecf20Sopenharmony_ci drm_err(&dev_priv->drm, "vsync_start less than vactive\n"); 9528c2ecf20Sopenharmony_ci 9538c2ecf20Sopenharmony_ci /* program TRANS_VSYNC register for video mode only */ 9548c2ecf20Sopenharmony_ci if (is_vid_mode(intel_dsi)) { 9558c2ecf20Sopenharmony_ci for_each_dsi_port(port, intel_dsi->ports) { 9568c2ecf20Sopenharmony_ci dsi_trans = dsi_port_to_transcoder(port); 9578c2ecf20Sopenharmony_ci intel_de_write(dev_priv, VSYNC(dsi_trans), 9588c2ecf20Sopenharmony_ci (vsync_start - 1) | ((vsync_end - 1) << 16)); 9598c2ecf20Sopenharmony_ci } 9608c2ecf20Sopenharmony_ci } 9618c2ecf20Sopenharmony_ci 9628c2ecf20Sopenharmony_ci /* 9638c2ecf20Sopenharmony_ci * FIXME: It has to be programmed only for video modes and interlaced 9648c2ecf20Sopenharmony_ci * modes. Put the check condition here once interlaced 9658c2ecf20Sopenharmony_ci * info available as described above. 9668c2ecf20Sopenharmony_ci * program TRANS_VSYNCSHIFT register 9678c2ecf20Sopenharmony_ci */ 9688c2ecf20Sopenharmony_ci if (is_vid_mode(intel_dsi)) { 9698c2ecf20Sopenharmony_ci for_each_dsi_port(port, intel_dsi->ports) { 9708c2ecf20Sopenharmony_ci dsi_trans = dsi_port_to_transcoder(port); 9718c2ecf20Sopenharmony_ci intel_de_write(dev_priv, VSYNCSHIFT(dsi_trans), 9728c2ecf20Sopenharmony_ci vsync_shift); 9738c2ecf20Sopenharmony_ci } 9748c2ecf20Sopenharmony_ci } 9758c2ecf20Sopenharmony_ci 9768c2ecf20Sopenharmony_ci /* program TRANS_VBLANK register, should be same as vtotal programmed */ 9778c2ecf20Sopenharmony_ci if (INTEL_GEN(dev_priv) >= 12) { 9788c2ecf20Sopenharmony_ci for_each_dsi_port(port, intel_dsi->ports) { 9798c2ecf20Sopenharmony_ci dsi_trans = dsi_port_to_transcoder(port); 9808c2ecf20Sopenharmony_ci intel_de_write(dev_priv, VBLANK(dsi_trans), 9818c2ecf20Sopenharmony_ci (vactive - 1) | ((vtotal - 1) << 16)); 9828c2ecf20Sopenharmony_ci } 9838c2ecf20Sopenharmony_ci } 9848c2ecf20Sopenharmony_ci} 9858c2ecf20Sopenharmony_ci 9868c2ecf20Sopenharmony_cistatic void gen11_dsi_enable_transcoder(struct intel_encoder *encoder) 9878c2ecf20Sopenharmony_ci{ 9888c2ecf20Sopenharmony_ci struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 9898c2ecf20Sopenharmony_ci struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 9908c2ecf20Sopenharmony_ci enum port port; 9918c2ecf20Sopenharmony_ci enum transcoder dsi_trans; 9928c2ecf20Sopenharmony_ci u32 tmp; 9938c2ecf20Sopenharmony_ci 9948c2ecf20Sopenharmony_ci for_each_dsi_port(port, intel_dsi->ports) { 9958c2ecf20Sopenharmony_ci dsi_trans = dsi_port_to_transcoder(port); 9968c2ecf20Sopenharmony_ci tmp = intel_de_read(dev_priv, PIPECONF(dsi_trans)); 9978c2ecf20Sopenharmony_ci tmp |= PIPECONF_ENABLE; 9988c2ecf20Sopenharmony_ci intel_de_write(dev_priv, PIPECONF(dsi_trans), tmp); 9998c2ecf20Sopenharmony_ci 10008c2ecf20Sopenharmony_ci /* wait for transcoder to be enabled */ 10018c2ecf20Sopenharmony_ci if (intel_de_wait_for_set(dev_priv, PIPECONF(dsi_trans), 10028c2ecf20Sopenharmony_ci I965_PIPECONF_ACTIVE, 10)) 10038c2ecf20Sopenharmony_ci drm_err(&dev_priv->drm, 10048c2ecf20Sopenharmony_ci "DSI transcoder not enabled\n"); 10058c2ecf20Sopenharmony_ci } 10068c2ecf20Sopenharmony_ci} 10078c2ecf20Sopenharmony_ci 10088c2ecf20Sopenharmony_cistatic void gen11_dsi_setup_timeouts(struct intel_encoder *encoder, 10098c2ecf20Sopenharmony_ci const struct intel_crtc_state *crtc_state) 10108c2ecf20Sopenharmony_ci{ 10118c2ecf20Sopenharmony_ci struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 10128c2ecf20Sopenharmony_ci struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 10138c2ecf20Sopenharmony_ci enum port port; 10148c2ecf20Sopenharmony_ci enum transcoder dsi_trans; 10158c2ecf20Sopenharmony_ci u32 tmp, hs_tx_timeout, lp_rx_timeout, ta_timeout, divisor, mul; 10168c2ecf20Sopenharmony_ci 10178c2ecf20Sopenharmony_ci /* 10188c2ecf20Sopenharmony_ci * escape clock count calculation: 10198c2ecf20Sopenharmony_ci * BYTE_CLK_COUNT = TIME_NS/(8 * UI) 10208c2ecf20Sopenharmony_ci * UI (nsec) = (10^6)/Bitrate 10218c2ecf20Sopenharmony_ci * TIME_NS = (BYTE_CLK_COUNT * 8 * 10^6)/ Bitrate 10228c2ecf20Sopenharmony_ci * ESCAPE_CLK_COUNT = TIME_NS/ESC_CLK_NS 10238c2ecf20Sopenharmony_ci */ 10248c2ecf20Sopenharmony_ci divisor = intel_dsi_tlpx_ns(intel_dsi) * afe_clk(encoder, crtc_state) * 1000; 10258c2ecf20Sopenharmony_ci mul = 8 * 1000000; 10268c2ecf20Sopenharmony_ci hs_tx_timeout = DIV_ROUND_UP(intel_dsi->hs_tx_timeout * mul, 10278c2ecf20Sopenharmony_ci divisor); 10288c2ecf20Sopenharmony_ci lp_rx_timeout = DIV_ROUND_UP(intel_dsi->lp_rx_timeout * mul, divisor); 10298c2ecf20Sopenharmony_ci ta_timeout = DIV_ROUND_UP(intel_dsi->turn_arnd_val * mul, divisor); 10308c2ecf20Sopenharmony_ci 10318c2ecf20Sopenharmony_ci for_each_dsi_port(port, intel_dsi->ports) { 10328c2ecf20Sopenharmony_ci dsi_trans = dsi_port_to_transcoder(port); 10338c2ecf20Sopenharmony_ci 10348c2ecf20Sopenharmony_ci /* program hst_tx_timeout */ 10358c2ecf20Sopenharmony_ci tmp = intel_de_read(dev_priv, DSI_HSTX_TO(dsi_trans)); 10368c2ecf20Sopenharmony_ci tmp &= ~HSTX_TIMEOUT_VALUE_MASK; 10378c2ecf20Sopenharmony_ci tmp |= HSTX_TIMEOUT_VALUE(hs_tx_timeout); 10388c2ecf20Sopenharmony_ci intel_de_write(dev_priv, DSI_HSTX_TO(dsi_trans), tmp); 10398c2ecf20Sopenharmony_ci 10408c2ecf20Sopenharmony_ci /* FIXME: DSI_CALIB_TO */ 10418c2ecf20Sopenharmony_ci 10428c2ecf20Sopenharmony_ci /* program lp_rx_host timeout */ 10438c2ecf20Sopenharmony_ci tmp = intel_de_read(dev_priv, DSI_LPRX_HOST_TO(dsi_trans)); 10448c2ecf20Sopenharmony_ci tmp &= ~LPRX_TIMEOUT_VALUE_MASK; 10458c2ecf20Sopenharmony_ci tmp |= LPRX_TIMEOUT_VALUE(lp_rx_timeout); 10468c2ecf20Sopenharmony_ci intel_de_write(dev_priv, DSI_LPRX_HOST_TO(dsi_trans), tmp); 10478c2ecf20Sopenharmony_ci 10488c2ecf20Sopenharmony_ci /* FIXME: DSI_PWAIT_TO */ 10498c2ecf20Sopenharmony_ci 10508c2ecf20Sopenharmony_ci /* program turn around timeout */ 10518c2ecf20Sopenharmony_ci tmp = intel_de_read(dev_priv, DSI_TA_TO(dsi_trans)); 10528c2ecf20Sopenharmony_ci tmp &= ~TA_TIMEOUT_VALUE_MASK; 10538c2ecf20Sopenharmony_ci tmp |= TA_TIMEOUT_VALUE(ta_timeout); 10548c2ecf20Sopenharmony_ci intel_de_write(dev_priv, DSI_TA_TO(dsi_trans), tmp); 10558c2ecf20Sopenharmony_ci } 10568c2ecf20Sopenharmony_ci} 10578c2ecf20Sopenharmony_ci 10588c2ecf20Sopenharmony_cistatic void gen11_dsi_config_util_pin(struct intel_encoder *encoder, 10598c2ecf20Sopenharmony_ci bool enable) 10608c2ecf20Sopenharmony_ci{ 10618c2ecf20Sopenharmony_ci struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 10628c2ecf20Sopenharmony_ci struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 10638c2ecf20Sopenharmony_ci u32 tmp; 10648c2ecf20Sopenharmony_ci 10658c2ecf20Sopenharmony_ci /* 10668c2ecf20Sopenharmony_ci * used as TE i/p for DSI0, 10678c2ecf20Sopenharmony_ci * for dual link/DSI1 TE is from slave DSI1 10688c2ecf20Sopenharmony_ci * through GPIO. 10698c2ecf20Sopenharmony_ci */ 10708c2ecf20Sopenharmony_ci if (is_vid_mode(intel_dsi) || (intel_dsi->ports & BIT(PORT_B))) 10718c2ecf20Sopenharmony_ci return; 10728c2ecf20Sopenharmony_ci 10738c2ecf20Sopenharmony_ci tmp = intel_de_read(dev_priv, UTIL_PIN_CTL); 10748c2ecf20Sopenharmony_ci 10758c2ecf20Sopenharmony_ci if (enable) { 10768c2ecf20Sopenharmony_ci tmp |= UTIL_PIN_DIRECTION_INPUT; 10778c2ecf20Sopenharmony_ci tmp |= UTIL_PIN_ENABLE; 10788c2ecf20Sopenharmony_ci } else { 10798c2ecf20Sopenharmony_ci tmp &= ~UTIL_PIN_ENABLE; 10808c2ecf20Sopenharmony_ci } 10818c2ecf20Sopenharmony_ci intel_de_write(dev_priv, UTIL_PIN_CTL, tmp); 10828c2ecf20Sopenharmony_ci} 10838c2ecf20Sopenharmony_ci 10848c2ecf20Sopenharmony_cistatic void 10858c2ecf20Sopenharmony_cigen11_dsi_enable_port_and_phy(struct intel_encoder *encoder, 10868c2ecf20Sopenharmony_ci const struct intel_crtc_state *crtc_state) 10878c2ecf20Sopenharmony_ci{ 10888c2ecf20Sopenharmony_ci struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 10898c2ecf20Sopenharmony_ci 10908c2ecf20Sopenharmony_ci /* step 4a: power up all lanes of the DDI used by DSI */ 10918c2ecf20Sopenharmony_ci gen11_dsi_power_up_lanes(encoder); 10928c2ecf20Sopenharmony_ci 10938c2ecf20Sopenharmony_ci /* step 4b: configure lane sequencing of the Combo-PHY transmitters */ 10948c2ecf20Sopenharmony_ci gen11_dsi_config_phy_lanes_sequence(encoder); 10958c2ecf20Sopenharmony_ci 10968c2ecf20Sopenharmony_ci /* step 4c: configure voltage swing and skew */ 10978c2ecf20Sopenharmony_ci gen11_dsi_voltage_swing_program_seq(encoder); 10988c2ecf20Sopenharmony_ci 10998c2ecf20Sopenharmony_ci /* enable DDI buffer */ 11008c2ecf20Sopenharmony_ci gen11_dsi_enable_ddi_buffer(encoder); 11018c2ecf20Sopenharmony_ci 11028c2ecf20Sopenharmony_ci /* setup D-PHY timings */ 11038c2ecf20Sopenharmony_ci gen11_dsi_setup_dphy_timings(encoder, crtc_state); 11048c2ecf20Sopenharmony_ci 11058c2ecf20Sopenharmony_ci /* Since transcoder is configured to take events from GPIO */ 11068c2ecf20Sopenharmony_ci gen11_dsi_config_util_pin(encoder, true); 11078c2ecf20Sopenharmony_ci 11088c2ecf20Sopenharmony_ci /* step 4h: setup DSI protocol timeouts */ 11098c2ecf20Sopenharmony_ci gen11_dsi_setup_timeouts(encoder, crtc_state); 11108c2ecf20Sopenharmony_ci 11118c2ecf20Sopenharmony_ci /* Step (4h, 4i, 4j, 4k): Configure transcoder */ 11128c2ecf20Sopenharmony_ci gen11_dsi_configure_transcoder(encoder, crtc_state); 11138c2ecf20Sopenharmony_ci 11148c2ecf20Sopenharmony_ci /* Step 4l: Gate DDI clocks */ 11158c2ecf20Sopenharmony_ci if (IS_GEN(dev_priv, 11)) 11168c2ecf20Sopenharmony_ci gen11_dsi_gate_clocks(encoder); 11178c2ecf20Sopenharmony_ci} 11188c2ecf20Sopenharmony_ci 11198c2ecf20Sopenharmony_cistatic void gen11_dsi_powerup_panel(struct intel_encoder *encoder) 11208c2ecf20Sopenharmony_ci{ 11218c2ecf20Sopenharmony_ci struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 11228c2ecf20Sopenharmony_ci struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 11238c2ecf20Sopenharmony_ci struct mipi_dsi_device *dsi; 11248c2ecf20Sopenharmony_ci enum port port; 11258c2ecf20Sopenharmony_ci enum transcoder dsi_trans; 11268c2ecf20Sopenharmony_ci u32 tmp; 11278c2ecf20Sopenharmony_ci int ret; 11288c2ecf20Sopenharmony_ci 11298c2ecf20Sopenharmony_ci /* set maximum return packet size */ 11308c2ecf20Sopenharmony_ci for_each_dsi_port(port, intel_dsi->ports) { 11318c2ecf20Sopenharmony_ci dsi_trans = dsi_port_to_transcoder(port); 11328c2ecf20Sopenharmony_ci 11338c2ecf20Sopenharmony_ci /* 11348c2ecf20Sopenharmony_ci * FIXME: This uses the number of DW's currently in the payload 11358c2ecf20Sopenharmony_ci * receive queue. This is probably not what we want here. 11368c2ecf20Sopenharmony_ci */ 11378c2ecf20Sopenharmony_ci tmp = intel_de_read(dev_priv, DSI_CMD_RXCTL(dsi_trans)); 11388c2ecf20Sopenharmony_ci tmp &= NUMBER_RX_PLOAD_DW_MASK; 11398c2ecf20Sopenharmony_ci /* multiply "Number Rx Payload DW" by 4 to get max value */ 11408c2ecf20Sopenharmony_ci tmp = tmp * 4; 11418c2ecf20Sopenharmony_ci dsi = intel_dsi->dsi_hosts[port]->device; 11428c2ecf20Sopenharmony_ci ret = mipi_dsi_set_maximum_return_packet_size(dsi, tmp); 11438c2ecf20Sopenharmony_ci if (ret < 0) 11448c2ecf20Sopenharmony_ci drm_err(&dev_priv->drm, 11458c2ecf20Sopenharmony_ci "error setting max return pkt size%d\n", tmp); 11468c2ecf20Sopenharmony_ci } 11478c2ecf20Sopenharmony_ci 11488c2ecf20Sopenharmony_ci /* panel power on related mipi dsi vbt sequences */ 11498c2ecf20Sopenharmony_ci intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_POWER_ON); 11508c2ecf20Sopenharmony_ci intel_dsi_msleep(intel_dsi, intel_dsi->panel_on_delay); 11518c2ecf20Sopenharmony_ci intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_DEASSERT_RESET); 11528c2ecf20Sopenharmony_ci intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_INIT_OTP); 11538c2ecf20Sopenharmony_ci intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_DISPLAY_ON); 11548c2ecf20Sopenharmony_ci 11558c2ecf20Sopenharmony_ci /* ensure all panel commands dispatched before enabling transcoder */ 11568c2ecf20Sopenharmony_ci wait_for_cmds_dispatched_to_panel(encoder); 11578c2ecf20Sopenharmony_ci} 11588c2ecf20Sopenharmony_ci 11598c2ecf20Sopenharmony_cistatic void gen11_dsi_pre_pll_enable(struct intel_atomic_state *state, 11608c2ecf20Sopenharmony_ci struct intel_encoder *encoder, 11618c2ecf20Sopenharmony_ci const struct intel_crtc_state *crtc_state, 11628c2ecf20Sopenharmony_ci const struct drm_connector_state *conn_state) 11638c2ecf20Sopenharmony_ci{ 11648c2ecf20Sopenharmony_ci /* step2: enable IO power */ 11658c2ecf20Sopenharmony_ci gen11_dsi_enable_io_power(encoder); 11668c2ecf20Sopenharmony_ci 11678c2ecf20Sopenharmony_ci /* step3: enable DSI PLL */ 11688c2ecf20Sopenharmony_ci gen11_dsi_program_esc_clk_div(encoder, crtc_state); 11698c2ecf20Sopenharmony_ci} 11708c2ecf20Sopenharmony_ci 11718c2ecf20Sopenharmony_cistatic void gen11_dsi_pre_enable(struct intel_atomic_state *state, 11728c2ecf20Sopenharmony_ci struct intel_encoder *encoder, 11738c2ecf20Sopenharmony_ci const struct intel_crtc_state *pipe_config, 11748c2ecf20Sopenharmony_ci const struct drm_connector_state *conn_state) 11758c2ecf20Sopenharmony_ci{ 11768c2ecf20Sopenharmony_ci /* step3b */ 11778c2ecf20Sopenharmony_ci gen11_dsi_map_pll(encoder, pipe_config); 11788c2ecf20Sopenharmony_ci 11798c2ecf20Sopenharmony_ci /* step4: enable DSI port and DPHY */ 11808c2ecf20Sopenharmony_ci gen11_dsi_enable_port_and_phy(encoder, pipe_config); 11818c2ecf20Sopenharmony_ci 11828c2ecf20Sopenharmony_ci /* step5: program and powerup panel */ 11838c2ecf20Sopenharmony_ci gen11_dsi_powerup_panel(encoder); 11848c2ecf20Sopenharmony_ci 11858c2ecf20Sopenharmony_ci intel_dsc_enable(encoder, pipe_config); 11868c2ecf20Sopenharmony_ci 11878c2ecf20Sopenharmony_ci /* step6c: configure transcoder timings */ 11888c2ecf20Sopenharmony_ci gen11_dsi_set_transcoder_timings(encoder, pipe_config); 11898c2ecf20Sopenharmony_ci} 11908c2ecf20Sopenharmony_ci 11918c2ecf20Sopenharmony_cistatic void gen11_dsi_enable(struct intel_atomic_state *state, 11928c2ecf20Sopenharmony_ci struct intel_encoder *encoder, 11938c2ecf20Sopenharmony_ci const struct intel_crtc_state *crtc_state, 11948c2ecf20Sopenharmony_ci const struct drm_connector_state *conn_state) 11958c2ecf20Sopenharmony_ci{ 11968c2ecf20Sopenharmony_ci struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 11978c2ecf20Sopenharmony_ci 11988c2ecf20Sopenharmony_ci drm_WARN_ON(state->base.dev, crtc_state->has_pch_encoder); 11998c2ecf20Sopenharmony_ci 12008c2ecf20Sopenharmony_ci /* step6d: enable dsi transcoder */ 12018c2ecf20Sopenharmony_ci gen11_dsi_enable_transcoder(encoder); 12028c2ecf20Sopenharmony_ci 12038c2ecf20Sopenharmony_ci /* step7: enable backlight */ 12048c2ecf20Sopenharmony_ci intel_panel_enable_backlight(crtc_state, conn_state); 12058c2ecf20Sopenharmony_ci intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_BACKLIGHT_ON); 12068c2ecf20Sopenharmony_ci 12078c2ecf20Sopenharmony_ci intel_crtc_vblank_on(crtc_state); 12088c2ecf20Sopenharmony_ci} 12098c2ecf20Sopenharmony_ci 12108c2ecf20Sopenharmony_cistatic void gen11_dsi_disable_transcoder(struct intel_encoder *encoder) 12118c2ecf20Sopenharmony_ci{ 12128c2ecf20Sopenharmony_ci struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 12138c2ecf20Sopenharmony_ci struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 12148c2ecf20Sopenharmony_ci enum port port; 12158c2ecf20Sopenharmony_ci enum transcoder dsi_trans; 12168c2ecf20Sopenharmony_ci u32 tmp; 12178c2ecf20Sopenharmony_ci 12188c2ecf20Sopenharmony_ci for_each_dsi_port(port, intel_dsi->ports) { 12198c2ecf20Sopenharmony_ci dsi_trans = dsi_port_to_transcoder(port); 12208c2ecf20Sopenharmony_ci 12218c2ecf20Sopenharmony_ci /* disable transcoder */ 12228c2ecf20Sopenharmony_ci tmp = intel_de_read(dev_priv, PIPECONF(dsi_trans)); 12238c2ecf20Sopenharmony_ci tmp &= ~PIPECONF_ENABLE; 12248c2ecf20Sopenharmony_ci intel_de_write(dev_priv, PIPECONF(dsi_trans), tmp); 12258c2ecf20Sopenharmony_ci 12268c2ecf20Sopenharmony_ci /* wait for transcoder to be disabled */ 12278c2ecf20Sopenharmony_ci if (intel_de_wait_for_clear(dev_priv, PIPECONF(dsi_trans), 12288c2ecf20Sopenharmony_ci I965_PIPECONF_ACTIVE, 50)) 12298c2ecf20Sopenharmony_ci drm_err(&dev_priv->drm, 12308c2ecf20Sopenharmony_ci "DSI trancoder not disabled\n"); 12318c2ecf20Sopenharmony_ci } 12328c2ecf20Sopenharmony_ci} 12338c2ecf20Sopenharmony_ci 12348c2ecf20Sopenharmony_cistatic void gen11_dsi_powerdown_panel(struct intel_encoder *encoder) 12358c2ecf20Sopenharmony_ci{ 12368c2ecf20Sopenharmony_ci struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 12378c2ecf20Sopenharmony_ci 12388c2ecf20Sopenharmony_ci intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_DISPLAY_OFF); 12398c2ecf20Sopenharmony_ci intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_ASSERT_RESET); 12408c2ecf20Sopenharmony_ci intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_POWER_OFF); 12418c2ecf20Sopenharmony_ci 12428c2ecf20Sopenharmony_ci /* ensure cmds dispatched to panel */ 12438c2ecf20Sopenharmony_ci wait_for_cmds_dispatched_to_panel(encoder); 12448c2ecf20Sopenharmony_ci} 12458c2ecf20Sopenharmony_ci 12468c2ecf20Sopenharmony_cistatic void gen11_dsi_deconfigure_trancoder(struct intel_encoder *encoder) 12478c2ecf20Sopenharmony_ci{ 12488c2ecf20Sopenharmony_ci struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 12498c2ecf20Sopenharmony_ci struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 12508c2ecf20Sopenharmony_ci enum port port; 12518c2ecf20Sopenharmony_ci enum transcoder dsi_trans; 12528c2ecf20Sopenharmony_ci u32 tmp; 12538c2ecf20Sopenharmony_ci 12548c2ecf20Sopenharmony_ci /* disable periodic update mode */ 12558c2ecf20Sopenharmony_ci if (is_cmd_mode(intel_dsi)) { 12568c2ecf20Sopenharmony_ci for_each_dsi_port(port, intel_dsi->ports) { 12578c2ecf20Sopenharmony_ci tmp = intel_de_read(dev_priv, DSI_CMD_FRMCTL(port)); 12588c2ecf20Sopenharmony_ci tmp &= ~DSI_PERIODIC_FRAME_UPDATE_ENABLE; 12598c2ecf20Sopenharmony_ci intel_de_write(dev_priv, DSI_CMD_FRMCTL(port), tmp); 12608c2ecf20Sopenharmony_ci } 12618c2ecf20Sopenharmony_ci } 12628c2ecf20Sopenharmony_ci 12638c2ecf20Sopenharmony_ci /* put dsi link in ULPS */ 12648c2ecf20Sopenharmony_ci for_each_dsi_port(port, intel_dsi->ports) { 12658c2ecf20Sopenharmony_ci dsi_trans = dsi_port_to_transcoder(port); 12668c2ecf20Sopenharmony_ci tmp = intel_de_read(dev_priv, DSI_LP_MSG(dsi_trans)); 12678c2ecf20Sopenharmony_ci tmp |= LINK_ENTER_ULPS; 12688c2ecf20Sopenharmony_ci tmp &= ~LINK_ULPS_TYPE_LP11; 12698c2ecf20Sopenharmony_ci intel_de_write(dev_priv, DSI_LP_MSG(dsi_trans), tmp); 12708c2ecf20Sopenharmony_ci 12718c2ecf20Sopenharmony_ci if (wait_for_us((intel_de_read(dev_priv, DSI_LP_MSG(dsi_trans)) & 12728c2ecf20Sopenharmony_ci LINK_IN_ULPS), 12738c2ecf20Sopenharmony_ci 10)) 12748c2ecf20Sopenharmony_ci drm_err(&dev_priv->drm, "DSI link not in ULPS\n"); 12758c2ecf20Sopenharmony_ci } 12768c2ecf20Sopenharmony_ci 12778c2ecf20Sopenharmony_ci /* disable ddi function */ 12788c2ecf20Sopenharmony_ci for_each_dsi_port(port, intel_dsi->ports) { 12798c2ecf20Sopenharmony_ci dsi_trans = dsi_port_to_transcoder(port); 12808c2ecf20Sopenharmony_ci tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(dsi_trans)); 12818c2ecf20Sopenharmony_ci tmp &= ~TRANS_DDI_FUNC_ENABLE; 12828c2ecf20Sopenharmony_ci intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(dsi_trans), tmp); 12838c2ecf20Sopenharmony_ci } 12848c2ecf20Sopenharmony_ci 12858c2ecf20Sopenharmony_ci /* disable port sync mode if dual link */ 12868c2ecf20Sopenharmony_ci if (intel_dsi->dual_link) { 12878c2ecf20Sopenharmony_ci for_each_dsi_port(port, intel_dsi->ports) { 12888c2ecf20Sopenharmony_ci dsi_trans = dsi_port_to_transcoder(port); 12898c2ecf20Sopenharmony_ci tmp = intel_de_read(dev_priv, 12908c2ecf20Sopenharmony_ci TRANS_DDI_FUNC_CTL2(dsi_trans)); 12918c2ecf20Sopenharmony_ci tmp &= ~PORT_SYNC_MODE_ENABLE; 12928c2ecf20Sopenharmony_ci intel_de_write(dev_priv, 12938c2ecf20Sopenharmony_ci TRANS_DDI_FUNC_CTL2(dsi_trans), tmp); 12948c2ecf20Sopenharmony_ci } 12958c2ecf20Sopenharmony_ci } 12968c2ecf20Sopenharmony_ci} 12978c2ecf20Sopenharmony_ci 12988c2ecf20Sopenharmony_cistatic void gen11_dsi_disable_port(struct intel_encoder *encoder) 12998c2ecf20Sopenharmony_ci{ 13008c2ecf20Sopenharmony_ci struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 13018c2ecf20Sopenharmony_ci struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 13028c2ecf20Sopenharmony_ci u32 tmp; 13038c2ecf20Sopenharmony_ci enum port port; 13048c2ecf20Sopenharmony_ci 13058c2ecf20Sopenharmony_ci gen11_dsi_ungate_clocks(encoder); 13068c2ecf20Sopenharmony_ci for_each_dsi_port(port, intel_dsi->ports) { 13078c2ecf20Sopenharmony_ci tmp = intel_de_read(dev_priv, DDI_BUF_CTL(port)); 13088c2ecf20Sopenharmony_ci tmp &= ~DDI_BUF_CTL_ENABLE; 13098c2ecf20Sopenharmony_ci intel_de_write(dev_priv, DDI_BUF_CTL(port), tmp); 13108c2ecf20Sopenharmony_ci 13118c2ecf20Sopenharmony_ci if (wait_for_us((intel_de_read(dev_priv, DDI_BUF_CTL(port)) & 13128c2ecf20Sopenharmony_ci DDI_BUF_IS_IDLE), 13138c2ecf20Sopenharmony_ci 8)) 13148c2ecf20Sopenharmony_ci drm_err(&dev_priv->drm, 13158c2ecf20Sopenharmony_ci "DDI port:%c buffer not idle\n", 13168c2ecf20Sopenharmony_ci port_name(port)); 13178c2ecf20Sopenharmony_ci } 13188c2ecf20Sopenharmony_ci gen11_dsi_gate_clocks(encoder); 13198c2ecf20Sopenharmony_ci} 13208c2ecf20Sopenharmony_ci 13218c2ecf20Sopenharmony_cistatic void gen11_dsi_disable_io_power(struct intel_encoder *encoder) 13228c2ecf20Sopenharmony_ci{ 13238c2ecf20Sopenharmony_ci struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 13248c2ecf20Sopenharmony_ci struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 13258c2ecf20Sopenharmony_ci enum port port; 13268c2ecf20Sopenharmony_ci u32 tmp; 13278c2ecf20Sopenharmony_ci 13288c2ecf20Sopenharmony_ci for_each_dsi_port(port, intel_dsi->ports) { 13298c2ecf20Sopenharmony_ci intel_wakeref_t wakeref; 13308c2ecf20Sopenharmony_ci 13318c2ecf20Sopenharmony_ci wakeref = fetch_and_zero(&intel_dsi->io_wakeref[port]); 13328c2ecf20Sopenharmony_ci intel_display_power_put(dev_priv, 13338c2ecf20Sopenharmony_ci port == PORT_A ? 13348c2ecf20Sopenharmony_ci POWER_DOMAIN_PORT_DDI_A_IO : 13358c2ecf20Sopenharmony_ci POWER_DOMAIN_PORT_DDI_B_IO, 13368c2ecf20Sopenharmony_ci wakeref); 13378c2ecf20Sopenharmony_ci } 13388c2ecf20Sopenharmony_ci 13398c2ecf20Sopenharmony_ci /* set mode to DDI */ 13408c2ecf20Sopenharmony_ci for_each_dsi_port(port, intel_dsi->ports) { 13418c2ecf20Sopenharmony_ci tmp = intel_de_read(dev_priv, ICL_DSI_IO_MODECTL(port)); 13428c2ecf20Sopenharmony_ci tmp &= ~COMBO_PHY_MODE_DSI; 13438c2ecf20Sopenharmony_ci intel_de_write(dev_priv, ICL_DSI_IO_MODECTL(port), tmp); 13448c2ecf20Sopenharmony_ci } 13458c2ecf20Sopenharmony_ci} 13468c2ecf20Sopenharmony_ci 13478c2ecf20Sopenharmony_cistatic void gen11_dsi_disable(struct intel_atomic_state *state, 13488c2ecf20Sopenharmony_ci struct intel_encoder *encoder, 13498c2ecf20Sopenharmony_ci const struct intel_crtc_state *old_crtc_state, 13508c2ecf20Sopenharmony_ci const struct drm_connector_state *old_conn_state) 13518c2ecf20Sopenharmony_ci{ 13528c2ecf20Sopenharmony_ci struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 13538c2ecf20Sopenharmony_ci 13548c2ecf20Sopenharmony_ci /* step1: turn off backlight */ 13558c2ecf20Sopenharmony_ci intel_dsi_vbt_exec_sequence(intel_dsi, MIPI_SEQ_BACKLIGHT_OFF); 13568c2ecf20Sopenharmony_ci intel_panel_disable_backlight(old_conn_state); 13578c2ecf20Sopenharmony_ci 13588c2ecf20Sopenharmony_ci /* step2d,e: disable transcoder and wait */ 13598c2ecf20Sopenharmony_ci gen11_dsi_disable_transcoder(encoder); 13608c2ecf20Sopenharmony_ci 13618c2ecf20Sopenharmony_ci /* step2f,g: powerdown panel */ 13628c2ecf20Sopenharmony_ci gen11_dsi_powerdown_panel(encoder); 13638c2ecf20Sopenharmony_ci 13648c2ecf20Sopenharmony_ci /* step2h,i,j: deconfig trancoder */ 13658c2ecf20Sopenharmony_ci gen11_dsi_deconfigure_trancoder(encoder); 13668c2ecf20Sopenharmony_ci 13678c2ecf20Sopenharmony_ci /* step3: disable port */ 13688c2ecf20Sopenharmony_ci gen11_dsi_disable_port(encoder); 13698c2ecf20Sopenharmony_ci 13708c2ecf20Sopenharmony_ci gen11_dsi_config_util_pin(encoder, false); 13718c2ecf20Sopenharmony_ci 13728c2ecf20Sopenharmony_ci /* step4: disable IO power */ 13738c2ecf20Sopenharmony_ci gen11_dsi_disable_io_power(encoder); 13748c2ecf20Sopenharmony_ci} 13758c2ecf20Sopenharmony_ci 13768c2ecf20Sopenharmony_cistatic void gen11_dsi_post_disable(struct intel_atomic_state *state, 13778c2ecf20Sopenharmony_ci struct intel_encoder *encoder, 13788c2ecf20Sopenharmony_ci const struct intel_crtc_state *old_crtc_state, 13798c2ecf20Sopenharmony_ci const struct drm_connector_state *old_conn_state) 13808c2ecf20Sopenharmony_ci{ 13818c2ecf20Sopenharmony_ci intel_crtc_vblank_off(old_crtc_state); 13828c2ecf20Sopenharmony_ci 13838c2ecf20Sopenharmony_ci intel_dsc_disable(old_crtc_state); 13848c2ecf20Sopenharmony_ci 13858c2ecf20Sopenharmony_ci skl_scaler_disable(old_crtc_state); 13868c2ecf20Sopenharmony_ci} 13878c2ecf20Sopenharmony_ci 13888c2ecf20Sopenharmony_cistatic enum drm_mode_status gen11_dsi_mode_valid(struct drm_connector *connector, 13898c2ecf20Sopenharmony_ci struct drm_display_mode *mode) 13908c2ecf20Sopenharmony_ci{ 13918c2ecf20Sopenharmony_ci /* FIXME: DSC? */ 13928c2ecf20Sopenharmony_ci return intel_dsi_mode_valid(connector, mode); 13938c2ecf20Sopenharmony_ci} 13948c2ecf20Sopenharmony_ci 13958c2ecf20Sopenharmony_cistatic void gen11_dsi_get_timings(struct intel_encoder *encoder, 13968c2ecf20Sopenharmony_ci struct intel_crtc_state *pipe_config) 13978c2ecf20Sopenharmony_ci{ 13988c2ecf20Sopenharmony_ci struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 13998c2ecf20Sopenharmony_ci struct drm_display_mode *adjusted_mode = 14008c2ecf20Sopenharmony_ci &pipe_config->hw.adjusted_mode; 14018c2ecf20Sopenharmony_ci 14028c2ecf20Sopenharmony_ci if (pipe_config->dsc.compressed_bpp) { 14038c2ecf20Sopenharmony_ci int div = pipe_config->dsc.compressed_bpp; 14048c2ecf20Sopenharmony_ci int mul = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format); 14058c2ecf20Sopenharmony_ci 14068c2ecf20Sopenharmony_ci adjusted_mode->crtc_htotal = 14078c2ecf20Sopenharmony_ci DIV_ROUND_UP(adjusted_mode->crtc_htotal * mul, div); 14088c2ecf20Sopenharmony_ci adjusted_mode->crtc_hsync_start = 14098c2ecf20Sopenharmony_ci DIV_ROUND_UP(adjusted_mode->crtc_hsync_start * mul, div); 14108c2ecf20Sopenharmony_ci adjusted_mode->crtc_hsync_end = 14118c2ecf20Sopenharmony_ci DIV_ROUND_UP(adjusted_mode->crtc_hsync_end * mul, div); 14128c2ecf20Sopenharmony_ci } 14138c2ecf20Sopenharmony_ci 14148c2ecf20Sopenharmony_ci if (intel_dsi->dual_link) { 14158c2ecf20Sopenharmony_ci adjusted_mode->crtc_hdisplay *= 2; 14168c2ecf20Sopenharmony_ci if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK) 14178c2ecf20Sopenharmony_ci adjusted_mode->crtc_hdisplay -= 14188c2ecf20Sopenharmony_ci intel_dsi->pixel_overlap; 14198c2ecf20Sopenharmony_ci adjusted_mode->crtc_htotal *= 2; 14208c2ecf20Sopenharmony_ci } 14218c2ecf20Sopenharmony_ci adjusted_mode->crtc_hblank_start = adjusted_mode->crtc_hdisplay; 14228c2ecf20Sopenharmony_ci adjusted_mode->crtc_hblank_end = adjusted_mode->crtc_htotal; 14238c2ecf20Sopenharmony_ci 14248c2ecf20Sopenharmony_ci if (intel_dsi->operation_mode == INTEL_DSI_VIDEO_MODE) { 14258c2ecf20Sopenharmony_ci if (intel_dsi->dual_link) { 14268c2ecf20Sopenharmony_ci adjusted_mode->crtc_hsync_start *= 2; 14278c2ecf20Sopenharmony_ci adjusted_mode->crtc_hsync_end *= 2; 14288c2ecf20Sopenharmony_ci } 14298c2ecf20Sopenharmony_ci } 14308c2ecf20Sopenharmony_ci adjusted_mode->crtc_vblank_start = adjusted_mode->crtc_vdisplay; 14318c2ecf20Sopenharmony_ci adjusted_mode->crtc_vblank_end = adjusted_mode->crtc_vtotal; 14328c2ecf20Sopenharmony_ci} 14338c2ecf20Sopenharmony_ci 14348c2ecf20Sopenharmony_cistatic bool gen11_dsi_is_periodic_cmd_mode(struct intel_dsi *intel_dsi) 14358c2ecf20Sopenharmony_ci{ 14368c2ecf20Sopenharmony_ci struct drm_device *dev = intel_dsi->base.base.dev; 14378c2ecf20Sopenharmony_ci struct drm_i915_private *dev_priv = to_i915(dev); 14388c2ecf20Sopenharmony_ci enum transcoder dsi_trans; 14398c2ecf20Sopenharmony_ci u32 val; 14408c2ecf20Sopenharmony_ci 14418c2ecf20Sopenharmony_ci if (intel_dsi->ports == BIT(PORT_B)) 14428c2ecf20Sopenharmony_ci dsi_trans = TRANSCODER_DSI_1; 14438c2ecf20Sopenharmony_ci else 14448c2ecf20Sopenharmony_ci dsi_trans = TRANSCODER_DSI_0; 14458c2ecf20Sopenharmony_ci 14468c2ecf20Sopenharmony_ci val = intel_de_read(dev_priv, DSI_TRANS_FUNC_CONF(dsi_trans)); 14478c2ecf20Sopenharmony_ci return (val & DSI_PERIODIC_FRAME_UPDATE_ENABLE); 14488c2ecf20Sopenharmony_ci} 14498c2ecf20Sopenharmony_ci 14508c2ecf20Sopenharmony_cistatic void gen11_dsi_get_config(struct intel_encoder *encoder, 14518c2ecf20Sopenharmony_ci struct intel_crtc_state *pipe_config) 14528c2ecf20Sopenharmony_ci{ 14538c2ecf20Sopenharmony_ci struct drm_i915_private *i915 = to_i915(encoder->base.dev); 14548c2ecf20Sopenharmony_ci struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc); 14558c2ecf20Sopenharmony_ci struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 14568c2ecf20Sopenharmony_ci 14578c2ecf20Sopenharmony_ci intel_dsc_get_config(encoder, pipe_config); 14588c2ecf20Sopenharmony_ci 14598c2ecf20Sopenharmony_ci /* FIXME: adapt icl_ddi_clock_get() for DSI and use that? */ 14608c2ecf20Sopenharmony_ci pipe_config->port_clock = intel_dpll_get_freq(i915, 14618c2ecf20Sopenharmony_ci pipe_config->shared_dpll); 14628c2ecf20Sopenharmony_ci 14638c2ecf20Sopenharmony_ci pipe_config->hw.adjusted_mode.crtc_clock = intel_dsi->pclk; 14648c2ecf20Sopenharmony_ci if (intel_dsi->dual_link) 14658c2ecf20Sopenharmony_ci pipe_config->hw.adjusted_mode.crtc_clock *= 2; 14668c2ecf20Sopenharmony_ci 14678c2ecf20Sopenharmony_ci gen11_dsi_get_timings(encoder, pipe_config); 14688c2ecf20Sopenharmony_ci pipe_config->output_types |= BIT(INTEL_OUTPUT_DSI); 14698c2ecf20Sopenharmony_ci pipe_config->pipe_bpp = bdw_get_pipemisc_bpp(crtc); 14708c2ecf20Sopenharmony_ci 14718c2ecf20Sopenharmony_ci if (gen11_dsi_is_periodic_cmd_mode(intel_dsi)) 14728c2ecf20Sopenharmony_ci pipe_config->mode_flags |= I915_MODE_FLAG_DSI_PERIODIC_CMD_MODE; 14738c2ecf20Sopenharmony_ci} 14748c2ecf20Sopenharmony_ci 14758c2ecf20Sopenharmony_cistatic int gen11_dsi_dsc_compute_config(struct intel_encoder *encoder, 14768c2ecf20Sopenharmony_ci struct intel_crtc_state *crtc_state) 14778c2ecf20Sopenharmony_ci{ 14788c2ecf20Sopenharmony_ci struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 14798c2ecf20Sopenharmony_ci struct drm_dsc_config *vdsc_cfg = &crtc_state->dsc.config; 14808c2ecf20Sopenharmony_ci int dsc_max_bpc = INTEL_GEN(dev_priv) >= 12 ? 12 : 10; 14818c2ecf20Sopenharmony_ci bool use_dsc; 14828c2ecf20Sopenharmony_ci int ret; 14838c2ecf20Sopenharmony_ci 14848c2ecf20Sopenharmony_ci use_dsc = intel_bios_get_dsc_params(encoder, crtc_state, dsc_max_bpc); 14858c2ecf20Sopenharmony_ci if (!use_dsc) 14868c2ecf20Sopenharmony_ci return 0; 14878c2ecf20Sopenharmony_ci 14888c2ecf20Sopenharmony_ci if (crtc_state->pipe_bpp < 8 * 3) 14898c2ecf20Sopenharmony_ci return -EINVAL; 14908c2ecf20Sopenharmony_ci 14918c2ecf20Sopenharmony_ci /* FIXME: split only when necessary */ 14928c2ecf20Sopenharmony_ci if (crtc_state->dsc.slice_count > 1) 14938c2ecf20Sopenharmony_ci crtc_state->dsc.dsc_split = true; 14948c2ecf20Sopenharmony_ci 14958c2ecf20Sopenharmony_ci vdsc_cfg->convert_rgb = true; 14968c2ecf20Sopenharmony_ci 14978c2ecf20Sopenharmony_ci ret = intel_dsc_compute_params(encoder, crtc_state); 14988c2ecf20Sopenharmony_ci if (ret) 14998c2ecf20Sopenharmony_ci return ret; 15008c2ecf20Sopenharmony_ci 15018c2ecf20Sopenharmony_ci /* DSI specific sanity checks on the common code */ 15028c2ecf20Sopenharmony_ci drm_WARN_ON(&dev_priv->drm, vdsc_cfg->vbr_enable); 15038c2ecf20Sopenharmony_ci drm_WARN_ON(&dev_priv->drm, vdsc_cfg->simple_422); 15048c2ecf20Sopenharmony_ci drm_WARN_ON(&dev_priv->drm, 15058c2ecf20Sopenharmony_ci vdsc_cfg->pic_width % vdsc_cfg->slice_width); 15068c2ecf20Sopenharmony_ci drm_WARN_ON(&dev_priv->drm, vdsc_cfg->slice_height < 8); 15078c2ecf20Sopenharmony_ci drm_WARN_ON(&dev_priv->drm, 15088c2ecf20Sopenharmony_ci vdsc_cfg->pic_height % vdsc_cfg->slice_height); 15098c2ecf20Sopenharmony_ci 15108c2ecf20Sopenharmony_ci ret = drm_dsc_compute_rc_parameters(vdsc_cfg); 15118c2ecf20Sopenharmony_ci if (ret) 15128c2ecf20Sopenharmony_ci return ret; 15138c2ecf20Sopenharmony_ci 15148c2ecf20Sopenharmony_ci crtc_state->dsc.compression_enable = true; 15158c2ecf20Sopenharmony_ci 15168c2ecf20Sopenharmony_ci return 0; 15178c2ecf20Sopenharmony_ci} 15188c2ecf20Sopenharmony_ci 15198c2ecf20Sopenharmony_cistatic int gen11_dsi_compute_config(struct intel_encoder *encoder, 15208c2ecf20Sopenharmony_ci struct intel_crtc_state *pipe_config, 15218c2ecf20Sopenharmony_ci struct drm_connector_state *conn_state) 15228c2ecf20Sopenharmony_ci{ 15238c2ecf20Sopenharmony_ci struct drm_i915_private *i915 = to_i915(encoder->base.dev); 15248c2ecf20Sopenharmony_ci struct intel_dsi *intel_dsi = container_of(encoder, struct intel_dsi, 15258c2ecf20Sopenharmony_ci base); 15268c2ecf20Sopenharmony_ci struct intel_connector *intel_connector = intel_dsi->attached_connector; 15278c2ecf20Sopenharmony_ci const struct drm_display_mode *fixed_mode = 15288c2ecf20Sopenharmony_ci intel_connector->panel.fixed_mode; 15298c2ecf20Sopenharmony_ci struct drm_display_mode *adjusted_mode = 15308c2ecf20Sopenharmony_ci &pipe_config->hw.adjusted_mode; 15318c2ecf20Sopenharmony_ci int ret; 15328c2ecf20Sopenharmony_ci 15338c2ecf20Sopenharmony_ci pipe_config->output_format = INTEL_OUTPUT_FORMAT_RGB; 15348c2ecf20Sopenharmony_ci intel_fixed_panel_mode(fixed_mode, adjusted_mode); 15358c2ecf20Sopenharmony_ci 15368c2ecf20Sopenharmony_ci ret = intel_pch_panel_fitting(pipe_config, conn_state); 15378c2ecf20Sopenharmony_ci if (ret) 15388c2ecf20Sopenharmony_ci return ret; 15398c2ecf20Sopenharmony_ci 15408c2ecf20Sopenharmony_ci adjusted_mode->flags = 0; 15418c2ecf20Sopenharmony_ci 15428c2ecf20Sopenharmony_ci /* Dual link goes to trancoder DSI'0' */ 15438c2ecf20Sopenharmony_ci if (intel_dsi->ports == BIT(PORT_B)) 15448c2ecf20Sopenharmony_ci pipe_config->cpu_transcoder = TRANSCODER_DSI_1; 15458c2ecf20Sopenharmony_ci else 15468c2ecf20Sopenharmony_ci pipe_config->cpu_transcoder = TRANSCODER_DSI_0; 15478c2ecf20Sopenharmony_ci 15488c2ecf20Sopenharmony_ci if (intel_dsi->pixel_format == MIPI_DSI_FMT_RGB888) 15498c2ecf20Sopenharmony_ci pipe_config->pipe_bpp = 24; 15508c2ecf20Sopenharmony_ci else 15518c2ecf20Sopenharmony_ci pipe_config->pipe_bpp = 18; 15528c2ecf20Sopenharmony_ci 15538c2ecf20Sopenharmony_ci pipe_config->clock_set = true; 15548c2ecf20Sopenharmony_ci 15558c2ecf20Sopenharmony_ci if (gen11_dsi_dsc_compute_config(encoder, pipe_config)) 15568c2ecf20Sopenharmony_ci drm_dbg_kms(&i915->drm, "Attempting to use DSC failed\n"); 15578c2ecf20Sopenharmony_ci 15588c2ecf20Sopenharmony_ci pipe_config->port_clock = afe_clk(encoder, pipe_config) / 5; 15598c2ecf20Sopenharmony_ci 15608c2ecf20Sopenharmony_ci /* 15618c2ecf20Sopenharmony_ci * In case of TE GATE cmd mode, we 15628c2ecf20Sopenharmony_ci * receive TE from the slave if 15638c2ecf20Sopenharmony_ci * dual link is enabled 15648c2ecf20Sopenharmony_ci */ 15658c2ecf20Sopenharmony_ci if (is_cmd_mode(intel_dsi)) { 15668c2ecf20Sopenharmony_ci if (intel_dsi->ports == (BIT(PORT_B) | BIT(PORT_A))) 15678c2ecf20Sopenharmony_ci pipe_config->mode_flags |= 15688c2ecf20Sopenharmony_ci I915_MODE_FLAG_DSI_USE_TE1 | 15698c2ecf20Sopenharmony_ci I915_MODE_FLAG_DSI_USE_TE0; 15708c2ecf20Sopenharmony_ci else if (intel_dsi->ports == BIT(PORT_B)) 15718c2ecf20Sopenharmony_ci pipe_config->mode_flags |= 15728c2ecf20Sopenharmony_ci I915_MODE_FLAG_DSI_USE_TE1; 15738c2ecf20Sopenharmony_ci else 15748c2ecf20Sopenharmony_ci pipe_config->mode_flags |= 15758c2ecf20Sopenharmony_ci I915_MODE_FLAG_DSI_USE_TE0; 15768c2ecf20Sopenharmony_ci } 15778c2ecf20Sopenharmony_ci 15788c2ecf20Sopenharmony_ci return 0; 15798c2ecf20Sopenharmony_ci} 15808c2ecf20Sopenharmony_ci 15818c2ecf20Sopenharmony_cistatic void gen11_dsi_get_power_domains(struct intel_encoder *encoder, 15828c2ecf20Sopenharmony_ci struct intel_crtc_state *crtc_state) 15838c2ecf20Sopenharmony_ci{ 15848c2ecf20Sopenharmony_ci struct drm_i915_private *i915 = to_i915(encoder->base.dev); 15858c2ecf20Sopenharmony_ci 15868c2ecf20Sopenharmony_ci get_dsi_io_power_domains(i915, 15878c2ecf20Sopenharmony_ci enc_to_intel_dsi(encoder)); 15888c2ecf20Sopenharmony_ci} 15898c2ecf20Sopenharmony_ci 15908c2ecf20Sopenharmony_cistatic bool gen11_dsi_get_hw_state(struct intel_encoder *encoder, 15918c2ecf20Sopenharmony_ci enum pipe *pipe) 15928c2ecf20Sopenharmony_ci{ 15938c2ecf20Sopenharmony_ci struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); 15948c2ecf20Sopenharmony_ci struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); 15958c2ecf20Sopenharmony_ci enum transcoder dsi_trans; 15968c2ecf20Sopenharmony_ci intel_wakeref_t wakeref; 15978c2ecf20Sopenharmony_ci enum port port; 15988c2ecf20Sopenharmony_ci bool ret = false; 15998c2ecf20Sopenharmony_ci u32 tmp; 16008c2ecf20Sopenharmony_ci 16018c2ecf20Sopenharmony_ci wakeref = intel_display_power_get_if_enabled(dev_priv, 16028c2ecf20Sopenharmony_ci encoder->power_domain); 16038c2ecf20Sopenharmony_ci if (!wakeref) 16048c2ecf20Sopenharmony_ci return false; 16058c2ecf20Sopenharmony_ci 16068c2ecf20Sopenharmony_ci for_each_dsi_port(port, intel_dsi->ports) { 16078c2ecf20Sopenharmony_ci dsi_trans = dsi_port_to_transcoder(port); 16088c2ecf20Sopenharmony_ci tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(dsi_trans)); 16098c2ecf20Sopenharmony_ci switch (tmp & TRANS_DDI_EDP_INPUT_MASK) { 16108c2ecf20Sopenharmony_ci case TRANS_DDI_EDP_INPUT_A_ON: 16118c2ecf20Sopenharmony_ci *pipe = PIPE_A; 16128c2ecf20Sopenharmony_ci break; 16138c2ecf20Sopenharmony_ci case TRANS_DDI_EDP_INPUT_B_ONOFF: 16148c2ecf20Sopenharmony_ci *pipe = PIPE_B; 16158c2ecf20Sopenharmony_ci break; 16168c2ecf20Sopenharmony_ci case TRANS_DDI_EDP_INPUT_C_ONOFF: 16178c2ecf20Sopenharmony_ci *pipe = PIPE_C; 16188c2ecf20Sopenharmony_ci break; 16198c2ecf20Sopenharmony_ci case TRANS_DDI_EDP_INPUT_D_ONOFF: 16208c2ecf20Sopenharmony_ci *pipe = PIPE_D; 16218c2ecf20Sopenharmony_ci break; 16228c2ecf20Sopenharmony_ci default: 16238c2ecf20Sopenharmony_ci drm_err(&dev_priv->drm, "Invalid PIPE input\n"); 16248c2ecf20Sopenharmony_ci goto out; 16258c2ecf20Sopenharmony_ci } 16268c2ecf20Sopenharmony_ci 16278c2ecf20Sopenharmony_ci tmp = intel_de_read(dev_priv, PIPECONF(dsi_trans)); 16288c2ecf20Sopenharmony_ci ret = tmp & PIPECONF_ENABLE; 16298c2ecf20Sopenharmony_ci } 16308c2ecf20Sopenharmony_ciout: 16318c2ecf20Sopenharmony_ci intel_display_power_put(dev_priv, encoder->power_domain, wakeref); 16328c2ecf20Sopenharmony_ci return ret; 16338c2ecf20Sopenharmony_ci} 16348c2ecf20Sopenharmony_ci 16358c2ecf20Sopenharmony_cistatic void gen11_dsi_encoder_destroy(struct drm_encoder *encoder) 16368c2ecf20Sopenharmony_ci{ 16378c2ecf20Sopenharmony_ci intel_encoder_destroy(encoder); 16388c2ecf20Sopenharmony_ci} 16398c2ecf20Sopenharmony_ci 16408c2ecf20Sopenharmony_cistatic const struct drm_encoder_funcs gen11_dsi_encoder_funcs = { 16418c2ecf20Sopenharmony_ci .destroy = gen11_dsi_encoder_destroy, 16428c2ecf20Sopenharmony_ci}; 16438c2ecf20Sopenharmony_ci 16448c2ecf20Sopenharmony_cistatic const struct drm_connector_funcs gen11_dsi_connector_funcs = { 16458c2ecf20Sopenharmony_ci .detect = intel_panel_detect, 16468c2ecf20Sopenharmony_ci .late_register = intel_connector_register, 16478c2ecf20Sopenharmony_ci .early_unregister = intel_connector_unregister, 16488c2ecf20Sopenharmony_ci .destroy = intel_connector_destroy, 16498c2ecf20Sopenharmony_ci .fill_modes = drm_helper_probe_single_connector_modes, 16508c2ecf20Sopenharmony_ci .atomic_get_property = intel_digital_connector_atomic_get_property, 16518c2ecf20Sopenharmony_ci .atomic_set_property = intel_digital_connector_atomic_set_property, 16528c2ecf20Sopenharmony_ci .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, 16538c2ecf20Sopenharmony_ci .atomic_duplicate_state = intel_digital_connector_duplicate_state, 16548c2ecf20Sopenharmony_ci}; 16558c2ecf20Sopenharmony_ci 16568c2ecf20Sopenharmony_cistatic const struct drm_connector_helper_funcs gen11_dsi_connector_helper_funcs = { 16578c2ecf20Sopenharmony_ci .get_modes = intel_dsi_get_modes, 16588c2ecf20Sopenharmony_ci .mode_valid = gen11_dsi_mode_valid, 16598c2ecf20Sopenharmony_ci .atomic_check = intel_digital_connector_atomic_check, 16608c2ecf20Sopenharmony_ci}; 16618c2ecf20Sopenharmony_ci 16628c2ecf20Sopenharmony_cistatic int gen11_dsi_host_attach(struct mipi_dsi_host *host, 16638c2ecf20Sopenharmony_ci struct mipi_dsi_device *dsi) 16648c2ecf20Sopenharmony_ci{ 16658c2ecf20Sopenharmony_ci return 0; 16668c2ecf20Sopenharmony_ci} 16678c2ecf20Sopenharmony_ci 16688c2ecf20Sopenharmony_cistatic int gen11_dsi_host_detach(struct mipi_dsi_host *host, 16698c2ecf20Sopenharmony_ci struct mipi_dsi_device *dsi) 16708c2ecf20Sopenharmony_ci{ 16718c2ecf20Sopenharmony_ci return 0; 16728c2ecf20Sopenharmony_ci} 16738c2ecf20Sopenharmony_ci 16748c2ecf20Sopenharmony_cistatic ssize_t gen11_dsi_host_transfer(struct mipi_dsi_host *host, 16758c2ecf20Sopenharmony_ci const struct mipi_dsi_msg *msg) 16768c2ecf20Sopenharmony_ci{ 16778c2ecf20Sopenharmony_ci struct intel_dsi_host *intel_dsi_host = to_intel_dsi_host(host); 16788c2ecf20Sopenharmony_ci struct mipi_dsi_packet dsi_pkt; 16798c2ecf20Sopenharmony_ci ssize_t ret; 16808c2ecf20Sopenharmony_ci bool enable_lpdt = false; 16818c2ecf20Sopenharmony_ci 16828c2ecf20Sopenharmony_ci ret = mipi_dsi_create_packet(&dsi_pkt, msg); 16838c2ecf20Sopenharmony_ci if (ret < 0) 16848c2ecf20Sopenharmony_ci return ret; 16858c2ecf20Sopenharmony_ci 16868c2ecf20Sopenharmony_ci if (msg->flags & MIPI_DSI_MSG_USE_LPM) 16878c2ecf20Sopenharmony_ci enable_lpdt = true; 16888c2ecf20Sopenharmony_ci 16898c2ecf20Sopenharmony_ci /* send packet header */ 16908c2ecf20Sopenharmony_ci ret = dsi_send_pkt_hdr(intel_dsi_host, dsi_pkt, enable_lpdt); 16918c2ecf20Sopenharmony_ci if (ret < 0) 16928c2ecf20Sopenharmony_ci return ret; 16938c2ecf20Sopenharmony_ci 16948c2ecf20Sopenharmony_ci /* only long packet contains payload */ 16958c2ecf20Sopenharmony_ci if (mipi_dsi_packet_format_is_long(msg->type)) { 16968c2ecf20Sopenharmony_ci ret = dsi_send_pkt_payld(intel_dsi_host, dsi_pkt); 16978c2ecf20Sopenharmony_ci if (ret < 0) 16988c2ecf20Sopenharmony_ci return ret; 16998c2ecf20Sopenharmony_ci } 17008c2ecf20Sopenharmony_ci 17018c2ecf20Sopenharmony_ci //TODO: add payload receive code if needed 17028c2ecf20Sopenharmony_ci 17038c2ecf20Sopenharmony_ci ret = sizeof(dsi_pkt.header) + dsi_pkt.payload_length; 17048c2ecf20Sopenharmony_ci 17058c2ecf20Sopenharmony_ci return ret; 17068c2ecf20Sopenharmony_ci} 17078c2ecf20Sopenharmony_ci 17088c2ecf20Sopenharmony_cistatic const struct mipi_dsi_host_ops gen11_dsi_host_ops = { 17098c2ecf20Sopenharmony_ci .attach = gen11_dsi_host_attach, 17108c2ecf20Sopenharmony_ci .detach = gen11_dsi_host_detach, 17118c2ecf20Sopenharmony_ci .transfer = gen11_dsi_host_transfer, 17128c2ecf20Sopenharmony_ci}; 17138c2ecf20Sopenharmony_ci 17148c2ecf20Sopenharmony_ci#define ICL_PREPARE_CNT_MAX 0x7 17158c2ecf20Sopenharmony_ci#define ICL_CLK_ZERO_CNT_MAX 0xf 17168c2ecf20Sopenharmony_ci#define ICL_TRAIL_CNT_MAX 0x7 17178c2ecf20Sopenharmony_ci#define ICL_TCLK_PRE_CNT_MAX 0x3 17188c2ecf20Sopenharmony_ci#define ICL_TCLK_POST_CNT_MAX 0x7 17198c2ecf20Sopenharmony_ci#define ICL_HS_ZERO_CNT_MAX 0xf 17208c2ecf20Sopenharmony_ci#define ICL_EXIT_ZERO_CNT_MAX 0x7 17218c2ecf20Sopenharmony_ci 17228c2ecf20Sopenharmony_cistatic void icl_dphy_param_init(struct intel_dsi *intel_dsi) 17238c2ecf20Sopenharmony_ci{ 17248c2ecf20Sopenharmony_ci struct drm_device *dev = intel_dsi->base.base.dev; 17258c2ecf20Sopenharmony_ci struct drm_i915_private *dev_priv = to_i915(dev); 17268c2ecf20Sopenharmony_ci struct mipi_config *mipi_config = dev_priv->vbt.dsi.config; 17278c2ecf20Sopenharmony_ci u32 tlpx_ns; 17288c2ecf20Sopenharmony_ci u32 prepare_cnt, exit_zero_cnt, clk_zero_cnt, trail_cnt; 17298c2ecf20Sopenharmony_ci u32 ths_prepare_ns, tclk_trail_ns; 17308c2ecf20Sopenharmony_ci u32 hs_zero_cnt; 17318c2ecf20Sopenharmony_ci u32 tclk_pre_cnt, tclk_post_cnt; 17328c2ecf20Sopenharmony_ci 17338c2ecf20Sopenharmony_ci tlpx_ns = intel_dsi_tlpx_ns(intel_dsi); 17348c2ecf20Sopenharmony_ci 17358c2ecf20Sopenharmony_ci tclk_trail_ns = max(mipi_config->tclk_trail, mipi_config->ths_trail); 17368c2ecf20Sopenharmony_ci ths_prepare_ns = max(mipi_config->ths_prepare, 17378c2ecf20Sopenharmony_ci mipi_config->tclk_prepare); 17388c2ecf20Sopenharmony_ci 17398c2ecf20Sopenharmony_ci /* 17408c2ecf20Sopenharmony_ci * prepare cnt in escape clocks 17418c2ecf20Sopenharmony_ci * this field represents a hexadecimal value with a precision 17428c2ecf20Sopenharmony_ci * of 1.2 – i.e. the most significant bit is the integer 17438c2ecf20Sopenharmony_ci * and the least significant 2 bits are fraction bits. 17448c2ecf20Sopenharmony_ci * so, the field can represent a range of 0.25 to 1.75 17458c2ecf20Sopenharmony_ci */ 17468c2ecf20Sopenharmony_ci prepare_cnt = DIV_ROUND_UP(ths_prepare_ns * 4, tlpx_ns); 17478c2ecf20Sopenharmony_ci if (prepare_cnt > ICL_PREPARE_CNT_MAX) { 17488c2ecf20Sopenharmony_ci drm_dbg_kms(&dev_priv->drm, "prepare_cnt out of range (%d)\n", 17498c2ecf20Sopenharmony_ci prepare_cnt); 17508c2ecf20Sopenharmony_ci prepare_cnt = ICL_PREPARE_CNT_MAX; 17518c2ecf20Sopenharmony_ci } 17528c2ecf20Sopenharmony_ci 17538c2ecf20Sopenharmony_ci /* clk zero count in escape clocks */ 17548c2ecf20Sopenharmony_ci clk_zero_cnt = DIV_ROUND_UP(mipi_config->tclk_prepare_clkzero - 17558c2ecf20Sopenharmony_ci ths_prepare_ns, tlpx_ns); 17568c2ecf20Sopenharmony_ci if (clk_zero_cnt > ICL_CLK_ZERO_CNT_MAX) { 17578c2ecf20Sopenharmony_ci drm_dbg_kms(&dev_priv->drm, 17588c2ecf20Sopenharmony_ci "clk_zero_cnt out of range (%d)\n", clk_zero_cnt); 17598c2ecf20Sopenharmony_ci clk_zero_cnt = ICL_CLK_ZERO_CNT_MAX; 17608c2ecf20Sopenharmony_ci } 17618c2ecf20Sopenharmony_ci 17628c2ecf20Sopenharmony_ci /* trail cnt in escape clocks*/ 17638c2ecf20Sopenharmony_ci trail_cnt = DIV_ROUND_UP(tclk_trail_ns, tlpx_ns); 17648c2ecf20Sopenharmony_ci if (trail_cnt > ICL_TRAIL_CNT_MAX) { 17658c2ecf20Sopenharmony_ci drm_dbg_kms(&dev_priv->drm, "trail_cnt out of range (%d)\n", 17668c2ecf20Sopenharmony_ci trail_cnt); 17678c2ecf20Sopenharmony_ci trail_cnt = ICL_TRAIL_CNT_MAX; 17688c2ecf20Sopenharmony_ci } 17698c2ecf20Sopenharmony_ci 17708c2ecf20Sopenharmony_ci /* tclk pre count in escape clocks */ 17718c2ecf20Sopenharmony_ci tclk_pre_cnt = DIV_ROUND_UP(mipi_config->tclk_pre, tlpx_ns); 17728c2ecf20Sopenharmony_ci if (tclk_pre_cnt > ICL_TCLK_PRE_CNT_MAX) { 17738c2ecf20Sopenharmony_ci drm_dbg_kms(&dev_priv->drm, 17748c2ecf20Sopenharmony_ci "tclk_pre_cnt out of range (%d)\n", tclk_pre_cnt); 17758c2ecf20Sopenharmony_ci tclk_pre_cnt = ICL_TCLK_PRE_CNT_MAX; 17768c2ecf20Sopenharmony_ci } 17778c2ecf20Sopenharmony_ci 17788c2ecf20Sopenharmony_ci /* tclk post count in escape clocks */ 17798c2ecf20Sopenharmony_ci tclk_post_cnt = DIV_ROUND_UP(mipi_config->tclk_post, tlpx_ns); 17808c2ecf20Sopenharmony_ci if (tclk_post_cnt > ICL_TCLK_POST_CNT_MAX) { 17818c2ecf20Sopenharmony_ci drm_dbg_kms(&dev_priv->drm, 17828c2ecf20Sopenharmony_ci "tclk_post_cnt out of range (%d)\n", 17838c2ecf20Sopenharmony_ci tclk_post_cnt); 17848c2ecf20Sopenharmony_ci tclk_post_cnt = ICL_TCLK_POST_CNT_MAX; 17858c2ecf20Sopenharmony_ci } 17868c2ecf20Sopenharmony_ci 17878c2ecf20Sopenharmony_ci /* hs zero cnt in escape clocks */ 17888c2ecf20Sopenharmony_ci hs_zero_cnt = DIV_ROUND_UP(mipi_config->ths_prepare_hszero - 17898c2ecf20Sopenharmony_ci ths_prepare_ns, tlpx_ns); 17908c2ecf20Sopenharmony_ci if (hs_zero_cnt > ICL_HS_ZERO_CNT_MAX) { 17918c2ecf20Sopenharmony_ci drm_dbg_kms(&dev_priv->drm, "hs_zero_cnt out of range (%d)\n", 17928c2ecf20Sopenharmony_ci hs_zero_cnt); 17938c2ecf20Sopenharmony_ci hs_zero_cnt = ICL_HS_ZERO_CNT_MAX; 17948c2ecf20Sopenharmony_ci } 17958c2ecf20Sopenharmony_ci 17968c2ecf20Sopenharmony_ci /* hs exit zero cnt in escape clocks */ 17978c2ecf20Sopenharmony_ci exit_zero_cnt = DIV_ROUND_UP(mipi_config->ths_exit, tlpx_ns); 17988c2ecf20Sopenharmony_ci if (exit_zero_cnt > ICL_EXIT_ZERO_CNT_MAX) { 17998c2ecf20Sopenharmony_ci drm_dbg_kms(&dev_priv->drm, 18008c2ecf20Sopenharmony_ci "exit_zero_cnt out of range (%d)\n", 18018c2ecf20Sopenharmony_ci exit_zero_cnt); 18028c2ecf20Sopenharmony_ci exit_zero_cnt = ICL_EXIT_ZERO_CNT_MAX; 18038c2ecf20Sopenharmony_ci } 18048c2ecf20Sopenharmony_ci 18058c2ecf20Sopenharmony_ci /* clock lane dphy timings */ 18068c2ecf20Sopenharmony_ci intel_dsi->dphy_reg = (CLK_PREPARE_OVERRIDE | 18078c2ecf20Sopenharmony_ci CLK_PREPARE(prepare_cnt) | 18088c2ecf20Sopenharmony_ci CLK_ZERO_OVERRIDE | 18098c2ecf20Sopenharmony_ci CLK_ZERO(clk_zero_cnt) | 18108c2ecf20Sopenharmony_ci CLK_PRE_OVERRIDE | 18118c2ecf20Sopenharmony_ci CLK_PRE(tclk_pre_cnt) | 18128c2ecf20Sopenharmony_ci CLK_POST_OVERRIDE | 18138c2ecf20Sopenharmony_ci CLK_POST(tclk_post_cnt) | 18148c2ecf20Sopenharmony_ci CLK_TRAIL_OVERRIDE | 18158c2ecf20Sopenharmony_ci CLK_TRAIL(trail_cnt)); 18168c2ecf20Sopenharmony_ci 18178c2ecf20Sopenharmony_ci /* data lanes dphy timings */ 18188c2ecf20Sopenharmony_ci intel_dsi->dphy_data_lane_reg = (HS_PREPARE_OVERRIDE | 18198c2ecf20Sopenharmony_ci HS_PREPARE(prepare_cnt) | 18208c2ecf20Sopenharmony_ci HS_ZERO_OVERRIDE | 18218c2ecf20Sopenharmony_ci HS_ZERO(hs_zero_cnt) | 18228c2ecf20Sopenharmony_ci HS_TRAIL_OVERRIDE | 18238c2ecf20Sopenharmony_ci HS_TRAIL(trail_cnt) | 18248c2ecf20Sopenharmony_ci HS_EXIT_OVERRIDE | 18258c2ecf20Sopenharmony_ci HS_EXIT(exit_zero_cnt)); 18268c2ecf20Sopenharmony_ci 18278c2ecf20Sopenharmony_ci intel_dsi_log_params(intel_dsi); 18288c2ecf20Sopenharmony_ci} 18298c2ecf20Sopenharmony_ci 18308c2ecf20Sopenharmony_cistatic void icl_dsi_add_properties(struct intel_connector *connector) 18318c2ecf20Sopenharmony_ci{ 18328c2ecf20Sopenharmony_ci u32 allowed_scalers; 18338c2ecf20Sopenharmony_ci 18348c2ecf20Sopenharmony_ci allowed_scalers = BIT(DRM_MODE_SCALE_ASPECT) | 18358c2ecf20Sopenharmony_ci BIT(DRM_MODE_SCALE_FULLSCREEN) | 18368c2ecf20Sopenharmony_ci BIT(DRM_MODE_SCALE_CENTER); 18378c2ecf20Sopenharmony_ci 18388c2ecf20Sopenharmony_ci drm_connector_attach_scaling_mode_property(&connector->base, 18398c2ecf20Sopenharmony_ci allowed_scalers); 18408c2ecf20Sopenharmony_ci 18418c2ecf20Sopenharmony_ci connector->base.state->scaling_mode = DRM_MODE_SCALE_ASPECT; 18428c2ecf20Sopenharmony_ci 18438c2ecf20Sopenharmony_ci drm_connector_set_panel_orientation_with_quirk(&connector->base, 18448c2ecf20Sopenharmony_ci intel_dsi_get_panel_orientation(connector), 18458c2ecf20Sopenharmony_ci connector->panel.fixed_mode->hdisplay, 18468c2ecf20Sopenharmony_ci connector->panel.fixed_mode->vdisplay); 18478c2ecf20Sopenharmony_ci} 18488c2ecf20Sopenharmony_ci 18498c2ecf20Sopenharmony_civoid icl_dsi_init(struct drm_i915_private *dev_priv) 18508c2ecf20Sopenharmony_ci{ 18518c2ecf20Sopenharmony_ci struct drm_device *dev = &dev_priv->drm; 18528c2ecf20Sopenharmony_ci struct intel_dsi *intel_dsi; 18538c2ecf20Sopenharmony_ci struct intel_encoder *encoder; 18548c2ecf20Sopenharmony_ci struct intel_connector *intel_connector; 18558c2ecf20Sopenharmony_ci struct drm_connector *connector; 18568c2ecf20Sopenharmony_ci struct drm_display_mode *fixed_mode; 18578c2ecf20Sopenharmony_ci enum port port; 18588c2ecf20Sopenharmony_ci 18598c2ecf20Sopenharmony_ci if (!intel_bios_is_dsi_present(dev_priv, &port)) 18608c2ecf20Sopenharmony_ci return; 18618c2ecf20Sopenharmony_ci 18628c2ecf20Sopenharmony_ci intel_dsi = kzalloc(sizeof(*intel_dsi), GFP_KERNEL); 18638c2ecf20Sopenharmony_ci if (!intel_dsi) 18648c2ecf20Sopenharmony_ci return; 18658c2ecf20Sopenharmony_ci 18668c2ecf20Sopenharmony_ci intel_connector = intel_connector_alloc(); 18678c2ecf20Sopenharmony_ci if (!intel_connector) { 18688c2ecf20Sopenharmony_ci kfree(intel_dsi); 18698c2ecf20Sopenharmony_ci return; 18708c2ecf20Sopenharmony_ci } 18718c2ecf20Sopenharmony_ci 18728c2ecf20Sopenharmony_ci encoder = &intel_dsi->base; 18738c2ecf20Sopenharmony_ci intel_dsi->attached_connector = intel_connector; 18748c2ecf20Sopenharmony_ci connector = &intel_connector->base; 18758c2ecf20Sopenharmony_ci 18768c2ecf20Sopenharmony_ci /* register DSI encoder with DRM subsystem */ 18778c2ecf20Sopenharmony_ci drm_encoder_init(dev, &encoder->base, &gen11_dsi_encoder_funcs, 18788c2ecf20Sopenharmony_ci DRM_MODE_ENCODER_DSI, "DSI %c", port_name(port)); 18798c2ecf20Sopenharmony_ci 18808c2ecf20Sopenharmony_ci encoder->pre_pll_enable = gen11_dsi_pre_pll_enable; 18818c2ecf20Sopenharmony_ci encoder->pre_enable = gen11_dsi_pre_enable; 18828c2ecf20Sopenharmony_ci encoder->enable = gen11_dsi_enable; 18838c2ecf20Sopenharmony_ci encoder->disable = gen11_dsi_disable; 18848c2ecf20Sopenharmony_ci encoder->post_disable = gen11_dsi_post_disable; 18858c2ecf20Sopenharmony_ci encoder->port = port; 18868c2ecf20Sopenharmony_ci encoder->get_config = gen11_dsi_get_config; 18878c2ecf20Sopenharmony_ci encoder->update_pipe = intel_panel_update_backlight; 18888c2ecf20Sopenharmony_ci encoder->compute_config = gen11_dsi_compute_config; 18898c2ecf20Sopenharmony_ci encoder->get_hw_state = gen11_dsi_get_hw_state; 18908c2ecf20Sopenharmony_ci encoder->type = INTEL_OUTPUT_DSI; 18918c2ecf20Sopenharmony_ci encoder->cloneable = 0; 18928c2ecf20Sopenharmony_ci encoder->pipe_mask = ~0; 18938c2ecf20Sopenharmony_ci encoder->power_domain = POWER_DOMAIN_PORT_DSI; 18948c2ecf20Sopenharmony_ci encoder->get_power_domains = gen11_dsi_get_power_domains; 18958c2ecf20Sopenharmony_ci 18968c2ecf20Sopenharmony_ci /* register DSI connector with DRM subsystem */ 18978c2ecf20Sopenharmony_ci drm_connector_init(dev, connector, &gen11_dsi_connector_funcs, 18988c2ecf20Sopenharmony_ci DRM_MODE_CONNECTOR_DSI); 18998c2ecf20Sopenharmony_ci drm_connector_helper_add(connector, &gen11_dsi_connector_helper_funcs); 19008c2ecf20Sopenharmony_ci connector->display_info.subpixel_order = SubPixelHorizontalRGB; 19018c2ecf20Sopenharmony_ci connector->interlace_allowed = false; 19028c2ecf20Sopenharmony_ci connector->doublescan_allowed = false; 19038c2ecf20Sopenharmony_ci intel_connector->get_hw_state = intel_connector_get_hw_state; 19048c2ecf20Sopenharmony_ci 19058c2ecf20Sopenharmony_ci /* attach connector to encoder */ 19068c2ecf20Sopenharmony_ci intel_connector_attach_encoder(intel_connector, encoder); 19078c2ecf20Sopenharmony_ci 19088c2ecf20Sopenharmony_ci mutex_lock(&dev->mode_config.mutex); 19098c2ecf20Sopenharmony_ci fixed_mode = intel_panel_vbt_fixed_mode(intel_connector); 19108c2ecf20Sopenharmony_ci mutex_unlock(&dev->mode_config.mutex); 19118c2ecf20Sopenharmony_ci 19128c2ecf20Sopenharmony_ci if (!fixed_mode) { 19138c2ecf20Sopenharmony_ci drm_err(&dev_priv->drm, "DSI fixed mode info missing\n"); 19148c2ecf20Sopenharmony_ci goto err; 19158c2ecf20Sopenharmony_ci } 19168c2ecf20Sopenharmony_ci 19178c2ecf20Sopenharmony_ci intel_panel_init(&intel_connector->panel, fixed_mode, NULL); 19188c2ecf20Sopenharmony_ci intel_panel_setup_backlight(connector, INVALID_PIPE); 19198c2ecf20Sopenharmony_ci 19208c2ecf20Sopenharmony_ci if (dev_priv->vbt.dsi.config->dual_link) 19218c2ecf20Sopenharmony_ci intel_dsi->ports = BIT(PORT_A) | BIT(PORT_B); 19228c2ecf20Sopenharmony_ci else 19238c2ecf20Sopenharmony_ci intel_dsi->ports = BIT(port); 19248c2ecf20Sopenharmony_ci 19258c2ecf20Sopenharmony_ci intel_dsi->dcs_backlight_ports = dev_priv->vbt.dsi.bl_ports; 19268c2ecf20Sopenharmony_ci intel_dsi->dcs_cabc_ports = dev_priv->vbt.dsi.cabc_ports; 19278c2ecf20Sopenharmony_ci 19288c2ecf20Sopenharmony_ci for_each_dsi_port(port, intel_dsi->ports) { 19298c2ecf20Sopenharmony_ci struct intel_dsi_host *host; 19308c2ecf20Sopenharmony_ci 19318c2ecf20Sopenharmony_ci host = intel_dsi_host_init(intel_dsi, &gen11_dsi_host_ops, port); 19328c2ecf20Sopenharmony_ci if (!host) 19338c2ecf20Sopenharmony_ci goto err; 19348c2ecf20Sopenharmony_ci 19358c2ecf20Sopenharmony_ci intel_dsi->dsi_hosts[port] = host; 19368c2ecf20Sopenharmony_ci } 19378c2ecf20Sopenharmony_ci 19388c2ecf20Sopenharmony_ci if (!intel_dsi_vbt_init(intel_dsi, MIPI_DSI_GENERIC_PANEL_ID)) { 19398c2ecf20Sopenharmony_ci drm_dbg_kms(&dev_priv->drm, "no device found\n"); 19408c2ecf20Sopenharmony_ci goto err; 19418c2ecf20Sopenharmony_ci } 19428c2ecf20Sopenharmony_ci 19438c2ecf20Sopenharmony_ci icl_dphy_param_init(intel_dsi); 19448c2ecf20Sopenharmony_ci 19458c2ecf20Sopenharmony_ci icl_dsi_add_properties(intel_connector); 19468c2ecf20Sopenharmony_ci return; 19478c2ecf20Sopenharmony_ci 19488c2ecf20Sopenharmony_cierr: 19498c2ecf20Sopenharmony_ci drm_connector_cleanup(connector); 19508c2ecf20Sopenharmony_ci drm_encoder_cleanup(&encoder->base); 19518c2ecf20Sopenharmony_ci kfree(intel_dsi); 19528c2ecf20Sopenharmony_ci kfree(intel_connector); 19538c2ecf20Sopenharmony_ci} 1954