18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 28c2ecf20Sopenharmony_ci/************************************************************************** 38c2ecf20Sopenharmony_ci * Copyright (c) 2011, Intel Corporation. 48c2ecf20Sopenharmony_ci * All Rights Reserved. 58c2ecf20Sopenharmony_ci * 68c2ecf20Sopenharmony_ci **************************************************************************/ 78c2ecf20Sopenharmony_ci 88c2ecf20Sopenharmony_ci#include <linux/backlight.h> 98c2ecf20Sopenharmony_ci 108c2ecf20Sopenharmony_ci#include <drm/drm.h> 118c2ecf20Sopenharmony_ci 128c2ecf20Sopenharmony_ci#include "gma_device.h" 138c2ecf20Sopenharmony_ci#include "intel_bios.h" 148c2ecf20Sopenharmony_ci#include "psb_device.h" 158c2ecf20Sopenharmony_ci#include "psb_drv.h" 168c2ecf20Sopenharmony_ci#include "psb_intel_reg.h" 178c2ecf20Sopenharmony_ci#include "psb_reg.h" 188c2ecf20Sopenharmony_ci 198c2ecf20Sopenharmony_cistatic int psb_output_init(struct drm_device *dev) 208c2ecf20Sopenharmony_ci{ 218c2ecf20Sopenharmony_ci struct drm_psb_private *dev_priv = dev->dev_private; 228c2ecf20Sopenharmony_ci psb_intel_lvds_init(dev, &dev_priv->mode_dev); 238c2ecf20Sopenharmony_ci psb_intel_sdvo_init(dev, SDVOB); 248c2ecf20Sopenharmony_ci return 0; 258c2ecf20Sopenharmony_ci} 268c2ecf20Sopenharmony_ci 278c2ecf20Sopenharmony_ci#ifdef CONFIG_BACKLIGHT_CLASS_DEVICE 288c2ecf20Sopenharmony_ci 298c2ecf20Sopenharmony_ci/* 308c2ecf20Sopenharmony_ci * Poulsbo Backlight Interfaces 318c2ecf20Sopenharmony_ci */ 328c2ecf20Sopenharmony_ci 338c2ecf20Sopenharmony_ci#define BLC_PWM_PRECISION_FACTOR 100 /* 10000000 */ 348c2ecf20Sopenharmony_ci#define BLC_PWM_FREQ_CALC_CONSTANT 32 358c2ecf20Sopenharmony_ci#define MHz 1000000 368c2ecf20Sopenharmony_ci 378c2ecf20Sopenharmony_ci#define PSB_BLC_PWM_PRECISION_FACTOR 10 388c2ecf20Sopenharmony_ci#define PSB_BLC_MAX_PWM_REG_FREQ 0xFFFE 398c2ecf20Sopenharmony_ci#define PSB_BLC_MIN_PWM_REG_FREQ 0x2 408c2ecf20Sopenharmony_ci 418c2ecf20Sopenharmony_ci#define PSB_BACKLIGHT_PWM_POLARITY_BIT_CLEAR (0xFFFE) 428c2ecf20Sopenharmony_ci#define PSB_BACKLIGHT_PWM_CTL_SHIFT (16) 438c2ecf20Sopenharmony_ci 448c2ecf20Sopenharmony_cistatic int psb_brightness; 458c2ecf20Sopenharmony_cistatic struct backlight_device *psb_backlight_device; 468c2ecf20Sopenharmony_ci 478c2ecf20Sopenharmony_cistatic int psb_get_brightness(struct backlight_device *bd) 488c2ecf20Sopenharmony_ci{ 498c2ecf20Sopenharmony_ci /* return locally cached var instead of HW read (due to DPST etc.) */ 508c2ecf20Sopenharmony_ci /* FIXME: ideally return actual value in case firmware fiddled with 518c2ecf20Sopenharmony_ci it */ 528c2ecf20Sopenharmony_ci return psb_brightness; 538c2ecf20Sopenharmony_ci} 548c2ecf20Sopenharmony_ci 558c2ecf20Sopenharmony_ci 568c2ecf20Sopenharmony_cistatic int psb_backlight_setup(struct drm_device *dev) 578c2ecf20Sopenharmony_ci{ 588c2ecf20Sopenharmony_ci struct drm_psb_private *dev_priv = dev->dev_private; 598c2ecf20Sopenharmony_ci unsigned long core_clock; 608c2ecf20Sopenharmony_ci /* u32 bl_max_freq; */ 618c2ecf20Sopenharmony_ci /* unsigned long value; */ 628c2ecf20Sopenharmony_ci u16 bl_max_freq; 638c2ecf20Sopenharmony_ci uint32_t value; 648c2ecf20Sopenharmony_ci uint32_t blc_pwm_precision_factor; 658c2ecf20Sopenharmony_ci 668c2ecf20Sopenharmony_ci /* get bl_max_freq and pol from dev_priv*/ 678c2ecf20Sopenharmony_ci if (!dev_priv->lvds_bl) { 688c2ecf20Sopenharmony_ci dev_err(dev->dev, "Has no valid LVDS backlight info\n"); 698c2ecf20Sopenharmony_ci return -ENOENT; 708c2ecf20Sopenharmony_ci } 718c2ecf20Sopenharmony_ci bl_max_freq = dev_priv->lvds_bl->freq; 728c2ecf20Sopenharmony_ci blc_pwm_precision_factor = PSB_BLC_PWM_PRECISION_FACTOR; 738c2ecf20Sopenharmony_ci 748c2ecf20Sopenharmony_ci core_clock = dev_priv->core_freq; 758c2ecf20Sopenharmony_ci 768c2ecf20Sopenharmony_ci value = (core_clock * MHz) / BLC_PWM_FREQ_CALC_CONSTANT; 778c2ecf20Sopenharmony_ci value *= blc_pwm_precision_factor; 788c2ecf20Sopenharmony_ci value /= bl_max_freq; 798c2ecf20Sopenharmony_ci value /= blc_pwm_precision_factor; 808c2ecf20Sopenharmony_ci 818c2ecf20Sopenharmony_ci if (value > (unsigned long long)PSB_BLC_MAX_PWM_REG_FREQ || 828c2ecf20Sopenharmony_ci value < (unsigned long long)PSB_BLC_MIN_PWM_REG_FREQ) 838c2ecf20Sopenharmony_ci return -ERANGE; 848c2ecf20Sopenharmony_ci else { 858c2ecf20Sopenharmony_ci value &= PSB_BACKLIGHT_PWM_POLARITY_BIT_CLEAR; 868c2ecf20Sopenharmony_ci REG_WRITE(BLC_PWM_CTL, 878c2ecf20Sopenharmony_ci (value << PSB_BACKLIGHT_PWM_CTL_SHIFT) | (value)); 888c2ecf20Sopenharmony_ci } 898c2ecf20Sopenharmony_ci return 0; 908c2ecf20Sopenharmony_ci} 918c2ecf20Sopenharmony_ci 928c2ecf20Sopenharmony_cistatic int psb_set_brightness(struct backlight_device *bd) 938c2ecf20Sopenharmony_ci{ 948c2ecf20Sopenharmony_ci struct drm_device *dev = bl_get_data(psb_backlight_device); 958c2ecf20Sopenharmony_ci int level = bd->props.brightness; 968c2ecf20Sopenharmony_ci 978c2ecf20Sopenharmony_ci /* Percentage 1-100% being valid */ 988c2ecf20Sopenharmony_ci if (level < 1) 998c2ecf20Sopenharmony_ci level = 1; 1008c2ecf20Sopenharmony_ci 1018c2ecf20Sopenharmony_ci psb_intel_lvds_set_brightness(dev, level); 1028c2ecf20Sopenharmony_ci psb_brightness = level; 1038c2ecf20Sopenharmony_ci return 0; 1048c2ecf20Sopenharmony_ci} 1058c2ecf20Sopenharmony_ci 1068c2ecf20Sopenharmony_cistatic const struct backlight_ops psb_ops = { 1078c2ecf20Sopenharmony_ci .get_brightness = psb_get_brightness, 1088c2ecf20Sopenharmony_ci .update_status = psb_set_brightness, 1098c2ecf20Sopenharmony_ci}; 1108c2ecf20Sopenharmony_ci 1118c2ecf20Sopenharmony_cistatic int psb_backlight_init(struct drm_device *dev) 1128c2ecf20Sopenharmony_ci{ 1138c2ecf20Sopenharmony_ci struct drm_psb_private *dev_priv = dev->dev_private; 1148c2ecf20Sopenharmony_ci int ret; 1158c2ecf20Sopenharmony_ci struct backlight_properties props; 1168c2ecf20Sopenharmony_ci 1178c2ecf20Sopenharmony_ci memset(&props, 0, sizeof(struct backlight_properties)); 1188c2ecf20Sopenharmony_ci props.max_brightness = 100; 1198c2ecf20Sopenharmony_ci props.type = BACKLIGHT_PLATFORM; 1208c2ecf20Sopenharmony_ci 1218c2ecf20Sopenharmony_ci psb_backlight_device = backlight_device_register("psb-bl", 1228c2ecf20Sopenharmony_ci NULL, (void *)dev, &psb_ops, &props); 1238c2ecf20Sopenharmony_ci if (IS_ERR(psb_backlight_device)) 1248c2ecf20Sopenharmony_ci return PTR_ERR(psb_backlight_device); 1258c2ecf20Sopenharmony_ci 1268c2ecf20Sopenharmony_ci ret = psb_backlight_setup(dev); 1278c2ecf20Sopenharmony_ci if (ret < 0) { 1288c2ecf20Sopenharmony_ci backlight_device_unregister(psb_backlight_device); 1298c2ecf20Sopenharmony_ci psb_backlight_device = NULL; 1308c2ecf20Sopenharmony_ci return ret; 1318c2ecf20Sopenharmony_ci } 1328c2ecf20Sopenharmony_ci psb_backlight_device->props.brightness = 100; 1338c2ecf20Sopenharmony_ci psb_backlight_device->props.max_brightness = 100; 1348c2ecf20Sopenharmony_ci backlight_update_status(psb_backlight_device); 1358c2ecf20Sopenharmony_ci dev_priv->backlight_device = psb_backlight_device; 1368c2ecf20Sopenharmony_ci 1378c2ecf20Sopenharmony_ci /* This must occur after the backlight is properly initialised */ 1388c2ecf20Sopenharmony_ci psb_lid_timer_init(dev_priv); 1398c2ecf20Sopenharmony_ci 1408c2ecf20Sopenharmony_ci return 0; 1418c2ecf20Sopenharmony_ci} 1428c2ecf20Sopenharmony_ci 1438c2ecf20Sopenharmony_ci#endif 1448c2ecf20Sopenharmony_ci 1458c2ecf20Sopenharmony_ci/* 1468c2ecf20Sopenharmony_ci * Provide the Poulsbo specific chip logic and low level methods 1478c2ecf20Sopenharmony_ci * for power management 1488c2ecf20Sopenharmony_ci */ 1498c2ecf20Sopenharmony_ci 1508c2ecf20Sopenharmony_cistatic void psb_init_pm(struct drm_device *dev) 1518c2ecf20Sopenharmony_ci{ 1528c2ecf20Sopenharmony_ci struct drm_psb_private *dev_priv = dev->dev_private; 1538c2ecf20Sopenharmony_ci 1548c2ecf20Sopenharmony_ci u32 gating = PSB_RSGX32(PSB_CR_CLKGATECTL); 1558c2ecf20Sopenharmony_ci gating &= ~3; /* Disable 2D clock gating */ 1568c2ecf20Sopenharmony_ci gating |= 1; 1578c2ecf20Sopenharmony_ci PSB_WSGX32(gating, PSB_CR_CLKGATECTL); 1588c2ecf20Sopenharmony_ci PSB_RSGX32(PSB_CR_CLKGATECTL); 1598c2ecf20Sopenharmony_ci} 1608c2ecf20Sopenharmony_ci 1618c2ecf20Sopenharmony_ci/** 1628c2ecf20Sopenharmony_ci * psb_save_display_registers - save registers lost on suspend 1638c2ecf20Sopenharmony_ci * @dev: our DRM device 1648c2ecf20Sopenharmony_ci * 1658c2ecf20Sopenharmony_ci * Save the state we need in order to be able to restore the interface 1668c2ecf20Sopenharmony_ci * upon resume from suspend 1678c2ecf20Sopenharmony_ci */ 1688c2ecf20Sopenharmony_cistatic int psb_save_display_registers(struct drm_device *dev) 1698c2ecf20Sopenharmony_ci{ 1708c2ecf20Sopenharmony_ci struct drm_psb_private *dev_priv = dev->dev_private; 1718c2ecf20Sopenharmony_ci struct drm_crtc *crtc; 1728c2ecf20Sopenharmony_ci struct gma_connector *connector; 1738c2ecf20Sopenharmony_ci struct psb_state *regs = &dev_priv->regs.psb; 1748c2ecf20Sopenharmony_ci 1758c2ecf20Sopenharmony_ci /* Display arbitration control + watermarks */ 1768c2ecf20Sopenharmony_ci regs->saveDSPARB = PSB_RVDC32(DSPARB); 1778c2ecf20Sopenharmony_ci regs->saveDSPFW1 = PSB_RVDC32(DSPFW1); 1788c2ecf20Sopenharmony_ci regs->saveDSPFW2 = PSB_RVDC32(DSPFW2); 1798c2ecf20Sopenharmony_ci regs->saveDSPFW3 = PSB_RVDC32(DSPFW3); 1808c2ecf20Sopenharmony_ci regs->saveDSPFW4 = PSB_RVDC32(DSPFW4); 1818c2ecf20Sopenharmony_ci regs->saveDSPFW5 = PSB_RVDC32(DSPFW5); 1828c2ecf20Sopenharmony_ci regs->saveDSPFW6 = PSB_RVDC32(DSPFW6); 1838c2ecf20Sopenharmony_ci regs->saveCHICKENBIT = PSB_RVDC32(DSPCHICKENBIT); 1848c2ecf20Sopenharmony_ci 1858c2ecf20Sopenharmony_ci /* Save crtc and output state */ 1868c2ecf20Sopenharmony_ci drm_modeset_lock_all(dev); 1878c2ecf20Sopenharmony_ci list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 1888c2ecf20Sopenharmony_ci if (drm_helper_crtc_in_use(crtc)) 1898c2ecf20Sopenharmony_ci dev_priv->ops->save_crtc(crtc); 1908c2ecf20Sopenharmony_ci } 1918c2ecf20Sopenharmony_ci 1928c2ecf20Sopenharmony_ci list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) 1938c2ecf20Sopenharmony_ci if (connector->save) 1948c2ecf20Sopenharmony_ci connector->save(&connector->base); 1958c2ecf20Sopenharmony_ci 1968c2ecf20Sopenharmony_ci drm_modeset_unlock_all(dev); 1978c2ecf20Sopenharmony_ci return 0; 1988c2ecf20Sopenharmony_ci} 1998c2ecf20Sopenharmony_ci 2008c2ecf20Sopenharmony_ci/** 2018c2ecf20Sopenharmony_ci * psb_restore_display_registers - restore lost register state 2028c2ecf20Sopenharmony_ci * @dev: our DRM device 2038c2ecf20Sopenharmony_ci * 2048c2ecf20Sopenharmony_ci * Restore register state that was lost during suspend and resume. 2058c2ecf20Sopenharmony_ci */ 2068c2ecf20Sopenharmony_cistatic int psb_restore_display_registers(struct drm_device *dev) 2078c2ecf20Sopenharmony_ci{ 2088c2ecf20Sopenharmony_ci struct drm_psb_private *dev_priv = dev->dev_private; 2098c2ecf20Sopenharmony_ci struct drm_crtc *crtc; 2108c2ecf20Sopenharmony_ci struct gma_connector *connector; 2118c2ecf20Sopenharmony_ci struct psb_state *regs = &dev_priv->regs.psb; 2128c2ecf20Sopenharmony_ci 2138c2ecf20Sopenharmony_ci /* Display arbitration + watermarks */ 2148c2ecf20Sopenharmony_ci PSB_WVDC32(regs->saveDSPARB, DSPARB); 2158c2ecf20Sopenharmony_ci PSB_WVDC32(regs->saveDSPFW1, DSPFW1); 2168c2ecf20Sopenharmony_ci PSB_WVDC32(regs->saveDSPFW2, DSPFW2); 2178c2ecf20Sopenharmony_ci PSB_WVDC32(regs->saveDSPFW3, DSPFW3); 2188c2ecf20Sopenharmony_ci PSB_WVDC32(regs->saveDSPFW4, DSPFW4); 2198c2ecf20Sopenharmony_ci PSB_WVDC32(regs->saveDSPFW5, DSPFW5); 2208c2ecf20Sopenharmony_ci PSB_WVDC32(regs->saveDSPFW6, DSPFW6); 2218c2ecf20Sopenharmony_ci PSB_WVDC32(regs->saveCHICKENBIT, DSPCHICKENBIT); 2228c2ecf20Sopenharmony_ci 2238c2ecf20Sopenharmony_ci /*make sure VGA plane is off. it initializes to on after reset!*/ 2248c2ecf20Sopenharmony_ci PSB_WVDC32(0x80000000, VGACNTRL); 2258c2ecf20Sopenharmony_ci 2268c2ecf20Sopenharmony_ci drm_modeset_lock_all(dev); 2278c2ecf20Sopenharmony_ci list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) 2288c2ecf20Sopenharmony_ci if (drm_helper_crtc_in_use(crtc)) 2298c2ecf20Sopenharmony_ci dev_priv->ops->restore_crtc(crtc); 2308c2ecf20Sopenharmony_ci 2318c2ecf20Sopenharmony_ci list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) 2328c2ecf20Sopenharmony_ci if (connector->restore) 2338c2ecf20Sopenharmony_ci connector->restore(&connector->base); 2348c2ecf20Sopenharmony_ci 2358c2ecf20Sopenharmony_ci drm_modeset_unlock_all(dev); 2368c2ecf20Sopenharmony_ci return 0; 2378c2ecf20Sopenharmony_ci} 2388c2ecf20Sopenharmony_ci 2398c2ecf20Sopenharmony_cistatic int psb_power_down(struct drm_device *dev) 2408c2ecf20Sopenharmony_ci{ 2418c2ecf20Sopenharmony_ci return 0; 2428c2ecf20Sopenharmony_ci} 2438c2ecf20Sopenharmony_ci 2448c2ecf20Sopenharmony_cistatic int psb_power_up(struct drm_device *dev) 2458c2ecf20Sopenharmony_ci{ 2468c2ecf20Sopenharmony_ci return 0; 2478c2ecf20Sopenharmony_ci} 2488c2ecf20Sopenharmony_ci 2498c2ecf20Sopenharmony_ci/* Poulsbo */ 2508c2ecf20Sopenharmony_cistatic const struct psb_offset psb_regmap[2] = { 2518c2ecf20Sopenharmony_ci { 2528c2ecf20Sopenharmony_ci .fp0 = FPA0, 2538c2ecf20Sopenharmony_ci .fp1 = FPA1, 2548c2ecf20Sopenharmony_ci .cntr = DSPACNTR, 2558c2ecf20Sopenharmony_ci .conf = PIPEACONF, 2568c2ecf20Sopenharmony_ci .src = PIPEASRC, 2578c2ecf20Sopenharmony_ci .dpll = DPLL_A, 2588c2ecf20Sopenharmony_ci .htotal = HTOTAL_A, 2598c2ecf20Sopenharmony_ci .hblank = HBLANK_A, 2608c2ecf20Sopenharmony_ci .hsync = HSYNC_A, 2618c2ecf20Sopenharmony_ci .vtotal = VTOTAL_A, 2628c2ecf20Sopenharmony_ci .vblank = VBLANK_A, 2638c2ecf20Sopenharmony_ci .vsync = VSYNC_A, 2648c2ecf20Sopenharmony_ci .stride = DSPASTRIDE, 2658c2ecf20Sopenharmony_ci .size = DSPASIZE, 2668c2ecf20Sopenharmony_ci .pos = DSPAPOS, 2678c2ecf20Sopenharmony_ci .base = DSPABASE, 2688c2ecf20Sopenharmony_ci .surf = DSPASURF, 2698c2ecf20Sopenharmony_ci .addr = DSPABASE, 2708c2ecf20Sopenharmony_ci .status = PIPEASTAT, 2718c2ecf20Sopenharmony_ci .linoff = DSPALINOFF, 2728c2ecf20Sopenharmony_ci .tileoff = DSPATILEOFF, 2738c2ecf20Sopenharmony_ci .palette = PALETTE_A, 2748c2ecf20Sopenharmony_ci }, 2758c2ecf20Sopenharmony_ci { 2768c2ecf20Sopenharmony_ci .fp0 = FPB0, 2778c2ecf20Sopenharmony_ci .fp1 = FPB1, 2788c2ecf20Sopenharmony_ci .cntr = DSPBCNTR, 2798c2ecf20Sopenharmony_ci .conf = PIPEBCONF, 2808c2ecf20Sopenharmony_ci .src = PIPEBSRC, 2818c2ecf20Sopenharmony_ci .dpll = DPLL_B, 2828c2ecf20Sopenharmony_ci .htotal = HTOTAL_B, 2838c2ecf20Sopenharmony_ci .hblank = HBLANK_B, 2848c2ecf20Sopenharmony_ci .hsync = HSYNC_B, 2858c2ecf20Sopenharmony_ci .vtotal = VTOTAL_B, 2868c2ecf20Sopenharmony_ci .vblank = VBLANK_B, 2878c2ecf20Sopenharmony_ci .vsync = VSYNC_B, 2888c2ecf20Sopenharmony_ci .stride = DSPBSTRIDE, 2898c2ecf20Sopenharmony_ci .size = DSPBSIZE, 2908c2ecf20Sopenharmony_ci .pos = DSPBPOS, 2918c2ecf20Sopenharmony_ci .base = DSPBBASE, 2928c2ecf20Sopenharmony_ci .surf = DSPBSURF, 2938c2ecf20Sopenharmony_ci .addr = DSPBBASE, 2948c2ecf20Sopenharmony_ci .status = PIPEBSTAT, 2958c2ecf20Sopenharmony_ci .linoff = DSPBLINOFF, 2968c2ecf20Sopenharmony_ci .tileoff = DSPBTILEOFF, 2978c2ecf20Sopenharmony_ci .palette = PALETTE_B, 2988c2ecf20Sopenharmony_ci } 2998c2ecf20Sopenharmony_ci}; 3008c2ecf20Sopenharmony_ci 3018c2ecf20Sopenharmony_cistatic int psb_chip_setup(struct drm_device *dev) 3028c2ecf20Sopenharmony_ci{ 3038c2ecf20Sopenharmony_ci struct drm_psb_private *dev_priv = dev->dev_private; 3048c2ecf20Sopenharmony_ci dev_priv->regmap = psb_regmap; 3058c2ecf20Sopenharmony_ci gma_get_core_freq(dev); 3068c2ecf20Sopenharmony_ci gma_intel_setup_gmbus(dev); 3078c2ecf20Sopenharmony_ci psb_intel_opregion_init(dev); 3088c2ecf20Sopenharmony_ci psb_intel_init_bios(dev); 3098c2ecf20Sopenharmony_ci return 0; 3108c2ecf20Sopenharmony_ci} 3118c2ecf20Sopenharmony_ci 3128c2ecf20Sopenharmony_cistatic void psb_chip_teardown(struct drm_device *dev) 3138c2ecf20Sopenharmony_ci{ 3148c2ecf20Sopenharmony_ci struct drm_psb_private *dev_priv = dev->dev_private; 3158c2ecf20Sopenharmony_ci psb_lid_timer_takedown(dev_priv); 3168c2ecf20Sopenharmony_ci gma_intel_teardown_gmbus(dev); 3178c2ecf20Sopenharmony_ci} 3188c2ecf20Sopenharmony_ci 3198c2ecf20Sopenharmony_ciconst struct psb_ops psb_chip_ops = { 3208c2ecf20Sopenharmony_ci .name = "Poulsbo", 3218c2ecf20Sopenharmony_ci .accel_2d = 1, 3228c2ecf20Sopenharmony_ci .pipes = 2, 3238c2ecf20Sopenharmony_ci .crtcs = 2, 3248c2ecf20Sopenharmony_ci .hdmi_mask = (1 << 0), 3258c2ecf20Sopenharmony_ci .lvds_mask = (1 << 1), 3268c2ecf20Sopenharmony_ci .sdvo_mask = (1 << 0), 3278c2ecf20Sopenharmony_ci .cursor_needs_phys = 1, 3288c2ecf20Sopenharmony_ci .sgx_offset = PSB_SGX_OFFSET, 3298c2ecf20Sopenharmony_ci .chip_setup = psb_chip_setup, 3308c2ecf20Sopenharmony_ci .chip_teardown = psb_chip_teardown, 3318c2ecf20Sopenharmony_ci 3328c2ecf20Sopenharmony_ci .crtc_helper = &psb_intel_helper_funcs, 3338c2ecf20Sopenharmony_ci .crtc_funcs = &psb_intel_crtc_funcs, 3348c2ecf20Sopenharmony_ci .clock_funcs = &psb_clock_funcs, 3358c2ecf20Sopenharmony_ci 3368c2ecf20Sopenharmony_ci .output_init = psb_output_init, 3378c2ecf20Sopenharmony_ci 3388c2ecf20Sopenharmony_ci#ifdef CONFIG_BACKLIGHT_CLASS_DEVICE 3398c2ecf20Sopenharmony_ci .backlight_init = psb_backlight_init, 3408c2ecf20Sopenharmony_ci#endif 3418c2ecf20Sopenharmony_ci 3428c2ecf20Sopenharmony_ci .init_pm = psb_init_pm, 3438c2ecf20Sopenharmony_ci .save_regs = psb_save_display_registers, 3448c2ecf20Sopenharmony_ci .restore_regs = psb_restore_display_registers, 3458c2ecf20Sopenharmony_ci .save_crtc = gma_crtc_save, 3468c2ecf20Sopenharmony_ci .restore_crtc = gma_crtc_restore, 3478c2ecf20Sopenharmony_ci .power_down = psb_power_down, 3488c2ecf20Sopenharmony_ci .power_up = psb_power_up, 3498c2ecf20Sopenharmony_ci}; 3508c2ecf20Sopenharmony_ci 351