18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
28c2ecf20Sopenharmony_ci/**************************************************************************
38c2ecf20Sopenharmony_ci * Copyright (c) 2011, Intel Corporation.
48c2ecf20Sopenharmony_ci * All Rights Reserved.
58c2ecf20Sopenharmony_ci *
68c2ecf20Sopenharmony_ci **************************************************************************/
78c2ecf20Sopenharmony_ci
88c2ecf20Sopenharmony_ci#include <linux/backlight.h>
98c2ecf20Sopenharmony_ci#include <linux/delay.h>
108c2ecf20Sopenharmony_ci#include <linux/dmi.h>
118c2ecf20Sopenharmony_ci#include <linux/module.h>
128c2ecf20Sopenharmony_ci
138c2ecf20Sopenharmony_ci#include <asm/intel-mid.h>
148c2ecf20Sopenharmony_ci#include <asm/intel_scu_ipc.h>
158c2ecf20Sopenharmony_ci
168c2ecf20Sopenharmony_ci#include <drm/drm.h>
178c2ecf20Sopenharmony_ci
188c2ecf20Sopenharmony_ci#include "intel_bios.h"
198c2ecf20Sopenharmony_ci#include "mid_bios.h"
208c2ecf20Sopenharmony_ci#include "psb_drv.h"
218c2ecf20Sopenharmony_ci#include "psb_intel_reg.h"
228c2ecf20Sopenharmony_ci#include "psb_reg.h"
238c2ecf20Sopenharmony_ci
248c2ecf20Sopenharmony_cistatic int oaktrail_output_init(struct drm_device *dev)
258c2ecf20Sopenharmony_ci{
268c2ecf20Sopenharmony_ci	struct drm_psb_private *dev_priv = dev->dev_private;
278c2ecf20Sopenharmony_ci	if (dev_priv->iLVDS_enable)
288c2ecf20Sopenharmony_ci		oaktrail_lvds_init(dev, &dev_priv->mode_dev);
298c2ecf20Sopenharmony_ci	else
308c2ecf20Sopenharmony_ci		dev_err(dev->dev, "DSI is not supported\n");
318c2ecf20Sopenharmony_ci	if (dev_priv->hdmi_priv)
328c2ecf20Sopenharmony_ci		oaktrail_hdmi_init(dev, &dev_priv->mode_dev);
338c2ecf20Sopenharmony_ci
348c2ecf20Sopenharmony_ci	psb_intel_sdvo_init(dev, SDVOB);
358c2ecf20Sopenharmony_ci
368c2ecf20Sopenharmony_ci	return 0;
378c2ecf20Sopenharmony_ci}
388c2ecf20Sopenharmony_ci
398c2ecf20Sopenharmony_ci/*
408c2ecf20Sopenharmony_ci *	Provide the low level interfaces for the Moorestown backlight
418c2ecf20Sopenharmony_ci */
428c2ecf20Sopenharmony_ci
438c2ecf20Sopenharmony_ci#ifdef CONFIG_BACKLIGHT_CLASS_DEVICE
448c2ecf20Sopenharmony_ci
458c2ecf20Sopenharmony_ci#define MRST_BLC_MAX_PWM_REG_FREQ	    0xFFFF
468c2ecf20Sopenharmony_ci#define BLC_PWM_PRECISION_FACTOR 100	/* 10000000 */
478c2ecf20Sopenharmony_ci#define BLC_PWM_FREQ_CALC_CONSTANT 32
488c2ecf20Sopenharmony_ci#define MHz 1000000
498c2ecf20Sopenharmony_ci#define BLC_ADJUSTMENT_MAX 100
508c2ecf20Sopenharmony_ci
518c2ecf20Sopenharmony_cistatic struct backlight_device *oaktrail_backlight_device;
528c2ecf20Sopenharmony_cistatic int oaktrail_brightness;
538c2ecf20Sopenharmony_ci
548c2ecf20Sopenharmony_cistatic int oaktrail_set_brightness(struct backlight_device *bd)
558c2ecf20Sopenharmony_ci{
568c2ecf20Sopenharmony_ci	struct drm_device *dev = bl_get_data(oaktrail_backlight_device);
578c2ecf20Sopenharmony_ci	struct drm_psb_private *dev_priv = dev->dev_private;
588c2ecf20Sopenharmony_ci	int level = bd->props.brightness;
598c2ecf20Sopenharmony_ci	u32 blc_pwm_ctl;
608c2ecf20Sopenharmony_ci	u32 max_pwm_blc;
618c2ecf20Sopenharmony_ci
628c2ecf20Sopenharmony_ci	/* Percentage 1-100% being valid */
638c2ecf20Sopenharmony_ci	if (level < 1)
648c2ecf20Sopenharmony_ci		level = 1;
658c2ecf20Sopenharmony_ci
668c2ecf20Sopenharmony_ci	if (gma_power_begin(dev, 0)) {
678c2ecf20Sopenharmony_ci		/* Calculate and set the brightness value */
688c2ecf20Sopenharmony_ci		max_pwm_blc = REG_READ(BLC_PWM_CTL) >> 16;
698c2ecf20Sopenharmony_ci		blc_pwm_ctl = level * max_pwm_blc / 100;
708c2ecf20Sopenharmony_ci
718c2ecf20Sopenharmony_ci		/* Adjust the backlight level with the percent in
728c2ecf20Sopenharmony_ci		 * dev_priv->blc_adj1;
738c2ecf20Sopenharmony_ci		 */
748c2ecf20Sopenharmony_ci		blc_pwm_ctl = blc_pwm_ctl * dev_priv->blc_adj1;
758c2ecf20Sopenharmony_ci		blc_pwm_ctl = blc_pwm_ctl / 100;
768c2ecf20Sopenharmony_ci
778c2ecf20Sopenharmony_ci		/* Adjust the backlight level with the percent in
788c2ecf20Sopenharmony_ci		 * dev_priv->blc_adj2;
798c2ecf20Sopenharmony_ci		 */
808c2ecf20Sopenharmony_ci		blc_pwm_ctl = blc_pwm_ctl * dev_priv->blc_adj2;
818c2ecf20Sopenharmony_ci		blc_pwm_ctl = blc_pwm_ctl / 100;
828c2ecf20Sopenharmony_ci
838c2ecf20Sopenharmony_ci		/* force PWM bit on */
848c2ecf20Sopenharmony_ci		REG_WRITE(BLC_PWM_CTL2, (0x80000000 | REG_READ(BLC_PWM_CTL2)));
858c2ecf20Sopenharmony_ci		REG_WRITE(BLC_PWM_CTL, (max_pwm_blc << 16) | blc_pwm_ctl);
868c2ecf20Sopenharmony_ci		gma_power_end(dev);
878c2ecf20Sopenharmony_ci	}
888c2ecf20Sopenharmony_ci	oaktrail_brightness = level;
898c2ecf20Sopenharmony_ci	return 0;
908c2ecf20Sopenharmony_ci}
918c2ecf20Sopenharmony_ci
928c2ecf20Sopenharmony_cistatic int oaktrail_get_brightness(struct backlight_device *bd)
938c2ecf20Sopenharmony_ci{
948c2ecf20Sopenharmony_ci	/* return locally cached var instead of HW read (due to DPST etc.) */
958c2ecf20Sopenharmony_ci	/* FIXME: ideally return actual value in case firmware fiddled with
968c2ecf20Sopenharmony_ci	   it */
978c2ecf20Sopenharmony_ci	return oaktrail_brightness;
988c2ecf20Sopenharmony_ci}
998c2ecf20Sopenharmony_ci
1008c2ecf20Sopenharmony_cistatic int device_backlight_init(struct drm_device *dev)
1018c2ecf20Sopenharmony_ci{
1028c2ecf20Sopenharmony_ci	struct drm_psb_private *dev_priv = dev->dev_private;
1038c2ecf20Sopenharmony_ci	unsigned long core_clock;
1048c2ecf20Sopenharmony_ci	u16 bl_max_freq;
1058c2ecf20Sopenharmony_ci	uint32_t value;
1068c2ecf20Sopenharmony_ci	uint32_t blc_pwm_precision_factor;
1078c2ecf20Sopenharmony_ci
1088c2ecf20Sopenharmony_ci	dev_priv->blc_adj1 = BLC_ADJUSTMENT_MAX;
1098c2ecf20Sopenharmony_ci	dev_priv->blc_adj2 = BLC_ADJUSTMENT_MAX;
1108c2ecf20Sopenharmony_ci	bl_max_freq = 256;
1118c2ecf20Sopenharmony_ci	/* this needs to be set elsewhere */
1128c2ecf20Sopenharmony_ci	blc_pwm_precision_factor = BLC_PWM_PRECISION_FACTOR;
1138c2ecf20Sopenharmony_ci
1148c2ecf20Sopenharmony_ci	core_clock = dev_priv->core_freq;
1158c2ecf20Sopenharmony_ci
1168c2ecf20Sopenharmony_ci	value = (core_clock * MHz) / BLC_PWM_FREQ_CALC_CONSTANT;
1178c2ecf20Sopenharmony_ci	value *= blc_pwm_precision_factor;
1188c2ecf20Sopenharmony_ci	value /= bl_max_freq;
1198c2ecf20Sopenharmony_ci	value /= blc_pwm_precision_factor;
1208c2ecf20Sopenharmony_ci
1218c2ecf20Sopenharmony_ci	if (value > (unsigned long long)MRST_BLC_MAX_PWM_REG_FREQ)
1228c2ecf20Sopenharmony_ci			return -ERANGE;
1238c2ecf20Sopenharmony_ci
1248c2ecf20Sopenharmony_ci	if (gma_power_begin(dev, false)) {
1258c2ecf20Sopenharmony_ci		REG_WRITE(BLC_PWM_CTL2, (0x80000000 | REG_READ(BLC_PWM_CTL2)));
1268c2ecf20Sopenharmony_ci		REG_WRITE(BLC_PWM_CTL, value | (value << 16));
1278c2ecf20Sopenharmony_ci		gma_power_end(dev);
1288c2ecf20Sopenharmony_ci	}
1298c2ecf20Sopenharmony_ci	return 0;
1308c2ecf20Sopenharmony_ci}
1318c2ecf20Sopenharmony_ci
1328c2ecf20Sopenharmony_cistatic const struct backlight_ops oaktrail_ops = {
1338c2ecf20Sopenharmony_ci	.get_brightness = oaktrail_get_brightness,
1348c2ecf20Sopenharmony_ci	.update_status  = oaktrail_set_brightness,
1358c2ecf20Sopenharmony_ci};
1368c2ecf20Sopenharmony_ci
1378c2ecf20Sopenharmony_cistatic int oaktrail_backlight_init(struct drm_device *dev)
1388c2ecf20Sopenharmony_ci{
1398c2ecf20Sopenharmony_ci	struct drm_psb_private *dev_priv = dev->dev_private;
1408c2ecf20Sopenharmony_ci	int ret;
1418c2ecf20Sopenharmony_ci	struct backlight_properties props;
1428c2ecf20Sopenharmony_ci
1438c2ecf20Sopenharmony_ci	memset(&props, 0, sizeof(struct backlight_properties));
1448c2ecf20Sopenharmony_ci	props.max_brightness = 100;
1458c2ecf20Sopenharmony_ci	props.type = BACKLIGHT_PLATFORM;
1468c2ecf20Sopenharmony_ci
1478c2ecf20Sopenharmony_ci	oaktrail_backlight_device = backlight_device_register("oaktrail-bl",
1488c2ecf20Sopenharmony_ci				NULL, (void *)dev, &oaktrail_ops, &props);
1498c2ecf20Sopenharmony_ci
1508c2ecf20Sopenharmony_ci	if (IS_ERR(oaktrail_backlight_device))
1518c2ecf20Sopenharmony_ci		return PTR_ERR(oaktrail_backlight_device);
1528c2ecf20Sopenharmony_ci
1538c2ecf20Sopenharmony_ci	ret = device_backlight_init(dev);
1548c2ecf20Sopenharmony_ci	if (ret < 0) {
1558c2ecf20Sopenharmony_ci		backlight_device_unregister(oaktrail_backlight_device);
1568c2ecf20Sopenharmony_ci		return ret;
1578c2ecf20Sopenharmony_ci	}
1588c2ecf20Sopenharmony_ci	oaktrail_backlight_device->props.brightness = 100;
1598c2ecf20Sopenharmony_ci	oaktrail_backlight_device->props.max_brightness = 100;
1608c2ecf20Sopenharmony_ci	backlight_update_status(oaktrail_backlight_device);
1618c2ecf20Sopenharmony_ci	dev_priv->backlight_device = oaktrail_backlight_device;
1628c2ecf20Sopenharmony_ci	return 0;
1638c2ecf20Sopenharmony_ci}
1648c2ecf20Sopenharmony_ci
1658c2ecf20Sopenharmony_ci#endif
1668c2ecf20Sopenharmony_ci
1678c2ecf20Sopenharmony_ci/*
1688c2ecf20Sopenharmony_ci *	Provide the Moorestown specific chip logic and low level methods
1698c2ecf20Sopenharmony_ci *	for power management
1708c2ecf20Sopenharmony_ci */
1718c2ecf20Sopenharmony_ci
1728c2ecf20Sopenharmony_ci/**
1738c2ecf20Sopenharmony_ci *	oaktrail_save_display_registers	-	save registers lost on suspend
1748c2ecf20Sopenharmony_ci *	@dev: our DRM device
1758c2ecf20Sopenharmony_ci *
1768c2ecf20Sopenharmony_ci *	Save the state we need in order to be able to restore the interface
1778c2ecf20Sopenharmony_ci *	upon resume from suspend
1788c2ecf20Sopenharmony_ci */
1798c2ecf20Sopenharmony_cistatic int oaktrail_save_display_registers(struct drm_device *dev)
1808c2ecf20Sopenharmony_ci{
1818c2ecf20Sopenharmony_ci	struct drm_psb_private *dev_priv = dev->dev_private;
1828c2ecf20Sopenharmony_ci	struct psb_save_area *regs = &dev_priv->regs;
1838c2ecf20Sopenharmony_ci	struct psb_pipe *p = &regs->pipe[0];
1848c2ecf20Sopenharmony_ci	int i;
1858c2ecf20Sopenharmony_ci	u32 pp_stat;
1868c2ecf20Sopenharmony_ci
1878c2ecf20Sopenharmony_ci	/* Display arbitration control + watermarks */
1888c2ecf20Sopenharmony_ci	regs->psb.saveDSPARB = PSB_RVDC32(DSPARB);
1898c2ecf20Sopenharmony_ci	regs->psb.saveDSPFW1 = PSB_RVDC32(DSPFW1);
1908c2ecf20Sopenharmony_ci	regs->psb.saveDSPFW2 = PSB_RVDC32(DSPFW2);
1918c2ecf20Sopenharmony_ci	regs->psb.saveDSPFW3 = PSB_RVDC32(DSPFW3);
1928c2ecf20Sopenharmony_ci	regs->psb.saveDSPFW4 = PSB_RVDC32(DSPFW4);
1938c2ecf20Sopenharmony_ci	regs->psb.saveDSPFW5 = PSB_RVDC32(DSPFW5);
1948c2ecf20Sopenharmony_ci	regs->psb.saveDSPFW6 = PSB_RVDC32(DSPFW6);
1958c2ecf20Sopenharmony_ci	regs->psb.saveCHICKENBIT = PSB_RVDC32(DSPCHICKENBIT);
1968c2ecf20Sopenharmony_ci
1978c2ecf20Sopenharmony_ci	/* Pipe & plane A info */
1988c2ecf20Sopenharmony_ci	p->conf = PSB_RVDC32(PIPEACONF);
1998c2ecf20Sopenharmony_ci	p->src = PSB_RVDC32(PIPEASRC);
2008c2ecf20Sopenharmony_ci	p->fp0 = PSB_RVDC32(MRST_FPA0);
2018c2ecf20Sopenharmony_ci	p->fp1 = PSB_RVDC32(MRST_FPA1);
2028c2ecf20Sopenharmony_ci	p->dpll = PSB_RVDC32(MRST_DPLL_A);
2038c2ecf20Sopenharmony_ci	p->htotal = PSB_RVDC32(HTOTAL_A);
2048c2ecf20Sopenharmony_ci	p->hblank = PSB_RVDC32(HBLANK_A);
2058c2ecf20Sopenharmony_ci	p->hsync = PSB_RVDC32(HSYNC_A);
2068c2ecf20Sopenharmony_ci	p->vtotal = PSB_RVDC32(VTOTAL_A);
2078c2ecf20Sopenharmony_ci	p->vblank = PSB_RVDC32(VBLANK_A);
2088c2ecf20Sopenharmony_ci	p->vsync = PSB_RVDC32(VSYNC_A);
2098c2ecf20Sopenharmony_ci	regs->psb.saveBCLRPAT_A = PSB_RVDC32(BCLRPAT_A);
2108c2ecf20Sopenharmony_ci	p->cntr = PSB_RVDC32(DSPACNTR);
2118c2ecf20Sopenharmony_ci	p->stride = PSB_RVDC32(DSPASTRIDE);
2128c2ecf20Sopenharmony_ci	p->addr = PSB_RVDC32(DSPABASE);
2138c2ecf20Sopenharmony_ci	p->surf = PSB_RVDC32(DSPASURF);
2148c2ecf20Sopenharmony_ci	p->linoff = PSB_RVDC32(DSPALINOFF);
2158c2ecf20Sopenharmony_ci	p->tileoff = PSB_RVDC32(DSPATILEOFF);
2168c2ecf20Sopenharmony_ci
2178c2ecf20Sopenharmony_ci	/* Save cursor regs */
2188c2ecf20Sopenharmony_ci	regs->psb.saveDSPACURSOR_CTRL = PSB_RVDC32(CURACNTR);
2198c2ecf20Sopenharmony_ci	regs->psb.saveDSPACURSOR_BASE = PSB_RVDC32(CURABASE);
2208c2ecf20Sopenharmony_ci	regs->psb.saveDSPACURSOR_POS = PSB_RVDC32(CURAPOS);
2218c2ecf20Sopenharmony_ci
2228c2ecf20Sopenharmony_ci	/* Save palette (gamma) */
2238c2ecf20Sopenharmony_ci	for (i = 0; i < 256; i++)
2248c2ecf20Sopenharmony_ci		p->palette[i] = PSB_RVDC32(PALETTE_A + (i << 2));
2258c2ecf20Sopenharmony_ci
2268c2ecf20Sopenharmony_ci	if (dev_priv->hdmi_priv)
2278c2ecf20Sopenharmony_ci		oaktrail_hdmi_save(dev);
2288c2ecf20Sopenharmony_ci
2298c2ecf20Sopenharmony_ci	/* Save performance state */
2308c2ecf20Sopenharmony_ci	regs->psb.savePERF_MODE = PSB_RVDC32(MRST_PERF_MODE);
2318c2ecf20Sopenharmony_ci
2328c2ecf20Sopenharmony_ci	/* LVDS state */
2338c2ecf20Sopenharmony_ci	regs->psb.savePP_CONTROL = PSB_RVDC32(PP_CONTROL);
2348c2ecf20Sopenharmony_ci	regs->psb.savePFIT_PGM_RATIOS = PSB_RVDC32(PFIT_PGM_RATIOS);
2358c2ecf20Sopenharmony_ci	regs->psb.savePFIT_AUTO_RATIOS = PSB_RVDC32(PFIT_AUTO_RATIOS);
2368c2ecf20Sopenharmony_ci	regs->saveBLC_PWM_CTL = PSB_RVDC32(BLC_PWM_CTL);
2378c2ecf20Sopenharmony_ci	regs->saveBLC_PWM_CTL2 = PSB_RVDC32(BLC_PWM_CTL2);
2388c2ecf20Sopenharmony_ci	regs->psb.saveLVDS = PSB_RVDC32(LVDS);
2398c2ecf20Sopenharmony_ci	regs->psb.savePFIT_CONTROL = PSB_RVDC32(PFIT_CONTROL);
2408c2ecf20Sopenharmony_ci	regs->psb.savePP_ON_DELAYS = PSB_RVDC32(LVDSPP_ON);
2418c2ecf20Sopenharmony_ci	regs->psb.savePP_OFF_DELAYS = PSB_RVDC32(LVDSPP_OFF);
2428c2ecf20Sopenharmony_ci	regs->psb.savePP_DIVISOR = PSB_RVDC32(PP_CYCLE);
2438c2ecf20Sopenharmony_ci
2448c2ecf20Sopenharmony_ci	/* HW overlay */
2458c2ecf20Sopenharmony_ci	regs->psb.saveOV_OVADD = PSB_RVDC32(OV_OVADD);
2468c2ecf20Sopenharmony_ci	regs->psb.saveOV_OGAMC0 = PSB_RVDC32(OV_OGAMC0);
2478c2ecf20Sopenharmony_ci	regs->psb.saveOV_OGAMC1 = PSB_RVDC32(OV_OGAMC1);
2488c2ecf20Sopenharmony_ci	regs->psb.saveOV_OGAMC2 = PSB_RVDC32(OV_OGAMC2);
2498c2ecf20Sopenharmony_ci	regs->psb.saveOV_OGAMC3 = PSB_RVDC32(OV_OGAMC3);
2508c2ecf20Sopenharmony_ci	regs->psb.saveOV_OGAMC4 = PSB_RVDC32(OV_OGAMC4);
2518c2ecf20Sopenharmony_ci	regs->psb.saveOV_OGAMC5 = PSB_RVDC32(OV_OGAMC5);
2528c2ecf20Sopenharmony_ci
2538c2ecf20Sopenharmony_ci	/* DPST registers */
2548c2ecf20Sopenharmony_ci	regs->psb.saveHISTOGRAM_INT_CONTROL_REG =
2558c2ecf20Sopenharmony_ci					PSB_RVDC32(HISTOGRAM_INT_CONTROL);
2568c2ecf20Sopenharmony_ci	regs->psb.saveHISTOGRAM_LOGIC_CONTROL_REG =
2578c2ecf20Sopenharmony_ci					PSB_RVDC32(HISTOGRAM_LOGIC_CONTROL);
2588c2ecf20Sopenharmony_ci	regs->psb.savePWM_CONTROL_LOGIC = PSB_RVDC32(PWM_CONTROL_LOGIC);
2598c2ecf20Sopenharmony_ci
2608c2ecf20Sopenharmony_ci	if (dev_priv->iLVDS_enable) {
2618c2ecf20Sopenharmony_ci		/* Shut down the panel */
2628c2ecf20Sopenharmony_ci		PSB_WVDC32(0, PP_CONTROL);
2638c2ecf20Sopenharmony_ci
2648c2ecf20Sopenharmony_ci		do {
2658c2ecf20Sopenharmony_ci			pp_stat = PSB_RVDC32(PP_STATUS);
2668c2ecf20Sopenharmony_ci		} while (pp_stat & 0x80000000);
2678c2ecf20Sopenharmony_ci
2688c2ecf20Sopenharmony_ci		/* Turn off the plane */
2698c2ecf20Sopenharmony_ci		PSB_WVDC32(0x58000000, DSPACNTR);
2708c2ecf20Sopenharmony_ci		/* Trigger the plane disable */
2718c2ecf20Sopenharmony_ci		PSB_WVDC32(0, DSPASURF);
2728c2ecf20Sopenharmony_ci
2738c2ecf20Sopenharmony_ci		/* Wait ~4 ticks */
2748c2ecf20Sopenharmony_ci		msleep(4);
2758c2ecf20Sopenharmony_ci
2768c2ecf20Sopenharmony_ci		/* Turn off pipe */
2778c2ecf20Sopenharmony_ci		PSB_WVDC32(0x0, PIPEACONF);
2788c2ecf20Sopenharmony_ci		/* Wait ~8 ticks */
2798c2ecf20Sopenharmony_ci		msleep(8);
2808c2ecf20Sopenharmony_ci
2818c2ecf20Sopenharmony_ci		/* Turn off PLLs */
2828c2ecf20Sopenharmony_ci		PSB_WVDC32(0, MRST_DPLL_A);
2838c2ecf20Sopenharmony_ci	}
2848c2ecf20Sopenharmony_ci	return 0;
2858c2ecf20Sopenharmony_ci}
2868c2ecf20Sopenharmony_ci
2878c2ecf20Sopenharmony_ci/**
2888c2ecf20Sopenharmony_ci *	oaktrail_restore_display_registers	-	restore lost register state
2898c2ecf20Sopenharmony_ci *	@dev: our DRM device
2908c2ecf20Sopenharmony_ci *
2918c2ecf20Sopenharmony_ci *	Restore register state that was lost during suspend and resume.
2928c2ecf20Sopenharmony_ci */
2938c2ecf20Sopenharmony_cistatic int oaktrail_restore_display_registers(struct drm_device *dev)
2948c2ecf20Sopenharmony_ci{
2958c2ecf20Sopenharmony_ci	struct drm_psb_private *dev_priv = dev->dev_private;
2968c2ecf20Sopenharmony_ci	struct psb_save_area *regs = &dev_priv->regs;
2978c2ecf20Sopenharmony_ci	struct psb_pipe *p = &regs->pipe[0];
2988c2ecf20Sopenharmony_ci	u32 pp_stat;
2998c2ecf20Sopenharmony_ci	int i;
3008c2ecf20Sopenharmony_ci
3018c2ecf20Sopenharmony_ci	/* Display arbitration + watermarks */
3028c2ecf20Sopenharmony_ci	PSB_WVDC32(regs->psb.saveDSPARB, DSPARB);
3038c2ecf20Sopenharmony_ci	PSB_WVDC32(regs->psb.saveDSPFW1, DSPFW1);
3048c2ecf20Sopenharmony_ci	PSB_WVDC32(regs->psb.saveDSPFW2, DSPFW2);
3058c2ecf20Sopenharmony_ci	PSB_WVDC32(regs->psb.saveDSPFW3, DSPFW3);
3068c2ecf20Sopenharmony_ci	PSB_WVDC32(regs->psb.saveDSPFW4, DSPFW4);
3078c2ecf20Sopenharmony_ci	PSB_WVDC32(regs->psb.saveDSPFW5, DSPFW5);
3088c2ecf20Sopenharmony_ci	PSB_WVDC32(regs->psb.saveDSPFW6, DSPFW6);
3098c2ecf20Sopenharmony_ci	PSB_WVDC32(regs->psb.saveCHICKENBIT, DSPCHICKENBIT);
3108c2ecf20Sopenharmony_ci
3118c2ecf20Sopenharmony_ci	/* Make sure VGA plane is off. it initializes to on after reset!*/
3128c2ecf20Sopenharmony_ci	PSB_WVDC32(0x80000000, VGACNTRL);
3138c2ecf20Sopenharmony_ci
3148c2ecf20Sopenharmony_ci	/* set the plls */
3158c2ecf20Sopenharmony_ci	PSB_WVDC32(p->fp0, MRST_FPA0);
3168c2ecf20Sopenharmony_ci	PSB_WVDC32(p->fp1, MRST_FPA1);
3178c2ecf20Sopenharmony_ci
3188c2ecf20Sopenharmony_ci	/* Actually enable it */
3198c2ecf20Sopenharmony_ci	PSB_WVDC32(p->dpll, MRST_DPLL_A);
3208c2ecf20Sopenharmony_ci	udelay(150);
3218c2ecf20Sopenharmony_ci
3228c2ecf20Sopenharmony_ci	/* Restore mode */
3238c2ecf20Sopenharmony_ci	PSB_WVDC32(p->htotal, HTOTAL_A);
3248c2ecf20Sopenharmony_ci	PSB_WVDC32(p->hblank, HBLANK_A);
3258c2ecf20Sopenharmony_ci	PSB_WVDC32(p->hsync, HSYNC_A);
3268c2ecf20Sopenharmony_ci	PSB_WVDC32(p->vtotal, VTOTAL_A);
3278c2ecf20Sopenharmony_ci	PSB_WVDC32(p->vblank, VBLANK_A);
3288c2ecf20Sopenharmony_ci	PSB_WVDC32(p->vsync, VSYNC_A);
3298c2ecf20Sopenharmony_ci	PSB_WVDC32(p->src, PIPEASRC);
3308c2ecf20Sopenharmony_ci	PSB_WVDC32(regs->psb.saveBCLRPAT_A, BCLRPAT_A);
3318c2ecf20Sopenharmony_ci
3328c2ecf20Sopenharmony_ci	/* Restore performance mode*/
3338c2ecf20Sopenharmony_ci	PSB_WVDC32(regs->psb.savePERF_MODE, MRST_PERF_MODE);
3348c2ecf20Sopenharmony_ci
3358c2ecf20Sopenharmony_ci	/* Enable the pipe*/
3368c2ecf20Sopenharmony_ci	if (dev_priv->iLVDS_enable)
3378c2ecf20Sopenharmony_ci		PSB_WVDC32(p->conf, PIPEACONF);
3388c2ecf20Sopenharmony_ci
3398c2ecf20Sopenharmony_ci	/* Set up the plane*/
3408c2ecf20Sopenharmony_ci	PSB_WVDC32(p->linoff, DSPALINOFF);
3418c2ecf20Sopenharmony_ci	PSB_WVDC32(p->stride, DSPASTRIDE);
3428c2ecf20Sopenharmony_ci	PSB_WVDC32(p->tileoff, DSPATILEOFF);
3438c2ecf20Sopenharmony_ci
3448c2ecf20Sopenharmony_ci	/* Enable the plane */
3458c2ecf20Sopenharmony_ci	PSB_WVDC32(p->cntr, DSPACNTR);
3468c2ecf20Sopenharmony_ci	PSB_WVDC32(p->surf, DSPASURF);
3478c2ecf20Sopenharmony_ci
3488c2ecf20Sopenharmony_ci	/* Enable Cursor A */
3498c2ecf20Sopenharmony_ci	PSB_WVDC32(regs->psb.saveDSPACURSOR_CTRL, CURACNTR);
3508c2ecf20Sopenharmony_ci	PSB_WVDC32(regs->psb.saveDSPACURSOR_POS, CURAPOS);
3518c2ecf20Sopenharmony_ci	PSB_WVDC32(regs->psb.saveDSPACURSOR_BASE, CURABASE);
3528c2ecf20Sopenharmony_ci
3538c2ecf20Sopenharmony_ci	/* Restore palette (gamma) */
3548c2ecf20Sopenharmony_ci	for (i = 0; i < 256; i++)
3558c2ecf20Sopenharmony_ci		PSB_WVDC32(p->palette[i], PALETTE_A + (i << 2));
3568c2ecf20Sopenharmony_ci
3578c2ecf20Sopenharmony_ci	if (dev_priv->hdmi_priv)
3588c2ecf20Sopenharmony_ci		oaktrail_hdmi_restore(dev);
3598c2ecf20Sopenharmony_ci
3608c2ecf20Sopenharmony_ci	if (dev_priv->iLVDS_enable) {
3618c2ecf20Sopenharmony_ci		PSB_WVDC32(regs->saveBLC_PWM_CTL2, BLC_PWM_CTL2);
3628c2ecf20Sopenharmony_ci		PSB_WVDC32(regs->psb.saveLVDS, LVDS); /*port 61180h*/
3638c2ecf20Sopenharmony_ci		PSB_WVDC32(regs->psb.savePFIT_CONTROL, PFIT_CONTROL);
3648c2ecf20Sopenharmony_ci		PSB_WVDC32(regs->psb.savePFIT_PGM_RATIOS, PFIT_PGM_RATIOS);
3658c2ecf20Sopenharmony_ci		PSB_WVDC32(regs->psb.savePFIT_AUTO_RATIOS, PFIT_AUTO_RATIOS);
3668c2ecf20Sopenharmony_ci		PSB_WVDC32(regs->saveBLC_PWM_CTL, BLC_PWM_CTL);
3678c2ecf20Sopenharmony_ci		PSB_WVDC32(regs->psb.savePP_ON_DELAYS, LVDSPP_ON);
3688c2ecf20Sopenharmony_ci		PSB_WVDC32(regs->psb.savePP_OFF_DELAYS, LVDSPP_OFF);
3698c2ecf20Sopenharmony_ci		PSB_WVDC32(regs->psb.savePP_DIVISOR, PP_CYCLE);
3708c2ecf20Sopenharmony_ci		PSB_WVDC32(regs->psb.savePP_CONTROL, PP_CONTROL);
3718c2ecf20Sopenharmony_ci	}
3728c2ecf20Sopenharmony_ci
3738c2ecf20Sopenharmony_ci	/* Wait for cycle delay */
3748c2ecf20Sopenharmony_ci	do {
3758c2ecf20Sopenharmony_ci		pp_stat = PSB_RVDC32(PP_STATUS);
3768c2ecf20Sopenharmony_ci	} while (pp_stat & 0x08000000);
3778c2ecf20Sopenharmony_ci
3788c2ecf20Sopenharmony_ci	/* Wait for panel power up */
3798c2ecf20Sopenharmony_ci	do {
3808c2ecf20Sopenharmony_ci		pp_stat = PSB_RVDC32(PP_STATUS);
3818c2ecf20Sopenharmony_ci	} while (pp_stat & 0x10000000);
3828c2ecf20Sopenharmony_ci
3838c2ecf20Sopenharmony_ci	/* Restore HW overlay */
3848c2ecf20Sopenharmony_ci	PSB_WVDC32(regs->psb.saveOV_OVADD, OV_OVADD);
3858c2ecf20Sopenharmony_ci	PSB_WVDC32(regs->psb.saveOV_OGAMC0, OV_OGAMC0);
3868c2ecf20Sopenharmony_ci	PSB_WVDC32(regs->psb.saveOV_OGAMC1, OV_OGAMC1);
3878c2ecf20Sopenharmony_ci	PSB_WVDC32(regs->psb.saveOV_OGAMC2, OV_OGAMC2);
3888c2ecf20Sopenharmony_ci	PSB_WVDC32(regs->psb.saveOV_OGAMC3, OV_OGAMC3);
3898c2ecf20Sopenharmony_ci	PSB_WVDC32(regs->psb.saveOV_OGAMC4, OV_OGAMC4);
3908c2ecf20Sopenharmony_ci	PSB_WVDC32(regs->psb.saveOV_OGAMC5, OV_OGAMC5);
3918c2ecf20Sopenharmony_ci
3928c2ecf20Sopenharmony_ci	/* DPST registers */
3938c2ecf20Sopenharmony_ci	PSB_WVDC32(regs->psb.saveHISTOGRAM_INT_CONTROL_REG,
3948c2ecf20Sopenharmony_ci						HISTOGRAM_INT_CONTROL);
3958c2ecf20Sopenharmony_ci	PSB_WVDC32(regs->psb.saveHISTOGRAM_LOGIC_CONTROL_REG,
3968c2ecf20Sopenharmony_ci						HISTOGRAM_LOGIC_CONTROL);
3978c2ecf20Sopenharmony_ci	PSB_WVDC32(regs->psb.savePWM_CONTROL_LOGIC, PWM_CONTROL_LOGIC);
3988c2ecf20Sopenharmony_ci
3998c2ecf20Sopenharmony_ci	return 0;
4008c2ecf20Sopenharmony_ci}
4018c2ecf20Sopenharmony_ci
4028c2ecf20Sopenharmony_ci/**
4038c2ecf20Sopenharmony_ci *	oaktrail_power_down	-	power down the display island
4048c2ecf20Sopenharmony_ci *	@dev: our DRM device
4058c2ecf20Sopenharmony_ci *
4068c2ecf20Sopenharmony_ci *	Power down the display interface of our device
4078c2ecf20Sopenharmony_ci */
4088c2ecf20Sopenharmony_cistatic int oaktrail_power_down(struct drm_device *dev)
4098c2ecf20Sopenharmony_ci{
4108c2ecf20Sopenharmony_ci	struct drm_psb_private *dev_priv = dev->dev_private;
4118c2ecf20Sopenharmony_ci	u32 pwr_mask ;
4128c2ecf20Sopenharmony_ci	u32 pwr_sts;
4138c2ecf20Sopenharmony_ci
4148c2ecf20Sopenharmony_ci	pwr_mask = PSB_PWRGT_DISPLAY_MASK;
4158c2ecf20Sopenharmony_ci	outl(pwr_mask, dev_priv->ospm_base + PSB_PM_SSC);
4168c2ecf20Sopenharmony_ci
4178c2ecf20Sopenharmony_ci	while (true) {
4188c2ecf20Sopenharmony_ci		pwr_sts = inl(dev_priv->ospm_base + PSB_PM_SSS);
4198c2ecf20Sopenharmony_ci		if ((pwr_sts & pwr_mask) == pwr_mask)
4208c2ecf20Sopenharmony_ci			break;
4218c2ecf20Sopenharmony_ci		else
4228c2ecf20Sopenharmony_ci			udelay(10);
4238c2ecf20Sopenharmony_ci	}
4248c2ecf20Sopenharmony_ci	return 0;
4258c2ecf20Sopenharmony_ci}
4268c2ecf20Sopenharmony_ci
4278c2ecf20Sopenharmony_ci/*
4288c2ecf20Sopenharmony_ci * oaktrail_power_up
4298c2ecf20Sopenharmony_ci *
4308c2ecf20Sopenharmony_ci * Restore power to the specified island(s) (powergating)
4318c2ecf20Sopenharmony_ci */
4328c2ecf20Sopenharmony_cistatic int oaktrail_power_up(struct drm_device *dev)
4338c2ecf20Sopenharmony_ci{
4348c2ecf20Sopenharmony_ci	struct drm_psb_private *dev_priv = dev->dev_private;
4358c2ecf20Sopenharmony_ci	u32 pwr_mask = PSB_PWRGT_DISPLAY_MASK;
4368c2ecf20Sopenharmony_ci	u32 pwr_sts, pwr_cnt;
4378c2ecf20Sopenharmony_ci
4388c2ecf20Sopenharmony_ci	pwr_cnt = inl(dev_priv->ospm_base + PSB_PM_SSC);
4398c2ecf20Sopenharmony_ci	pwr_cnt &= ~pwr_mask;
4408c2ecf20Sopenharmony_ci	outl(pwr_cnt, (dev_priv->ospm_base + PSB_PM_SSC));
4418c2ecf20Sopenharmony_ci
4428c2ecf20Sopenharmony_ci	while (true) {
4438c2ecf20Sopenharmony_ci		pwr_sts = inl(dev_priv->ospm_base + PSB_PM_SSS);
4448c2ecf20Sopenharmony_ci		if ((pwr_sts & pwr_mask) == 0)
4458c2ecf20Sopenharmony_ci			break;
4468c2ecf20Sopenharmony_ci		else
4478c2ecf20Sopenharmony_ci			udelay(10);
4488c2ecf20Sopenharmony_ci	}
4498c2ecf20Sopenharmony_ci	return 0;
4508c2ecf20Sopenharmony_ci}
4518c2ecf20Sopenharmony_ci
4528c2ecf20Sopenharmony_ci/* Oaktrail */
4538c2ecf20Sopenharmony_cistatic const struct psb_offset oaktrail_regmap[2] = {
4548c2ecf20Sopenharmony_ci	{
4558c2ecf20Sopenharmony_ci		.fp0 = MRST_FPA0,
4568c2ecf20Sopenharmony_ci		.fp1 = MRST_FPA1,
4578c2ecf20Sopenharmony_ci		.cntr = DSPACNTR,
4588c2ecf20Sopenharmony_ci		.conf = PIPEACONF,
4598c2ecf20Sopenharmony_ci		.src = PIPEASRC,
4608c2ecf20Sopenharmony_ci		.dpll = MRST_DPLL_A,
4618c2ecf20Sopenharmony_ci		.htotal = HTOTAL_A,
4628c2ecf20Sopenharmony_ci		.hblank = HBLANK_A,
4638c2ecf20Sopenharmony_ci		.hsync = HSYNC_A,
4648c2ecf20Sopenharmony_ci		.vtotal = VTOTAL_A,
4658c2ecf20Sopenharmony_ci		.vblank = VBLANK_A,
4668c2ecf20Sopenharmony_ci		.vsync = VSYNC_A,
4678c2ecf20Sopenharmony_ci		.stride = DSPASTRIDE,
4688c2ecf20Sopenharmony_ci		.size = DSPASIZE,
4698c2ecf20Sopenharmony_ci		.pos = DSPAPOS,
4708c2ecf20Sopenharmony_ci		.surf = DSPASURF,
4718c2ecf20Sopenharmony_ci		.addr = MRST_DSPABASE,
4728c2ecf20Sopenharmony_ci		.base = MRST_DSPABASE,
4738c2ecf20Sopenharmony_ci		.status = PIPEASTAT,
4748c2ecf20Sopenharmony_ci		.linoff = DSPALINOFF,
4758c2ecf20Sopenharmony_ci		.tileoff = DSPATILEOFF,
4768c2ecf20Sopenharmony_ci		.palette = PALETTE_A,
4778c2ecf20Sopenharmony_ci	},
4788c2ecf20Sopenharmony_ci	{
4798c2ecf20Sopenharmony_ci		.fp0 = FPB0,
4808c2ecf20Sopenharmony_ci		.fp1 = FPB1,
4818c2ecf20Sopenharmony_ci		.cntr = DSPBCNTR,
4828c2ecf20Sopenharmony_ci		.conf = PIPEBCONF,
4838c2ecf20Sopenharmony_ci		.src = PIPEBSRC,
4848c2ecf20Sopenharmony_ci		.dpll = DPLL_B,
4858c2ecf20Sopenharmony_ci		.htotal = HTOTAL_B,
4868c2ecf20Sopenharmony_ci		.hblank = HBLANK_B,
4878c2ecf20Sopenharmony_ci		.hsync = HSYNC_B,
4888c2ecf20Sopenharmony_ci		.vtotal = VTOTAL_B,
4898c2ecf20Sopenharmony_ci		.vblank = VBLANK_B,
4908c2ecf20Sopenharmony_ci		.vsync = VSYNC_B,
4918c2ecf20Sopenharmony_ci		.stride = DSPBSTRIDE,
4928c2ecf20Sopenharmony_ci		.size = DSPBSIZE,
4938c2ecf20Sopenharmony_ci		.pos = DSPBPOS,
4948c2ecf20Sopenharmony_ci		.surf = DSPBSURF,
4958c2ecf20Sopenharmony_ci		.addr = DSPBBASE,
4968c2ecf20Sopenharmony_ci		.base = DSPBBASE,
4978c2ecf20Sopenharmony_ci		.status = PIPEBSTAT,
4988c2ecf20Sopenharmony_ci		.linoff = DSPBLINOFF,
4998c2ecf20Sopenharmony_ci		.tileoff = DSPBTILEOFF,
5008c2ecf20Sopenharmony_ci		.palette = PALETTE_B,
5018c2ecf20Sopenharmony_ci	},
5028c2ecf20Sopenharmony_ci};
5038c2ecf20Sopenharmony_ci
5048c2ecf20Sopenharmony_cistatic int oaktrail_chip_setup(struct drm_device *dev)
5058c2ecf20Sopenharmony_ci{
5068c2ecf20Sopenharmony_ci	struct drm_psb_private *dev_priv = dev->dev_private;
5078c2ecf20Sopenharmony_ci	int ret;
5088c2ecf20Sopenharmony_ci
5098c2ecf20Sopenharmony_ci	if (pci_enable_msi(dev->pdev))
5108c2ecf20Sopenharmony_ci		dev_warn(dev->dev, "Enabling MSI failed!\n");
5118c2ecf20Sopenharmony_ci
5128c2ecf20Sopenharmony_ci	dev_priv->regmap = oaktrail_regmap;
5138c2ecf20Sopenharmony_ci
5148c2ecf20Sopenharmony_ci	ret = mid_chip_setup(dev);
5158c2ecf20Sopenharmony_ci	if (ret < 0)
5168c2ecf20Sopenharmony_ci		return ret;
5178c2ecf20Sopenharmony_ci	if (!dev_priv->has_gct) {
5188c2ecf20Sopenharmony_ci		/* Now pull the BIOS data */
5198c2ecf20Sopenharmony_ci		psb_intel_opregion_init(dev);
5208c2ecf20Sopenharmony_ci		psb_intel_init_bios(dev);
5218c2ecf20Sopenharmony_ci	}
5228c2ecf20Sopenharmony_ci	gma_intel_setup_gmbus(dev);
5238c2ecf20Sopenharmony_ci	oaktrail_hdmi_setup(dev);
5248c2ecf20Sopenharmony_ci	return 0;
5258c2ecf20Sopenharmony_ci}
5268c2ecf20Sopenharmony_ci
5278c2ecf20Sopenharmony_cistatic void oaktrail_teardown(struct drm_device *dev)
5288c2ecf20Sopenharmony_ci{
5298c2ecf20Sopenharmony_ci	struct drm_psb_private *dev_priv = dev->dev_private;
5308c2ecf20Sopenharmony_ci
5318c2ecf20Sopenharmony_ci	gma_intel_teardown_gmbus(dev);
5328c2ecf20Sopenharmony_ci	oaktrail_hdmi_teardown(dev);
5338c2ecf20Sopenharmony_ci	if (!dev_priv->has_gct)
5348c2ecf20Sopenharmony_ci		psb_intel_destroy_bios(dev);
5358c2ecf20Sopenharmony_ci}
5368c2ecf20Sopenharmony_ci
5378c2ecf20Sopenharmony_ciconst struct psb_ops oaktrail_chip_ops = {
5388c2ecf20Sopenharmony_ci	.name = "Oaktrail",
5398c2ecf20Sopenharmony_ci	.accel_2d = 1,
5408c2ecf20Sopenharmony_ci	.pipes = 2,
5418c2ecf20Sopenharmony_ci	.crtcs = 2,
5428c2ecf20Sopenharmony_ci	.hdmi_mask = (1 << 1),
5438c2ecf20Sopenharmony_ci	.lvds_mask = (1 << 0),
5448c2ecf20Sopenharmony_ci	.sdvo_mask = (1 << 1),
5458c2ecf20Sopenharmony_ci	.cursor_needs_phys = 0,
5468c2ecf20Sopenharmony_ci	.sgx_offset = MRST_SGX_OFFSET,
5478c2ecf20Sopenharmony_ci
5488c2ecf20Sopenharmony_ci	.chip_setup = oaktrail_chip_setup,
5498c2ecf20Sopenharmony_ci	.chip_teardown = oaktrail_teardown,
5508c2ecf20Sopenharmony_ci	.crtc_helper = &oaktrail_helper_funcs,
5518c2ecf20Sopenharmony_ci	.crtc_funcs = &psb_intel_crtc_funcs,
5528c2ecf20Sopenharmony_ci
5538c2ecf20Sopenharmony_ci	.output_init = oaktrail_output_init,
5548c2ecf20Sopenharmony_ci
5558c2ecf20Sopenharmony_ci#ifdef CONFIG_BACKLIGHT_CLASS_DEVICE
5568c2ecf20Sopenharmony_ci	.backlight_init = oaktrail_backlight_init,
5578c2ecf20Sopenharmony_ci#endif
5588c2ecf20Sopenharmony_ci
5598c2ecf20Sopenharmony_ci	.save_regs = oaktrail_save_display_registers,
5608c2ecf20Sopenharmony_ci	.restore_regs = oaktrail_restore_display_registers,
5618c2ecf20Sopenharmony_ci	.save_crtc = gma_crtc_save,
5628c2ecf20Sopenharmony_ci	.restore_crtc = gma_crtc_restore,
5638c2ecf20Sopenharmony_ci	.power_down = oaktrail_power_down,
5648c2ecf20Sopenharmony_ci	.power_up = oaktrail_power_up,
5658c2ecf20Sopenharmony_ci
5668c2ecf20Sopenharmony_ci	.i2c_bus = 1,
5678c2ecf20Sopenharmony_ci};
568