18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0+
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Copyright (c) 2016, Fuzhou Rockchip Electronics Co., Ltd
48c2ecf20Sopenharmony_ci * Copyright (C) STMicroelectronics SA 2017
58c2ecf20Sopenharmony_ci *
68c2ecf20Sopenharmony_ci * Modified by Philippe Cornu <philippe.cornu@st.com>
78c2ecf20Sopenharmony_ci * This generic Synopsys DesignWare MIPI DSI host driver is based on the
88c2ecf20Sopenharmony_ci * Rockchip version from rockchip/dw-mipi-dsi.c with phy & bridge APIs.
98c2ecf20Sopenharmony_ci */
108c2ecf20Sopenharmony_ci
118c2ecf20Sopenharmony_ci#include <linux/clk.h>
128c2ecf20Sopenharmony_ci#include <linux/component.h>
138c2ecf20Sopenharmony_ci#include <linux/debugfs.h>
148c2ecf20Sopenharmony_ci#include <linux/iopoll.h>
158c2ecf20Sopenharmony_ci#include <linux/module.h>
168c2ecf20Sopenharmony_ci#include <linux/of_device.h>
178c2ecf20Sopenharmony_ci#include <linux/pm_runtime.h>
188c2ecf20Sopenharmony_ci#include <linux/reset.h>
198c2ecf20Sopenharmony_ci
208c2ecf20Sopenharmony_ci#include <video/mipi_display.h>
218c2ecf20Sopenharmony_ci
228c2ecf20Sopenharmony_ci#include <drm/bridge/dw_mipi_dsi.h>
238c2ecf20Sopenharmony_ci#include <drm/drm_atomic_helper.h>
248c2ecf20Sopenharmony_ci#include <drm/drm_bridge.h>
258c2ecf20Sopenharmony_ci#include <drm/drm_crtc.h>
268c2ecf20Sopenharmony_ci#include <drm/drm_mipi_dsi.h>
278c2ecf20Sopenharmony_ci#include <drm/drm_modes.h>
288c2ecf20Sopenharmony_ci#include <drm/drm_of.h>
298c2ecf20Sopenharmony_ci#include <drm/drm_print.h>
308c2ecf20Sopenharmony_ci
318c2ecf20Sopenharmony_ci#define HWVER_131			0x31333100	/* IP version 1.31 */
328c2ecf20Sopenharmony_ci
338c2ecf20Sopenharmony_ci#define DSI_VERSION			0x00
348c2ecf20Sopenharmony_ci#define VERSION				GENMASK(31, 8)
358c2ecf20Sopenharmony_ci
368c2ecf20Sopenharmony_ci#define DSI_PWR_UP			0x04
378c2ecf20Sopenharmony_ci#define RESET				0
388c2ecf20Sopenharmony_ci#define POWERUP				BIT(0)
398c2ecf20Sopenharmony_ci
408c2ecf20Sopenharmony_ci#define DSI_CLKMGR_CFG			0x08
418c2ecf20Sopenharmony_ci#define TO_CLK_DIVISION(div)		(((div) & 0xff) << 8)
428c2ecf20Sopenharmony_ci#define TX_ESC_CLK_DIVISION(div)	((div) & 0xff)
438c2ecf20Sopenharmony_ci
448c2ecf20Sopenharmony_ci#define DSI_DPI_VCID			0x0c
458c2ecf20Sopenharmony_ci#define DPI_VCID(vcid)			((vcid) & 0x3)
468c2ecf20Sopenharmony_ci
478c2ecf20Sopenharmony_ci#define DSI_DPI_COLOR_CODING		0x10
488c2ecf20Sopenharmony_ci#define LOOSELY18_EN			BIT(8)
498c2ecf20Sopenharmony_ci#define DPI_COLOR_CODING_16BIT_1	0x0
508c2ecf20Sopenharmony_ci#define DPI_COLOR_CODING_16BIT_2	0x1
518c2ecf20Sopenharmony_ci#define DPI_COLOR_CODING_16BIT_3	0x2
528c2ecf20Sopenharmony_ci#define DPI_COLOR_CODING_18BIT_1	0x3
538c2ecf20Sopenharmony_ci#define DPI_COLOR_CODING_18BIT_2	0x4
548c2ecf20Sopenharmony_ci#define DPI_COLOR_CODING_24BIT		0x5
558c2ecf20Sopenharmony_ci
568c2ecf20Sopenharmony_ci#define DSI_DPI_CFG_POL			0x14
578c2ecf20Sopenharmony_ci#define COLORM_ACTIVE_LOW		BIT(4)
588c2ecf20Sopenharmony_ci#define SHUTD_ACTIVE_LOW		BIT(3)
598c2ecf20Sopenharmony_ci#define HSYNC_ACTIVE_LOW		BIT(2)
608c2ecf20Sopenharmony_ci#define VSYNC_ACTIVE_LOW		BIT(1)
618c2ecf20Sopenharmony_ci#define DATAEN_ACTIVE_LOW		BIT(0)
628c2ecf20Sopenharmony_ci
638c2ecf20Sopenharmony_ci#define DSI_DPI_LP_CMD_TIM		0x18
648c2ecf20Sopenharmony_ci#define OUTVACT_LPCMD_TIME(p)		(((p) & 0xff) << 16)
658c2ecf20Sopenharmony_ci#define INVACT_LPCMD_TIME(p)		((p) & 0xff)
668c2ecf20Sopenharmony_ci
678c2ecf20Sopenharmony_ci#define DSI_DBI_VCID			0x1c
688c2ecf20Sopenharmony_ci#define DSI_DBI_CFG			0x20
698c2ecf20Sopenharmony_ci#define DSI_DBI_PARTITIONING_EN		0x24
708c2ecf20Sopenharmony_ci#define DSI_DBI_CMDSIZE			0x28
718c2ecf20Sopenharmony_ci
728c2ecf20Sopenharmony_ci#define DSI_PCKHDL_CFG			0x2c
738c2ecf20Sopenharmony_ci#define CRC_RX_EN			BIT(4)
748c2ecf20Sopenharmony_ci#define ECC_RX_EN			BIT(3)
758c2ecf20Sopenharmony_ci#define BTA_EN				BIT(2)
768c2ecf20Sopenharmony_ci#define EOTP_RX_EN			BIT(1)
778c2ecf20Sopenharmony_ci#define EOTP_TX_EN			BIT(0)
788c2ecf20Sopenharmony_ci
798c2ecf20Sopenharmony_ci#define DSI_GEN_VCID			0x30
808c2ecf20Sopenharmony_ci
818c2ecf20Sopenharmony_ci#define DSI_MODE_CFG			0x34
828c2ecf20Sopenharmony_ci#define ENABLE_VIDEO_MODE		0
838c2ecf20Sopenharmony_ci#define ENABLE_CMD_MODE			BIT(0)
848c2ecf20Sopenharmony_ci
858c2ecf20Sopenharmony_ci#define DSI_VID_MODE_CFG		0x38
868c2ecf20Sopenharmony_ci#define ENABLE_LOW_POWER		(0x3f << 8)
878c2ecf20Sopenharmony_ci#define ENABLE_LOW_POWER_MASK		(0x3f << 8)
888c2ecf20Sopenharmony_ci#define VID_MODE_TYPE_NON_BURST_SYNC_PULSES	0x0
898c2ecf20Sopenharmony_ci#define VID_MODE_TYPE_NON_BURST_SYNC_EVENTS	0x1
908c2ecf20Sopenharmony_ci#define VID_MODE_TYPE_BURST			0x2
918c2ecf20Sopenharmony_ci#define VID_MODE_TYPE_MASK			0x3
928c2ecf20Sopenharmony_ci#define ENABLE_LOW_POWER_CMD		BIT(15)
938c2ecf20Sopenharmony_ci#define VID_MODE_VPG_ENABLE		BIT(16)
948c2ecf20Sopenharmony_ci#define VID_MODE_VPG_MODE		BIT(20)
958c2ecf20Sopenharmony_ci#define VID_MODE_VPG_HORIZONTAL		BIT(24)
968c2ecf20Sopenharmony_ci
978c2ecf20Sopenharmony_ci#define DSI_VID_PKT_SIZE		0x3c
988c2ecf20Sopenharmony_ci#define VID_PKT_SIZE(p)			((p) & 0x3fff)
998c2ecf20Sopenharmony_ci
1008c2ecf20Sopenharmony_ci#define DSI_VID_NUM_CHUNKS		0x40
1018c2ecf20Sopenharmony_ci#define VID_NUM_CHUNKS(c)		((c) & 0x1fff)
1028c2ecf20Sopenharmony_ci
1038c2ecf20Sopenharmony_ci#define DSI_VID_NULL_SIZE		0x44
1048c2ecf20Sopenharmony_ci#define VID_NULL_SIZE(b)		((b) & 0x1fff)
1058c2ecf20Sopenharmony_ci
1068c2ecf20Sopenharmony_ci#define DSI_VID_HSA_TIME		0x48
1078c2ecf20Sopenharmony_ci#define DSI_VID_HBP_TIME		0x4c
1088c2ecf20Sopenharmony_ci#define DSI_VID_HLINE_TIME		0x50
1098c2ecf20Sopenharmony_ci#define DSI_VID_VSA_LINES		0x54
1108c2ecf20Sopenharmony_ci#define DSI_VID_VBP_LINES		0x58
1118c2ecf20Sopenharmony_ci#define DSI_VID_VFP_LINES		0x5c
1128c2ecf20Sopenharmony_ci#define DSI_VID_VACTIVE_LINES		0x60
1138c2ecf20Sopenharmony_ci#define DSI_EDPI_CMD_SIZE		0x64
1148c2ecf20Sopenharmony_ci
1158c2ecf20Sopenharmony_ci#define DSI_CMD_MODE_CFG		0x68
1168c2ecf20Sopenharmony_ci#define MAX_RD_PKT_SIZE_LP		BIT(24)
1178c2ecf20Sopenharmony_ci#define DCS_LW_TX_LP			BIT(19)
1188c2ecf20Sopenharmony_ci#define DCS_SR_0P_TX_LP			BIT(18)
1198c2ecf20Sopenharmony_ci#define DCS_SW_1P_TX_LP			BIT(17)
1208c2ecf20Sopenharmony_ci#define DCS_SW_0P_TX_LP			BIT(16)
1218c2ecf20Sopenharmony_ci#define GEN_LW_TX_LP			BIT(14)
1228c2ecf20Sopenharmony_ci#define GEN_SR_2P_TX_LP			BIT(13)
1238c2ecf20Sopenharmony_ci#define GEN_SR_1P_TX_LP			BIT(12)
1248c2ecf20Sopenharmony_ci#define GEN_SR_0P_TX_LP			BIT(11)
1258c2ecf20Sopenharmony_ci#define GEN_SW_2P_TX_LP			BIT(10)
1268c2ecf20Sopenharmony_ci#define GEN_SW_1P_TX_LP			BIT(9)
1278c2ecf20Sopenharmony_ci#define GEN_SW_0P_TX_LP			BIT(8)
1288c2ecf20Sopenharmony_ci#define ACK_RQST_EN			BIT(1)
1298c2ecf20Sopenharmony_ci#define TEAR_FX_EN			BIT(0)
1308c2ecf20Sopenharmony_ci
1318c2ecf20Sopenharmony_ci#define CMD_MODE_ALL_LP			(MAX_RD_PKT_SIZE_LP | \
1328c2ecf20Sopenharmony_ci					 DCS_LW_TX_LP | \
1338c2ecf20Sopenharmony_ci					 DCS_SR_0P_TX_LP | \
1348c2ecf20Sopenharmony_ci					 DCS_SW_1P_TX_LP | \
1358c2ecf20Sopenharmony_ci					 DCS_SW_0P_TX_LP | \
1368c2ecf20Sopenharmony_ci					 GEN_LW_TX_LP | \
1378c2ecf20Sopenharmony_ci					 GEN_SR_2P_TX_LP | \
1388c2ecf20Sopenharmony_ci					 GEN_SR_1P_TX_LP | \
1398c2ecf20Sopenharmony_ci					 GEN_SR_0P_TX_LP | \
1408c2ecf20Sopenharmony_ci					 GEN_SW_2P_TX_LP | \
1418c2ecf20Sopenharmony_ci					 GEN_SW_1P_TX_LP | \
1428c2ecf20Sopenharmony_ci					 GEN_SW_0P_TX_LP)
1438c2ecf20Sopenharmony_ci
1448c2ecf20Sopenharmony_ci#define DSI_GEN_HDR			0x6c
1458c2ecf20Sopenharmony_ci#define DSI_GEN_PLD_DATA		0x70
1468c2ecf20Sopenharmony_ci
1478c2ecf20Sopenharmony_ci#define DSI_CMD_PKT_STATUS		0x74
1488c2ecf20Sopenharmony_ci#define GEN_RD_CMD_BUSY			BIT(6)
1498c2ecf20Sopenharmony_ci#define GEN_PLD_R_FULL			BIT(5)
1508c2ecf20Sopenharmony_ci#define GEN_PLD_R_EMPTY			BIT(4)
1518c2ecf20Sopenharmony_ci#define GEN_PLD_W_FULL			BIT(3)
1528c2ecf20Sopenharmony_ci#define GEN_PLD_W_EMPTY			BIT(2)
1538c2ecf20Sopenharmony_ci#define GEN_CMD_FULL			BIT(1)
1548c2ecf20Sopenharmony_ci#define GEN_CMD_EMPTY			BIT(0)
1558c2ecf20Sopenharmony_ci
1568c2ecf20Sopenharmony_ci#define DSI_TO_CNT_CFG			0x78
1578c2ecf20Sopenharmony_ci#define HSTX_TO_CNT(p)			(((p) & 0xffff) << 16)
1588c2ecf20Sopenharmony_ci#define LPRX_TO_CNT(p)			((p) & 0xffff)
1598c2ecf20Sopenharmony_ci
1608c2ecf20Sopenharmony_ci#define DSI_HS_RD_TO_CNT		0x7c
1618c2ecf20Sopenharmony_ci#define DSI_LP_RD_TO_CNT		0x80
1628c2ecf20Sopenharmony_ci#define DSI_HS_WR_TO_CNT		0x84
1638c2ecf20Sopenharmony_ci#define DSI_LP_WR_TO_CNT		0x88
1648c2ecf20Sopenharmony_ci#define DSI_BTA_TO_CNT			0x8c
1658c2ecf20Sopenharmony_ci
1668c2ecf20Sopenharmony_ci#define DSI_LPCLK_CTRL			0x94
1678c2ecf20Sopenharmony_ci#define AUTO_CLKLANE_CTRL		BIT(1)
1688c2ecf20Sopenharmony_ci#define PHY_TXREQUESTCLKHS		BIT(0)
1698c2ecf20Sopenharmony_ci
1708c2ecf20Sopenharmony_ci#define DSI_PHY_TMR_LPCLK_CFG		0x98
1718c2ecf20Sopenharmony_ci#define PHY_CLKHS2LP_TIME(lbcc)		(((lbcc) & 0x3ff) << 16)
1728c2ecf20Sopenharmony_ci#define PHY_CLKLP2HS_TIME(lbcc)		((lbcc) & 0x3ff)
1738c2ecf20Sopenharmony_ci
1748c2ecf20Sopenharmony_ci#define DSI_PHY_TMR_CFG			0x9c
1758c2ecf20Sopenharmony_ci#define PHY_HS2LP_TIME(lbcc)		(((lbcc) & 0xff) << 24)
1768c2ecf20Sopenharmony_ci#define PHY_LP2HS_TIME(lbcc)		(((lbcc) & 0xff) << 16)
1778c2ecf20Sopenharmony_ci#define MAX_RD_TIME(lbcc)		((lbcc) & 0x7fff)
1788c2ecf20Sopenharmony_ci#define PHY_HS2LP_TIME_V131(lbcc)	(((lbcc) & 0x3ff) << 16)
1798c2ecf20Sopenharmony_ci#define PHY_LP2HS_TIME_V131(lbcc)	((lbcc) & 0x3ff)
1808c2ecf20Sopenharmony_ci
1818c2ecf20Sopenharmony_ci#define DSI_PHY_RSTZ			0xa0
1828c2ecf20Sopenharmony_ci#define PHY_DISFORCEPLL			0
1838c2ecf20Sopenharmony_ci#define PHY_ENFORCEPLL			BIT(3)
1848c2ecf20Sopenharmony_ci#define PHY_DISABLECLK			0
1858c2ecf20Sopenharmony_ci#define PHY_ENABLECLK			BIT(2)
1868c2ecf20Sopenharmony_ci#define PHY_RSTZ			0
1878c2ecf20Sopenharmony_ci#define PHY_UNRSTZ			BIT(1)
1888c2ecf20Sopenharmony_ci#define PHY_SHUTDOWNZ			0
1898c2ecf20Sopenharmony_ci#define PHY_UNSHUTDOWNZ			BIT(0)
1908c2ecf20Sopenharmony_ci
1918c2ecf20Sopenharmony_ci#define DSI_PHY_IF_CFG			0xa4
1928c2ecf20Sopenharmony_ci#define PHY_STOP_WAIT_TIME(cycle)	(((cycle) & 0xff) << 8)
1938c2ecf20Sopenharmony_ci#define N_LANES(n)			(((n) - 1) & 0x3)
1948c2ecf20Sopenharmony_ci
1958c2ecf20Sopenharmony_ci#define DSI_PHY_ULPS_CTRL		0xa8
1968c2ecf20Sopenharmony_ci#define DSI_PHY_TX_TRIGGERS		0xac
1978c2ecf20Sopenharmony_ci
1988c2ecf20Sopenharmony_ci#define DSI_PHY_STATUS			0xb0
1998c2ecf20Sopenharmony_ci#define PHY_STOP_STATE_CLK_LANE		BIT(2)
2008c2ecf20Sopenharmony_ci#define PHY_LOCK			BIT(0)
2018c2ecf20Sopenharmony_ci
2028c2ecf20Sopenharmony_ci#define DSI_PHY_TST_CTRL0		0xb4
2038c2ecf20Sopenharmony_ci#define PHY_TESTCLK			BIT(1)
2048c2ecf20Sopenharmony_ci#define PHY_UNTESTCLK			0
2058c2ecf20Sopenharmony_ci#define PHY_TESTCLR			BIT(0)
2068c2ecf20Sopenharmony_ci#define PHY_UNTESTCLR			0
2078c2ecf20Sopenharmony_ci
2088c2ecf20Sopenharmony_ci#define DSI_PHY_TST_CTRL1		0xb8
2098c2ecf20Sopenharmony_ci#define PHY_TESTEN			BIT(16)
2108c2ecf20Sopenharmony_ci#define PHY_UNTESTEN			0
2118c2ecf20Sopenharmony_ci#define PHY_TESTDOUT(n)			(((n) & 0xff) << 8)
2128c2ecf20Sopenharmony_ci#define PHY_TESTDIN(n)			((n) & 0xff)
2138c2ecf20Sopenharmony_ci
2148c2ecf20Sopenharmony_ci#define DSI_INT_ST0			0xbc
2158c2ecf20Sopenharmony_ci#define DSI_INT_ST1			0xc0
2168c2ecf20Sopenharmony_ci#define DSI_INT_MSK0			0xc4
2178c2ecf20Sopenharmony_ci#define DSI_INT_MSK1			0xc8
2188c2ecf20Sopenharmony_ci
2198c2ecf20Sopenharmony_ci#define DSI_PHY_TMR_RD_CFG		0xf4
2208c2ecf20Sopenharmony_ci#define MAX_RD_TIME_V131(lbcc)		((lbcc) & 0x7fff)
2218c2ecf20Sopenharmony_ci
2228c2ecf20Sopenharmony_ci#define PHY_STATUS_TIMEOUT_US		10000
2238c2ecf20Sopenharmony_ci#define CMD_PKT_STATUS_TIMEOUT_US	20000
2248c2ecf20Sopenharmony_ci
2258c2ecf20Sopenharmony_ci#ifdef CONFIG_DEBUG_FS
2268c2ecf20Sopenharmony_ci#define VPG_DEFS(name, dsi) \
2278c2ecf20Sopenharmony_ci	((void __force *)&((*dsi).vpg_defs.name))
2288c2ecf20Sopenharmony_ci
2298c2ecf20Sopenharmony_ci#define REGISTER(name, mask, dsi) \
2308c2ecf20Sopenharmony_ci	{ #name, VPG_DEFS(name, dsi), mask, dsi }
2318c2ecf20Sopenharmony_ci
2328c2ecf20Sopenharmony_cistruct debugfs_entries {
2338c2ecf20Sopenharmony_ci	const char				*name;
2348c2ecf20Sopenharmony_ci	bool					*reg;
2358c2ecf20Sopenharmony_ci	u32					mask;
2368c2ecf20Sopenharmony_ci	struct dw_mipi_dsi			*dsi;
2378c2ecf20Sopenharmony_ci};
2388c2ecf20Sopenharmony_ci#endif /* CONFIG_DEBUG_FS */
2398c2ecf20Sopenharmony_ci
2408c2ecf20Sopenharmony_cistruct dw_mipi_dsi {
2418c2ecf20Sopenharmony_ci	struct drm_bridge bridge;
2428c2ecf20Sopenharmony_ci	struct mipi_dsi_host dsi_host;
2438c2ecf20Sopenharmony_ci	struct drm_bridge *panel_bridge;
2448c2ecf20Sopenharmony_ci	struct device *dev;
2458c2ecf20Sopenharmony_ci	void __iomem *base;
2468c2ecf20Sopenharmony_ci
2478c2ecf20Sopenharmony_ci	struct clk *pclk;
2488c2ecf20Sopenharmony_ci
2498c2ecf20Sopenharmony_ci	unsigned int lane_mbps; /* per lane */
2508c2ecf20Sopenharmony_ci	u32 channel;
2518c2ecf20Sopenharmony_ci	u32 lanes;
2528c2ecf20Sopenharmony_ci	u32 format;
2538c2ecf20Sopenharmony_ci	unsigned long mode_flags;
2548c2ecf20Sopenharmony_ci
2558c2ecf20Sopenharmony_ci#ifdef CONFIG_DEBUG_FS
2568c2ecf20Sopenharmony_ci	struct dentry *debugfs;
2578c2ecf20Sopenharmony_ci	struct debugfs_entries *debugfs_vpg;
2588c2ecf20Sopenharmony_ci	struct {
2598c2ecf20Sopenharmony_ci		bool vpg;
2608c2ecf20Sopenharmony_ci		bool vpg_horizontal;
2618c2ecf20Sopenharmony_ci		bool vpg_ber_pattern;
2628c2ecf20Sopenharmony_ci	} vpg_defs;
2638c2ecf20Sopenharmony_ci#endif /* CONFIG_DEBUG_FS */
2648c2ecf20Sopenharmony_ci
2658c2ecf20Sopenharmony_ci	struct dw_mipi_dsi *master; /* dual-dsi master ptr */
2668c2ecf20Sopenharmony_ci	struct dw_mipi_dsi *slave; /* dual-dsi slave ptr */
2678c2ecf20Sopenharmony_ci
2688c2ecf20Sopenharmony_ci	const struct dw_mipi_dsi_plat_data *plat_data;
2698c2ecf20Sopenharmony_ci};
2708c2ecf20Sopenharmony_ci
2718c2ecf20Sopenharmony_ci/*
2728c2ecf20Sopenharmony_ci * Check if either a link to a master or slave is present
2738c2ecf20Sopenharmony_ci */
2748c2ecf20Sopenharmony_cistatic inline bool dw_mipi_is_dual_mode(struct dw_mipi_dsi *dsi)
2758c2ecf20Sopenharmony_ci{
2768c2ecf20Sopenharmony_ci	return dsi->slave || dsi->master;
2778c2ecf20Sopenharmony_ci}
2788c2ecf20Sopenharmony_ci
2798c2ecf20Sopenharmony_ci/*
2808c2ecf20Sopenharmony_ci * The controller should generate 2 frames before
2818c2ecf20Sopenharmony_ci * preparing the peripheral.
2828c2ecf20Sopenharmony_ci */
2838c2ecf20Sopenharmony_cistatic void dw_mipi_dsi_wait_for_two_frames(const struct drm_display_mode *mode)
2848c2ecf20Sopenharmony_ci{
2858c2ecf20Sopenharmony_ci	int refresh, two_frames;
2868c2ecf20Sopenharmony_ci
2878c2ecf20Sopenharmony_ci	refresh = drm_mode_vrefresh(mode);
2888c2ecf20Sopenharmony_ci	two_frames = DIV_ROUND_UP(MSEC_PER_SEC, refresh) * 2;
2898c2ecf20Sopenharmony_ci	msleep(two_frames);
2908c2ecf20Sopenharmony_ci}
2918c2ecf20Sopenharmony_ci
2928c2ecf20Sopenharmony_cistatic inline struct dw_mipi_dsi *host_to_dsi(struct mipi_dsi_host *host)
2938c2ecf20Sopenharmony_ci{
2948c2ecf20Sopenharmony_ci	return container_of(host, struct dw_mipi_dsi, dsi_host);
2958c2ecf20Sopenharmony_ci}
2968c2ecf20Sopenharmony_ci
2978c2ecf20Sopenharmony_cistatic inline struct dw_mipi_dsi *bridge_to_dsi(struct drm_bridge *bridge)
2988c2ecf20Sopenharmony_ci{
2998c2ecf20Sopenharmony_ci	return container_of(bridge, struct dw_mipi_dsi, bridge);
3008c2ecf20Sopenharmony_ci}
3018c2ecf20Sopenharmony_ci
3028c2ecf20Sopenharmony_cistatic inline void dsi_write(struct dw_mipi_dsi *dsi, u32 reg, u32 val)
3038c2ecf20Sopenharmony_ci{
3048c2ecf20Sopenharmony_ci	writel(val, dsi->base + reg);
3058c2ecf20Sopenharmony_ci}
3068c2ecf20Sopenharmony_ci
3078c2ecf20Sopenharmony_cistatic inline u32 dsi_read(struct dw_mipi_dsi *dsi, u32 reg)
3088c2ecf20Sopenharmony_ci{
3098c2ecf20Sopenharmony_ci	return readl(dsi->base + reg);
3108c2ecf20Sopenharmony_ci}
3118c2ecf20Sopenharmony_ci
3128c2ecf20Sopenharmony_cistatic int dw_mipi_dsi_host_attach(struct mipi_dsi_host *host,
3138c2ecf20Sopenharmony_ci				   struct mipi_dsi_device *device)
3148c2ecf20Sopenharmony_ci{
3158c2ecf20Sopenharmony_ci	struct dw_mipi_dsi *dsi = host_to_dsi(host);
3168c2ecf20Sopenharmony_ci	const struct dw_mipi_dsi_plat_data *pdata = dsi->plat_data;
3178c2ecf20Sopenharmony_ci	struct drm_bridge *bridge;
3188c2ecf20Sopenharmony_ci	struct drm_panel *panel;
3198c2ecf20Sopenharmony_ci	int ret;
3208c2ecf20Sopenharmony_ci
3218c2ecf20Sopenharmony_ci	if (device->lanes > dsi->plat_data->max_data_lanes) {
3228c2ecf20Sopenharmony_ci		dev_err(dsi->dev, "the number of data lanes(%u) is too many\n",
3238c2ecf20Sopenharmony_ci			device->lanes);
3248c2ecf20Sopenharmony_ci		return -EINVAL;
3258c2ecf20Sopenharmony_ci	}
3268c2ecf20Sopenharmony_ci
3278c2ecf20Sopenharmony_ci	dsi->lanes = device->lanes;
3288c2ecf20Sopenharmony_ci	dsi->channel = device->channel;
3298c2ecf20Sopenharmony_ci	dsi->format = device->format;
3308c2ecf20Sopenharmony_ci	dsi->mode_flags = device->mode_flags;
3318c2ecf20Sopenharmony_ci
3328c2ecf20Sopenharmony_ci	ret = drm_of_find_panel_or_bridge(host->dev->of_node, 1, 0,
3338c2ecf20Sopenharmony_ci					  &panel, &bridge);
3348c2ecf20Sopenharmony_ci	if (ret)
3358c2ecf20Sopenharmony_ci		return ret;
3368c2ecf20Sopenharmony_ci
3378c2ecf20Sopenharmony_ci	if (panel) {
3388c2ecf20Sopenharmony_ci		bridge = drm_panel_bridge_add_typed(panel,
3398c2ecf20Sopenharmony_ci						    DRM_MODE_CONNECTOR_DSI);
3408c2ecf20Sopenharmony_ci		if (IS_ERR(bridge))
3418c2ecf20Sopenharmony_ci			return PTR_ERR(bridge);
3428c2ecf20Sopenharmony_ci	}
3438c2ecf20Sopenharmony_ci
3448c2ecf20Sopenharmony_ci	dsi->panel_bridge = bridge;
3458c2ecf20Sopenharmony_ci
3468c2ecf20Sopenharmony_ci	drm_bridge_add(&dsi->bridge);
3478c2ecf20Sopenharmony_ci
3488c2ecf20Sopenharmony_ci	if (pdata->host_ops && pdata->host_ops->attach) {
3498c2ecf20Sopenharmony_ci		ret = pdata->host_ops->attach(pdata->priv_data, device);
3508c2ecf20Sopenharmony_ci		if (ret < 0)
3518c2ecf20Sopenharmony_ci			return ret;
3528c2ecf20Sopenharmony_ci	}
3538c2ecf20Sopenharmony_ci
3548c2ecf20Sopenharmony_ci	return 0;
3558c2ecf20Sopenharmony_ci}
3568c2ecf20Sopenharmony_ci
3578c2ecf20Sopenharmony_cistatic int dw_mipi_dsi_host_detach(struct mipi_dsi_host *host,
3588c2ecf20Sopenharmony_ci				   struct mipi_dsi_device *device)
3598c2ecf20Sopenharmony_ci{
3608c2ecf20Sopenharmony_ci	struct dw_mipi_dsi *dsi = host_to_dsi(host);
3618c2ecf20Sopenharmony_ci	const struct dw_mipi_dsi_plat_data *pdata = dsi->plat_data;
3628c2ecf20Sopenharmony_ci	int ret;
3638c2ecf20Sopenharmony_ci
3648c2ecf20Sopenharmony_ci	if (pdata->host_ops && pdata->host_ops->detach) {
3658c2ecf20Sopenharmony_ci		ret = pdata->host_ops->detach(pdata->priv_data, device);
3668c2ecf20Sopenharmony_ci		if (ret < 0)
3678c2ecf20Sopenharmony_ci			return ret;
3688c2ecf20Sopenharmony_ci	}
3698c2ecf20Sopenharmony_ci
3708c2ecf20Sopenharmony_ci	drm_of_panel_bridge_remove(host->dev->of_node, 1, 0);
3718c2ecf20Sopenharmony_ci
3728c2ecf20Sopenharmony_ci	drm_bridge_remove(&dsi->bridge);
3738c2ecf20Sopenharmony_ci
3748c2ecf20Sopenharmony_ci	return 0;
3758c2ecf20Sopenharmony_ci}
3768c2ecf20Sopenharmony_ci
3778c2ecf20Sopenharmony_cistatic void dw_mipi_message_config(struct dw_mipi_dsi *dsi,
3788c2ecf20Sopenharmony_ci				   const struct mipi_dsi_msg *msg)
3798c2ecf20Sopenharmony_ci{
3808c2ecf20Sopenharmony_ci	bool lpm = msg->flags & MIPI_DSI_MSG_USE_LPM;
3818c2ecf20Sopenharmony_ci	u32 val = 0;
3828c2ecf20Sopenharmony_ci
3838c2ecf20Sopenharmony_ci	/*
3848c2ecf20Sopenharmony_ci	 * TODO dw drv improvements
3858c2ecf20Sopenharmony_ci	 * largest packet sizes during hfp or during vsa/vpb/vfp
3868c2ecf20Sopenharmony_ci	 * should be computed according to byte lane, lane number and only
3878c2ecf20Sopenharmony_ci	 * if sending lp cmds in high speed is enable (PHY_TXREQUESTCLKHS)
3888c2ecf20Sopenharmony_ci	 */
3898c2ecf20Sopenharmony_ci	dsi_write(dsi, DSI_DPI_LP_CMD_TIM, OUTVACT_LPCMD_TIME(16)
3908c2ecf20Sopenharmony_ci		  | INVACT_LPCMD_TIME(4));
3918c2ecf20Sopenharmony_ci
3928c2ecf20Sopenharmony_ci	if (msg->flags & MIPI_DSI_MSG_REQ_ACK)
3938c2ecf20Sopenharmony_ci		val |= ACK_RQST_EN;
3948c2ecf20Sopenharmony_ci	if (lpm)
3958c2ecf20Sopenharmony_ci		val |= CMD_MODE_ALL_LP;
3968c2ecf20Sopenharmony_ci
3978c2ecf20Sopenharmony_ci	dsi_write(dsi, DSI_CMD_MODE_CFG, val);
3988c2ecf20Sopenharmony_ci
3998c2ecf20Sopenharmony_ci	val = dsi_read(dsi, DSI_VID_MODE_CFG);
4008c2ecf20Sopenharmony_ci	if (lpm)
4018c2ecf20Sopenharmony_ci		val |= ENABLE_LOW_POWER_CMD;
4028c2ecf20Sopenharmony_ci	else
4038c2ecf20Sopenharmony_ci		val &= ~ENABLE_LOW_POWER_CMD;
4048c2ecf20Sopenharmony_ci	dsi_write(dsi, DSI_VID_MODE_CFG, val);
4058c2ecf20Sopenharmony_ci}
4068c2ecf20Sopenharmony_ci
4078c2ecf20Sopenharmony_cistatic int dw_mipi_dsi_gen_pkt_hdr_write(struct dw_mipi_dsi *dsi, u32 hdr_val)
4088c2ecf20Sopenharmony_ci{
4098c2ecf20Sopenharmony_ci	int ret;
4108c2ecf20Sopenharmony_ci	u32 val, mask;
4118c2ecf20Sopenharmony_ci
4128c2ecf20Sopenharmony_ci	ret = readl_poll_timeout(dsi->base + DSI_CMD_PKT_STATUS,
4138c2ecf20Sopenharmony_ci				 val, !(val & GEN_CMD_FULL), 1000,
4148c2ecf20Sopenharmony_ci				 CMD_PKT_STATUS_TIMEOUT_US);
4158c2ecf20Sopenharmony_ci	if (ret) {
4168c2ecf20Sopenharmony_ci		dev_err(dsi->dev, "failed to get available command FIFO\n");
4178c2ecf20Sopenharmony_ci		return ret;
4188c2ecf20Sopenharmony_ci	}
4198c2ecf20Sopenharmony_ci
4208c2ecf20Sopenharmony_ci	dsi_write(dsi, DSI_GEN_HDR, hdr_val);
4218c2ecf20Sopenharmony_ci
4228c2ecf20Sopenharmony_ci	mask = GEN_CMD_EMPTY | GEN_PLD_W_EMPTY;
4238c2ecf20Sopenharmony_ci	ret = readl_poll_timeout(dsi->base + DSI_CMD_PKT_STATUS,
4248c2ecf20Sopenharmony_ci				 val, (val & mask) == mask,
4258c2ecf20Sopenharmony_ci				 1000, CMD_PKT_STATUS_TIMEOUT_US);
4268c2ecf20Sopenharmony_ci	if (ret) {
4278c2ecf20Sopenharmony_ci		dev_err(dsi->dev, "failed to write command FIFO\n");
4288c2ecf20Sopenharmony_ci		return ret;
4298c2ecf20Sopenharmony_ci	}
4308c2ecf20Sopenharmony_ci
4318c2ecf20Sopenharmony_ci	return 0;
4328c2ecf20Sopenharmony_ci}
4338c2ecf20Sopenharmony_ci
4348c2ecf20Sopenharmony_cistatic int dw_mipi_dsi_write(struct dw_mipi_dsi *dsi,
4358c2ecf20Sopenharmony_ci			     const struct mipi_dsi_packet *packet)
4368c2ecf20Sopenharmony_ci{
4378c2ecf20Sopenharmony_ci	const u8 *tx_buf = packet->payload;
4388c2ecf20Sopenharmony_ci	int len = packet->payload_length, pld_data_bytes = sizeof(u32), ret;
4398c2ecf20Sopenharmony_ci	__le32 word;
4408c2ecf20Sopenharmony_ci	u32 val;
4418c2ecf20Sopenharmony_ci
4428c2ecf20Sopenharmony_ci	while (len) {
4438c2ecf20Sopenharmony_ci		if (len < pld_data_bytes) {
4448c2ecf20Sopenharmony_ci			word = 0;
4458c2ecf20Sopenharmony_ci			memcpy(&word, tx_buf, len);
4468c2ecf20Sopenharmony_ci			dsi_write(dsi, DSI_GEN_PLD_DATA, le32_to_cpu(word));
4478c2ecf20Sopenharmony_ci			len = 0;
4488c2ecf20Sopenharmony_ci		} else {
4498c2ecf20Sopenharmony_ci			memcpy(&word, tx_buf, pld_data_bytes);
4508c2ecf20Sopenharmony_ci			dsi_write(dsi, DSI_GEN_PLD_DATA, le32_to_cpu(word));
4518c2ecf20Sopenharmony_ci			tx_buf += pld_data_bytes;
4528c2ecf20Sopenharmony_ci			len -= pld_data_bytes;
4538c2ecf20Sopenharmony_ci		}
4548c2ecf20Sopenharmony_ci
4558c2ecf20Sopenharmony_ci		ret = readl_poll_timeout(dsi->base + DSI_CMD_PKT_STATUS,
4568c2ecf20Sopenharmony_ci					 val, !(val & GEN_PLD_W_FULL), 1000,
4578c2ecf20Sopenharmony_ci					 CMD_PKT_STATUS_TIMEOUT_US);
4588c2ecf20Sopenharmony_ci		if (ret) {
4598c2ecf20Sopenharmony_ci			dev_err(dsi->dev,
4608c2ecf20Sopenharmony_ci				"failed to get available write payload FIFO\n");
4618c2ecf20Sopenharmony_ci			return ret;
4628c2ecf20Sopenharmony_ci		}
4638c2ecf20Sopenharmony_ci	}
4648c2ecf20Sopenharmony_ci
4658c2ecf20Sopenharmony_ci	word = 0;
4668c2ecf20Sopenharmony_ci	memcpy(&word, packet->header, sizeof(packet->header));
4678c2ecf20Sopenharmony_ci	return dw_mipi_dsi_gen_pkt_hdr_write(dsi, le32_to_cpu(word));
4688c2ecf20Sopenharmony_ci}
4698c2ecf20Sopenharmony_ci
4708c2ecf20Sopenharmony_cistatic int dw_mipi_dsi_read(struct dw_mipi_dsi *dsi,
4718c2ecf20Sopenharmony_ci			    const struct mipi_dsi_msg *msg)
4728c2ecf20Sopenharmony_ci{
4738c2ecf20Sopenharmony_ci	int i, j, ret, len = msg->rx_len;
4748c2ecf20Sopenharmony_ci	u8 *buf = msg->rx_buf;
4758c2ecf20Sopenharmony_ci	u32 val;
4768c2ecf20Sopenharmony_ci
4778c2ecf20Sopenharmony_ci	/* Wait end of the read operation */
4788c2ecf20Sopenharmony_ci	ret = readl_poll_timeout(dsi->base + DSI_CMD_PKT_STATUS,
4798c2ecf20Sopenharmony_ci				 val, !(val & GEN_RD_CMD_BUSY),
4808c2ecf20Sopenharmony_ci				 1000, CMD_PKT_STATUS_TIMEOUT_US);
4818c2ecf20Sopenharmony_ci	if (ret) {
4828c2ecf20Sopenharmony_ci		dev_err(dsi->dev, "Timeout during read operation\n");
4838c2ecf20Sopenharmony_ci		return ret;
4848c2ecf20Sopenharmony_ci	}
4858c2ecf20Sopenharmony_ci
4868c2ecf20Sopenharmony_ci	for (i = 0; i < len; i += 4) {
4878c2ecf20Sopenharmony_ci		/* Read fifo must not be empty before all bytes are read */
4888c2ecf20Sopenharmony_ci		ret = readl_poll_timeout(dsi->base + DSI_CMD_PKT_STATUS,
4898c2ecf20Sopenharmony_ci					 val, !(val & GEN_PLD_R_EMPTY),
4908c2ecf20Sopenharmony_ci					 1000, CMD_PKT_STATUS_TIMEOUT_US);
4918c2ecf20Sopenharmony_ci		if (ret) {
4928c2ecf20Sopenharmony_ci			dev_err(dsi->dev, "Read payload FIFO is empty\n");
4938c2ecf20Sopenharmony_ci			return ret;
4948c2ecf20Sopenharmony_ci		}
4958c2ecf20Sopenharmony_ci
4968c2ecf20Sopenharmony_ci		val = dsi_read(dsi, DSI_GEN_PLD_DATA);
4978c2ecf20Sopenharmony_ci		for (j = 0; j < 4 && j + i < len; j++)
4988c2ecf20Sopenharmony_ci			buf[i + j] = val >> (8 * j);
4998c2ecf20Sopenharmony_ci	}
5008c2ecf20Sopenharmony_ci
5018c2ecf20Sopenharmony_ci	return ret;
5028c2ecf20Sopenharmony_ci}
5038c2ecf20Sopenharmony_ci
5048c2ecf20Sopenharmony_cistatic ssize_t dw_mipi_dsi_host_transfer(struct mipi_dsi_host *host,
5058c2ecf20Sopenharmony_ci					 const struct mipi_dsi_msg *msg)
5068c2ecf20Sopenharmony_ci{
5078c2ecf20Sopenharmony_ci	struct dw_mipi_dsi *dsi = host_to_dsi(host);
5088c2ecf20Sopenharmony_ci	struct mipi_dsi_packet packet;
5098c2ecf20Sopenharmony_ci	int ret, nb_bytes;
5108c2ecf20Sopenharmony_ci
5118c2ecf20Sopenharmony_ci	ret = mipi_dsi_create_packet(&packet, msg);
5128c2ecf20Sopenharmony_ci	if (ret) {
5138c2ecf20Sopenharmony_ci		dev_err(dsi->dev, "failed to create packet: %d\n", ret);
5148c2ecf20Sopenharmony_ci		return ret;
5158c2ecf20Sopenharmony_ci	}
5168c2ecf20Sopenharmony_ci
5178c2ecf20Sopenharmony_ci	dw_mipi_message_config(dsi, msg);
5188c2ecf20Sopenharmony_ci	if (dsi->slave)
5198c2ecf20Sopenharmony_ci		dw_mipi_message_config(dsi->slave, msg);
5208c2ecf20Sopenharmony_ci
5218c2ecf20Sopenharmony_ci	ret = dw_mipi_dsi_write(dsi, &packet);
5228c2ecf20Sopenharmony_ci	if (ret)
5238c2ecf20Sopenharmony_ci		return ret;
5248c2ecf20Sopenharmony_ci	if (dsi->slave) {
5258c2ecf20Sopenharmony_ci		ret = dw_mipi_dsi_write(dsi->slave, &packet);
5268c2ecf20Sopenharmony_ci		if (ret)
5278c2ecf20Sopenharmony_ci			return ret;
5288c2ecf20Sopenharmony_ci	}
5298c2ecf20Sopenharmony_ci
5308c2ecf20Sopenharmony_ci	if (msg->rx_buf && msg->rx_len) {
5318c2ecf20Sopenharmony_ci		ret = dw_mipi_dsi_read(dsi, msg);
5328c2ecf20Sopenharmony_ci		if (ret)
5338c2ecf20Sopenharmony_ci			return ret;
5348c2ecf20Sopenharmony_ci		nb_bytes = msg->rx_len;
5358c2ecf20Sopenharmony_ci	} else {
5368c2ecf20Sopenharmony_ci		nb_bytes = packet.size;
5378c2ecf20Sopenharmony_ci	}
5388c2ecf20Sopenharmony_ci
5398c2ecf20Sopenharmony_ci	return nb_bytes;
5408c2ecf20Sopenharmony_ci}
5418c2ecf20Sopenharmony_ci
5428c2ecf20Sopenharmony_cistatic const struct mipi_dsi_host_ops dw_mipi_dsi_host_ops = {
5438c2ecf20Sopenharmony_ci	.attach = dw_mipi_dsi_host_attach,
5448c2ecf20Sopenharmony_ci	.detach = dw_mipi_dsi_host_detach,
5458c2ecf20Sopenharmony_ci	.transfer = dw_mipi_dsi_host_transfer,
5468c2ecf20Sopenharmony_ci};
5478c2ecf20Sopenharmony_ci
5488c2ecf20Sopenharmony_cistatic void dw_mipi_dsi_video_mode_config(struct dw_mipi_dsi *dsi)
5498c2ecf20Sopenharmony_ci{
5508c2ecf20Sopenharmony_ci	u32 val;
5518c2ecf20Sopenharmony_ci
5528c2ecf20Sopenharmony_ci	/*
5538c2ecf20Sopenharmony_ci	 * TODO dw drv improvements
5548c2ecf20Sopenharmony_ci	 * enabling low power is panel-dependent, we should use the
5558c2ecf20Sopenharmony_ci	 * panel configuration here...
5568c2ecf20Sopenharmony_ci	 */
5578c2ecf20Sopenharmony_ci	val = ENABLE_LOW_POWER;
5588c2ecf20Sopenharmony_ci
5598c2ecf20Sopenharmony_ci	if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_BURST)
5608c2ecf20Sopenharmony_ci		val |= VID_MODE_TYPE_BURST;
5618c2ecf20Sopenharmony_ci	else if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE)
5628c2ecf20Sopenharmony_ci		val |= VID_MODE_TYPE_NON_BURST_SYNC_PULSES;
5638c2ecf20Sopenharmony_ci	else
5648c2ecf20Sopenharmony_ci		val |= VID_MODE_TYPE_NON_BURST_SYNC_EVENTS;
5658c2ecf20Sopenharmony_ci
5668c2ecf20Sopenharmony_ci#ifdef CONFIG_DEBUG_FS
5678c2ecf20Sopenharmony_ci	if (dsi->vpg_defs.vpg) {
5688c2ecf20Sopenharmony_ci		val |= VID_MODE_VPG_ENABLE;
5698c2ecf20Sopenharmony_ci		val |= dsi->vpg_defs.vpg_horizontal ?
5708c2ecf20Sopenharmony_ci		       VID_MODE_VPG_HORIZONTAL : 0;
5718c2ecf20Sopenharmony_ci		val |= dsi->vpg_defs.vpg_ber_pattern ? VID_MODE_VPG_MODE : 0;
5728c2ecf20Sopenharmony_ci	}
5738c2ecf20Sopenharmony_ci#endif /* CONFIG_DEBUG_FS */
5748c2ecf20Sopenharmony_ci
5758c2ecf20Sopenharmony_ci	dsi_write(dsi, DSI_VID_MODE_CFG, val);
5768c2ecf20Sopenharmony_ci}
5778c2ecf20Sopenharmony_ci
5788c2ecf20Sopenharmony_cistatic void dw_mipi_dsi_set_mode(struct dw_mipi_dsi *dsi,
5798c2ecf20Sopenharmony_ci				 unsigned long mode_flags)
5808c2ecf20Sopenharmony_ci{
5818c2ecf20Sopenharmony_ci	u32 val;
5828c2ecf20Sopenharmony_ci
5838c2ecf20Sopenharmony_ci	dsi_write(dsi, DSI_PWR_UP, RESET);
5848c2ecf20Sopenharmony_ci
5858c2ecf20Sopenharmony_ci	if (mode_flags & MIPI_DSI_MODE_VIDEO) {
5868c2ecf20Sopenharmony_ci		dsi_write(dsi, DSI_MODE_CFG, ENABLE_VIDEO_MODE);
5878c2ecf20Sopenharmony_ci		dw_mipi_dsi_video_mode_config(dsi);
5888c2ecf20Sopenharmony_ci	} else {
5898c2ecf20Sopenharmony_ci		dsi_write(dsi, DSI_MODE_CFG, ENABLE_CMD_MODE);
5908c2ecf20Sopenharmony_ci	}
5918c2ecf20Sopenharmony_ci
5928c2ecf20Sopenharmony_ci	val = PHY_TXREQUESTCLKHS;
5938c2ecf20Sopenharmony_ci	if (dsi->mode_flags & MIPI_DSI_CLOCK_NON_CONTINUOUS)
5948c2ecf20Sopenharmony_ci		val |= AUTO_CLKLANE_CTRL;
5958c2ecf20Sopenharmony_ci	dsi_write(dsi, DSI_LPCLK_CTRL, val);
5968c2ecf20Sopenharmony_ci
5978c2ecf20Sopenharmony_ci	dsi_write(dsi, DSI_PWR_UP, POWERUP);
5988c2ecf20Sopenharmony_ci}
5998c2ecf20Sopenharmony_ci
6008c2ecf20Sopenharmony_cistatic void dw_mipi_dsi_disable(struct dw_mipi_dsi *dsi)
6018c2ecf20Sopenharmony_ci{
6028c2ecf20Sopenharmony_ci	dsi_write(dsi, DSI_PWR_UP, RESET);
6038c2ecf20Sopenharmony_ci	dsi_write(dsi, DSI_PHY_RSTZ, PHY_RSTZ);
6048c2ecf20Sopenharmony_ci}
6058c2ecf20Sopenharmony_ci
6068c2ecf20Sopenharmony_cistatic void dw_mipi_dsi_init(struct dw_mipi_dsi *dsi)
6078c2ecf20Sopenharmony_ci{
6088c2ecf20Sopenharmony_ci	const struct dw_mipi_dsi_phy_ops *phy_ops = dsi->plat_data->phy_ops;
6098c2ecf20Sopenharmony_ci	unsigned int esc_rate; /* in MHz */
6108c2ecf20Sopenharmony_ci	u32 esc_clk_division;
6118c2ecf20Sopenharmony_ci	int ret;
6128c2ecf20Sopenharmony_ci
6138c2ecf20Sopenharmony_ci	/*
6148c2ecf20Sopenharmony_ci	 * The maximum permitted escape clock is 20MHz and it is derived from
6158c2ecf20Sopenharmony_ci	 * lanebyteclk, which is running at "lane_mbps / 8".
6168c2ecf20Sopenharmony_ci	 */
6178c2ecf20Sopenharmony_ci	if (phy_ops->get_esc_clk_rate) {
6188c2ecf20Sopenharmony_ci		ret = phy_ops->get_esc_clk_rate(dsi->plat_data->priv_data,
6198c2ecf20Sopenharmony_ci						&esc_rate);
6208c2ecf20Sopenharmony_ci		if (ret)
6218c2ecf20Sopenharmony_ci			DRM_DEBUG_DRIVER("Phy get_esc_clk_rate() failed\n");
6228c2ecf20Sopenharmony_ci	} else
6238c2ecf20Sopenharmony_ci		esc_rate = 20; /* Default to 20MHz */
6248c2ecf20Sopenharmony_ci
6258c2ecf20Sopenharmony_ci	/*
6268c2ecf20Sopenharmony_ci	 * We want :
6278c2ecf20Sopenharmony_ci	 *     (lane_mbps >> 3) / esc_clk_division < X
6288c2ecf20Sopenharmony_ci	 * which is:
6298c2ecf20Sopenharmony_ci	 *     (lane_mbps >> 3) / X > esc_clk_division
6308c2ecf20Sopenharmony_ci	 */
6318c2ecf20Sopenharmony_ci	esc_clk_division = (dsi->lane_mbps >> 3) / esc_rate + 1;
6328c2ecf20Sopenharmony_ci
6338c2ecf20Sopenharmony_ci	dsi_write(dsi, DSI_PWR_UP, RESET);
6348c2ecf20Sopenharmony_ci
6358c2ecf20Sopenharmony_ci	/*
6368c2ecf20Sopenharmony_ci	 * TODO dw drv improvements
6378c2ecf20Sopenharmony_ci	 * timeout clock division should be computed with the
6388c2ecf20Sopenharmony_ci	 * high speed transmission counter timeout and byte lane...
6398c2ecf20Sopenharmony_ci	 */
6408c2ecf20Sopenharmony_ci	dsi_write(dsi, DSI_CLKMGR_CFG, TO_CLK_DIVISION(10) |
6418c2ecf20Sopenharmony_ci		  TX_ESC_CLK_DIVISION(esc_clk_division));
6428c2ecf20Sopenharmony_ci}
6438c2ecf20Sopenharmony_ci
6448c2ecf20Sopenharmony_cistatic void dw_mipi_dsi_dpi_config(struct dw_mipi_dsi *dsi,
6458c2ecf20Sopenharmony_ci				   const struct drm_display_mode *mode)
6468c2ecf20Sopenharmony_ci{
6478c2ecf20Sopenharmony_ci	u32 val = 0, color = 0;
6488c2ecf20Sopenharmony_ci
6498c2ecf20Sopenharmony_ci	switch (dsi->format) {
6508c2ecf20Sopenharmony_ci	case MIPI_DSI_FMT_RGB888:
6518c2ecf20Sopenharmony_ci		color = DPI_COLOR_CODING_24BIT;
6528c2ecf20Sopenharmony_ci		break;
6538c2ecf20Sopenharmony_ci	case MIPI_DSI_FMT_RGB666:
6548c2ecf20Sopenharmony_ci		color = DPI_COLOR_CODING_18BIT_2 | LOOSELY18_EN;
6558c2ecf20Sopenharmony_ci		break;
6568c2ecf20Sopenharmony_ci	case MIPI_DSI_FMT_RGB666_PACKED:
6578c2ecf20Sopenharmony_ci		color = DPI_COLOR_CODING_18BIT_1;
6588c2ecf20Sopenharmony_ci		break;
6598c2ecf20Sopenharmony_ci	case MIPI_DSI_FMT_RGB565:
6608c2ecf20Sopenharmony_ci		color = DPI_COLOR_CODING_16BIT_1;
6618c2ecf20Sopenharmony_ci		break;
6628c2ecf20Sopenharmony_ci	}
6638c2ecf20Sopenharmony_ci
6648c2ecf20Sopenharmony_ci	if (mode->flags & DRM_MODE_FLAG_NVSYNC)
6658c2ecf20Sopenharmony_ci		val |= VSYNC_ACTIVE_LOW;
6668c2ecf20Sopenharmony_ci	if (mode->flags & DRM_MODE_FLAG_NHSYNC)
6678c2ecf20Sopenharmony_ci		val |= HSYNC_ACTIVE_LOW;
6688c2ecf20Sopenharmony_ci
6698c2ecf20Sopenharmony_ci	dsi_write(dsi, DSI_DPI_VCID, DPI_VCID(dsi->channel));
6708c2ecf20Sopenharmony_ci	dsi_write(dsi, DSI_DPI_COLOR_CODING, color);
6718c2ecf20Sopenharmony_ci	dsi_write(dsi, DSI_DPI_CFG_POL, val);
6728c2ecf20Sopenharmony_ci}
6738c2ecf20Sopenharmony_ci
6748c2ecf20Sopenharmony_cistatic void dw_mipi_dsi_packet_handler_config(struct dw_mipi_dsi *dsi)
6758c2ecf20Sopenharmony_ci{
6768c2ecf20Sopenharmony_ci	dsi_write(dsi, DSI_PCKHDL_CFG, CRC_RX_EN | ECC_RX_EN | BTA_EN);
6778c2ecf20Sopenharmony_ci}
6788c2ecf20Sopenharmony_ci
6798c2ecf20Sopenharmony_cistatic void dw_mipi_dsi_video_packet_config(struct dw_mipi_dsi *dsi,
6808c2ecf20Sopenharmony_ci					    const struct drm_display_mode *mode)
6818c2ecf20Sopenharmony_ci{
6828c2ecf20Sopenharmony_ci	/*
6838c2ecf20Sopenharmony_ci	 * TODO dw drv improvements
6848c2ecf20Sopenharmony_ci	 * only burst mode is supported here. For non-burst video modes,
6858c2ecf20Sopenharmony_ci	 * we should compute DSI_VID_PKT_SIZE, DSI_VCCR.NUMC &
6868c2ecf20Sopenharmony_ci	 * DSI_VNPCR.NPSIZE... especially because this driver supports
6878c2ecf20Sopenharmony_ci	 * non-burst video modes, see dw_mipi_dsi_video_mode_config()...
6888c2ecf20Sopenharmony_ci	 */
6898c2ecf20Sopenharmony_ci
6908c2ecf20Sopenharmony_ci	dsi_write(dsi, DSI_VID_PKT_SIZE,
6918c2ecf20Sopenharmony_ci		       dw_mipi_is_dual_mode(dsi) ?
6928c2ecf20Sopenharmony_ci				VID_PKT_SIZE(mode->hdisplay / 2) :
6938c2ecf20Sopenharmony_ci				VID_PKT_SIZE(mode->hdisplay));
6948c2ecf20Sopenharmony_ci}
6958c2ecf20Sopenharmony_ci
6968c2ecf20Sopenharmony_cistatic void dw_mipi_dsi_command_mode_config(struct dw_mipi_dsi *dsi)
6978c2ecf20Sopenharmony_ci{
6988c2ecf20Sopenharmony_ci	/*
6998c2ecf20Sopenharmony_ci	 * TODO dw drv improvements
7008c2ecf20Sopenharmony_ci	 * compute high speed transmission counter timeout according
7018c2ecf20Sopenharmony_ci	 * to the timeout clock division (TO_CLK_DIVISION) and byte lane...
7028c2ecf20Sopenharmony_ci	 */
7038c2ecf20Sopenharmony_ci	dsi_write(dsi, DSI_TO_CNT_CFG, HSTX_TO_CNT(1000) | LPRX_TO_CNT(1000));
7048c2ecf20Sopenharmony_ci	/*
7058c2ecf20Sopenharmony_ci	 * TODO dw drv improvements
7068c2ecf20Sopenharmony_ci	 * the Bus-Turn-Around Timeout Counter should be computed
7078c2ecf20Sopenharmony_ci	 * according to byte lane...
7088c2ecf20Sopenharmony_ci	 */
7098c2ecf20Sopenharmony_ci	dsi_write(dsi, DSI_BTA_TO_CNT, 0xd00);
7108c2ecf20Sopenharmony_ci	dsi_write(dsi, DSI_MODE_CFG, ENABLE_CMD_MODE);
7118c2ecf20Sopenharmony_ci}
7128c2ecf20Sopenharmony_ci
7138c2ecf20Sopenharmony_ci/* Get lane byte clock cycles. */
7148c2ecf20Sopenharmony_cistatic u32 dw_mipi_dsi_get_hcomponent_lbcc(struct dw_mipi_dsi *dsi,
7158c2ecf20Sopenharmony_ci					   const struct drm_display_mode *mode,
7168c2ecf20Sopenharmony_ci					   u32 hcomponent)
7178c2ecf20Sopenharmony_ci{
7188c2ecf20Sopenharmony_ci	u32 frac, lbcc;
7198c2ecf20Sopenharmony_ci
7208c2ecf20Sopenharmony_ci	lbcc = hcomponent * dsi->lane_mbps * MSEC_PER_SEC / 8;
7218c2ecf20Sopenharmony_ci
7228c2ecf20Sopenharmony_ci	frac = lbcc % mode->clock;
7238c2ecf20Sopenharmony_ci	lbcc = lbcc / mode->clock;
7248c2ecf20Sopenharmony_ci	if (frac)
7258c2ecf20Sopenharmony_ci		lbcc++;
7268c2ecf20Sopenharmony_ci
7278c2ecf20Sopenharmony_ci	return lbcc;
7288c2ecf20Sopenharmony_ci}
7298c2ecf20Sopenharmony_ci
7308c2ecf20Sopenharmony_cistatic void dw_mipi_dsi_line_timer_config(struct dw_mipi_dsi *dsi,
7318c2ecf20Sopenharmony_ci					  const struct drm_display_mode *mode)
7328c2ecf20Sopenharmony_ci{
7338c2ecf20Sopenharmony_ci	u32 htotal, hsa, hbp, lbcc;
7348c2ecf20Sopenharmony_ci
7358c2ecf20Sopenharmony_ci	htotal = mode->htotal;
7368c2ecf20Sopenharmony_ci	hsa = mode->hsync_end - mode->hsync_start;
7378c2ecf20Sopenharmony_ci	hbp = mode->htotal - mode->hsync_end;
7388c2ecf20Sopenharmony_ci
7398c2ecf20Sopenharmony_ci	/*
7408c2ecf20Sopenharmony_ci	 * TODO dw drv improvements
7418c2ecf20Sopenharmony_ci	 * computations below may be improved...
7428c2ecf20Sopenharmony_ci	 */
7438c2ecf20Sopenharmony_ci	lbcc = dw_mipi_dsi_get_hcomponent_lbcc(dsi, mode, htotal);
7448c2ecf20Sopenharmony_ci	dsi_write(dsi, DSI_VID_HLINE_TIME, lbcc);
7458c2ecf20Sopenharmony_ci
7468c2ecf20Sopenharmony_ci	lbcc = dw_mipi_dsi_get_hcomponent_lbcc(dsi, mode, hsa);
7478c2ecf20Sopenharmony_ci	dsi_write(dsi, DSI_VID_HSA_TIME, lbcc);
7488c2ecf20Sopenharmony_ci
7498c2ecf20Sopenharmony_ci	lbcc = dw_mipi_dsi_get_hcomponent_lbcc(dsi, mode, hbp);
7508c2ecf20Sopenharmony_ci	dsi_write(dsi, DSI_VID_HBP_TIME, lbcc);
7518c2ecf20Sopenharmony_ci}
7528c2ecf20Sopenharmony_ci
7538c2ecf20Sopenharmony_cistatic void dw_mipi_dsi_vertical_timing_config(struct dw_mipi_dsi *dsi,
7548c2ecf20Sopenharmony_ci					const struct drm_display_mode *mode)
7558c2ecf20Sopenharmony_ci{
7568c2ecf20Sopenharmony_ci	u32 vactive, vsa, vfp, vbp;
7578c2ecf20Sopenharmony_ci
7588c2ecf20Sopenharmony_ci	vactive = mode->vdisplay;
7598c2ecf20Sopenharmony_ci	vsa = mode->vsync_end - mode->vsync_start;
7608c2ecf20Sopenharmony_ci	vfp = mode->vsync_start - mode->vdisplay;
7618c2ecf20Sopenharmony_ci	vbp = mode->vtotal - mode->vsync_end;
7628c2ecf20Sopenharmony_ci
7638c2ecf20Sopenharmony_ci	dsi_write(dsi, DSI_VID_VACTIVE_LINES, vactive);
7648c2ecf20Sopenharmony_ci	dsi_write(dsi, DSI_VID_VSA_LINES, vsa);
7658c2ecf20Sopenharmony_ci	dsi_write(dsi, DSI_VID_VFP_LINES, vfp);
7668c2ecf20Sopenharmony_ci	dsi_write(dsi, DSI_VID_VBP_LINES, vbp);
7678c2ecf20Sopenharmony_ci}
7688c2ecf20Sopenharmony_ci
7698c2ecf20Sopenharmony_cistatic void dw_mipi_dsi_dphy_timing_config(struct dw_mipi_dsi *dsi)
7708c2ecf20Sopenharmony_ci{
7718c2ecf20Sopenharmony_ci	const struct dw_mipi_dsi_phy_ops *phy_ops = dsi->plat_data->phy_ops;
7728c2ecf20Sopenharmony_ci	struct dw_mipi_dsi_dphy_timing timing;
7738c2ecf20Sopenharmony_ci	u32 hw_version;
7748c2ecf20Sopenharmony_ci	int ret;
7758c2ecf20Sopenharmony_ci
7768c2ecf20Sopenharmony_ci	ret = phy_ops->get_timing(dsi->plat_data->priv_data,
7778c2ecf20Sopenharmony_ci				  dsi->lane_mbps, &timing);
7788c2ecf20Sopenharmony_ci	if (ret)
7798c2ecf20Sopenharmony_ci		DRM_DEV_ERROR(dsi->dev, "Retrieving phy timings failed\n");
7808c2ecf20Sopenharmony_ci
7818c2ecf20Sopenharmony_ci	/*
7828c2ecf20Sopenharmony_ci	 * TODO dw drv improvements
7838c2ecf20Sopenharmony_ci	 * data & clock lane timers should be computed according to panel
7848c2ecf20Sopenharmony_ci	 * blankings and to the automatic clock lane control mode...
7858c2ecf20Sopenharmony_ci	 * note: DSI_PHY_TMR_CFG.MAX_RD_TIME should be in line with
7868c2ecf20Sopenharmony_ci	 * DSI_CMD_MODE_CFG.MAX_RD_PKT_SIZE_LP (see CMD_MODE_ALL_LP)
7878c2ecf20Sopenharmony_ci	 */
7888c2ecf20Sopenharmony_ci
7898c2ecf20Sopenharmony_ci	hw_version = dsi_read(dsi, DSI_VERSION) & VERSION;
7908c2ecf20Sopenharmony_ci
7918c2ecf20Sopenharmony_ci	if (hw_version >= HWVER_131) {
7928c2ecf20Sopenharmony_ci		dsi_write(dsi, DSI_PHY_TMR_CFG,
7938c2ecf20Sopenharmony_ci			  PHY_HS2LP_TIME_V131(timing.data_hs2lp) |
7948c2ecf20Sopenharmony_ci			  PHY_LP2HS_TIME_V131(timing.data_lp2hs));
7958c2ecf20Sopenharmony_ci		dsi_write(dsi, DSI_PHY_TMR_RD_CFG, MAX_RD_TIME_V131(10000));
7968c2ecf20Sopenharmony_ci	} else {
7978c2ecf20Sopenharmony_ci		dsi_write(dsi, DSI_PHY_TMR_CFG,
7988c2ecf20Sopenharmony_ci			  PHY_HS2LP_TIME(timing.data_hs2lp) |
7998c2ecf20Sopenharmony_ci			  PHY_LP2HS_TIME(timing.data_lp2hs) |
8008c2ecf20Sopenharmony_ci			  MAX_RD_TIME(10000));
8018c2ecf20Sopenharmony_ci	}
8028c2ecf20Sopenharmony_ci
8038c2ecf20Sopenharmony_ci	dsi_write(dsi, DSI_PHY_TMR_LPCLK_CFG,
8048c2ecf20Sopenharmony_ci		  PHY_CLKHS2LP_TIME(timing.clk_hs2lp) |
8058c2ecf20Sopenharmony_ci		  PHY_CLKLP2HS_TIME(timing.clk_lp2hs));
8068c2ecf20Sopenharmony_ci}
8078c2ecf20Sopenharmony_ci
8088c2ecf20Sopenharmony_cistatic void dw_mipi_dsi_dphy_interface_config(struct dw_mipi_dsi *dsi)
8098c2ecf20Sopenharmony_ci{
8108c2ecf20Sopenharmony_ci	/*
8118c2ecf20Sopenharmony_ci	 * TODO dw drv improvements
8128c2ecf20Sopenharmony_ci	 * stop wait time should be the maximum between host dsi
8138c2ecf20Sopenharmony_ci	 * and panel stop wait times
8148c2ecf20Sopenharmony_ci	 */
8158c2ecf20Sopenharmony_ci	dsi_write(dsi, DSI_PHY_IF_CFG, PHY_STOP_WAIT_TIME(0x20) |
8168c2ecf20Sopenharmony_ci		  N_LANES(dsi->lanes));
8178c2ecf20Sopenharmony_ci}
8188c2ecf20Sopenharmony_ci
8198c2ecf20Sopenharmony_cistatic void dw_mipi_dsi_dphy_init(struct dw_mipi_dsi *dsi)
8208c2ecf20Sopenharmony_ci{
8218c2ecf20Sopenharmony_ci	/* Clear PHY state */
8228c2ecf20Sopenharmony_ci	dsi_write(dsi, DSI_PHY_RSTZ, PHY_DISFORCEPLL | PHY_DISABLECLK
8238c2ecf20Sopenharmony_ci		  | PHY_RSTZ | PHY_SHUTDOWNZ);
8248c2ecf20Sopenharmony_ci	dsi_write(dsi, DSI_PHY_TST_CTRL0, PHY_UNTESTCLR);
8258c2ecf20Sopenharmony_ci	dsi_write(dsi, DSI_PHY_TST_CTRL0, PHY_TESTCLR);
8268c2ecf20Sopenharmony_ci	dsi_write(dsi, DSI_PHY_TST_CTRL0, PHY_UNTESTCLR);
8278c2ecf20Sopenharmony_ci}
8288c2ecf20Sopenharmony_ci
8298c2ecf20Sopenharmony_cistatic void dw_mipi_dsi_dphy_enable(struct dw_mipi_dsi *dsi)
8308c2ecf20Sopenharmony_ci{
8318c2ecf20Sopenharmony_ci	u32 val;
8328c2ecf20Sopenharmony_ci	int ret;
8338c2ecf20Sopenharmony_ci
8348c2ecf20Sopenharmony_ci	dsi_write(dsi, DSI_PHY_RSTZ, PHY_ENFORCEPLL | PHY_ENABLECLK |
8358c2ecf20Sopenharmony_ci		  PHY_UNRSTZ | PHY_UNSHUTDOWNZ);
8368c2ecf20Sopenharmony_ci
8378c2ecf20Sopenharmony_ci	ret = readl_poll_timeout(dsi->base + DSI_PHY_STATUS, val,
8388c2ecf20Sopenharmony_ci				 val & PHY_LOCK, 1000, PHY_STATUS_TIMEOUT_US);
8398c2ecf20Sopenharmony_ci	if (ret)
8408c2ecf20Sopenharmony_ci		DRM_DEBUG_DRIVER("failed to wait phy lock state\n");
8418c2ecf20Sopenharmony_ci
8428c2ecf20Sopenharmony_ci	ret = readl_poll_timeout(dsi->base + DSI_PHY_STATUS,
8438c2ecf20Sopenharmony_ci				 val, val & PHY_STOP_STATE_CLK_LANE, 1000,
8448c2ecf20Sopenharmony_ci				 PHY_STATUS_TIMEOUT_US);
8458c2ecf20Sopenharmony_ci	if (ret)
8468c2ecf20Sopenharmony_ci		DRM_DEBUG_DRIVER("failed to wait phy clk lane stop state\n");
8478c2ecf20Sopenharmony_ci}
8488c2ecf20Sopenharmony_ci
8498c2ecf20Sopenharmony_cistatic void dw_mipi_dsi_clear_err(struct dw_mipi_dsi *dsi)
8508c2ecf20Sopenharmony_ci{
8518c2ecf20Sopenharmony_ci	dsi_read(dsi, DSI_INT_ST0);
8528c2ecf20Sopenharmony_ci	dsi_read(dsi, DSI_INT_ST1);
8538c2ecf20Sopenharmony_ci	dsi_write(dsi, DSI_INT_MSK0, 0);
8548c2ecf20Sopenharmony_ci	dsi_write(dsi, DSI_INT_MSK1, 0);
8558c2ecf20Sopenharmony_ci}
8568c2ecf20Sopenharmony_ci
8578c2ecf20Sopenharmony_cistatic void dw_mipi_dsi_bridge_post_disable(struct drm_bridge *bridge)
8588c2ecf20Sopenharmony_ci{
8598c2ecf20Sopenharmony_ci	struct dw_mipi_dsi *dsi = bridge_to_dsi(bridge);
8608c2ecf20Sopenharmony_ci	const struct dw_mipi_dsi_phy_ops *phy_ops = dsi->plat_data->phy_ops;
8618c2ecf20Sopenharmony_ci
8628c2ecf20Sopenharmony_ci	/*
8638c2ecf20Sopenharmony_ci	 * Switch to command mode before panel-bridge post_disable &
8648c2ecf20Sopenharmony_ci	 * panel unprepare.
8658c2ecf20Sopenharmony_ci	 * Note: panel-bridge disable & panel disable has been called
8668c2ecf20Sopenharmony_ci	 * before by the drm framework.
8678c2ecf20Sopenharmony_ci	 */
8688c2ecf20Sopenharmony_ci	dw_mipi_dsi_set_mode(dsi, 0);
8698c2ecf20Sopenharmony_ci
8708c2ecf20Sopenharmony_ci	/*
8718c2ecf20Sopenharmony_ci	 * TODO Only way found to call panel-bridge post_disable &
8728c2ecf20Sopenharmony_ci	 * panel unprepare before the dsi "final" disable...
8738c2ecf20Sopenharmony_ci	 * This needs to be fixed in the drm_bridge framework and the API
8748c2ecf20Sopenharmony_ci	 * needs to be updated to manage our own call chains...
8758c2ecf20Sopenharmony_ci	 */
8768c2ecf20Sopenharmony_ci	if (dsi->panel_bridge->funcs->post_disable)
8778c2ecf20Sopenharmony_ci		dsi->panel_bridge->funcs->post_disable(dsi->panel_bridge);
8788c2ecf20Sopenharmony_ci
8798c2ecf20Sopenharmony_ci	if (phy_ops->power_off)
8808c2ecf20Sopenharmony_ci		phy_ops->power_off(dsi->plat_data->priv_data);
8818c2ecf20Sopenharmony_ci
8828c2ecf20Sopenharmony_ci	if (dsi->slave) {
8838c2ecf20Sopenharmony_ci		dw_mipi_dsi_disable(dsi->slave);
8848c2ecf20Sopenharmony_ci		clk_disable_unprepare(dsi->slave->pclk);
8858c2ecf20Sopenharmony_ci		pm_runtime_put(dsi->slave->dev);
8868c2ecf20Sopenharmony_ci	}
8878c2ecf20Sopenharmony_ci	dw_mipi_dsi_disable(dsi);
8888c2ecf20Sopenharmony_ci
8898c2ecf20Sopenharmony_ci	clk_disable_unprepare(dsi->pclk);
8908c2ecf20Sopenharmony_ci	pm_runtime_put(dsi->dev);
8918c2ecf20Sopenharmony_ci}
8928c2ecf20Sopenharmony_ci
8938c2ecf20Sopenharmony_cistatic unsigned int dw_mipi_dsi_get_lanes(struct dw_mipi_dsi *dsi)
8948c2ecf20Sopenharmony_ci{
8958c2ecf20Sopenharmony_ci	/* this instance is the slave, so add the master's lanes */
8968c2ecf20Sopenharmony_ci	if (dsi->master)
8978c2ecf20Sopenharmony_ci		return dsi->master->lanes + dsi->lanes;
8988c2ecf20Sopenharmony_ci
8998c2ecf20Sopenharmony_ci	/* this instance is the master, so add the slave's lanes */
9008c2ecf20Sopenharmony_ci	if (dsi->slave)
9018c2ecf20Sopenharmony_ci		return dsi->lanes + dsi->slave->lanes;
9028c2ecf20Sopenharmony_ci
9038c2ecf20Sopenharmony_ci	/* single-dsi, so no other instance to consider */
9048c2ecf20Sopenharmony_ci	return dsi->lanes;
9058c2ecf20Sopenharmony_ci}
9068c2ecf20Sopenharmony_ci
9078c2ecf20Sopenharmony_cistatic void dw_mipi_dsi_mode_set(struct dw_mipi_dsi *dsi,
9088c2ecf20Sopenharmony_ci				 const struct drm_display_mode *adjusted_mode)
9098c2ecf20Sopenharmony_ci{
9108c2ecf20Sopenharmony_ci	const struct dw_mipi_dsi_phy_ops *phy_ops = dsi->plat_data->phy_ops;
9118c2ecf20Sopenharmony_ci	void *priv_data = dsi->plat_data->priv_data;
9128c2ecf20Sopenharmony_ci	int ret;
9138c2ecf20Sopenharmony_ci	u32 lanes = dw_mipi_dsi_get_lanes(dsi);
9148c2ecf20Sopenharmony_ci
9158c2ecf20Sopenharmony_ci	clk_prepare_enable(dsi->pclk);
9168c2ecf20Sopenharmony_ci
9178c2ecf20Sopenharmony_ci	ret = phy_ops->get_lane_mbps(priv_data, adjusted_mode, dsi->mode_flags,
9188c2ecf20Sopenharmony_ci				     lanes, dsi->format, &dsi->lane_mbps);
9198c2ecf20Sopenharmony_ci	if (ret)
9208c2ecf20Sopenharmony_ci		DRM_DEBUG_DRIVER("Phy get_lane_mbps() failed\n");
9218c2ecf20Sopenharmony_ci
9228c2ecf20Sopenharmony_ci	pm_runtime_get_sync(dsi->dev);
9238c2ecf20Sopenharmony_ci	dw_mipi_dsi_init(dsi);
9248c2ecf20Sopenharmony_ci	dw_mipi_dsi_dpi_config(dsi, adjusted_mode);
9258c2ecf20Sopenharmony_ci	dw_mipi_dsi_packet_handler_config(dsi);
9268c2ecf20Sopenharmony_ci	dw_mipi_dsi_video_mode_config(dsi);
9278c2ecf20Sopenharmony_ci	dw_mipi_dsi_video_packet_config(dsi, adjusted_mode);
9288c2ecf20Sopenharmony_ci	dw_mipi_dsi_command_mode_config(dsi);
9298c2ecf20Sopenharmony_ci	dw_mipi_dsi_line_timer_config(dsi, adjusted_mode);
9308c2ecf20Sopenharmony_ci	dw_mipi_dsi_vertical_timing_config(dsi, adjusted_mode);
9318c2ecf20Sopenharmony_ci
9328c2ecf20Sopenharmony_ci	dw_mipi_dsi_dphy_init(dsi);
9338c2ecf20Sopenharmony_ci	dw_mipi_dsi_dphy_timing_config(dsi);
9348c2ecf20Sopenharmony_ci	dw_mipi_dsi_dphy_interface_config(dsi);
9358c2ecf20Sopenharmony_ci
9368c2ecf20Sopenharmony_ci	dw_mipi_dsi_clear_err(dsi);
9378c2ecf20Sopenharmony_ci
9388c2ecf20Sopenharmony_ci	ret = phy_ops->init(priv_data);
9398c2ecf20Sopenharmony_ci	if (ret)
9408c2ecf20Sopenharmony_ci		DRM_DEBUG_DRIVER("Phy init() failed\n");
9418c2ecf20Sopenharmony_ci
9428c2ecf20Sopenharmony_ci	dw_mipi_dsi_dphy_enable(dsi);
9438c2ecf20Sopenharmony_ci
9448c2ecf20Sopenharmony_ci	dw_mipi_dsi_wait_for_two_frames(adjusted_mode);
9458c2ecf20Sopenharmony_ci
9468c2ecf20Sopenharmony_ci	/* Switch to cmd mode for panel-bridge pre_enable & panel prepare */
9478c2ecf20Sopenharmony_ci	dw_mipi_dsi_set_mode(dsi, 0);
9488c2ecf20Sopenharmony_ci
9498c2ecf20Sopenharmony_ci	if (phy_ops->power_on)
9508c2ecf20Sopenharmony_ci		phy_ops->power_on(dsi->plat_data->priv_data);
9518c2ecf20Sopenharmony_ci}
9528c2ecf20Sopenharmony_ci
9538c2ecf20Sopenharmony_cistatic void dw_mipi_dsi_bridge_mode_set(struct drm_bridge *bridge,
9548c2ecf20Sopenharmony_ci					const struct drm_display_mode *mode,
9558c2ecf20Sopenharmony_ci					const struct drm_display_mode *adjusted_mode)
9568c2ecf20Sopenharmony_ci{
9578c2ecf20Sopenharmony_ci	struct dw_mipi_dsi *dsi = bridge_to_dsi(bridge);
9588c2ecf20Sopenharmony_ci
9598c2ecf20Sopenharmony_ci	dw_mipi_dsi_mode_set(dsi, adjusted_mode);
9608c2ecf20Sopenharmony_ci	if (dsi->slave)
9618c2ecf20Sopenharmony_ci		dw_mipi_dsi_mode_set(dsi->slave, adjusted_mode);
9628c2ecf20Sopenharmony_ci}
9638c2ecf20Sopenharmony_ci
9648c2ecf20Sopenharmony_cistatic void dw_mipi_dsi_bridge_enable(struct drm_bridge *bridge)
9658c2ecf20Sopenharmony_ci{
9668c2ecf20Sopenharmony_ci	struct dw_mipi_dsi *dsi = bridge_to_dsi(bridge);
9678c2ecf20Sopenharmony_ci
9688c2ecf20Sopenharmony_ci	/* Switch to video mode for panel-bridge enable & panel enable */
9698c2ecf20Sopenharmony_ci	dw_mipi_dsi_set_mode(dsi, MIPI_DSI_MODE_VIDEO);
9708c2ecf20Sopenharmony_ci	if (dsi->slave)
9718c2ecf20Sopenharmony_ci		dw_mipi_dsi_set_mode(dsi->slave, MIPI_DSI_MODE_VIDEO);
9728c2ecf20Sopenharmony_ci}
9738c2ecf20Sopenharmony_ci
9748c2ecf20Sopenharmony_cistatic enum drm_mode_status
9758c2ecf20Sopenharmony_cidw_mipi_dsi_bridge_mode_valid(struct drm_bridge *bridge,
9768c2ecf20Sopenharmony_ci			      const struct drm_display_info *info,
9778c2ecf20Sopenharmony_ci			      const struct drm_display_mode *mode)
9788c2ecf20Sopenharmony_ci{
9798c2ecf20Sopenharmony_ci	struct dw_mipi_dsi *dsi = bridge_to_dsi(bridge);
9808c2ecf20Sopenharmony_ci	const struct dw_mipi_dsi_plat_data *pdata = dsi->plat_data;
9818c2ecf20Sopenharmony_ci	enum drm_mode_status mode_status = MODE_OK;
9828c2ecf20Sopenharmony_ci
9838c2ecf20Sopenharmony_ci	if (pdata->mode_valid)
9848c2ecf20Sopenharmony_ci		mode_status = pdata->mode_valid(pdata->priv_data, mode);
9858c2ecf20Sopenharmony_ci
9868c2ecf20Sopenharmony_ci	return mode_status;
9878c2ecf20Sopenharmony_ci}
9888c2ecf20Sopenharmony_ci
9898c2ecf20Sopenharmony_cistatic int dw_mipi_dsi_bridge_attach(struct drm_bridge *bridge,
9908c2ecf20Sopenharmony_ci				     enum drm_bridge_attach_flags flags)
9918c2ecf20Sopenharmony_ci{
9928c2ecf20Sopenharmony_ci	struct dw_mipi_dsi *dsi = bridge_to_dsi(bridge);
9938c2ecf20Sopenharmony_ci
9948c2ecf20Sopenharmony_ci	if (!bridge->encoder) {
9958c2ecf20Sopenharmony_ci		DRM_ERROR("Parent encoder object not found\n");
9968c2ecf20Sopenharmony_ci		return -ENODEV;
9978c2ecf20Sopenharmony_ci	}
9988c2ecf20Sopenharmony_ci
9998c2ecf20Sopenharmony_ci	/* Set the encoder type as caller does not know it */
10008c2ecf20Sopenharmony_ci	bridge->encoder->encoder_type = DRM_MODE_ENCODER_DSI;
10018c2ecf20Sopenharmony_ci
10028c2ecf20Sopenharmony_ci	/* Attach the panel-bridge to the dsi bridge */
10038c2ecf20Sopenharmony_ci	return drm_bridge_attach(bridge->encoder, dsi->panel_bridge, bridge,
10048c2ecf20Sopenharmony_ci				 flags);
10058c2ecf20Sopenharmony_ci}
10068c2ecf20Sopenharmony_ci
10078c2ecf20Sopenharmony_cistatic const struct drm_bridge_funcs dw_mipi_dsi_bridge_funcs = {
10088c2ecf20Sopenharmony_ci	.mode_set     = dw_mipi_dsi_bridge_mode_set,
10098c2ecf20Sopenharmony_ci	.enable	      = dw_mipi_dsi_bridge_enable,
10108c2ecf20Sopenharmony_ci	.post_disable = dw_mipi_dsi_bridge_post_disable,
10118c2ecf20Sopenharmony_ci	.mode_valid   = dw_mipi_dsi_bridge_mode_valid,
10128c2ecf20Sopenharmony_ci	.attach	      = dw_mipi_dsi_bridge_attach,
10138c2ecf20Sopenharmony_ci};
10148c2ecf20Sopenharmony_ci
10158c2ecf20Sopenharmony_ci#ifdef CONFIG_DEBUG_FS
10168c2ecf20Sopenharmony_ci
10178c2ecf20Sopenharmony_cistatic int dw_mipi_dsi_debugfs_write(void *data, u64 val)
10188c2ecf20Sopenharmony_ci{
10198c2ecf20Sopenharmony_ci	struct debugfs_entries *vpg = data;
10208c2ecf20Sopenharmony_ci	struct dw_mipi_dsi *dsi;
10218c2ecf20Sopenharmony_ci	u32 mode_cfg;
10228c2ecf20Sopenharmony_ci
10238c2ecf20Sopenharmony_ci	if (!vpg)
10248c2ecf20Sopenharmony_ci		return -ENODEV;
10258c2ecf20Sopenharmony_ci
10268c2ecf20Sopenharmony_ci	dsi = vpg->dsi;
10278c2ecf20Sopenharmony_ci
10288c2ecf20Sopenharmony_ci	*vpg->reg = (bool)val;
10298c2ecf20Sopenharmony_ci
10308c2ecf20Sopenharmony_ci	mode_cfg = dsi_read(dsi, DSI_VID_MODE_CFG);
10318c2ecf20Sopenharmony_ci
10328c2ecf20Sopenharmony_ci	if (*vpg->reg)
10338c2ecf20Sopenharmony_ci		mode_cfg |= vpg->mask;
10348c2ecf20Sopenharmony_ci	else
10358c2ecf20Sopenharmony_ci		mode_cfg &= ~vpg->mask;
10368c2ecf20Sopenharmony_ci
10378c2ecf20Sopenharmony_ci	dsi_write(dsi, DSI_VID_MODE_CFG, mode_cfg);
10388c2ecf20Sopenharmony_ci
10398c2ecf20Sopenharmony_ci	return 0;
10408c2ecf20Sopenharmony_ci}
10418c2ecf20Sopenharmony_ci
10428c2ecf20Sopenharmony_cistatic int dw_mipi_dsi_debugfs_show(void *data, u64 *val)
10438c2ecf20Sopenharmony_ci{
10448c2ecf20Sopenharmony_ci	struct debugfs_entries *vpg = data;
10458c2ecf20Sopenharmony_ci
10468c2ecf20Sopenharmony_ci	if (!vpg)
10478c2ecf20Sopenharmony_ci		return -ENODEV;
10488c2ecf20Sopenharmony_ci
10498c2ecf20Sopenharmony_ci	*val = *vpg->reg;
10508c2ecf20Sopenharmony_ci
10518c2ecf20Sopenharmony_ci	return 0;
10528c2ecf20Sopenharmony_ci}
10538c2ecf20Sopenharmony_ci
10548c2ecf20Sopenharmony_ciDEFINE_DEBUGFS_ATTRIBUTE(fops_x32, dw_mipi_dsi_debugfs_show,
10558c2ecf20Sopenharmony_ci			 dw_mipi_dsi_debugfs_write, "%llu\n");
10568c2ecf20Sopenharmony_ci
10578c2ecf20Sopenharmony_cistatic void debugfs_create_files(void *data)
10588c2ecf20Sopenharmony_ci{
10598c2ecf20Sopenharmony_ci	struct dw_mipi_dsi *dsi = data;
10608c2ecf20Sopenharmony_ci	struct debugfs_entries debugfs[] = {
10618c2ecf20Sopenharmony_ci		REGISTER(vpg, VID_MODE_VPG_ENABLE, dsi),
10628c2ecf20Sopenharmony_ci		REGISTER(vpg_horizontal, VID_MODE_VPG_HORIZONTAL, dsi),
10638c2ecf20Sopenharmony_ci		REGISTER(vpg_ber_pattern, VID_MODE_VPG_MODE, dsi),
10648c2ecf20Sopenharmony_ci	};
10658c2ecf20Sopenharmony_ci	int i;
10668c2ecf20Sopenharmony_ci
10678c2ecf20Sopenharmony_ci	dsi->debugfs_vpg = kmemdup(debugfs, sizeof(debugfs), GFP_KERNEL);
10688c2ecf20Sopenharmony_ci	if (!dsi->debugfs_vpg)
10698c2ecf20Sopenharmony_ci		return;
10708c2ecf20Sopenharmony_ci
10718c2ecf20Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(debugfs); i++)
10728c2ecf20Sopenharmony_ci		debugfs_create_file(dsi->debugfs_vpg[i].name, 0644,
10738c2ecf20Sopenharmony_ci				    dsi->debugfs, &dsi->debugfs_vpg[i],
10748c2ecf20Sopenharmony_ci				    &fops_x32);
10758c2ecf20Sopenharmony_ci}
10768c2ecf20Sopenharmony_ci
10778c2ecf20Sopenharmony_cistatic void dw_mipi_dsi_debugfs_init(struct dw_mipi_dsi *dsi)
10788c2ecf20Sopenharmony_ci{
10798c2ecf20Sopenharmony_ci	dsi->debugfs = debugfs_create_dir(dev_name(dsi->dev), NULL);
10808c2ecf20Sopenharmony_ci	if (IS_ERR(dsi->debugfs)) {
10818c2ecf20Sopenharmony_ci		dev_err(dsi->dev, "failed to create debugfs root\n");
10828c2ecf20Sopenharmony_ci		return;
10838c2ecf20Sopenharmony_ci	}
10848c2ecf20Sopenharmony_ci
10858c2ecf20Sopenharmony_ci	debugfs_create_files(dsi);
10868c2ecf20Sopenharmony_ci}
10878c2ecf20Sopenharmony_ci
10888c2ecf20Sopenharmony_cistatic void dw_mipi_dsi_debugfs_remove(struct dw_mipi_dsi *dsi)
10898c2ecf20Sopenharmony_ci{
10908c2ecf20Sopenharmony_ci	debugfs_remove_recursive(dsi->debugfs);
10918c2ecf20Sopenharmony_ci	kfree(dsi->debugfs_vpg);
10928c2ecf20Sopenharmony_ci}
10938c2ecf20Sopenharmony_ci
10948c2ecf20Sopenharmony_ci#else
10958c2ecf20Sopenharmony_ci
10968c2ecf20Sopenharmony_cistatic void dw_mipi_dsi_debugfs_init(struct dw_mipi_dsi *dsi) { }
10978c2ecf20Sopenharmony_cistatic void dw_mipi_dsi_debugfs_remove(struct dw_mipi_dsi *dsi) { }
10988c2ecf20Sopenharmony_ci
10998c2ecf20Sopenharmony_ci#endif /* CONFIG_DEBUG_FS */
11008c2ecf20Sopenharmony_ci
11018c2ecf20Sopenharmony_cistatic struct dw_mipi_dsi *
11028c2ecf20Sopenharmony_ci__dw_mipi_dsi_probe(struct platform_device *pdev,
11038c2ecf20Sopenharmony_ci		    const struct dw_mipi_dsi_plat_data *plat_data)
11048c2ecf20Sopenharmony_ci{
11058c2ecf20Sopenharmony_ci	struct device *dev = &pdev->dev;
11068c2ecf20Sopenharmony_ci	struct reset_control *apb_rst;
11078c2ecf20Sopenharmony_ci	struct dw_mipi_dsi *dsi;
11088c2ecf20Sopenharmony_ci	int ret;
11098c2ecf20Sopenharmony_ci
11108c2ecf20Sopenharmony_ci	dsi = devm_kzalloc(dev, sizeof(*dsi), GFP_KERNEL);
11118c2ecf20Sopenharmony_ci	if (!dsi)
11128c2ecf20Sopenharmony_ci		return ERR_PTR(-ENOMEM);
11138c2ecf20Sopenharmony_ci
11148c2ecf20Sopenharmony_ci	dsi->dev = dev;
11158c2ecf20Sopenharmony_ci	dsi->plat_data = plat_data;
11168c2ecf20Sopenharmony_ci
11178c2ecf20Sopenharmony_ci	if (!plat_data->phy_ops->init || !plat_data->phy_ops->get_lane_mbps ||
11188c2ecf20Sopenharmony_ci	    !plat_data->phy_ops->get_timing) {
11198c2ecf20Sopenharmony_ci		DRM_ERROR("Phy not properly configured\n");
11208c2ecf20Sopenharmony_ci		return ERR_PTR(-ENODEV);
11218c2ecf20Sopenharmony_ci	}
11228c2ecf20Sopenharmony_ci
11238c2ecf20Sopenharmony_ci	if (!plat_data->base) {
11248c2ecf20Sopenharmony_ci		dsi->base = devm_platform_ioremap_resource(pdev, 0);
11258c2ecf20Sopenharmony_ci		if (IS_ERR(dsi->base))
11268c2ecf20Sopenharmony_ci			return ERR_PTR(-ENODEV);
11278c2ecf20Sopenharmony_ci
11288c2ecf20Sopenharmony_ci	} else {
11298c2ecf20Sopenharmony_ci		dsi->base = plat_data->base;
11308c2ecf20Sopenharmony_ci	}
11318c2ecf20Sopenharmony_ci
11328c2ecf20Sopenharmony_ci	dsi->pclk = devm_clk_get(dev, "pclk");
11338c2ecf20Sopenharmony_ci	if (IS_ERR(dsi->pclk)) {
11348c2ecf20Sopenharmony_ci		ret = PTR_ERR(dsi->pclk);
11358c2ecf20Sopenharmony_ci		dev_err(dev, "Unable to get pclk: %d\n", ret);
11368c2ecf20Sopenharmony_ci		return ERR_PTR(ret);
11378c2ecf20Sopenharmony_ci	}
11388c2ecf20Sopenharmony_ci
11398c2ecf20Sopenharmony_ci	/*
11408c2ecf20Sopenharmony_ci	 * Note that the reset was not defined in the initial device tree, so
11418c2ecf20Sopenharmony_ci	 * we have to be prepared for it not being found.
11428c2ecf20Sopenharmony_ci	 */
11438c2ecf20Sopenharmony_ci	apb_rst = devm_reset_control_get_optional_exclusive(dev, "apb");
11448c2ecf20Sopenharmony_ci	if (IS_ERR(apb_rst)) {
11458c2ecf20Sopenharmony_ci		ret = PTR_ERR(apb_rst);
11468c2ecf20Sopenharmony_ci
11478c2ecf20Sopenharmony_ci		if (ret != -EPROBE_DEFER)
11488c2ecf20Sopenharmony_ci			dev_err(dev, "Unable to get reset control: %d\n", ret);
11498c2ecf20Sopenharmony_ci
11508c2ecf20Sopenharmony_ci		return ERR_PTR(ret);
11518c2ecf20Sopenharmony_ci	}
11528c2ecf20Sopenharmony_ci
11538c2ecf20Sopenharmony_ci	if (apb_rst) {
11548c2ecf20Sopenharmony_ci		ret = clk_prepare_enable(dsi->pclk);
11558c2ecf20Sopenharmony_ci		if (ret) {
11568c2ecf20Sopenharmony_ci			dev_err(dev, "%s: Failed to enable pclk\n", __func__);
11578c2ecf20Sopenharmony_ci			return ERR_PTR(ret);
11588c2ecf20Sopenharmony_ci		}
11598c2ecf20Sopenharmony_ci
11608c2ecf20Sopenharmony_ci		reset_control_assert(apb_rst);
11618c2ecf20Sopenharmony_ci		usleep_range(10, 20);
11628c2ecf20Sopenharmony_ci		reset_control_deassert(apb_rst);
11638c2ecf20Sopenharmony_ci
11648c2ecf20Sopenharmony_ci		clk_disable_unprepare(dsi->pclk);
11658c2ecf20Sopenharmony_ci	}
11668c2ecf20Sopenharmony_ci
11678c2ecf20Sopenharmony_ci	dw_mipi_dsi_debugfs_init(dsi);
11688c2ecf20Sopenharmony_ci	pm_runtime_enable(dev);
11698c2ecf20Sopenharmony_ci
11708c2ecf20Sopenharmony_ci	dsi->dsi_host.ops = &dw_mipi_dsi_host_ops;
11718c2ecf20Sopenharmony_ci	dsi->dsi_host.dev = dev;
11728c2ecf20Sopenharmony_ci	ret = mipi_dsi_host_register(&dsi->dsi_host);
11738c2ecf20Sopenharmony_ci	if (ret) {
11748c2ecf20Sopenharmony_ci		dev_err(dev, "Failed to register MIPI host: %d\n", ret);
11758c2ecf20Sopenharmony_ci		pm_runtime_disable(dev);
11768c2ecf20Sopenharmony_ci		dw_mipi_dsi_debugfs_remove(dsi);
11778c2ecf20Sopenharmony_ci		return ERR_PTR(ret);
11788c2ecf20Sopenharmony_ci	}
11798c2ecf20Sopenharmony_ci
11808c2ecf20Sopenharmony_ci	dsi->bridge.driver_private = dsi;
11818c2ecf20Sopenharmony_ci	dsi->bridge.funcs = &dw_mipi_dsi_bridge_funcs;
11828c2ecf20Sopenharmony_ci#ifdef CONFIG_OF
11838c2ecf20Sopenharmony_ci	dsi->bridge.of_node = pdev->dev.of_node;
11848c2ecf20Sopenharmony_ci#endif
11858c2ecf20Sopenharmony_ci
11868c2ecf20Sopenharmony_ci	return dsi;
11878c2ecf20Sopenharmony_ci}
11888c2ecf20Sopenharmony_ci
11898c2ecf20Sopenharmony_cistatic void __dw_mipi_dsi_remove(struct dw_mipi_dsi *dsi)
11908c2ecf20Sopenharmony_ci{
11918c2ecf20Sopenharmony_ci	mipi_dsi_host_unregister(&dsi->dsi_host);
11928c2ecf20Sopenharmony_ci
11938c2ecf20Sopenharmony_ci	pm_runtime_disable(dsi->dev);
11948c2ecf20Sopenharmony_ci	dw_mipi_dsi_debugfs_remove(dsi);
11958c2ecf20Sopenharmony_ci}
11968c2ecf20Sopenharmony_ci
11978c2ecf20Sopenharmony_civoid dw_mipi_dsi_set_slave(struct dw_mipi_dsi *dsi, struct dw_mipi_dsi *slave)
11988c2ecf20Sopenharmony_ci{
11998c2ecf20Sopenharmony_ci	/* introduce controllers to each other */
12008c2ecf20Sopenharmony_ci	dsi->slave = slave;
12018c2ecf20Sopenharmony_ci	dsi->slave->master = dsi;
12028c2ecf20Sopenharmony_ci
12038c2ecf20Sopenharmony_ci	/* migrate settings for already attached displays */
12048c2ecf20Sopenharmony_ci	dsi->slave->lanes = dsi->lanes;
12058c2ecf20Sopenharmony_ci	dsi->slave->channel = dsi->channel;
12068c2ecf20Sopenharmony_ci	dsi->slave->format = dsi->format;
12078c2ecf20Sopenharmony_ci	dsi->slave->mode_flags = dsi->mode_flags;
12088c2ecf20Sopenharmony_ci}
12098c2ecf20Sopenharmony_ciEXPORT_SYMBOL_GPL(dw_mipi_dsi_set_slave);
12108c2ecf20Sopenharmony_ci
12118c2ecf20Sopenharmony_ci/*
12128c2ecf20Sopenharmony_ci * Probe/remove API, used from platforms based on the DRM bridge API.
12138c2ecf20Sopenharmony_ci */
12148c2ecf20Sopenharmony_cistruct dw_mipi_dsi *
12158c2ecf20Sopenharmony_cidw_mipi_dsi_probe(struct platform_device *pdev,
12168c2ecf20Sopenharmony_ci		  const struct dw_mipi_dsi_plat_data *plat_data)
12178c2ecf20Sopenharmony_ci{
12188c2ecf20Sopenharmony_ci	return __dw_mipi_dsi_probe(pdev, plat_data);
12198c2ecf20Sopenharmony_ci}
12208c2ecf20Sopenharmony_ciEXPORT_SYMBOL_GPL(dw_mipi_dsi_probe);
12218c2ecf20Sopenharmony_ci
12228c2ecf20Sopenharmony_civoid dw_mipi_dsi_remove(struct dw_mipi_dsi *dsi)
12238c2ecf20Sopenharmony_ci{
12248c2ecf20Sopenharmony_ci	__dw_mipi_dsi_remove(dsi);
12258c2ecf20Sopenharmony_ci}
12268c2ecf20Sopenharmony_ciEXPORT_SYMBOL_GPL(dw_mipi_dsi_remove);
12278c2ecf20Sopenharmony_ci
12288c2ecf20Sopenharmony_ci/*
12298c2ecf20Sopenharmony_ci * Bind/unbind API, used from platforms based on the component framework.
12308c2ecf20Sopenharmony_ci */
12318c2ecf20Sopenharmony_ciint dw_mipi_dsi_bind(struct dw_mipi_dsi *dsi, struct drm_encoder *encoder)
12328c2ecf20Sopenharmony_ci{
12338c2ecf20Sopenharmony_ci	int ret;
12348c2ecf20Sopenharmony_ci
12358c2ecf20Sopenharmony_ci	ret = drm_bridge_attach(encoder, &dsi->bridge, NULL, 0);
12368c2ecf20Sopenharmony_ci	if (ret) {
12378c2ecf20Sopenharmony_ci		DRM_ERROR("Failed to initialize bridge with drm\n");
12388c2ecf20Sopenharmony_ci		return ret;
12398c2ecf20Sopenharmony_ci	}
12408c2ecf20Sopenharmony_ci
12418c2ecf20Sopenharmony_ci	return ret;
12428c2ecf20Sopenharmony_ci}
12438c2ecf20Sopenharmony_ciEXPORT_SYMBOL_GPL(dw_mipi_dsi_bind);
12448c2ecf20Sopenharmony_ci
12458c2ecf20Sopenharmony_civoid dw_mipi_dsi_unbind(struct dw_mipi_dsi *dsi)
12468c2ecf20Sopenharmony_ci{
12478c2ecf20Sopenharmony_ci}
12488c2ecf20Sopenharmony_ciEXPORT_SYMBOL_GPL(dw_mipi_dsi_unbind);
12498c2ecf20Sopenharmony_ci
12508c2ecf20Sopenharmony_ciMODULE_AUTHOR("Chris Zhong <zyw@rock-chips.com>");
12518c2ecf20Sopenharmony_ciMODULE_AUTHOR("Philippe Cornu <philippe.cornu@st.com>");
12528c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("DW MIPI DSI host controller driver");
12538c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL");
12548c2ecf20Sopenharmony_ciMODULE_ALIAS("platform:dw-mipi-dsi");
1255