18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0+
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * i.MX8 NWL MIPI DSI host driver
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * Copyright (C) 2017 NXP
68c2ecf20Sopenharmony_ci * Copyright (C) 2020 Purism SPC
78c2ecf20Sopenharmony_ci */
88c2ecf20Sopenharmony_ci
98c2ecf20Sopenharmony_ci#include <linux/bitfield.h>
108c2ecf20Sopenharmony_ci#include <linux/clk.h>
118c2ecf20Sopenharmony_ci#include <linux/irq.h>
128c2ecf20Sopenharmony_ci#include <linux/math64.h>
138c2ecf20Sopenharmony_ci#include <linux/mfd/syscon.h>
148c2ecf20Sopenharmony_ci#include <linux/module.h>
158c2ecf20Sopenharmony_ci#include <linux/mux/consumer.h>
168c2ecf20Sopenharmony_ci#include <linux/of.h>
178c2ecf20Sopenharmony_ci#include <linux/of_platform.h>
188c2ecf20Sopenharmony_ci#include <linux/phy/phy.h>
198c2ecf20Sopenharmony_ci#include <linux/regmap.h>
208c2ecf20Sopenharmony_ci#include <linux/reset.h>
218c2ecf20Sopenharmony_ci#include <linux/sys_soc.h>
228c2ecf20Sopenharmony_ci#include <linux/time64.h>
238c2ecf20Sopenharmony_ci
248c2ecf20Sopenharmony_ci#include <drm/drm_atomic_state_helper.h>
258c2ecf20Sopenharmony_ci#include <drm/drm_bridge.h>
268c2ecf20Sopenharmony_ci#include <drm/drm_mipi_dsi.h>
278c2ecf20Sopenharmony_ci#include <drm/drm_of.h>
288c2ecf20Sopenharmony_ci#include <drm/drm_panel.h>
298c2ecf20Sopenharmony_ci#include <drm/drm_print.h>
308c2ecf20Sopenharmony_ci
318c2ecf20Sopenharmony_ci#include <video/mipi_display.h>
328c2ecf20Sopenharmony_ci
338c2ecf20Sopenharmony_ci#include "nwl-dsi.h"
348c2ecf20Sopenharmony_ci
358c2ecf20Sopenharmony_ci#define DRV_NAME "nwl-dsi"
368c2ecf20Sopenharmony_ci
378c2ecf20Sopenharmony_ci/* i.MX8 NWL quirks */
388c2ecf20Sopenharmony_ci/* i.MX8MQ errata E11418 */
398c2ecf20Sopenharmony_ci#define E11418_HS_MODE_QUIRK	BIT(0)
408c2ecf20Sopenharmony_ci
418c2ecf20Sopenharmony_ci#define NWL_DSI_MIPI_FIFO_TIMEOUT msecs_to_jiffies(500)
428c2ecf20Sopenharmony_ci
438c2ecf20Sopenharmony_cienum transfer_direction {
448c2ecf20Sopenharmony_ci	DSI_PACKET_SEND,
458c2ecf20Sopenharmony_ci	DSI_PACKET_RECEIVE,
468c2ecf20Sopenharmony_ci};
478c2ecf20Sopenharmony_ci
488c2ecf20Sopenharmony_ci#define NWL_DSI_ENDPOINT_LCDIF 0
498c2ecf20Sopenharmony_ci#define NWL_DSI_ENDPOINT_DCSS 1
508c2ecf20Sopenharmony_ci
518c2ecf20Sopenharmony_cistruct nwl_dsi_plat_clk_config {
528c2ecf20Sopenharmony_ci	const char *id;
538c2ecf20Sopenharmony_ci	struct clk *clk;
548c2ecf20Sopenharmony_ci	bool present;
558c2ecf20Sopenharmony_ci};
568c2ecf20Sopenharmony_ci
578c2ecf20Sopenharmony_cistruct nwl_dsi_transfer {
588c2ecf20Sopenharmony_ci	const struct mipi_dsi_msg *msg;
598c2ecf20Sopenharmony_ci	struct mipi_dsi_packet packet;
608c2ecf20Sopenharmony_ci	struct completion completed;
618c2ecf20Sopenharmony_ci
628c2ecf20Sopenharmony_ci	int status; /* status of transmission */
638c2ecf20Sopenharmony_ci	enum transfer_direction direction;
648c2ecf20Sopenharmony_ci	bool need_bta;
658c2ecf20Sopenharmony_ci	u8 cmd;
668c2ecf20Sopenharmony_ci	u16 rx_word_count;
678c2ecf20Sopenharmony_ci	size_t tx_len; /* in bytes */
688c2ecf20Sopenharmony_ci	size_t rx_len; /* in bytes */
698c2ecf20Sopenharmony_ci};
708c2ecf20Sopenharmony_ci
718c2ecf20Sopenharmony_cistruct nwl_dsi {
728c2ecf20Sopenharmony_ci	struct drm_bridge bridge;
738c2ecf20Sopenharmony_ci	struct mipi_dsi_host dsi_host;
748c2ecf20Sopenharmony_ci	struct drm_bridge *panel_bridge;
758c2ecf20Sopenharmony_ci	struct device *dev;
768c2ecf20Sopenharmony_ci	struct phy *phy;
778c2ecf20Sopenharmony_ci	union phy_configure_opts phy_cfg;
788c2ecf20Sopenharmony_ci	unsigned int quirks;
798c2ecf20Sopenharmony_ci
808c2ecf20Sopenharmony_ci	struct regmap *regmap;
818c2ecf20Sopenharmony_ci	int irq;
828c2ecf20Sopenharmony_ci	/*
838c2ecf20Sopenharmony_ci	 * The DSI host controller needs this reset sequence according to NWL:
848c2ecf20Sopenharmony_ci	 * 1. Deassert pclk reset to get access to DSI regs
858c2ecf20Sopenharmony_ci	 * 2. Configure DSI Host and DPHY and enable DPHY
868c2ecf20Sopenharmony_ci	 * 3. Deassert ESC and BYTE resets to allow host TX operations)
878c2ecf20Sopenharmony_ci	 * 4. Send DSI cmds to configure peripheral (handled by panel drv)
888c2ecf20Sopenharmony_ci	 * 5. Deassert DPI reset so DPI receives pixels and starts sending
898c2ecf20Sopenharmony_ci	 *    DSI data
908c2ecf20Sopenharmony_ci	 *
918c2ecf20Sopenharmony_ci	 * TODO: Since panel_bridges do their DSI setup in enable we
928c2ecf20Sopenharmony_ci	 * currently have 4. and 5. swapped.
938c2ecf20Sopenharmony_ci	 */
948c2ecf20Sopenharmony_ci	struct reset_control *rst_byte;
958c2ecf20Sopenharmony_ci	struct reset_control *rst_esc;
968c2ecf20Sopenharmony_ci	struct reset_control *rst_dpi;
978c2ecf20Sopenharmony_ci	struct reset_control *rst_pclk;
988c2ecf20Sopenharmony_ci	struct mux_control *mux;
998c2ecf20Sopenharmony_ci
1008c2ecf20Sopenharmony_ci	/* DSI clocks */
1018c2ecf20Sopenharmony_ci	struct clk *phy_ref_clk;
1028c2ecf20Sopenharmony_ci	struct clk *rx_esc_clk;
1038c2ecf20Sopenharmony_ci	struct clk *tx_esc_clk;
1048c2ecf20Sopenharmony_ci	struct clk *core_clk;
1058c2ecf20Sopenharmony_ci	/*
1068c2ecf20Sopenharmony_ci	 * hardware bug: the i.MX8MQ needs this clock on during reset
1078c2ecf20Sopenharmony_ci	 * even when not using LCDIF.
1088c2ecf20Sopenharmony_ci	 */
1098c2ecf20Sopenharmony_ci	struct clk *lcdif_clk;
1108c2ecf20Sopenharmony_ci
1118c2ecf20Sopenharmony_ci	/* dsi lanes */
1128c2ecf20Sopenharmony_ci	u32 lanes;
1138c2ecf20Sopenharmony_ci	enum mipi_dsi_pixel_format format;
1148c2ecf20Sopenharmony_ci	struct drm_display_mode mode;
1158c2ecf20Sopenharmony_ci	unsigned long dsi_mode_flags;
1168c2ecf20Sopenharmony_ci	int error;
1178c2ecf20Sopenharmony_ci
1188c2ecf20Sopenharmony_ci	struct nwl_dsi_transfer *xfer;
1198c2ecf20Sopenharmony_ci};
1208c2ecf20Sopenharmony_ci
1218c2ecf20Sopenharmony_cistatic const struct regmap_config nwl_dsi_regmap_config = {
1228c2ecf20Sopenharmony_ci	.reg_bits = 16,
1238c2ecf20Sopenharmony_ci	.val_bits = 32,
1248c2ecf20Sopenharmony_ci	.reg_stride = 4,
1258c2ecf20Sopenharmony_ci	.max_register = NWL_DSI_IRQ_MASK2,
1268c2ecf20Sopenharmony_ci	.name = DRV_NAME,
1278c2ecf20Sopenharmony_ci};
1288c2ecf20Sopenharmony_ci
1298c2ecf20Sopenharmony_cistatic inline struct nwl_dsi *bridge_to_dsi(struct drm_bridge *bridge)
1308c2ecf20Sopenharmony_ci{
1318c2ecf20Sopenharmony_ci	return container_of(bridge, struct nwl_dsi, bridge);
1328c2ecf20Sopenharmony_ci}
1338c2ecf20Sopenharmony_ci
1348c2ecf20Sopenharmony_cistatic int nwl_dsi_clear_error(struct nwl_dsi *dsi)
1358c2ecf20Sopenharmony_ci{
1368c2ecf20Sopenharmony_ci	int ret = dsi->error;
1378c2ecf20Sopenharmony_ci
1388c2ecf20Sopenharmony_ci	dsi->error = 0;
1398c2ecf20Sopenharmony_ci	return ret;
1408c2ecf20Sopenharmony_ci}
1418c2ecf20Sopenharmony_ci
1428c2ecf20Sopenharmony_cistatic void nwl_dsi_write(struct nwl_dsi *dsi, unsigned int reg, u32 val)
1438c2ecf20Sopenharmony_ci{
1448c2ecf20Sopenharmony_ci	int ret;
1458c2ecf20Sopenharmony_ci
1468c2ecf20Sopenharmony_ci	if (dsi->error)
1478c2ecf20Sopenharmony_ci		return;
1488c2ecf20Sopenharmony_ci
1498c2ecf20Sopenharmony_ci	ret = regmap_write(dsi->regmap, reg, val);
1508c2ecf20Sopenharmony_ci	if (ret < 0) {
1518c2ecf20Sopenharmony_ci		DRM_DEV_ERROR(dsi->dev,
1528c2ecf20Sopenharmony_ci			      "Failed to write NWL DSI reg 0x%x: %d\n", reg,
1538c2ecf20Sopenharmony_ci			      ret);
1548c2ecf20Sopenharmony_ci		dsi->error = ret;
1558c2ecf20Sopenharmony_ci	}
1568c2ecf20Sopenharmony_ci}
1578c2ecf20Sopenharmony_ci
1588c2ecf20Sopenharmony_cistatic u32 nwl_dsi_read(struct nwl_dsi *dsi, u32 reg)
1598c2ecf20Sopenharmony_ci{
1608c2ecf20Sopenharmony_ci	unsigned int val;
1618c2ecf20Sopenharmony_ci	int ret;
1628c2ecf20Sopenharmony_ci
1638c2ecf20Sopenharmony_ci	if (dsi->error)
1648c2ecf20Sopenharmony_ci		return 0;
1658c2ecf20Sopenharmony_ci
1668c2ecf20Sopenharmony_ci	ret = regmap_read(dsi->regmap, reg, &val);
1678c2ecf20Sopenharmony_ci	if (ret < 0) {
1688c2ecf20Sopenharmony_ci		DRM_DEV_ERROR(dsi->dev, "Failed to read NWL DSI reg 0x%x: %d\n",
1698c2ecf20Sopenharmony_ci			      reg, ret);
1708c2ecf20Sopenharmony_ci		dsi->error = ret;
1718c2ecf20Sopenharmony_ci	}
1728c2ecf20Sopenharmony_ci	return val;
1738c2ecf20Sopenharmony_ci}
1748c2ecf20Sopenharmony_ci
1758c2ecf20Sopenharmony_cistatic int nwl_dsi_get_dpi_pixel_format(enum mipi_dsi_pixel_format format)
1768c2ecf20Sopenharmony_ci{
1778c2ecf20Sopenharmony_ci	switch (format) {
1788c2ecf20Sopenharmony_ci	case MIPI_DSI_FMT_RGB565:
1798c2ecf20Sopenharmony_ci		return NWL_DSI_PIXEL_FORMAT_16;
1808c2ecf20Sopenharmony_ci	case MIPI_DSI_FMT_RGB666:
1818c2ecf20Sopenharmony_ci		return NWL_DSI_PIXEL_FORMAT_18L;
1828c2ecf20Sopenharmony_ci	case MIPI_DSI_FMT_RGB666_PACKED:
1838c2ecf20Sopenharmony_ci		return NWL_DSI_PIXEL_FORMAT_18;
1848c2ecf20Sopenharmony_ci	case MIPI_DSI_FMT_RGB888:
1858c2ecf20Sopenharmony_ci		return NWL_DSI_PIXEL_FORMAT_24;
1868c2ecf20Sopenharmony_ci	default:
1878c2ecf20Sopenharmony_ci		return -EINVAL;
1888c2ecf20Sopenharmony_ci	}
1898c2ecf20Sopenharmony_ci}
1908c2ecf20Sopenharmony_ci
1918c2ecf20Sopenharmony_ci/*
1928c2ecf20Sopenharmony_ci * ps2bc - Picoseconds to byte clock cycles
1938c2ecf20Sopenharmony_ci */
1948c2ecf20Sopenharmony_cistatic u32 ps2bc(struct nwl_dsi *dsi, unsigned long long ps)
1958c2ecf20Sopenharmony_ci{
1968c2ecf20Sopenharmony_ci	u32 bpp = mipi_dsi_pixel_format_to_bpp(dsi->format);
1978c2ecf20Sopenharmony_ci
1988c2ecf20Sopenharmony_ci	return DIV64_U64_ROUND_UP(ps * dsi->mode.clock * bpp,
1998c2ecf20Sopenharmony_ci				  dsi->lanes * 8ULL * NSEC_PER_SEC);
2008c2ecf20Sopenharmony_ci}
2018c2ecf20Sopenharmony_ci
2028c2ecf20Sopenharmony_ci/*
2038c2ecf20Sopenharmony_ci * ui2bc - UI time periods to byte clock cycles
2048c2ecf20Sopenharmony_ci */
2058c2ecf20Sopenharmony_cistatic u32 ui2bc(struct nwl_dsi *dsi, unsigned long long ui)
2068c2ecf20Sopenharmony_ci{
2078c2ecf20Sopenharmony_ci	u32 bpp = mipi_dsi_pixel_format_to_bpp(dsi->format);
2088c2ecf20Sopenharmony_ci
2098c2ecf20Sopenharmony_ci	return DIV64_U64_ROUND_UP(ui * dsi->lanes,
2108c2ecf20Sopenharmony_ci				  dsi->mode.clock * 1000 * bpp);
2118c2ecf20Sopenharmony_ci}
2128c2ecf20Sopenharmony_ci
2138c2ecf20Sopenharmony_ci/*
2148c2ecf20Sopenharmony_ci * us2bc - micro seconds to lp clock cycles
2158c2ecf20Sopenharmony_ci */
2168c2ecf20Sopenharmony_cistatic u32 us2lp(u32 lp_clk_rate, unsigned long us)
2178c2ecf20Sopenharmony_ci{
2188c2ecf20Sopenharmony_ci	return DIV_ROUND_UP(us * lp_clk_rate, USEC_PER_SEC);
2198c2ecf20Sopenharmony_ci}
2208c2ecf20Sopenharmony_ci
2218c2ecf20Sopenharmony_cistatic int nwl_dsi_config_host(struct nwl_dsi *dsi)
2228c2ecf20Sopenharmony_ci{
2238c2ecf20Sopenharmony_ci	u32 cycles;
2248c2ecf20Sopenharmony_ci	struct phy_configure_opts_mipi_dphy *cfg = &dsi->phy_cfg.mipi_dphy;
2258c2ecf20Sopenharmony_ci
2268c2ecf20Sopenharmony_ci	if (dsi->lanes < 1 || dsi->lanes > 4)
2278c2ecf20Sopenharmony_ci		return -EINVAL;
2288c2ecf20Sopenharmony_ci
2298c2ecf20Sopenharmony_ci	DRM_DEV_DEBUG_DRIVER(dsi->dev, "DSI Lanes %d\n", dsi->lanes);
2308c2ecf20Sopenharmony_ci	nwl_dsi_write(dsi, NWL_DSI_CFG_NUM_LANES, dsi->lanes - 1);
2318c2ecf20Sopenharmony_ci
2328c2ecf20Sopenharmony_ci	if (dsi->dsi_mode_flags & MIPI_DSI_CLOCK_NON_CONTINUOUS) {
2338c2ecf20Sopenharmony_ci		nwl_dsi_write(dsi, NWL_DSI_CFG_NONCONTINUOUS_CLK, 0x01);
2348c2ecf20Sopenharmony_ci		nwl_dsi_write(dsi, NWL_DSI_CFG_AUTOINSERT_EOTP, 0x01);
2358c2ecf20Sopenharmony_ci	} else {
2368c2ecf20Sopenharmony_ci		nwl_dsi_write(dsi, NWL_DSI_CFG_NONCONTINUOUS_CLK, 0x00);
2378c2ecf20Sopenharmony_ci		nwl_dsi_write(dsi, NWL_DSI_CFG_AUTOINSERT_EOTP, 0x00);
2388c2ecf20Sopenharmony_ci	}
2398c2ecf20Sopenharmony_ci
2408c2ecf20Sopenharmony_ci	/* values in byte clock cycles */
2418c2ecf20Sopenharmony_ci	cycles = ui2bc(dsi, cfg->clk_pre);
2428c2ecf20Sopenharmony_ci	DRM_DEV_DEBUG_DRIVER(dsi->dev, "cfg_t_pre: 0x%x\n", cycles);
2438c2ecf20Sopenharmony_ci	nwl_dsi_write(dsi, NWL_DSI_CFG_T_PRE, cycles);
2448c2ecf20Sopenharmony_ci	cycles = ps2bc(dsi, cfg->lpx + cfg->clk_prepare + cfg->clk_zero);
2458c2ecf20Sopenharmony_ci	DRM_DEV_DEBUG_DRIVER(dsi->dev, "cfg_tx_gap (pre): 0x%x\n", cycles);
2468c2ecf20Sopenharmony_ci	cycles += ui2bc(dsi, cfg->clk_pre);
2478c2ecf20Sopenharmony_ci	DRM_DEV_DEBUG_DRIVER(dsi->dev, "cfg_t_post: 0x%x\n", cycles);
2488c2ecf20Sopenharmony_ci	nwl_dsi_write(dsi, NWL_DSI_CFG_T_POST, cycles);
2498c2ecf20Sopenharmony_ci	cycles = ps2bc(dsi, cfg->hs_exit);
2508c2ecf20Sopenharmony_ci	DRM_DEV_DEBUG_DRIVER(dsi->dev, "cfg_tx_gap: 0x%x\n", cycles);
2518c2ecf20Sopenharmony_ci	nwl_dsi_write(dsi, NWL_DSI_CFG_TX_GAP, cycles);
2528c2ecf20Sopenharmony_ci
2538c2ecf20Sopenharmony_ci	nwl_dsi_write(dsi, NWL_DSI_CFG_EXTRA_CMDS_AFTER_EOTP, 0x01);
2548c2ecf20Sopenharmony_ci	nwl_dsi_write(dsi, NWL_DSI_CFG_HTX_TO_COUNT, 0x00);
2558c2ecf20Sopenharmony_ci	nwl_dsi_write(dsi, NWL_DSI_CFG_LRX_H_TO_COUNT, 0x00);
2568c2ecf20Sopenharmony_ci	nwl_dsi_write(dsi, NWL_DSI_CFG_BTA_H_TO_COUNT, 0x00);
2578c2ecf20Sopenharmony_ci	/* In LP clock cycles */
2588c2ecf20Sopenharmony_ci	cycles = us2lp(cfg->lp_clk_rate, cfg->wakeup);
2598c2ecf20Sopenharmony_ci	DRM_DEV_DEBUG_DRIVER(dsi->dev, "cfg_twakeup: 0x%x\n", cycles);
2608c2ecf20Sopenharmony_ci	nwl_dsi_write(dsi, NWL_DSI_CFG_TWAKEUP, cycles);
2618c2ecf20Sopenharmony_ci
2628c2ecf20Sopenharmony_ci	return nwl_dsi_clear_error(dsi);
2638c2ecf20Sopenharmony_ci}
2648c2ecf20Sopenharmony_ci
2658c2ecf20Sopenharmony_cistatic int nwl_dsi_config_dpi(struct nwl_dsi *dsi)
2668c2ecf20Sopenharmony_ci{
2678c2ecf20Sopenharmony_ci	u32 mode;
2688c2ecf20Sopenharmony_ci	int color_format;
2698c2ecf20Sopenharmony_ci	bool burst_mode;
2708c2ecf20Sopenharmony_ci	int hfront_porch, hback_porch, vfront_porch, vback_porch;
2718c2ecf20Sopenharmony_ci	int hsync_len, vsync_len;
2728c2ecf20Sopenharmony_ci
2738c2ecf20Sopenharmony_ci	hfront_porch = dsi->mode.hsync_start - dsi->mode.hdisplay;
2748c2ecf20Sopenharmony_ci	hsync_len = dsi->mode.hsync_end - dsi->mode.hsync_start;
2758c2ecf20Sopenharmony_ci	hback_porch = dsi->mode.htotal - dsi->mode.hsync_end;
2768c2ecf20Sopenharmony_ci
2778c2ecf20Sopenharmony_ci	vfront_porch = dsi->mode.vsync_start - dsi->mode.vdisplay;
2788c2ecf20Sopenharmony_ci	vsync_len = dsi->mode.vsync_end - dsi->mode.vsync_start;
2798c2ecf20Sopenharmony_ci	vback_porch = dsi->mode.vtotal - dsi->mode.vsync_end;
2808c2ecf20Sopenharmony_ci
2818c2ecf20Sopenharmony_ci	DRM_DEV_DEBUG_DRIVER(dsi->dev, "hfront_porch = %d\n", hfront_porch);
2828c2ecf20Sopenharmony_ci	DRM_DEV_DEBUG_DRIVER(dsi->dev, "hback_porch = %d\n", hback_porch);
2838c2ecf20Sopenharmony_ci	DRM_DEV_DEBUG_DRIVER(dsi->dev, "hsync_len = %d\n", hsync_len);
2848c2ecf20Sopenharmony_ci	DRM_DEV_DEBUG_DRIVER(dsi->dev, "hdisplay = %d\n", dsi->mode.hdisplay);
2858c2ecf20Sopenharmony_ci	DRM_DEV_DEBUG_DRIVER(dsi->dev, "vfront_porch = %d\n", vfront_porch);
2868c2ecf20Sopenharmony_ci	DRM_DEV_DEBUG_DRIVER(dsi->dev, "vback_porch = %d\n", vback_porch);
2878c2ecf20Sopenharmony_ci	DRM_DEV_DEBUG_DRIVER(dsi->dev, "vsync_len = %d\n", vsync_len);
2888c2ecf20Sopenharmony_ci	DRM_DEV_DEBUG_DRIVER(dsi->dev, "vactive = %d\n", dsi->mode.vdisplay);
2898c2ecf20Sopenharmony_ci	DRM_DEV_DEBUG_DRIVER(dsi->dev, "clock = %d kHz\n", dsi->mode.clock);
2908c2ecf20Sopenharmony_ci
2918c2ecf20Sopenharmony_ci	color_format = nwl_dsi_get_dpi_pixel_format(dsi->format);
2928c2ecf20Sopenharmony_ci	if (color_format < 0) {
2938c2ecf20Sopenharmony_ci		DRM_DEV_ERROR(dsi->dev, "Invalid color format 0x%x\n",
2948c2ecf20Sopenharmony_ci			      dsi->format);
2958c2ecf20Sopenharmony_ci		return color_format;
2968c2ecf20Sopenharmony_ci	}
2978c2ecf20Sopenharmony_ci	DRM_DEV_DEBUG_DRIVER(dsi->dev, "pixel fmt = %d\n", dsi->format);
2988c2ecf20Sopenharmony_ci
2998c2ecf20Sopenharmony_ci	nwl_dsi_write(dsi, NWL_DSI_INTERFACE_COLOR_CODING, NWL_DSI_DPI_24_BIT);
3008c2ecf20Sopenharmony_ci	nwl_dsi_write(dsi, NWL_DSI_PIXEL_FORMAT, color_format);
3018c2ecf20Sopenharmony_ci	/*
3028c2ecf20Sopenharmony_ci	 * Adjusting input polarity based on the video mode results in
3038c2ecf20Sopenharmony_ci	 * a black screen so always pick active low:
3048c2ecf20Sopenharmony_ci	 */
3058c2ecf20Sopenharmony_ci	nwl_dsi_write(dsi, NWL_DSI_VSYNC_POLARITY,
3068c2ecf20Sopenharmony_ci		      NWL_DSI_VSYNC_POLARITY_ACTIVE_LOW);
3078c2ecf20Sopenharmony_ci	nwl_dsi_write(dsi, NWL_DSI_HSYNC_POLARITY,
3088c2ecf20Sopenharmony_ci		      NWL_DSI_HSYNC_POLARITY_ACTIVE_LOW);
3098c2ecf20Sopenharmony_ci
3108c2ecf20Sopenharmony_ci	burst_mode = (dsi->dsi_mode_flags & MIPI_DSI_MODE_VIDEO_BURST) &&
3118c2ecf20Sopenharmony_ci		     !(dsi->dsi_mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE);
3128c2ecf20Sopenharmony_ci
3138c2ecf20Sopenharmony_ci	if (burst_mode) {
3148c2ecf20Sopenharmony_ci		nwl_dsi_write(dsi, NWL_DSI_VIDEO_MODE, NWL_DSI_VM_BURST_MODE);
3158c2ecf20Sopenharmony_ci		nwl_dsi_write(dsi, NWL_DSI_PIXEL_FIFO_SEND_LEVEL, 256);
3168c2ecf20Sopenharmony_ci	} else {
3178c2ecf20Sopenharmony_ci		mode = ((dsi->dsi_mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE) ?
3188c2ecf20Sopenharmony_ci				NWL_DSI_VM_BURST_MODE_WITH_SYNC_PULSES :
3198c2ecf20Sopenharmony_ci				NWL_DSI_VM_NON_BURST_MODE_WITH_SYNC_EVENTS);
3208c2ecf20Sopenharmony_ci		nwl_dsi_write(dsi, NWL_DSI_VIDEO_MODE, mode);
3218c2ecf20Sopenharmony_ci		nwl_dsi_write(dsi, NWL_DSI_PIXEL_FIFO_SEND_LEVEL,
3228c2ecf20Sopenharmony_ci			      dsi->mode.hdisplay);
3238c2ecf20Sopenharmony_ci	}
3248c2ecf20Sopenharmony_ci
3258c2ecf20Sopenharmony_ci	nwl_dsi_write(dsi, NWL_DSI_HFP, hfront_porch);
3268c2ecf20Sopenharmony_ci	nwl_dsi_write(dsi, NWL_DSI_HBP, hback_porch);
3278c2ecf20Sopenharmony_ci	nwl_dsi_write(dsi, NWL_DSI_HSA, hsync_len);
3288c2ecf20Sopenharmony_ci
3298c2ecf20Sopenharmony_ci	nwl_dsi_write(dsi, NWL_DSI_ENABLE_MULT_PKTS, 0x0);
3308c2ecf20Sopenharmony_ci	nwl_dsi_write(dsi, NWL_DSI_BLLP_MODE, 0x1);
3318c2ecf20Sopenharmony_ci	nwl_dsi_write(dsi, NWL_DSI_USE_NULL_PKT_BLLP, 0x0);
3328c2ecf20Sopenharmony_ci	nwl_dsi_write(dsi, NWL_DSI_VC, 0x0);
3338c2ecf20Sopenharmony_ci
3348c2ecf20Sopenharmony_ci	nwl_dsi_write(dsi, NWL_DSI_PIXEL_PAYLOAD_SIZE, dsi->mode.hdisplay);
3358c2ecf20Sopenharmony_ci	nwl_dsi_write(dsi, NWL_DSI_VACTIVE, dsi->mode.vdisplay - 1);
3368c2ecf20Sopenharmony_ci	nwl_dsi_write(dsi, NWL_DSI_VBP, vback_porch);
3378c2ecf20Sopenharmony_ci	nwl_dsi_write(dsi, NWL_DSI_VFP, vfront_porch);
3388c2ecf20Sopenharmony_ci
3398c2ecf20Sopenharmony_ci	return nwl_dsi_clear_error(dsi);
3408c2ecf20Sopenharmony_ci}
3418c2ecf20Sopenharmony_ci
3428c2ecf20Sopenharmony_cistatic int nwl_dsi_init_interrupts(struct nwl_dsi *dsi)
3438c2ecf20Sopenharmony_ci{
3448c2ecf20Sopenharmony_ci	u32 irq_enable;
3458c2ecf20Sopenharmony_ci
3468c2ecf20Sopenharmony_ci	nwl_dsi_write(dsi, NWL_DSI_IRQ_MASK, 0xffffffff);
3478c2ecf20Sopenharmony_ci	nwl_dsi_write(dsi, NWL_DSI_IRQ_MASK2, 0x7);
3488c2ecf20Sopenharmony_ci
3498c2ecf20Sopenharmony_ci	irq_enable = ~(u32)(NWL_DSI_TX_PKT_DONE_MASK |
3508c2ecf20Sopenharmony_ci			    NWL_DSI_RX_PKT_HDR_RCVD_MASK |
3518c2ecf20Sopenharmony_ci			    NWL_DSI_TX_FIFO_OVFLW_MASK |
3528c2ecf20Sopenharmony_ci			    NWL_DSI_HS_TX_TIMEOUT_MASK);
3538c2ecf20Sopenharmony_ci
3548c2ecf20Sopenharmony_ci	nwl_dsi_write(dsi, NWL_DSI_IRQ_MASK, irq_enable);
3558c2ecf20Sopenharmony_ci
3568c2ecf20Sopenharmony_ci	return nwl_dsi_clear_error(dsi);
3578c2ecf20Sopenharmony_ci}
3588c2ecf20Sopenharmony_ci
3598c2ecf20Sopenharmony_cistatic int nwl_dsi_host_attach(struct mipi_dsi_host *dsi_host,
3608c2ecf20Sopenharmony_ci			       struct mipi_dsi_device *device)
3618c2ecf20Sopenharmony_ci{
3628c2ecf20Sopenharmony_ci	struct nwl_dsi *dsi = container_of(dsi_host, struct nwl_dsi, dsi_host);
3638c2ecf20Sopenharmony_ci	struct device *dev = dsi->dev;
3648c2ecf20Sopenharmony_ci
3658c2ecf20Sopenharmony_ci	DRM_DEV_INFO(dev, "lanes=%u, format=0x%x flags=0x%lx\n", device->lanes,
3668c2ecf20Sopenharmony_ci		     device->format, device->mode_flags);
3678c2ecf20Sopenharmony_ci
3688c2ecf20Sopenharmony_ci	if (device->lanes < 1 || device->lanes > 4)
3698c2ecf20Sopenharmony_ci		return -EINVAL;
3708c2ecf20Sopenharmony_ci
3718c2ecf20Sopenharmony_ci	dsi->lanes = device->lanes;
3728c2ecf20Sopenharmony_ci	dsi->format = device->format;
3738c2ecf20Sopenharmony_ci	dsi->dsi_mode_flags = device->mode_flags;
3748c2ecf20Sopenharmony_ci
3758c2ecf20Sopenharmony_ci	return 0;
3768c2ecf20Sopenharmony_ci}
3778c2ecf20Sopenharmony_ci
3788c2ecf20Sopenharmony_cistatic bool nwl_dsi_read_packet(struct nwl_dsi *dsi, u32 status)
3798c2ecf20Sopenharmony_ci{
3808c2ecf20Sopenharmony_ci	struct device *dev = dsi->dev;
3818c2ecf20Sopenharmony_ci	struct nwl_dsi_transfer *xfer = dsi->xfer;
3828c2ecf20Sopenharmony_ci	int err;
3838c2ecf20Sopenharmony_ci	u8 *payload = xfer->msg->rx_buf;
3848c2ecf20Sopenharmony_ci	u32 val;
3858c2ecf20Sopenharmony_ci	u16 word_count;
3868c2ecf20Sopenharmony_ci	u8 channel;
3878c2ecf20Sopenharmony_ci	u8 data_type;
3888c2ecf20Sopenharmony_ci
3898c2ecf20Sopenharmony_ci	xfer->status = 0;
3908c2ecf20Sopenharmony_ci
3918c2ecf20Sopenharmony_ci	if (xfer->rx_word_count == 0) {
3928c2ecf20Sopenharmony_ci		if (!(status & NWL_DSI_RX_PKT_HDR_RCVD))
3938c2ecf20Sopenharmony_ci			return false;
3948c2ecf20Sopenharmony_ci		/* Get the RX header and parse it */
3958c2ecf20Sopenharmony_ci		val = nwl_dsi_read(dsi, NWL_DSI_RX_PKT_HEADER);
3968c2ecf20Sopenharmony_ci		err = nwl_dsi_clear_error(dsi);
3978c2ecf20Sopenharmony_ci		if (err)
3988c2ecf20Sopenharmony_ci			xfer->status = err;
3998c2ecf20Sopenharmony_ci		word_count = NWL_DSI_WC(val);
4008c2ecf20Sopenharmony_ci		channel = NWL_DSI_RX_VC(val);
4018c2ecf20Sopenharmony_ci		data_type = NWL_DSI_RX_DT(val);
4028c2ecf20Sopenharmony_ci
4038c2ecf20Sopenharmony_ci		if (channel != xfer->msg->channel) {
4048c2ecf20Sopenharmony_ci			DRM_DEV_ERROR(dev,
4058c2ecf20Sopenharmony_ci				      "[%02X] Channel mismatch (%u != %u)\n",
4068c2ecf20Sopenharmony_ci				      xfer->cmd, channel, xfer->msg->channel);
4078c2ecf20Sopenharmony_ci			xfer->status = -EINVAL;
4088c2ecf20Sopenharmony_ci			return true;
4098c2ecf20Sopenharmony_ci		}
4108c2ecf20Sopenharmony_ci
4118c2ecf20Sopenharmony_ci		switch (data_type) {
4128c2ecf20Sopenharmony_ci		case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE:
4138c2ecf20Sopenharmony_ci		case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE:
4148c2ecf20Sopenharmony_ci			if (xfer->msg->rx_len > 1) {
4158c2ecf20Sopenharmony_ci				/* read second byte */
4168c2ecf20Sopenharmony_ci				payload[1] = word_count >> 8;
4178c2ecf20Sopenharmony_ci				++xfer->rx_len;
4188c2ecf20Sopenharmony_ci			}
4198c2ecf20Sopenharmony_ci			fallthrough;
4208c2ecf20Sopenharmony_ci		case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE:
4218c2ecf20Sopenharmony_ci		case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE:
4228c2ecf20Sopenharmony_ci			if (xfer->msg->rx_len > 0) {
4238c2ecf20Sopenharmony_ci				/* read first byte */
4248c2ecf20Sopenharmony_ci				payload[0] = word_count & 0xff;
4258c2ecf20Sopenharmony_ci				++xfer->rx_len;
4268c2ecf20Sopenharmony_ci			}
4278c2ecf20Sopenharmony_ci			xfer->status = xfer->rx_len;
4288c2ecf20Sopenharmony_ci			return true;
4298c2ecf20Sopenharmony_ci		case MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT:
4308c2ecf20Sopenharmony_ci			word_count &= 0xff;
4318c2ecf20Sopenharmony_ci			DRM_DEV_ERROR(dev, "[%02X] DSI error report: 0x%02x\n",
4328c2ecf20Sopenharmony_ci				      xfer->cmd, word_count);
4338c2ecf20Sopenharmony_ci			xfer->status = -EPROTO;
4348c2ecf20Sopenharmony_ci			return true;
4358c2ecf20Sopenharmony_ci		}
4368c2ecf20Sopenharmony_ci
4378c2ecf20Sopenharmony_ci		if (word_count > xfer->msg->rx_len) {
4388c2ecf20Sopenharmony_ci			DRM_DEV_ERROR(dev,
4398c2ecf20Sopenharmony_ci				"[%02X] Receive buffer too small: %zu (< %u)\n",
4408c2ecf20Sopenharmony_ci				xfer->cmd, xfer->msg->rx_len, word_count);
4418c2ecf20Sopenharmony_ci			xfer->status = -EINVAL;
4428c2ecf20Sopenharmony_ci			return true;
4438c2ecf20Sopenharmony_ci		}
4448c2ecf20Sopenharmony_ci
4458c2ecf20Sopenharmony_ci		xfer->rx_word_count = word_count;
4468c2ecf20Sopenharmony_ci	} else {
4478c2ecf20Sopenharmony_ci		/* Set word_count from previous header read */
4488c2ecf20Sopenharmony_ci		word_count = xfer->rx_word_count;
4498c2ecf20Sopenharmony_ci	}
4508c2ecf20Sopenharmony_ci
4518c2ecf20Sopenharmony_ci	/* If RX payload is not yet received, wait for it */
4528c2ecf20Sopenharmony_ci	if (!(status & NWL_DSI_RX_PKT_PAYLOAD_DATA_RCVD))
4538c2ecf20Sopenharmony_ci		return false;
4548c2ecf20Sopenharmony_ci
4558c2ecf20Sopenharmony_ci	/* Read the RX payload */
4568c2ecf20Sopenharmony_ci	while (word_count >= 4) {
4578c2ecf20Sopenharmony_ci		val = nwl_dsi_read(dsi, NWL_DSI_RX_PAYLOAD);
4588c2ecf20Sopenharmony_ci		payload[0] = (val >> 0) & 0xff;
4598c2ecf20Sopenharmony_ci		payload[1] = (val >> 8) & 0xff;
4608c2ecf20Sopenharmony_ci		payload[2] = (val >> 16) & 0xff;
4618c2ecf20Sopenharmony_ci		payload[3] = (val >> 24) & 0xff;
4628c2ecf20Sopenharmony_ci		payload += 4;
4638c2ecf20Sopenharmony_ci		xfer->rx_len += 4;
4648c2ecf20Sopenharmony_ci		word_count -= 4;
4658c2ecf20Sopenharmony_ci	}
4668c2ecf20Sopenharmony_ci
4678c2ecf20Sopenharmony_ci	if (word_count > 0) {
4688c2ecf20Sopenharmony_ci		val = nwl_dsi_read(dsi, NWL_DSI_RX_PAYLOAD);
4698c2ecf20Sopenharmony_ci		switch (word_count) {
4708c2ecf20Sopenharmony_ci		case 3:
4718c2ecf20Sopenharmony_ci			payload[2] = (val >> 16) & 0xff;
4728c2ecf20Sopenharmony_ci			++xfer->rx_len;
4738c2ecf20Sopenharmony_ci			fallthrough;
4748c2ecf20Sopenharmony_ci		case 2:
4758c2ecf20Sopenharmony_ci			payload[1] = (val >> 8) & 0xff;
4768c2ecf20Sopenharmony_ci			++xfer->rx_len;
4778c2ecf20Sopenharmony_ci			fallthrough;
4788c2ecf20Sopenharmony_ci		case 1:
4798c2ecf20Sopenharmony_ci			payload[0] = (val >> 0) & 0xff;
4808c2ecf20Sopenharmony_ci			++xfer->rx_len;
4818c2ecf20Sopenharmony_ci			break;
4828c2ecf20Sopenharmony_ci		}
4838c2ecf20Sopenharmony_ci	}
4848c2ecf20Sopenharmony_ci
4858c2ecf20Sopenharmony_ci	xfer->status = xfer->rx_len;
4868c2ecf20Sopenharmony_ci	err = nwl_dsi_clear_error(dsi);
4878c2ecf20Sopenharmony_ci	if (err)
4888c2ecf20Sopenharmony_ci		xfer->status = err;
4898c2ecf20Sopenharmony_ci
4908c2ecf20Sopenharmony_ci	return true;
4918c2ecf20Sopenharmony_ci}
4928c2ecf20Sopenharmony_ci
4938c2ecf20Sopenharmony_cistatic void nwl_dsi_finish_transmission(struct nwl_dsi *dsi, u32 status)
4948c2ecf20Sopenharmony_ci{
4958c2ecf20Sopenharmony_ci	struct nwl_dsi_transfer *xfer = dsi->xfer;
4968c2ecf20Sopenharmony_ci	bool end_packet = false;
4978c2ecf20Sopenharmony_ci
4988c2ecf20Sopenharmony_ci	if (!xfer)
4998c2ecf20Sopenharmony_ci		return;
5008c2ecf20Sopenharmony_ci
5018c2ecf20Sopenharmony_ci	if (xfer->direction == DSI_PACKET_SEND &&
5028c2ecf20Sopenharmony_ci	    status & NWL_DSI_TX_PKT_DONE) {
5038c2ecf20Sopenharmony_ci		xfer->status = xfer->tx_len;
5048c2ecf20Sopenharmony_ci		end_packet = true;
5058c2ecf20Sopenharmony_ci	} else if (status & NWL_DSI_DPHY_DIRECTION &&
5068c2ecf20Sopenharmony_ci		   ((status & (NWL_DSI_RX_PKT_HDR_RCVD |
5078c2ecf20Sopenharmony_ci			       NWL_DSI_RX_PKT_PAYLOAD_DATA_RCVD)))) {
5088c2ecf20Sopenharmony_ci		end_packet = nwl_dsi_read_packet(dsi, status);
5098c2ecf20Sopenharmony_ci	}
5108c2ecf20Sopenharmony_ci
5118c2ecf20Sopenharmony_ci	if (end_packet)
5128c2ecf20Sopenharmony_ci		complete(&xfer->completed);
5138c2ecf20Sopenharmony_ci}
5148c2ecf20Sopenharmony_ci
5158c2ecf20Sopenharmony_cistatic void nwl_dsi_begin_transmission(struct nwl_dsi *dsi)
5168c2ecf20Sopenharmony_ci{
5178c2ecf20Sopenharmony_ci	struct nwl_dsi_transfer *xfer = dsi->xfer;
5188c2ecf20Sopenharmony_ci	struct mipi_dsi_packet *pkt = &xfer->packet;
5198c2ecf20Sopenharmony_ci	const u8 *payload;
5208c2ecf20Sopenharmony_ci	size_t length;
5218c2ecf20Sopenharmony_ci	u16 word_count;
5228c2ecf20Sopenharmony_ci	u8 hs_mode;
5238c2ecf20Sopenharmony_ci	u32 val;
5248c2ecf20Sopenharmony_ci	u32 hs_workaround = 0;
5258c2ecf20Sopenharmony_ci
5268c2ecf20Sopenharmony_ci	/* Send the payload, if any */
5278c2ecf20Sopenharmony_ci	length = pkt->payload_length;
5288c2ecf20Sopenharmony_ci	payload = pkt->payload;
5298c2ecf20Sopenharmony_ci
5308c2ecf20Sopenharmony_ci	while (length >= 4) {
5318c2ecf20Sopenharmony_ci		val = *(u32 *)payload;
5328c2ecf20Sopenharmony_ci		hs_workaround |= !(val & 0xFFFF00);
5338c2ecf20Sopenharmony_ci		nwl_dsi_write(dsi, NWL_DSI_TX_PAYLOAD, val);
5348c2ecf20Sopenharmony_ci		payload += 4;
5358c2ecf20Sopenharmony_ci		length -= 4;
5368c2ecf20Sopenharmony_ci	}
5378c2ecf20Sopenharmony_ci	/* Send the rest of the payload */
5388c2ecf20Sopenharmony_ci	val = 0;
5398c2ecf20Sopenharmony_ci	switch (length) {
5408c2ecf20Sopenharmony_ci	case 3:
5418c2ecf20Sopenharmony_ci		val |= payload[2] << 16;
5428c2ecf20Sopenharmony_ci		fallthrough;
5438c2ecf20Sopenharmony_ci	case 2:
5448c2ecf20Sopenharmony_ci		val |= payload[1] << 8;
5458c2ecf20Sopenharmony_ci		hs_workaround |= !(val & 0xFFFF00);
5468c2ecf20Sopenharmony_ci		fallthrough;
5478c2ecf20Sopenharmony_ci	case 1:
5488c2ecf20Sopenharmony_ci		val |= payload[0];
5498c2ecf20Sopenharmony_ci		nwl_dsi_write(dsi, NWL_DSI_TX_PAYLOAD, val);
5508c2ecf20Sopenharmony_ci		break;
5518c2ecf20Sopenharmony_ci	}
5528c2ecf20Sopenharmony_ci	xfer->tx_len = pkt->payload_length;
5538c2ecf20Sopenharmony_ci
5548c2ecf20Sopenharmony_ci	/*
5558c2ecf20Sopenharmony_ci	 * Send the header
5568c2ecf20Sopenharmony_ci	 * header[0] = Virtual Channel + Data Type
5578c2ecf20Sopenharmony_ci	 * header[1] = Word Count LSB (LP) or first param (SP)
5588c2ecf20Sopenharmony_ci	 * header[2] = Word Count MSB (LP) or second param (SP)
5598c2ecf20Sopenharmony_ci	 */
5608c2ecf20Sopenharmony_ci	word_count = pkt->header[1] | (pkt->header[2] << 8);
5618c2ecf20Sopenharmony_ci	if (hs_workaround && (dsi->quirks & E11418_HS_MODE_QUIRK)) {
5628c2ecf20Sopenharmony_ci		DRM_DEV_DEBUG_DRIVER(dsi->dev,
5638c2ecf20Sopenharmony_ci				     "Using hs mode workaround for cmd 0x%x\n",
5648c2ecf20Sopenharmony_ci				     xfer->cmd);
5658c2ecf20Sopenharmony_ci		hs_mode = 1;
5668c2ecf20Sopenharmony_ci	} else {
5678c2ecf20Sopenharmony_ci		hs_mode = (xfer->msg->flags & MIPI_DSI_MSG_USE_LPM) ? 0 : 1;
5688c2ecf20Sopenharmony_ci	}
5698c2ecf20Sopenharmony_ci	val = NWL_DSI_WC(word_count) | NWL_DSI_TX_VC(xfer->msg->channel) |
5708c2ecf20Sopenharmony_ci	      NWL_DSI_TX_DT(xfer->msg->type) | NWL_DSI_HS_SEL(hs_mode) |
5718c2ecf20Sopenharmony_ci	      NWL_DSI_BTA_TX(xfer->need_bta);
5728c2ecf20Sopenharmony_ci	nwl_dsi_write(dsi, NWL_DSI_PKT_CONTROL, val);
5738c2ecf20Sopenharmony_ci
5748c2ecf20Sopenharmony_ci	/* Send packet command */
5758c2ecf20Sopenharmony_ci	nwl_dsi_write(dsi, NWL_DSI_SEND_PACKET, 0x1);
5768c2ecf20Sopenharmony_ci}
5778c2ecf20Sopenharmony_ci
5788c2ecf20Sopenharmony_cistatic ssize_t nwl_dsi_host_transfer(struct mipi_dsi_host *dsi_host,
5798c2ecf20Sopenharmony_ci				     const struct mipi_dsi_msg *msg)
5808c2ecf20Sopenharmony_ci{
5818c2ecf20Sopenharmony_ci	struct nwl_dsi *dsi = container_of(dsi_host, struct nwl_dsi, dsi_host);
5828c2ecf20Sopenharmony_ci	struct nwl_dsi_transfer xfer;
5838c2ecf20Sopenharmony_ci	ssize_t ret = 0;
5848c2ecf20Sopenharmony_ci
5858c2ecf20Sopenharmony_ci	/* Create packet to be sent */
5868c2ecf20Sopenharmony_ci	dsi->xfer = &xfer;
5878c2ecf20Sopenharmony_ci	ret = mipi_dsi_create_packet(&xfer.packet, msg);
5888c2ecf20Sopenharmony_ci	if (ret < 0) {
5898c2ecf20Sopenharmony_ci		dsi->xfer = NULL;
5908c2ecf20Sopenharmony_ci		return ret;
5918c2ecf20Sopenharmony_ci	}
5928c2ecf20Sopenharmony_ci
5938c2ecf20Sopenharmony_ci	if ((msg->type & MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM ||
5948c2ecf20Sopenharmony_ci	     msg->type & MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM ||
5958c2ecf20Sopenharmony_ci	     msg->type & MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM ||
5968c2ecf20Sopenharmony_ci	     msg->type & MIPI_DSI_DCS_READ) &&
5978c2ecf20Sopenharmony_ci	    msg->rx_len > 0 && msg->rx_buf)
5988c2ecf20Sopenharmony_ci		xfer.direction = DSI_PACKET_RECEIVE;
5998c2ecf20Sopenharmony_ci	else
6008c2ecf20Sopenharmony_ci		xfer.direction = DSI_PACKET_SEND;
6018c2ecf20Sopenharmony_ci
6028c2ecf20Sopenharmony_ci	xfer.need_bta = (xfer.direction == DSI_PACKET_RECEIVE);
6038c2ecf20Sopenharmony_ci	xfer.need_bta |= (msg->flags & MIPI_DSI_MSG_REQ_ACK) ? 1 : 0;
6048c2ecf20Sopenharmony_ci	xfer.msg = msg;
6058c2ecf20Sopenharmony_ci	xfer.status = -ETIMEDOUT;
6068c2ecf20Sopenharmony_ci	xfer.rx_word_count = 0;
6078c2ecf20Sopenharmony_ci	xfer.rx_len = 0;
6088c2ecf20Sopenharmony_ci	xfer.cmd = 0x00;
6098c2ecf20Sopenharmony_ci	if (msg->tx_len > 0)
6108c2ecf20Sopenharmony_ci		xfer.cmd = ((u8 *)(msg->tx_buf))[0];
6118c2ecf20Sopenharmony_ci	init_completion(&xfer.completed);
6128c2ecf20Sopenharmony_ci
6138c2ecf20Sopenharmony_ci	ret = clk_prepare_enable(dsi->rx_esc_clk);
6148c2ecf20Sopenharmony_ci	if (ret < 0) {
6158c2ecf20Sopenharmony_ci		DRM_DEV_ERROR(dsi->dev, "Failed to enable rx_esc clk: %zd\n",
6168c2ecf20Sopenharmony_ci			      ret);
6178c2ecf20Sopenharmony_ci		return ret;
6188c2ecf20Sopenharmony_ci	}
6198c2ecf20Sopenharmony_ci	DRM_DEV_DEBUG_DRIVER(dsi->dev, "Enabled rx_esc clk @%lu Hz\n",
6208c2ecf20Sopenharmony_ci			     clk_get_rate(dsi->rx_esc_clk));
6218c2ecf20Sopenharmony_ci
6228c2ecf20Sopenharmony_ci	/* Initiate the DSI packet transmision */
6238c2ecf20Sopenharmony_ci	nwl_dsi_begin_transmission(dsi);
6248c2ecf20Sopenharmony_ci
6258c2ecf20Sopenharmony_ci	if (!wait_for_completion_timeout(&xfer.completed,
6268c2ecf20Sopenharmony_ci					 NWL_DSI_MIPI_FIFO_TIMEOUT)) {
6278c2ecf20Sopenharmony_ci		DRM_DEV_ERROR(dsi_host->dev, "[%02X] DSI transfer timed out\n",
6288c2ecf20Sopenharmony_ci			      xfer.cmd);
6298c2ecf20Sopenharmony_ci		ret = -ETIMEDOUT;
6308c2ecf20Sopenharmony_ci	} else {
6318c2ecf20Sopenharmony_ci		ret = xfer.status;
6328c2ecf20Sopenharmony_ci	}
6338c2ecf20Sopenharmony_ci
6348c2ecf20Sopenharmony_ci	clk_disable_unprepare(dsi->rx_esc_clk);
6358c2ecf20Sopenharmony_ci
6368c2ecf20Sopenharmony_ci	return ret;
6378c2ecf20Sopenharmony_ci}
6388c2ecf20Sopenharmony_ci
6398c2ecf20Sopenharmony_cistatic const struct mipi_dsi_host_ops nwl_dsi_host_ops = {
6408c2ecf20Sopenharmony_ci	.attach = nwl_dsi_host_attach,
6418c2ecf20Sopenharmony_ci	.transfer = nwl_dsi_host_transfer,
6428c2ecf20Sopenharmony_ci};
6438c2ecf20Sopenharmony_ci
6448c2ecf20Sopenharmony_cistatic irqreturn_t nwl_dsi_irq_handler(int irq, void *data)
6458c2ecf20Sopenharmony_ci{
6468c2ecf20Sopenharmony_ci	u32 irq_status;
6478c2ecf20Sopenharmony_ci	struct nwl_dsi *dsi = data;
6488c2ecf20Sopenharmony_ci
6498c2ecf20Sopenharmony_ci	irq_status = nwl_dsi_read(dsi, NWL_DSI_IRQ_STATUS);
6508c2ecf20Sopenharmony_ci
6518c2ecf20Sopenharmony_ci	if (irq_status & NWL_DSI_TX_FIFO_OVFLW)
6528c2ecf20Sopenharmony_ci		DRM_DEV_ERROR_RATELIMITED(dsi->dev, "tx fifo overflow\n");
6538c2ecf20Sopenharmony_ci
6548c2ecf20Sopenharmony_ci	if (irq_status & NWL_DSI_HS_TX_TIMEOUT)
6558c2ecf20Sopenharmony_ci		DRM_DEV_ERROR_RATELIMITED(dsi->dev, "HS tx timeout\n");
6568c2ecf20Sopenharmony_ci
6578c2ecf20Sopenharmony_ci	if (irq_status & NWL_DSI_TX_PKT_DONE ||
6588c2ecf20Sopenharmony_ci	    irq_status & NWL_DSI_RX_PKT_HDR_RCVD ||
6598c2ecf20Sopenharmony_ci	    irq_status & NWL_DSI_RX_PKT_PAYLOAD_DATA_RCVD)
6608c2ecf20Sopenharmony_ci		nwl_dsi_finish_transmission(dsi, irq_status);
6618c2ecf20Sopenharmony_ci
6628c2ecf20Sopenharmony_ci	return IRQ_HANDLED;
6638c2ecf20Sopenharmony_ci}
6648c2ecf20Sopenharmony_ci
6658c2ecf20Sopenharmony_cistatic int nwl_dsi_enable(struct nwl_dsi *dsi)
6668c2ecf20Sopenharmony_ci{
6678c2ecf20Sopenharmony_ci	struct device *dev = dsi->dev;
6688c2ecf20Sopenharmony_ci	union phy_configure_opts *phy_cfg = &dsi->phy_cfg;
6698c2ecf20Sopenharmony_ci	int ret;
6708c2ecf20Sopenharmony_ci
6718c2ecf20Sopenharmony_ci	if (!dsi->lanes) {
6728c2ecf20Sopenharmony_ci		DRM_DEV_ERROR(dev, "Need DSI lanes: %d\n", dsi->lanes);
6738c2ecf20Sopenharmony_ci		return -EINVAL;
6748c2ecf20Sopenharmony_ci	}
6758c2ecf20Sopenharmony_ci
6768c2ecf20Sopenharmony_ci	ret = phy_init(dsi->phy);
6778c2ecf20Sopenharmony_ci	if (ret < 0) {
6788c2ecf20Sopenharmony_ci		DRM_DEV_ERROR(dev, "Failed to init DSI phy: %d\n", ret);
6798c2ecf20Sopenharmony_ci		return ret;
6808c2ecf20Sopenharmony_ci	}
6818c2ecf20Sopenharmony_ci
6828c2ecf20Sopenharmony_ci	ret = phy_configure(dsi->phy, phy_cfg);
6838c2ecf20Sopenharmony_ci	if (ret < 0) {
6848c2ecf20Sopenharmony_ci		DRM_DEV_ERROR(dev, "Failed to configure DSI phy: %d\n", ret);
6858c2ecf20Sopenharmony_ci		goto uninit_phy;
6868c2ecf20Sopenharmony_ci	}
6878c2ecf20Sopenharmony_ci
6888c2ecf20Sopenharmony_ci	ret = clk_prepare_enable(dsi->tx_esc_clk);
6898c2ecf20Sopenharmony_ci	if (ret < 0) {
6908c2ecf20Sopenharmony_ci		DRM_DEV_ERROR(dsi->dev, "Failed to enable tx_esc clk: %d\n",
6918c2ecf20Sopenharmony_ci			      ret);
6928c2ecf20Sopenharmony_ci		goto uninit_phy;
6938c2ecf20Sopenharmony_ci	}
6948c2ecf20Sopenharmony_ci	DRM_DEV_DEBUG_DRIVER(dsi->dev, "Enabled tx_esc clk @%lu Hz\n",
6958c2ecf20Sopenharmony_ci			     clk_get_rate(dsi->tx_esc_clk));
6968c2ecf20Sopenharmony_ci
6978c2ecf20Sopenharmony_ci	ret = nwl_dsi_config_host(dsi);
6988c2ecf20Sopenharmony_ci	if (ret < 0) {
6998c2ecf20Sopenharmony_ci		DRM_DEV_ERROR(dev, "Failed to set up DSI: %d", ret);
7008c2ecf20Sopenharmony_ci		goto disable_clock;
7018c2ecf20Sopenharmony_ci	}
7028c2ecf20Sopenharmony_ci
7038c2ecf20Sopenharmony_ci	ret = nwl_dsi_config_dpi(dsi);
7048c2ecf20Sopenharmony_ci	if (ret < 0) {
7058c2ecf20Sopenharmony_ci		DRM_DEV_ERROR(dev, "Failed to set up DPI: %d", ret);
7068c2ecf20Sopenharmony_ci		goto disable_clock;
7078c2ecf20Sopenharmony_ci	}
7088c2ecf20Sopenharmony_ci
7098c2ecf20Sopenharmony_ci	ret = phy_power_on(dsi->phy);
7108c2ecf20Sopenharmony_ci	if (ret < 0) {
7118c2ecf20Sopenharmony_ci		DRM_DEV_ERROR(dev, "Failed to power on DPHY (%d)\n", ret);
7128c2ecf20Sopenharmony_ci		goto disable_clock;
7138c2ecf20Sopenharmony_ci	}
7148c2ecf20Sopenharmony_ci
7158c2ecf20Sopenharmony_ci	ret = nwl_dsi_init_interrupts(dsi);
7168c2ecf20Sopenharmony_ci	if (ret < 0)
7178c2ecf20Sopenharmony_ci		goto power_off_phy;
7188c2ecf20Sopenharmony_ci
7198c2ecf20Sopenharmony_ci	return ret;
7208c2ecf20Sopenharmony_ci
7218c2ecf20Sopenharmony_cipower_off_phy:
7228c2ecf20Sopenharmony_ci	phy_power_off(dsi->phy);
7238c2ecf20Sopenharmony_cidisable_clock:
7248c2ecf20Sopenharmony_ci	clk_disable_unprepare(dsi->tx_esc_clk);
7258c2ecf20Sopenharmony_ciuninit_phy:
7268c2ecf20Sopenharmony_ci	phy_exit(dsi->phy);
7278c2ecf20Sopenharmony_ci
7288c2ecf20Sopenharmony_ci	return ret;
7298c2ecf20Sopenharmony_ci}
7308c2ecf20Sopenharmony_ci
7318c2ecf20Sopenharmony_cistatic int nwl_dsi_disable(struct nwl_dsi *dsi)
7328c2ecf20Sopenharmony_ci{
7338c2ecf20Sopenharmony_ci	struct device *dev = dsi->dev;
7348c2ecf20Sopenharmony_ci
7358c2ecf20Sopenharmony_ci	DRM_DEV_DEBUG_DRIVER(dev, "Disabling clocks and phy\n");
7368c2ecf20Sopenharmony_ci
7378c2ecf20Sopenharmony_ci	phy_power_off(dsi->phy);
7388c2ecf20Sopenharmony_ci	phy_exit(dsi->phy);
7398c2ecf20Sopenharmony_ci
7408c2ecf20Sopenharmony_ci	/* Disabling the clock before the phy breaks enabling dsi again */
7418c2ecf20Sopenharmony_ci	clk_disable_unprepare(dsi->tx_esc_clk);
7428c2ecf20Sopenharmony_ci
7438c2ecf20Sopenharmony_ci	return 0;
7448c2ecf20Sopenharmony_ci}
7458c2ecf20Sopenharmony_ci
7468c2ecf20Sopenharmony_cistatic void
7478c2ecf20Sopenharmony_cinwl_dsi_bridge_atomic_disable(struct drm_bridge *bridge,
7488c2ecf20Sopenharmony_ci			      struct drm_bridge_state *old_bridge_state)
7498c2ecf20Sopenharmony_ci{
7508c2ecf20Sopenharmony_ci	struct nwl_dsi *dsi = bridge_to_dsi(bridge);
7518c2ecf20Sopenharmony_ci	int ret;
7528c2ecf20Sopenharmony_ci
7538c2ecf20Sopenharmony_ci	nwl_dsi_disable(dsi);
7548c2ecf20Sopenharmony_ci
7558c2ecf20Sopenharmony_ci	ret = reset_control_assert(dsi->rst_dpi);
7568c2ecf20Sopenharmony_ci	if (ret < 0) {
7578c2ecf20Sopenharmony_ci		DRM_DEV_ERROR(dsi->dev, "Failed to assert DPI: %d\n", ret);
7588c2ecf20Sopenharmony_ci		return;
7598c2ecf20Sopenharmony_ci	}
7608c2ecf20Sopenharmony_ci	ret = reset_control_assert(dsi->rst_byte);
7618c2ecf20Sopenharmony_ci	if (ret < 0) {
7628c2ecf20Sopenharmony_ci		DRM_DEV_ERROR(dsi->dev, "Failed to assert ESC: %d\n", ret);
7638c2ecf20Sopenharmony_ci		return;
7648c2ecf20Sopenharmony_ci	}
7658c2ecf20Sopenharmony_ci	ret = reset_control_assert(dsi->rst_esc);
7668c2ecf20Sopenharmony_ci	if (ret < 0) {
7678c2ecf20Sopenharmony_ci		DRM_DEV_ERROR(dsi->dev, "Failed to assert BYTE: %d\n", ret);
7688c2ecf20Sopenharmony_ci		return;
7698c2ecf20Sopenharmony_ci	}
7708c2ecf20Sopenharmony_ci	ret = reset_control_assert(dsi->rst_pclk);
7718c2ecf20Sopenharmony_ci	if (ret < 0) {
7728c2ecf20Sopenharmony_ci		DRM_DEV_ERROR(dsi->dev, "Failed to assert PCLK: %d\n", ret);
7738c2ecf20Sopenharmony_ci		return;
7748c2ecf20Sopenharmony_ci	}
7758c2ecf20Sopenharmony_ci
7768c2ecf20Sopenharmony_ci	clk_disable_unprepare(dsi->core_clk);
7778c2ecf20Sopenharmony_ci	clk_disable_unprepare(dsi->lcdif_clk);
7788c2ecf20Sopenharmony_ci
7798c2ecf20Sopenharmony_ci	pm_runtime_put(dsi->dev);
7808c2ecf20Sopenharmony_ci}
7818c2ecf20Sopenharmony_ci
7828c2ecf20Sopenharmony_cistatic int nwl_dsi_get_dphy_params(struct nwl_dsi *dsi,
7838c2ecf20Sopenharmony_ci				   const struct drm_display_mode *mode,
7848c2ecf20Sopenharmony_ci				   union phy_configure_opts *phy_opts)
7858c2ecf20Sopenharmony_ci{
7868c2ecf20Sopenharmony_ci	unsigned long rate;
7878c2ecf20Sopenharmony_ci	int ret;
7888c2ecf20Sopenharmony_ci
7898c2ecf20Sopenharmony_ci	if (dsi->lanes < 1 || dsi->lanes > 4)
7908c2ecf20Sopenharmony_ci		return -EINVAL;
7918c2ecf20Sopenharmony_ci
7928c2ecf20Sopenharmony_ci	/*
7938c2ecf20Sopenharmony_ci	 * So far the DPHY spec minimal timings work for both mixel
7948c2ecf20Sopenharmony_ci	 * dphy and nwl dsi host
7958c2ecf20Sopenharmony_ci	 */
7968c2ecf20Sopenharmony_ci	ret = phy_mipi_dphy_get_default_config(mode->clock * 1000,
7978c2ecf20Sopenharmony_ci		mipi_dsi_pixel_format_to_bpp(dsi->format), dsi->lanes,
7988c2ecf20Sopenharmony_ci		&phy_opts->mipi_dphy);
7998c2ecf20Sopenharmony_ci	if (ret < 0)
8008c2ecf20Sopenharmony_ci		return ret;
8018c2ecf20Sopenharmony_ci
8028c2ecf20Sopenharmony_ci	rate = clk_get_rate(dsi->tx_esc_clk);
8038c2ecf20Sopenharmony_ci	DRM_DEV_DEBUG_DRIVER(dsi->dev, "LP clk is @%lu Hz\n", rate);
8048c2ecf20Sopenharmony_ci	phy_opts->mipi_dphy.lp_clk_rate = rate;
8058c2ecf20Sopenharmony_ci
8068c2ecf20Sopenharmony_ci	return 0;
8078c2ecf20Sopenharmony_ci}
8088c2ecf20Sopenharmony_ci
8098c2ecf20Sopenharmony_cistatic enum drm_mode_status
8108c2ecf20Sopenharmony_cinwl_dsi_bridge_mode_valid(struct drm_bridge *bridge,
8118c2ecf20Sopenharmony_ci			  const struct drm_display_info *info,
8128c2ecf20Sopenharmony_ci			  const struct drm_display_mode *mode)
8138c2ecf20Sopenharmony_ci{
8148c2ecf20Sopenharmony_ci	struct nwl_dsi *dsi = bridge_to_dsi(bridge);
8158c2ecf20Sopenharmony_ci	int bpp = mipi_dsi_pixel_format_to_bpp(dsi->format);
8168c2ecf20Sopenharmony_ci
8178c2ecf20Sopenharmony_ci	if (mode->clock * bpp > 15000000 * dsi->lanes)
8188c2ecf20Sopenharmony_ci		return MODE_CLOCK_HIGH;
8198c2ecf20Sopenharmony_ci
8208c2ecf20Sopenharmony_ci	if (mode->clock * bpp < 80000 * dsi->lanes)
8218c2ecf20Sopenharmony_ci		return MODE_CLOCK_LOW;
8228c2ecf20Sopenharmony_ci
8238c2ecf20Sopenharmony_ci	return MODE_OK;
8248c2ecf20Sopenharmony_ci}
8258c2ecf20Sopenharmony_ci
8268c2ecf20Sopenharmony_cistatic int nwl_dsi_bridge_atomic_check(struct drm_bridge *bridge,
8278c2ecf20Sopenharmony_ci				       struct drm_bridge_state *bridge_state,
8288c2ecf20Sopenharmony_ci				       struct drm_crtc_state *crtc_state,
8298c2ecf20Sopenharmony_ci				       struct drm_connector_state *conn_state)
8308c2ecf20Sopenharmony_ci{
8318c2ecf20Sopenharmony_ci	struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode;
8328c2ecf20Sopenharmony_ci
8338c2ecf20Sopenharmony_ci	/* At least LCDIF + NWL needs active high sync */
8348c2ecf20Sopenharmony_ci	adjusted_mode->flags |= (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC);
8358c2ecf20Sopenharmony_ci	adjusted_mode->flags &= ~(DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC);
8368c2ecf20Sopenharmony_ci
8378c2ecf20Sopenharmony_ci	/* Do a full modeset if crtc_state->active is changed to be true. */
8388c2ecf20Sopenharmony_ci	if (crtc_state->active_changed && crtc_state->active)
8398c2ecf20Sopenharmony_ci		crtc_state->mode_changed = true;
8408c2ecf20Sopenharmony_ci
8418c2ecf20Sopenharmony_ci	return 0;
8428c2ecf20Sopenharmony_ci}
8438c2ecf20Sopenharmony_ci
8448c2ecf20Sopenharmony_cistatic void
8458c2ecf20Sopenharmony_cinwl_dsi_bridge_mode_set(struct drm_bridge *bridge,
8468c2ecf20Sopenharmony_ci			const struct drm_display_mode *mode,
8478c2ecf20Sopenharmony_ci			const struct drm_display_mode *adjusted_mode)
8488c2ecf20Sopenharmony_ci{
8498c2ecf20Sopenharmony_ci	struct nwl_dsi *dsi = bridge_to_dsi(bridge);
8508c2ecf20Sopenharmony_ci	struct device *dev = dsi->dev;
8518c2ecf20Sopenharmony_ci	union phy_configure_opts new_cfg;
8528c2ecf20Sopenharmony_ci	unsigned long phy_ref_rate;
8538c2ecf20Sopenharmony_ci	int ret;
8548c2ecf20Sopenharmony_ci
8558c2ecf20Sopenharmony_ci	ret = nwl_dsi_get_dphy_params(dsi, adjusted_mode, &new_cfg);
8568c2ecf20Sopenharmony_ci	if (ret < 0)
8578c2ecf20Sopenharmony_ci		return;
8588c2ecf20Sopenharmony_ci
8598c2ecf20Sopenharmony_ci	/*
8608c2ecf20Sopenharmony_ci	 * If hs clock is unchanged, we're all good - all parameters are
8618c2ecf20Sopenharmony_ci	 * derived from it atm.
8628c2ecf20Sopenharmony_ci	 */
8638c2ecf20Sopenharmony_ci	if (new_cfg.mipi_dphy.hs_clk_rate == dsi->phy_cfg.mipi_dphy.hs_clk_rate)
8648c2ecf20Sopenharmony_ci		return;
8658c2ecf20Sopenharmony_ci
8668c2ecf20Sopenharmony_ci	phy_ref_rate = clk_get_rate(dsi->phy_ref_clk);
8678c2ecf20Sopenharmony_ci	DRM_DEV_DEBUG_DRIVER(dev, "PHY at ref rate: %lu\n", phy_ref_rate);
8688c2ecf20Sopenharmony_ci	/* Save the new desired phy config */
8698c2ecf20Sopenharmony_ci	memcpy(&dsi->phy_cfg, &new_cfg, sizeof(new_cfg));
8708c2ecf20Sopenharmony_ci
8718c2ecf20Sopenharmony_ci	memcpy(&dsi->mode, adjusted_mode, sizeof(dsi->mode));
8728c2ecf20Sopenharmony_ci	drm_mode_debug_printmodeline(adjusted_mode);
8738c2ecf20Sopenharmony_ci}
8748c2ecf20Sopenharmony_ci
8758c2ecf20Sopenharmony_cistatic void
8768c2ecf20Sopenharmony_cinwl_dsi_bridge_atomic_pre_enable(struct drm_bridge *bridge,
8778c2ecf20Sopenharmony_ci				 struct drm_bridge_state *old_bridge_state)
8788c2ecf20Sopenharmony_ci{
8798c2ecf20Sopenharmony_ci	struct nwl_dsi *dsi = bridge_to_dsi(bridge);
8808c2ecf20Sopenharmony_ci	int ret;
8818c2ecf20Sopenharmony_ci
8828c2ecf20Sopenharmony_ci	pm_runtime_get_sync(dsi->dev);
8838c2ecf20Sopenharmony_ci
8848c2ecf20Sopenharmony_ci	if (clk_prepare_enable(dsi->lcdif_clk) < 0)
8858c2ecf20Sopenharmony_ci		return;
8868c2ecf20Sopenharmony_ci	if (clk_prepare_enable(dsi->core_clk) < 0)
8878c2ecf20Sopenharmony_ci		return;
8888c2ecf20Sopenharmony_ci
8898c2ecf20Sopenharmony_ci	/* Step 1 from DSI reset-out instructions */
8908c2ecf20Sopenharmony_ci	ret = reset_control_deassert(dsi->rst_pclk);
8918c2ecf20Sopenharmony_ci	if (ret < 0) {
8928c2ecf20Sopenharmony_ci		DRM_DEV_ERROR(dsi->dev, "Failed to deassert PCLK: %d\n", ret);
8938c2ecf20Sopenharmony_ci		return;
8948c2ecf20Sopenharmony_ci	}
8958c2ecf20Sopenharmony_ci
8968c2ecf20Sopenharmony_ci	/* Step 2 from DSI reset-out instructions */
8978c2ecf20Sopenharmony_ci	nwl_dsi_enable(dsi);
8988c2ecf20Sopenharmony_ci
8998c2ecf20Sopenharmony_ci	/* Step 3 from DSI reset-out instructions */
9008c2ecf20Sopenharmony_ci	ret = reset_control_deassert(dsi->rst_esc);
9018c2ecf20Sopenharmony_ci	if (ret < 0) {
9028c2ecf20Sopenharmony_ci		DRM_DEV_ERROR(dsi->dev, "Failed to deassert ESC: %d\n", ret);
9038c2ecf20Sopenharmony_ci		return;
9048c2ecf20Sopenharmony_ci	}
9058c2ecf20Sopenharmony_ci	ret = reset_control_deassert(dsi->rst_byte);
9068c2ecf20Sopenharmony_ci	if (ret < 0) {
9078c2ecf20Sopenharmony_ci		DRM_DEV_ERROR(dsi->dev, "Failed to deassert BYTE: %d\n", ret);
9088c2ecf20Sopenharmony_ci		return;
9098c2ecf20Sopenharmony_ci	}
9108c2ecf20Sopenharmony_ci}
9118c2ecf20Sopenharmony_ci
9128c2ecf20Sopenharmony_cistatic void
9138c2ecf20Sopenharmony_cinwl_dsi_bridge_atomic_enable(struct drm_bridge *bridge,
9148c2ecf20Sopenharmony_ci			     struct drm_bridge_state *old_bridge_state)
9158c2ecf20Sopenharmony_ci{
9168c2ecf20Sopenharmony_ci	struct nwl_dsi *dsi = bridge_to_dsi(bridge);
9178c2ecf20Sopenharmony_ci	int ret;
9188c2ecf20Sopenharmony_ci
9198c2ecf20Sopenharmony_ci	/* Step 5 from DSI reset-out instructions */
9208c2ecf20Sopenharmony_ci	ret = reset_control_deassert(dsi->rst_dpi);
9218c2ecf20Sopenharmony_ci	if (ret < 0)
9228c2ecf20Sopenharmony_ci		DRM_DEV_ERROR(dsi->dev, "Failed to deassert DPI: %d\n", ret);
9238c2ecf20Sopenharmony_ci}
9248c2ecf20Sopenharmony_ci
9258c2ecf20Sopenharmony_cistatic int nwl_dsi_bridge_attach(struct drm_bridge *bridge,
9268c2ecf20Sopenharmony_ci				 enum drm_bridge_attach_flags flags)
9278c2ecf20Sopenharmony_ci{
9288c2ecf20Sopenharmony_ci	struct nwl_dsi *dsi = bridge_to_dsi(bridge);
9298c2ecf20Sopenharmony_ci	struct drm_bridge *panel_bridge;
9308c2ecf20Sopenharmony_ci	struct drm_panel *panel;
9318c2ecf20Sopenharmony_ci	int ret;
9328c2ecf20Sopenharmony_ci
9338c2ecf20Sopenharmony_ci	ret = drm_of_find_panel_or_bridge(dsi->dev->of_node, 1, 0, &panel,
9348c2ecf20Sopenharmony_ci					  &panel_bridge);
9358c2ecf20Sopenharmony_ci	if (ret)
9368c2ecf20Sopenharmony_ci		return ret;
9378c2ecf20Sopenharmony_ci
9388c2ecf20Sopenharmony_ci	if (panel) {
9398c2ecf20Sopenharmony_ci		panel_bridge = drm_panel_bridge_add(panel);
9408c2ecf20Sopenharmony_ci		if (IS_ERR(panel_bridge))
9418c2ecf20Sopenharmony_ci			return PTR_ERR(panel_bridge);
9428c2ecf20Sopenharmony_ci	}
9438c2ecf20Sopenharmony_ci	dsi->panel_bridge = panel_bridge;
9448c2ecf20Sopenharmony_ci
9458c2ecf20Sopenharmony_ci	if (!dsi->panel_bridge)
9468c2ecf20Sopenharmony_ci		return -EPROBE_DEFER;
9478c2ecf20Sopenharmony_ci
9488c2ecf20Sopenharmony_ci	return drm_bridge_attach(bridge->encoder, dsi->panel_bridge, bridge,
9498c2ecf20Sopenharmony_ci				 flags);
9508c2ecf20Sopenharmony_ci}
9518c2ecf20Sopenharmony_ci
9528c2ecf20Sopenharmony_cistatic void nwl_dsi_bridge_detach(struct drm_bridge *bridge)
9538c2ecf20Sopenharmony_ci{	struct nwl_dsi *dsi = bridge_to_dsi(bridge);
9548c2ecf20Sopenharmony_ci
9558c2ecf20Sopenharmony_ci	drm_of_panel_bridge_remove(dsi->dev->of_node, 1, 0);
9568c2ecf20Sopenharmony_ci}
9578c2ecf20Sopenharmony_ci
9588c2ecf20Sopenharmony_cistatic const struct drm_bridge_funcs nwl_dsi_bridge_funcs = {
9598c2ecf20Sopenharmony_ci	.atomic_duplicate_state	= drm_atomic_helper_bridge_duplicate_state,
9608c2ecf20Sopenharmony_ci	.atomic_destroy_state	= drm_atomic_helper_bridge_destroy_state,
9618c2ecf20Sopenharmony_ci	.atomic_reset		= drm_atomic_helper_bridge_reset,
9628c2ecf20Sopenharmony_ci	.atomic_check		= nwl_dsi_bridge_atomic_check,
9638c2ecf20Sopenharmony_ci	.atomic_pre_enable	= nwl_dsi_bridge_atomic_pre_enable,
9648c2ecf20Sopenharmony_ci	.atomic_enable		= nwl_dsi_bridge_atomic_enable,
9658c2ecf20Sopenharmony_ci	.atomic_disable		= nwl_dsi_bridge_atomic_disable,
9668c2ecf20Sopenharmony_ci	.mode_set		= nwl_dsi_bridge_mode_set,
9678c2ecf20Sopenharmony_ci	.mode_valid		= nwl_dsi_bridge_mode_valid,
9688c2ecf20Sopenharmony_ci	.attach			= nwl_dsi_bridge_attach,
9698c2ecf20Sopenharmony_ci	.detach			= nwl_dsi_bridge_detach,
9708c2ecf20Sopenharmony_ci};
9718c2ecf20Sopenharmony_ci
9728c2ecf20Sopenharmony_cistatic int nwl_dsi_parse_dt(struct nwl_dsi *dsi)
9738c2ecf20Sopenharmony_ci{
9748c2ecf20Sopenharmony_ci	struct platform_device *pdev = to_platform_device(dsi->dev);
9758c2ecf20Sopenharmony_ci	struct clk *clk;
9768c2ecf20Sopenharmony_ci	void __iomem *base;
9778c2ecf20Sopenharmony_ci	int ret;
9788c2ecf20Sopenharmony_ci
9798c2ecf20Sopenharmony_ci	dsi->phy = devm_phy_get(dsi->dev, "dphy");
9808c2ecf20Sopenharmony_ci	if (IS_ERR(dsi->phy)) {
9818c2ecf20Sopenharmony_ci		ret = PTR_ERR(dsi->phy);
9828c2ecf20Sopenharmony_ci		if (ret != -EPROBE_DEFER)
9838c2ecf20Sopenharmony_ci			DRM_DEV_ERROR(dsi->dev, "Could not get PHY: %d\n", ret);
9848c2ecf20Sopenharmony_ci		return ret;
9858c2ecf20Sopenharmony_ci	}
9868c2ecf20Sopenharmony_ci
9878c2ecf20Sopenharmony_ci	clk = devm_clk_get(dsi->dev, "lcdif");
9888c2ecf20Sopenharmony_ci	if (IS_ERR(clk)) {
9898c2ecf20Sopenharmony_ci		ret = PTR_ERR(clk);
9908c2ecf20Sopenharmony_ci		DRM_DEV_ERROR(dsi->dev, "Failed to get lcdif clock: %d\n",
9918c2ecf20Sopenharmony_ci			      ret);
9928c2ecf20Sopenharmony_ci		return ret;
9938c2ecf20Sopenharmony_ci	}
9948c2ecf20Sopenharmony_ci	dsi->lcdif_clk = clk;
9958c2ecf20Sopenharmony_ci
9968c2ecf20Sopenharmony_ci	clk = devm_clk_get(dsi->dev, "core");
9978c2ecf20Sopenharmony_ci	if (IS_ERR(clk)) {
9988c2ecf20Sopenharmony_ci		ret = PTR_ERR(clk);
9998c2ecf20Sopenharmony_ci		DRM_DEV_ERROR(dsi->dev, "Failed to get core clock: %d\n",
10008c2ecf20Sopenharmony_ci			      ret);
10018c2ecf20Sopenharmony_ci		return ret;
10028c2ecf20Sopenharmony_ci	}
10038c2ecf20Sopenharmony_ci	dsi->core_clk = clk;
10048c2ecf20Sopenharmony_ci
10058c2ecf20Sopenharmony_ci	clk = devm_clk_get(dsi->dev, "phy_ref");
10068c2ecf20Sopenharmony_ci	if (IS_ERR(clk)) {
10078c2ecf20Sopenharmony_ci		ret = PTR_ERR(clk);
10088c2ecf20Sopenharmony_ci		DRM_DEV_ERROR(dsi->dev, "Failed to get phy_ref clock: %d\n",
10098c2ecf20Sopenharmony_ci			      ret);
10108c2ecf20Sopenharmony_ci		return ret;
10118c2ecf20Sopenharmony_ci	}
10128c2ecf20Sopenharmony_ci	dsi->phy_ref_clk = clk;
10138c2ecf20Sopenharmony_ci
10148c2ecf20Sopenharmony_ci	clk = devm_clk_get(dsi->dev, "rx_esc");
10158c2ecf20Sopenharmony_ci	if (IS_ERR(clk)) {
10168c2ecf20Sopenharmony_ci		ret = PTR_ERR(clk);
10178c2ecf20Sopenharmony_ci		DRM_DEV_ERROR(dsi->dev, "Failed to get rx_esc clock: %d\n",
10188c2ecf20Sopenharmony_ci			      ret);
10198c2ecf20Sopenharmony_ci		return ret;
10208c2ecf20Sopenharmony_ci	}
10218c2ecf20Sopenharmony_ci	dsi->rx_esc_clk = clk;
10228c2ecf20Sopenharmony_ci
10238c2ecf20Sopenharmony_ci	clk = devm_clk_get(dsi->dev, "tx_esc");
10248c2ecf20Sopenharmony_ci	if (IS_ERR(clk)) {
10258c2ecf20Sopenharmony_ci		ret = PTR_ERR(clk);
10268c2ecf20Sopenharmony_ci		DRM_DEV_ERROR(dsi->dev, "Failed to get tx_esc clock: %d\n",
10278c2ecf20Sopenharmony_ci			      ret);
10288c2ecf20Sopenharmony_ci		return ret;
10298c2ecf20Sopenharmony_ci	}
10308c2ecf20Sopenharmony_ci	dsi->tx_esc_clk = clk;
10318c2ecf20Sopenharmony_ci
10328c2ecf20Sopenharmony_ci	dsi->mux = devm_mux_control_get(dsi->dev, NULL);
10338c2ecf20Sopenharmony_ci	if (IS_ERR(dsi->mux)) {
10348c2ecf20Sopenharmony_ci		ret = PTR_ERR(dsi->mux);
10358c2ecf20Sopenharmony_ci		if (ret != -EPROBE_DEFER)
10368c2ecf20Sopenharmony_ci			DRM_DEV_ERROR(dsi->dev, "Failed to get mux: %d\n", ret);
10378c2ecf20Sopenharmony_ci		return ret;
10388c2ecf20Sopenharmony_ci	}
10398c2ecf20Sopenharmony_ci
10408c2ecf20Sopenharmony_ci	base = devm_platform_ioremap_resource(pdev, 0);
10418c2ecf20Sopenharmony_ci	if (IS_ERR(base))
10428c2ecf20Sopenharmony_ci		return PTR_ERR(base);
10438c2ecf20Sopenharmony_ci
10448c2ecf20Sopenharmony_ci	dsi->regmap =
10458c2ecf20Sopenharmony_ci		devm_regmap_init_mmio(dsi->dev, base, &nwl_dsi_regmap_config);
10468c2ecf20Sopenharmony_ci	if (IS_ERR(dsi->regmap)) {
10478c2ecf20Sopenharmony_ci		ret = PTR_ERR(dsi->regmap);
10488c2ecf20Sopenharmony_ci		DRM_DEV_ERROR(dsi->dev, "Failed to create NWL DSI regmap: %d\n",
10498c2ecf20Sopenharmony_ci			      ret);
10508c2ecf20Sopenharmony_ci		return ret;
10518c2ecf20Sopenharmony_ci	}
10528c2ecf20Sopenharmony_ci
10538c2ecf20Sopenharmony_ci	dsi->irq = platform_get_irq(pdev, 0);
10548c2ecf20Sopenharmony_ci	if (dsi->irq < 0) {
10558c2ecf20Sopenharmony_ci		DRM_DEV_ERROR(dsi->dev, "Failed to get device IRQ: %d\n",
10568c2ecf20Sopenharmony_ci			      dsi->irq);
10578c2ecf20Sopenharmony_ci		return dsi->irq;
10588c2ecf20Sopenharmony_ci	}
10598c2ecf20Sopenharmony_ci
10608c2ecf20Sopenharmony_ci	dsi->rst_pclk = devm_reset_control_get_exclusive(dsi->dev, "pclk");
10618c2ecf20Sopenharmony_ci	if (IS_ERR(dsi->rst_pclk)) {
10628c2ecf20Sopenharmony_ci		DRM_DEV_ERROR(dsi->dev, "Failed to get pclk reset: %ld\n",
10638c2ecf20Sopenharmony_ci			      PTR_ERR(dsi->rst_pclk));
10648c2ecf20Sopenharmony_ci		return PTR_ERR(dsi->rst_pclk);
10658c2ecf20Sopenharmony_ci	}
10668c2ecf20Sopenharmony_ci	dsi->rst_byte = devm_reset_control_get_exclusive(dsi->dev, "byte");
10678c2ecf20Sopenharmony_ci	if (IS_ERR(dsi->rst_byte)) {
10688c2ecf20Sopenharmony_ci		DRM_DEV_ERROR(dsi->dev, "Failed to get byte reset: %ld\n",
10698c2ecf20Sopenharmony_ci			      PTR_ERR(dsi->rst_byte));
10708c2ecf20Sopenharmony_ci		return PTR_ERR(dsi->rst_byte);
10718c2ecf20Sopenharmony_ci	}
10728c2ecf20Sopenharmony_ci	dsi->rst_esc = devm_reset_control_get_exclusive(dsi->dev, "esc");
10738c2ecf20Sopenharmony_ci	if (IS_ERR(dsi->rst_esc)) {
10748c2ecf20Sopenharmony_ci		DRM_DEV_ERROR(dsi->dev, "Failed to get esc reset: %ld\n",
10758c2ecf20Sopenharmony_ci			      PTR_ERR(dsi->rst_esc));
10768c2ecf20Sopenharmony_ci		return PTR_ERR(dsi->rst_esc);
10778c2ecf20Sopenharmony_ci	}
10788c2ecf20Sopenharmony_ci	dsi->rst_dpi = devm_reset_control_get_exclusive(dsi->dev, "dpi");
10798c2ecf20Sopenharmony_ci	if (IS_ERR(dsi->rst_dpi)) {
10808c2ecf20Sopenharmony_ci		DRM_DEV_ERROR(dsi->dev, "Failed to get dpi reset: %ld\n",
10818c2ecf20Sopenharmony_ci			      PTR_ERR(dsi->rst_dpi));
10828c2ecf20Sopenharmony_ci		return PTR_ERR(dsi->rst_dpi);
10838c2ecf20Sopenharmony_ci	}
10848c2ecf20Sopenharmony_ci	return 0;
10858c2ecf20Sopenharmony_ci}
10868c2ecf20Sopenharmony_ci
10878c2ecf20Sopenharmony_cistatic int nwl_dsi_select_input(struct nwl_dsi *dsi)
10888c2ecf20Sopenharmony_ci{
10898c2ecf20Sopenharmony_ci	struct device_node *remote;
10908c2ecf20Sopenharmony_ci	u32 use_dcss = 1;
10918c2ecf20Sopenharmony_ci	int ret;
10928c2ecf20Sopenharmony_ci
10938c2ecf20Sopenharmony_ci	remote = of_graph_get_remote_node(dsi->dev->of_node, 0,
10948c2ecf20Sopenharmony_ci					  NWL_DSI_ENDPOINT_LCDIF);
10958c2ecf20Sopenharmony_ci	if (remote) {
10968c2ecf20Sopenharmony_ci		use_dcss = 0;
10978c2ecf20Sopenharmony_ci	} else {
10988c2ecf20Sopenharmony_ci		remote = of_graph_get_remote_node(dsi->dev->of_node, 0,
10998c2ecf20Sopenharmony_ci						  NWL_DSI_ENDPOINT_DCSS);
11008c2ecf20Sopenharmony_ci		if (!remote) {
11018c2ecf20Sopenharmony_ci			DRM_DEV_ERROR(dsi->dev,
11028c2ecf20Sopenharmony_ci				      "No valid input endpoint found\n");
11038c2ecf20Sopenharmony_ci			return -EINVAL;
11048c2ecf20Sopenharmony_ci		}
11058c2ecf20Sopenharmony_ci	}
11068c2ecf20Sopenharmony_ci
11078c2ecf20Sopenharmony_ci	DRM_DEV_INFO(dsi->dev, "Using %s as input source\n",
11088c2ecf20Sopenharmony_ci		     (use_dcss) ? "DCSS" : "LCDIF");
11098c2ecf20Sopenharmony_ci	ret = mux_control_try_select(dsi->mux, use_dcss);
11108c2ecf20Sopenharmony_ci	if (ret < 0)
11118c2ecf20Sopenharmony_ci		DRM_DEV_ERROR(dsi->dev, "Failed to select input: %d\n", ret);
11128c2ecf20Sopenharmony_ci
11138c2ecf20Sopenharmony_ci	of_node_put(remote);
11148c2ecf20Sopenharmony_ci	return ret;
11158c2ecf20Sopenharmony_ci}
11168c2ecf20Sopenharmony_ci
11178c2ecf20Sopenharmony_cistatic int nwl_dsi_deselect_input(struct nwl_dsi *dsi)
11188c2ecf20Sopenharmony_ci{
11198c2ecf20Sopenharmony_ci	int ret;
11208c2ecf20Sopenharmony_ci
11218c2ecf20Sopenharmony_ci	ret = mux_control_deselect(dsi->mux);
11228c2ecf20Sopenharmony_ci	if (ret < 0)
11238c2ecf20Sopenharmony_ci		DRM_DEV_ERROR(dsi->dev, "Failed to deselect input: %d\n", ret);
11248c2ecf20Sopenharmony_ci
11258c2ecf20Sopenharmony_ci	return ret;
11268c2ecf20Sopenharmony_ci}
11278c2ecf20Sopenharmony_ci
11288c2ecf20Sopenharmony_cistatic const struct drm_bridge_timings nwl_dsi_timings = {
11298c2ecf20Sopenharmony_ci	.input_bus_flags = DRM_BUS_FLAG_DE_LOW,
11308c2ecf20Sopenharmony_ci};
11318c2ecf20Sopenharmony_ci
11328c2ecf20Sopenharmony_cistatic const struct of_device_id nwl_dsi_dt_ids[] = {
11338c2ecf20Sopenharmony_ci	{ .compatible = "fsl,imx8mq-nwl-dsi", },
11348c2ecf20Sopenharmony_ci	{ /* sentinel */ }
11358c2ecf20Sopenharmony_ci};
11368c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, nwl_dsi_dt_ids);
11378c2ecf20Sopenharmony_ci
11388c2ecf20Sopenharmony_cistatic const struct soc_device_attribute nwl_dsi_quirks_match[] = {
11398c2ecf20Sopenharmony_ci	{ .soc_id = "i.MX8MQ", .revision = "2.0",
11408c2ecf20Sopenharmony_ci	  .data = (void *)E11418_HS_MODE_QUIRK },
11418c2ecf20Sopenharmony_ci	{ /* sentinel. */ },
11428c2ecf20Sopenharmony_ci};
11438c2ecf20Sopenharmony_ci
11448c2ecf20Sopenharmony_cistatic int nwl_dsi_probe(struct platform_device *pdev)
11458c2ecf20Sopenharmony_ci{
11468c2ecf20Sopenharmony_ci	struct device *dev = &pdev->dev;
11478c2ecf20Sopenharmony_ci	const struct soc_device_attribute *attr;
11488c2ecf20Sopenharmony_ci	struct nwl_dsi *dsi;
11498c2ecf20Sopenharmony_ci	int ret;
11508c2ecf20Sopenharmony_ci
11518c2ecf20Sopenharmony_ci	dsi = devm_kzalloc(dev, sizeof(*dsi), GFP_KERNEL);
11528c2ecf20Sopenharmony_ci	if (!dsi)
11538c2ecf20Sopenharmony_ci		return -ENOMEM;
11548c2ecf20Sopenharmony_ci
11558c2ecf20Sopenharmony_ci	dsi->dev = dev;
11568c2ecf20Sopenharmony_ci
11578c2ecf20Sopenharmony_ci	ret = nwl_dsi_parse_dt(dsi);
11588c2ecf20Sopenharmony_ci	if (ret)
11598c2ecf20Sopenharmony_ci		return ret;
11608c2ecf20Sopenharmony_ci
11618c2ecf20Sopenharmony_ci	ret = devm_request_irq(dev, dsi->irq, nwl_dsi_irq_handler, 0,
11628c2ecf20Sopenharmony_ci			       dev_name(dev), dsi);
11638c2ecf20Sopenharmony_ci	if (ret < 0) {
11648c2ecf20Sopenharmony_ci		DRM_DEV_ERROR(dev, "Failed to request IRQ %d: %d\n", dsi->irq,
11658c2ecf20Sopenharmony_ci			      ret);
11668c2ecf20Sopenharmony_ci		return ret;
11678c2ecf20Sopenharmony_ci	}
11688c2ecf20Sopenharmony_ci
11698c2ecf20Sopenharmony_ci	dsi->dsi_host.ops = &nwl_dsi_host_ops;
11708c2ecf20Sopenharmony_ci	dsi->dsi_host.dev = dev;
11718c2ecf20Sopenharmony_ci	ret = mipi_dsi_host_register(&dsi->dsi_host);
11728c2ecf20Sopenharmony_ci	if (ret) {
11738c2ecf20Sopenharmony_ci		DRM_DEV_ERROR(dev, "Failed to register MIPI host: %d\n", ret);
11748c2ecf20Sopenharmony_ci		return ret;
11758c2ecf20Sopenharmony_ci	}
11768c2ecf20Sopenharmony_ci
11778c2ecf20Sopenharmony_ci	attr = soc_device_match(nwl_dsi_quirks_match);
11788c2ecf20Sopenharmony_ci	if (attr)
11798c2ecf20Sopenharmony_ci		dsi->quirks = (uintptr_t)attr->data;
11808c2ecf20Sopenharmony_ci
11818c2ecf20Sopenharmony_ci	dsi->bridge.driver_private = dsi;
11828c2ecf20Sopenharmony_ci	dsi->bridge.funcs = &nwl_dsi_bridge_funcs;
11838c2ecf20Sopenharmony_ci	dsi->bridge.of_node = dev->of_node;
11848c2ecf20Sopenharmony_ci	dsi->bridge.timings = &nwl_dsi_timings;
11858c2ecf20Sopenharmony_ci
11868c2ecf20Sopenharmony_ci	dev_set_drvdata(dev, dsi);
11878c2ecf20Sopenharmony_ci	pm_runtime_enable(dev);
11888c2ecf20Sopenharmony_ci
11898c2ecf20Sopenharmony_ci	ret = nwl_dsi_select_input(dsi);
11908c2ecf20Sopenharmony_ci	if (ret < 0) {
11918c2ecf20Sopenharmony_ci		pm_runtime_disable(dev);
11928c2ecf20Sopenharmony_ci		mipi_dsi_host_unregister(&dsi->dsi_host);
11938c2ecf20Sopenharmony_ci		return ret;
11948c2ecf20Sopenharmony_ci	}
11958c2ecf20Sopenharmony_ci
11968c2ecf20Sopenharmony_ci	drm_bridge_add(&dsi->bridge);
11978c2ecf20Sopenharmony_ci	return 0;
11988c2ecf20Sopenharmony_ci}
11998c2ecf20Sopenharmony_ci
12008c2ecf20Sopenharmony_cistatic int nwl_dsi_remove(struct platform_device *pdev)
12018c2ecf20Sopenharmony_ci{
12028c2ecf20Sopenharmony_ci	struct nwl_dsi *dsi = platform_get_drvdata(pdev);
12038c2ecf20Sopenharmony_ci
12048c2ecf20Sopenharmony_ci	nwl_dsi_deselect_input(dsi);
12058c2ecf20Sopenharmony_ci	mipi_dsi_host_unregister(&dsi->dsi_host);
12068c2ecf20Sopenharmony_ci	drm_bridge_remove(&dsi->bridge);
12078c2ecf20Sopenharmony_ci	pm_runtime_disable(&pdev->dev);
12088c2ecf20Sopenharmony_ci	return 0;
12098c2ecf20Sopenharmony_ci}
12108c2ecf20Sopenharmony_ci
12118c2ecf20Sopenharmony_cistatic struct platform_driver nwl_dsi_driver = {
12128c2ecf20Sopenharmony_ci	.probe		= nwl_dsi_probe,
12138c2ecf20Sopenharmony_ci	.remove		= nwl_dsi_remove,
12148c2ecf20Sopenharmony_ci	.driver		= {
12158c2ecf20Sopenharmony_ci		.of_match_table = nwl_dsi_dt_ids,
12168c2ecf20Sopenharmony_ci		.name	= DRV_NAME,
12178c2ecf20Sopenharmony_ci	},
12188c2ecf20Sopenharmony_ci};
12198c2ecf20Sopenharmony_ci
12208c2ecf20Sopenharmony_cimodule_platform_driver(nwl_dsi_driver);
12218c2ecf20Sopenharmony_ci
12228c2ecf20Sopenharmony_ciMODULE_AUTHOR("NXP Semiconductor");
12238c2ecf20Sopenharmony_ciMODULE_AUTHOR("Purism SPC");
12248c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("Northwest Logic MIPI-DSI driver");
12258c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL"); /* GPLv2 or later */
1226