18c2ecf20Sopenharmony_ci/*
28c2ecf20Sopenharmony_ci * Copyright 2016 Advanced Micro Devices, Inc.
38c2ecf20Sopenharmony_ci *
48c2ecf20Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a
58c2ecf20Sopenharmony_ci * copy of this software and associated documentation files (the "Software"),
68c2ecf20Sopenharmony_ci * to deal in the Software without restriction, including without limitation
78c2ecf20Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense,
88c2ecf20Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the
98c2ecf20Sopenharmony_ci * Software is furnished to do so, subject to the following conditions:
108c2ecf20Sopenharmony_ci *
118c2ecf20Sopenharmony_ci * The above copyright notice and this permission notice shall be included in
128c2ecf20Sopenharmony_ci * all copies or substantial portions of the Software.
138c2ecf20Sopenharmony_ci *
148c2ecf20Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
158c2ecf20Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
168c2ecf20Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
178c2ecf20Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
188c2ecf20Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
198c2ecf20Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
208c2ecf20Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE.
218c2ecf20Sopenharmony_ci */
228c2ecf20Sopenharmony_ci#ifndef __AMDGPU_XGMI_H__
238c2ecf20Sopenharmony_ci#define __AMDGPU_XGMI_H__
248c2ecf20Sopenharmony_ci
258c2ecf20Sopenharmony_ci#include <drm/task_barrier.h>
268c2ecf20Sopenharmony_ci#include "amdgpu_psp.h"
278c2ecf20Sopenharmony_ci
288c2ecf20Sopenharmony_ci
298c2ecf20Sopenharmony_cistruct amdgpu_hive_info {
308c2ecf20Sopenharmony_ci	struct kobject kobj;
318c2ecf20Sopenharmony_ci	uint64_t hive_id;
328c2ecf20Sopenharmony_ci	struct list_head device_list;
338c2ecf20Sopenharmony_ci	struct list_head node;
348c2ecf20Sopenharmony_ci	atomic_t number_devices;
358c2ecf20Sopenharmony_ci	struct mutex hive_lock;
368c2ecf20Sopenharmony_ci	atomic_t in_reset;
378c2ecf20Sopenharmony_ci	int hi_req_count;
388c2ecf20Sopenharmony_ci	struct amdgpu_device *hi_req_gpu;
398c2ecf20Sopenharmony_ci	struct task_barrier tb;
408c2ecf20Sopenharmony_ci	enum {
418c2ecf20Sopenharmony_ci		AMDGPU_XGMI_PSTATE_MIN,
428c2ecf20Sopenharmony_ci		AMDGPU_XGMI_PSTATE_MAX_VEGA20,
438c2ecf20Sopenharmony_ci		AMDGPU_XGMI_PSTATE_UNKNOWN
448c2ecf20Sopenharmony_ci	} pstate;
458c2ecf20Sopenharmony_ci};
468c2ecf20Sopenharmony_ci
478c2ecf20Sopenharmony_cistruct amdgpu_pcs_ras_field {
488c2ecf20Sopenharmony_ci	const char *err_name;
498c2ecf20Sopenharmony_ci	uint32_t pcs_err_mask;
508c2ecf20Sopenharmony_ci	uint32_t pcs_err_shift;
518c2ecf20Sopenharmony_ci};
528c2ecf20Sopenharmony_ci
538c2ecf20Sopenharmony_cistruct amdgpu_hive_info *amdgpu_get_xgmi_hive(struct amdgpu_device *adev);
548c2ecf20Sopenharmony_civoid amdgpu_put_xgmi_hive(struct amdgpu_hive_info *hive);
558c2ecf20Sopenharmony_ciint amdgpu_xgmi_update_topology(struct amdgpu_hive_info *hive, struct amdgpu_device *adev);
568c2ecf20Sopenharmony_ciint amdgpu_xgmi_add_device(struct amdgpu_device *adev);
578c2ecf20Sopenharmony_ciint amdgpu_xgmi_remove_device(struct amdgpu_device *adev);
588c2ecf20Sopenharmony_ciint amdgpu_xgmi_set_pstate(struct amdgpu_device *adev, int pstate);
598c2ecf20Sopenharmony_ciint amdgpu_xgmi_get_hops_count(struct amdgpu_device *adev,
608c2ecf20Sopenharmony_ci		struct amdgpu_device *peer_adev);
618c2ecf20Sopenharmony_ciint amdgpu_xgmi_ras_late_init(struct amdgpu_device *adev);
628c2ecf20Sopenharmony_civoid amdgpu_xgmi_ras_fini(struct amdgpu_device *adev);
638c2ecf20Sopenharmony_ciuint64_t amdgpu_xgmi_get_relative_phy_addr(struct amdgpu_device *adev,
648c2ecf20Sopenharmony_ci					   uint64_t addr);
658c2ecf20Sopenharmony_ciint amdgpu_xgmi_query_ras_error_count(struct amdgpu_device *adev,
668c2ecf20Sopenharmony_ci				      void *ras_error_status);
678c2ecf20Sopenharmony_civoid amdgpu_xgmi_reset_ras_error_count(struct amdgpu_device *adev);
688c2ecf20Sopenharmony_ci
698c2ecf20Sopenharmony_cistatic inline bool amdgpu_xgmi_same_hive(struct amdgpu_device *adev,
708c2ecf20Sopenharmony_ci		struct amdgpu_device *bo_adev)
718c2ecf20Sopenharmony_ci{
728c2ecf20Sopenharmony_ci	return (adev != bo_adev &&
738c2ecf20Sopenharmony_ci		adev->gmc.xgmi.hive_id &&
748c2ecf20Sopenharmony_ci		adev->gmc.xgmi.hive_id == bo_adev->gmc.xgmi.hive_id);
758c2ecf20Sopenharmony_ci}
768c2ecf20Sopenharmony_ci
778c2ecf20Sopenharmony_ci#endif
78