18c2ecf20Sopenharmony_ci/* 28c2ecf20Sopenharmony_ci * Copyright 2016 Advanced Micro Devices, Inc. 38c2ecf20Sopenharmony_ci * 48c2ecf20Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a 58c2ecf20Sopenharmony_ci * copy of this software and associated documentation files (the "Software"), 68c2ecf20Sopenharmony_ci * to deal in the Software without restriction, including without limitation 78c2ecf20Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense, 88c2ecf20Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the 98c2ecf20Sopenharmony_ci * Software is furnished to do so, subject to the following conditions: 108c2ecf20Sopenharmony_ci * 118c2ecf20Sopenharmony_ci * The above copyright notice and this permission notice shall be included in 128c2ecf20Sopenharmony_ci * all copies or substantial portions of the Software. 138c2ecf20Sopenharmony_ci * 148c2ecf20Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 158c2ecf20Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 168c2ecf20Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 178c2ecf20Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 188c2ecf20Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 198c2ecf20Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 208c2ecf20Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE. 218c2ecf20Sopenharmony_ci * 228c2ecf20Sopenharmony_ci * Authors: Christian König 238c2ecf20Sopenharmony_ci */ 248c2ecf20Sopenharmony_ci#ifndef __AMDGPU_VM_H__ 258c2ecf20Sopenharmony_ci#define __AMDGPU_VM_H__ 268c2ecf20Sopenharmony_ci 278c2ecf20Sopenharmony_ci#include <linux/idr.h> 288c2ecf20Sopenharmony_ci#include <linux/kfifo.h> 298c2ecf20Sopenharmony_ci#include <linux/rbtree.h> 308c2ecf20Sopenharmony_ci#include <drm/gpu_scheduler.h> 318c2ecf20Sopenharmony_ci#include <drm/drm_file.h> 328c2ecf20Sopenharmony_ci#include <drm/ttm/ttm_bo_driver.h> 338c2ecf20Sopenharmony_ci#include <linux/sched/mm.h> 348c2ecf20Sopenharmony_ci 358c2ecf20Sopenharmony_ci#include "amdgpu_sync.h" 368c2ecf20Sopenharmony_ci#include "amdgpu_ring.h" 378c2ecf20Sopenharmony_ci#include "amdgpu_ids.h" 388c2ecf20Sopenharmony_ci 398c2ecf20Sopenharmony_cistruct amdgpu_bo_va; 408c2ecf20Sopenharmony_cistruct amdgpu_job; 418c2ecf20Sopenharmony_cistruct amdgpu_bo_list_entry; 428c2ecf20Sopenharmony_ci 438c2ecf20Sopenharmony_ci/* 448c2ecf20Sopenharmony_ci * GPUVM handling 458c2ecf20Sopenharmony_ci */ 468c2ecf20Sopenharmony_ci 478c2ecf20Sopenharmony_ci/* Maximum number of PTEs the hardware can write with one command */ 488c2ecf20Sopenharmony_ci#define AMDGPU_VM_MAX_UPDATE_SIZE 0x3FFFF 498c2ecf20Sopenharmony_ci 508c2ecf20Sopenharmony_ci/* number of entries in page table */ 518c2ecf20Sopenharmony_ci#define AMDGPU_VM_PTE_COUNT(adev) (1 << (adev)->vm_manager.block_size) 528c2ecf20Sopenharmony_ci 538c2ecf20Sopenharmony_ci#define AMDGPU_PTE_VALID (1ULL << 0) 548c2ecf20Sopenharmony_ci#define AMDGPU_PTE_SYSTEM (1ULL << 1) 558c2ecf20Sopenharmony_ci#define AMDGPU_PTE_SNOOPED (1ULL << 2) 568c2ecf20Sopenharmony_ci 578c2ecf20Sopenharmony_ci/* RV+ */ 588c2ecf20Sopenharmony_ci#define AMDGPU_PTE_TMZ (1ULL << 3) 598c2ecf20Sopenharmony_ci 608c2ecf20Sopenharmony_ci/* VI only */ 618c2ecf20Sopenharmony_ci#define AMDGPU_PTE_EXECUTABLE (1ULL << 4) 628c2ecf20Sopenharmony_ci 638c2ecf20Sopenharmony_ci#define AMDGPU_PTE_READABLE (1ULL << 5) 648c2ecf20Sopenharmony_ci#define AMDGPU_PTE_WRITEABLE (1ULL << 6) 658c2ecf20Sopenharmony_ci 668c2ecf20Sopenharmony_ci#define AMDGPU_PTE_FRAG(x) ((x & 0x1fULL) << 7) 678c2ecf20Sopenharmony_ci 688c2ecf20Sopenharmony_ci/* TILED for VEGA10, reserved for older ASICs */ 698c2ecf20Sopenharmony_ci#define AMDGPU_PTE_PRT (1ULL << 51) 708c2ecf20Sopenharmony_ci 718c2ecf20Sopenharmony_ci/* PDE is handled as PTE for VEGA10 */ 728c2ecf20Sopenharmony_ci#define AMDGPU_PDE_PTE (1ULL << 54) 738c2ecf20Sopenharmony_ci 748c2ecf20Sopenharmony_ci#define AMDGPU_PTE_LOG (1ULL << 55) 758c2ecf20Sopenharmony_ci 768c2ecf20Sopenharmony_ci/* PTE is handled as PDE for VEGA10 (Translate Further) */ 778c2ecf20Sopenharmony_ci#define AMDGPU_PTE_TF (1ULL << 56) 788c2ecf20Sopenharmony_ci 798c2ecf20Sopenharmony_ci/* PDE Block Fragment Size for VEGA10 */ 808c2ecf20Sopenharmony_ci#define AMDGPU_PDE_BFS(a) ((uint64_t)a << 59) 818c2ecf20Sopenharmony_ci 828c2ecf20Sopenharmony_ci 838c2ecf20Sopenharmony_ci/* For GFX9 */ 848c2ecf20Sopenharmony_ci#define AMDGPU_PTE_MTYPE_VG10(a) ((uint64_t)(a) << 57) 858c2ecf20Sopenharmony_ci#define AMDGPU_PTE_MTYPE_VG10_MASK AMDGPU_PTE_MTYPE_VG10(3ULL) 868c2ecf20Sopenharmony_ci 878c2ecf20Sopenharmony_ci#define AMDGPU_MTYPE_NC 0 888c2ecf20Sopenharmony_ci#define AMDGPU_MTYPE_CC 2 898c2ecf20Sopenharmony_ci 908c2ecf20Sopenharmony_ci#define AMDGPU_PTE_DEFAULT_ATC (AMDGPU_PTE_SYSTEM \ 918c2ecf20Sopenharmony_ci | AMDGPU_PTE_SNOOPED \ 928c2ecf20Sopenharmony_ci | AMDGPU_PTE_EXECUTABLE \ 938c2ecf20Sopenharmony_ci | AMDGPU_PTE_READABLE \ 948c2ecf20Sopenharmony_ci | AMDGPU_PTE_WRITEABLE \ 958c2ecf20Sopenharmony_ci | AMDGPU_PTE_MTYPE_VG10(AMDGPU_MTYPE_CC)) 968c2ecf20Sopenharmony_ci 978c2ecf20Sopenharmony_ci/* gfx10 */ 988c2ecf20Sopenharmony_ci#define AMDGPU_PTE_MTYPE_NV10(a) ((uint64_t)(a) << 48) 998c2ecf20Sopenharmony_ci#define AMDGPU_PTE_MTYPE_NV10_MASK AMDGPU_PTE_MTYPE_NV10(7ULL) 1008c2ecf20Sopenharmony_ci 1018c2ecf20Sopenharmony_ci/* How to program VM fault handling */ 1028c2ecf20Sopenharmony_ci#define AMDGPU_VM_FAULT_STOP_NEVER 0 1038c2ecf20Sopenharmony_ci#define AMDGPU_VM_FAULT_STOP_FIRST 1 1048c2ecf20Sopenharmony_ci#define AMDGPU_VM_FAULT_STOP_ALWAYS 2 1058c2ecf20Sopenharmony_ci 1068c2ecf20Sopenharmony_ci/* Reserve 4MB VRAM for page tables */ 1078c2ecf20Sopenharmony_ci#define AMDGPU_VM_RESERVED_VRAM (4ULL << 20) 1088c2ecf20Sopenharmony_ci 1098c2ecf20Sopenharmony_ci/* max number of VMHUB */ 1108c2ecf20Sopenharmony_ci#define AMDGPU_MAX_VMHUBS 3 1118c2ecf20Sopenharmony_ci#define AMDGPU_GFXHUB_0 0 1128c2ecf20Sopenharmony_ci#define AMDGPU_MMHUB_0 1 1138c2ecf20Sopenharmony_ci#define AMDGPU_MMHUB_1 2 1148c2ecf20Sopenharmony_ci 1158c2ecf20Sopenharmony_ci/* Reserve 2MB at top/bottom of address space for kernel use */ 1168c2ecf20Sopenharmony_ci#define AMDGPU_VA_RESERVED_SIZE (2ULL << 20) 1178c2ecf20Sopenharmony_ci 1188c2ecf20Sopenharmony_ci/* max vmids dedicated for process */ 1198c2ecf20Sopenharmony_ci#define AMDGPU_VM_MAX_RESERVED_VMID 1 1208c2ecf20Sopenharmony_ci 1218c2ecf20Sopenharmony_ci#define AMDGPU_VM_CONTEXT_GFX 0 1228c2ecf20Sopenharmony_ci#define AMDGPU_VM_CONTEXT_COMPUTE 1 1238c2ecf20Sopenharmony_ci 1248c2ecf20Sopenharmony_ci/* See vm_update_mode */ 1258c2ecf20Sopenharmony_ci#define AMDGPU_VM_USE_CPU_FOR_GFX (1 << 0) 1268c2ecf20Sopenharmony_ci#define AMDGPU_VM_USE_CPU_FOR_COMPUTE (1 << 1) 1278c2ecf20Sopenharmony_ci 1288c2ecf20Sopenharmony_ci/* VMPT level enumerate, and the hiberachy is: 1298c2ecf20Sopenharmony_ci * PDB2->PDB1->PDB0->PTB 1308c2ecf20Sopenharmony_ci */ 1318c2ecf20Sopenharmony_cienum amdgpu_vm_level { 1328c2ecf20Sopenharmony_ci AMDGPU_VM_PDB2, 1338c2ecf20Sopenharmony_ci AMDGPU_VM_PDB1, 1348c2ecf20Sopenharmony_ci AMDGPU_VM_PDB0, 1358c2ecf20Sopenharmony_ci AMDGPU_VM_PTB 1368c2ecf20Sopenharmony_ci}; 1378c2ecf20Sopenharmony_ci 1388c2ecf20Sopenharmony_ci/* base structure for tracking BO usage in a VM */ 1398c2ecf20Sopenharmony_cistruct amdgpu_vm_bo_base { 1408c2ecf20Sopenharmony_ci /* constant after initialization */ 1418c2ecf20Sopenharmony_ci struct amdgpu_vm *vm; 1428c2ecf20Sopenharmony_ci struct amdgpu_bo *bo; 1438c2ecf20Sopenharmony_ci 1448c2ecf20Sopenharmony_ci /* protected by bo being reserved */ 1458c2ecf20Sopenharmony_ci struct amdgpu_vm_bo_base *next; 1468c2ecf20Sopenharmony_ci 1478c2ecf20Sopenharmony_ci /* protected by spinlock */ 1488c2ecf20Sopenharmony_ci struct list_head vm_status; 1498c2ecf20Sopenharmony_ci 1508c2ecf20Sopenharmony_ci /* protected by the BO being reserved */ 1518c2ecf20Sopenharmony_ci bool moved; 1528c2ecf20Sopenharmony_ci}; 1538c2ecf20Sopenharmony_ci 1548c2ecf20Sopenharmony_cistruct amdgpu_vm_pt { 1558c2ecf20Sopenharmony_ci struct amdgpu_vm_bo_base base; 1568c2ecf20Sopenharmony_ci 1578c2ecf20Sopenharmony_ci /* array of page tables, one for each directory entry */ 1588c2ecf20Sopenharmony_ci struct amdgpu_vm_pt *entries; 1598c2ecf20Sopenharmony_ci}; 1608c2ecf20Sopenharmony_ci 1618c2ecf20Sopenharmony_ci/* provided by hw blocks that can write ptes, e.g., sdma */ 1628c2ecf20Sopenharmony_cistruct amdgpu_vm_pte_funcs { 1638c2ecf20Sopenharmony_ci /* number of dw to reserve per operation */ 1648c2ecf20Sopenharmony_ci unsigned copy_pte_num_dw; 1658c2ecf20Sopenharmony_ci 1668c2ecf20Sopenharmony_ci /* copy pte entries from GART */ 1678c2ecf20Sopenharmony_ci void (*copy_pte)(struct amdgpu_ib *ib, 1688c2ecf20Sopenharmony_ci uint64_t pe, uint64_t src, 1698c2ecf20Sopenharmony_ci unsigned count); 1708c2ecf20Sopenharmony_ci 1718c2ecf20Sopenharmony_ci /* write pte one entry at a time with addr mapping */ 1728c2ecf20Sopenharmony_ci void (*write_pte)(struct amdgpu_ib *ib, uint64_t pe, 1738c2ecf20Sopenharmony_ci uint64_t value, unsigned count, 1748c2ecf20Sopenharmony_ci uint32_t incr); 1758c2ecf20Sopenharmony_ci /* for linear pte/pde updates without addr mapping */ 1768c2ecf20Sopenharmony_ci void (*set_pte_pde)(struct amdgpu_ib *ib, 1778c2ecf20Sopenharmony_ci uint64_t pe, 1788c2ecf20Sopenharmony_ci uint64_t addr, unsigned count, 1798c2ecf20Sopenharmony_ci uint32_t incr, uint64_t flags); 1808c2ecf20Sopenharmony_ci}; 1818c2ecf20Sopenharmony_ci 1828c2ecf20Sopenharmony_cistruct amdgpu_task_info { 1838c2ecf20Sopenharmony_ci char process_name[TASK_COMM_LEN]; 1848c2ecf20Sopenharmony_ci char task_name[TASK_COMM_LEN]; 1858c2ecf20Sopenharmony_ci pid_t pid; 1868c2ecf20Sopenharmony_ci pid_t tgid; 1878c2ecf20Sopenharmony_ci}; 1888c2ecf20Sopenharmony_ci 1898c2ecf20Sopenharmony_ci/** 1908c2ecf20Sopenharmony_ci * struct amdgpu_vm_update_params 1918c2ecf20Sopenharmony_ci * 1928c2ecf20Sopenharmony_ci * Encapsulate some VM table update parameters to reduce 1938c2ecf20Sopenharmony_ci * the number of function parameters 1948c2ecf20Sopenharmony_ci * 1958c2ecf20Sopenharmony_ci */ 1968c2ecf20Sopenharmony_cistruct amdgpu_vm_update_params { 1978c2ecf20Sopenharmony_ci 1988c2ecf20Sopenharmony_ci /** 1998c2ecf20Sopenharmony_ci * @adev: amdgpu device we do this update for 2008c2ecf20Sopenharmony_ci */ 2018c2ecf20Sopenharmony_ci struct amdgpu_device *adev; 2028c2ecf20Sopenharmony_ci 2038c2ecf20Sopenharmony_ci /** 2048c2ecf20Sopenharmony_ci * @vm: optional amdgpu_vm we do this update for 2058c2ecf20Sopenharmony_ci */ 2068c2ecf20Sopenharmony_ci struct amdgpu_vm *vm; 2078c2ecf20Sopenharmony_ci 2088c2ecf20Sopenharmony_ci /** 2098c2ecf20Sopenharmony_ci * @immediate: if changes should be made immediately 2108c2ecf20Sopenharmony_ci */ 2118c2ecf20Sopenharmony_ci bool immediate; 2128c2ecf20Sopenharmony_ci 2138c2ecf20Sopenharmony_ci /** 2148c2ecf20Sopenharmony_ci * @unlocked: true if the root BO is not locked 2158c2ecf20Sopenharmony_ci */ 2168c2ecf20Sopenharmony_ci bool unlocked; 2178c2ecf20Sopenharmony_ci 2188c2ecf20Sopenharmony_ci /** 2198c2ecf20Sopenharmony_ci * @pages_addr: 2208c2ecf20Sopenharmony_ci * 2218c2ecf20Sopenharmony_ci * DMA addresses to use for mapping 2228c2ecf20Sopenharmony_ci */ 2238c2ecf20Sopenharmony_ci dma_addr_t *pages_addr; 2248c2ecf20Sopenharmony_ci 2258c2ecf20Sopenharmony_ci /** 2268c2ecf20Sopenharmony_ci * @job: job to used for hw submission 2278c2ecf20Sopenharmony_ci */ 2288c2ecf20Sopenharmony_ci struct amdgpu_job *job; 2298c2ecf20Sopenharmony_ci 2308c2ecf20Sopenharmony_ci /** 2318c2ecf20Sopenharmony_ci * @num_dw_left: number of dw left for the IB 2328c2ecf20Sopenharmony_ci */ 2338c2ecf20Sopenharmony_ci unsigned int num_dw_left; 2348c2ecf20Sopenharmony_ci}; 2358c2ecf20Sopenharmony_ci 2368c2ecf20Sopenharmony_cistruct amdgpu_vm_update_funcs { 2378c2ecf20Sopenharmony_ci int (*map_table)(struct amdgpu_bo *bo); 2388c2ecf20Sopenharmony_ci int (*prepare)(struct amdgpu_vm_update_params *p, struct dma_resv *resv, 2398c2ecf20Sopenharmony_ci enum amdgpu_sync_mode sync_mode); 2408c2ecf20Sopenharmony_ci int (*update)(struct amdgpu_vm_update_params *p, 2418c2ecf20Sopenharmony_ci struct amdgpu_bo *bo, uint64_t pe, uint64_t addr, 2428c2ecf20Sopenharmony_ci unsigned count, uint32_t incr, uint64_t flags); 2438c2ecf20Sopenharmony_ci int (*commit)(struct amdgpu_vm_update_params *p, 2448c2ecf20Sopenharmony_ci struct dma_fence **fence); 2458c2ecf20Sopenharmony_ci}; 2468c2ecf20Sopenharmony_ci 2478c2ecf20Sopenharmony_cistruct amdgpu_vm { 2488c2ecf20Sopenharmony_ci /* tree of virtual addresses mapped */ 2498c2ecf20Sopenharmony_ci struct rb_root_cached va; 2508c2ecf20Sopenharmony_ci 2518c2ecf20Sopenharmony_ci /* Lock to prevent eviction while we are updating page tables 2528c2ecf20Sopenharmony_ci * use vm_eviction_lock/unlock(vm) 2538c2ecf20Sopenharmony_ci */ 2548c2ecf20Sopenharmony_ci struct mutex eviction_lock; 2558c2ecf20Sopenharmony_ci bool evicting; 2568c2ecf20Sopenharmony_ci unsigned int saved_flags; 2578c2ecf20Sopenharmony_ci 2588c2ecf20Sopenharmony_ci /* BOs who needs a validation */ 2598c2ecf20Sopenharmony_ci struct list_head evicted; 2608c2ecf20Sopenharmony_ci 2618c2ecf20Sopenharmony_ci /* PT BOs which relocated and their parent need an update */ 2628c2ecf20Sopenharmony_ci struct list_head relocated; 2638c2ecf20Sopenharmony_ci 2648c2ecf20Sopenharmony_ci /* per VM BOs moved, but not yet updated in the PT */ 2658c2ecf20Sopenharmony_ci struct list_head moved; 2668c2ecf20Sopenharmony_ci 2678c2ecf20Sopenharmony_ci /* All BOs of this VM not currently in the state machine */ 2688c2ecf20Sopenharmony_ci struct list_head idle; 2698c2ecf20Sopenharmony_ci 2708c2ecf20Sopenharmony_ci /* regular invalidated BOs, but not yet updated in the PT */ 2718c2ecf20Sopenharmony_ci struct list_head invalidated; 2728c2ecf20Sopenharmony_ci spinlock_t invalidated_lock; 2738c2ecf20Sopenharmony_ci 2748c2ecf20Sopenharmony_ci /* BO mappings freed, but not yet updated in the PT */ 2758c2ecf20Sopenharmony_ci struct list_head freed; 2768c2ecf20Sopenharmony_ci 2778c2ecf20Sopenharmony_ci /* contains the page directory */ 2788c2ecf20Sopenharmony_ci struct amdgpu_vm_pt root; 2798c2ecf20Sopenharmony_ci struct dma_fence *last_update; 2808c2ecf20Sopenharmony_ci 2818c2ecf20Sopenharmony_ci /* Scheduler entities for page table updates */ 2828c2ecf20Sopenharmony_ci struct drm_sched_entity immediate; 2838c2ecf20Sopenharmony_ci struct drm_sched_entity delayed; 2848c2ecf20Sopenharmony_ci 2858c2ecf20Sopenharmony_ci /* Last unlocked submission to the scheduler entities */ 2868c2ecf20Sopenharmony_ci struct dma_fence *last_unlocked; 2878c2ecf20Sopenharmony_ci 2888c2ecf20Sopenharmony_ci unsigned int pasid; 2898c2ecf20Sopenharmony_ci /* dedicated to vm */ 2908c2ecf20Sopenharmony_ci struct amdgpu_vmid *reserved_vmid[AMDGPU_MAX_VMHUBS]; 2918c2ecf20Sopenharmony_ci 2928c2ecf20Sopenharmony_ci /* Flag to indicate if VM tables are updated by CPU or GPU (SDMA) */ 2938c2ecf20Sopenharmony_ci bool use_cpu_for_update; 2948c2ecf20Sopenharmony_ci 2958c2ecf20Sopenharmony_ci /* Functions to use for VM table updates */ 2968c2ecf20Sopenharmony_ci const struct amdgpu_vm_update_funcs *update_funcs; 2978c2ecf20Sopenharmony_ci 2988c2ecf20Sopenharmony_ci /* Flag to indicate ATS support from PTE for GFX9 */ 2998c2ecf20Sopenharmony_ci bool pte_support_ats; 3008c2ecf20Sopenharmony_ci 3018c2ecf20Sopenharmony_ci /* Up to 128 pending retry page faults */ 3028c2ecf20Sopenharmony_ci DECLARE_KFIFO(faults, u64, 128); 3038c2ecf20Sopenharmony_ci 3048c2ecf20Sopenharmony_ci /* Points to the KFD process VM info */ 3058c2ecf20Sopenharmony_ci struct amdkfd_process_info *process_info; 3068c2ecf20Sopenharmony_ci 3078c2ecf20Sopenharmony_ci /* List node in amdkfd_process_info.vm_list_head */ 3088c2ecf20Sopenharmony_ci struct list_head vm_list_node; 3098c2ecf20Sopenharmony_ci 3108c2ecf20Sopenharmony_ci /* Valid while the PD is reserved or fenced */ 3118c2ecf20Sopenharmony_ci uint64_t pd_phys_addr; 3128c2ecf20Sopenharmony_ci 3138c2ecf20Sopenharmony_ci /* Some basic info about the task */ 3148c2ecf20Sopenharmony_ci struct amdgpu_task_info task_info; 3158c2ecf20Sopenharmony_ci 3168c2ecf20Sopenharmony_ci /* Store positions of group of BOs */ 3178c2ecf20Sopenharmony_ci struct ttm_lru_bulk_move lru_bulk_move; 3188c2ecf20Sopenharmony_ci /* mark whether can do the bulk move */ 3198c2ecf20Sopenharmony_ci bool bulk_moveable; 3208c2ecf20Sopenharmony_ci /* Flag to indicate if VM is used for compute */ 3218c2ecf20Sopenharmony_ci bool is_compute_context; 3228c2ecf20Sopenharmony_ci}; 3238c2ecf20Sopenharmony_ci 3248c2ecf20Sopenharmony_cistruct amdgpu_vm_manager { 3258c2ecf20Sopenharmony_ci /* Handling of VMIDs */ 3268c2ecf20Sopenharmony_ci struct amdgpu_vmid_mgr id_mgr[AMDGPU_MAX_VMHUBS]; 3278c2ecf20Sopenharmony_ci unsigned int first_kfd_vmid; 3288c2ecf20Sopenharmony_ci bool concurrent_flush; 3298c2ecf20Sopenharmony_ci 3308c2ecf20Sopenharmony_ci /* Handling of VM fences */ 3318c2ecf20Sopenharmony_ci u64 fence_context; 3328c2ecf20Sopenharmony_ci unsigned seqno[AMDGPU_MAX_RINGS]; 3338c2ecf20Sopenharmony_ci 3348c2ecf20Sopenharmony_ci uint64_t max_pfn; 3358c2ecf20Sopenharmony_ci uint32_t num_level; 3368c2ecf20Sopenharmony_ci uint32_t block_size; 3378c2ecf20Sopenharmony_ci uint32_t fragment_size; 3388c2ecf20Sopenharmony_ci enum amdgpu_vm_level root_level; 3398c2ecf20Sopenharmony_ci /* vram base address for page table entry */ 3408c2ecf20Sopenharmony_ci u64 vram_base_offset; 3418c2ecf20Sopenharmony_ci /* vm pte handling */ 3428c2ecf20Sopenharmony_ci const struct amdgpu_vm_pte_funcs *vm_pte_funcs; 3438c2ecf20Sopenharmony_ci struct drm_gpu_scheduler *vm_pte_scheds[AMDGPU_MAX_RINGS]; 3448c2ecf20Sopenharmony_ci unsigned vm_pte_num_scheds; 3458c2ecf20Sopenharmony_ci struct amdgpu_ring *page_fault; 3468c2ecf20Sopenharmony_ci 3478c2ecf20Sopenharmony_ci /* partial resident texture handling */ 3488c2ecf20Sopenharmony_ci spinlock_t prt_lock; 3498c2ecf20Sopenharmony_ci atomic_t num_prt_users; 3508c2ecf20Sopenharmony_ci 3518c2ecf20Sopenharmony_ci /* controls how VM page tables are updated for Graphics and Compute. 3528c2ecf20Sopenharmony_ci * BIT0[= 0] Graphics updated by SDMA [= 1] by CPU 3538c2ecf20Sopenharmony_ci * BIT1[= 0] Compute updated by SDMA [= 1] by CPU 3548c2ecf20Sopenharmony_ci */ 3558c2ecf20Sopenharmony_ci int vm_update_mode; 3568c2ecf20Sopenharmony_ci 3578c2ecf20Sopenharmony_ci /* PASID to VM mapping, will be used in interrupt context to 3588c2ecf20Sopenharmony_ci * look up VM of a page fault 3598c2ecf20Sopenharmony_ci */ 3608c2ecf20Sopenharmony_ci struct idr pasid_idr; 3618c2ecf20Sopenharmony_ci spinlock_t pasid_lock; 3628c2ecf20Sopenharmony_ci}; 3638c2ecf20Sopenharmony_ci 3648c2ecf20Sopenharmony_ci#define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count))) 3658c2ecf20Sopenharmony_ci#define amdgpu_vm_write_pte(adev, ib, pe, value, count, incr) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (value), (count), (incr))) 3668c2ecf20Sopenharmony_ci#define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags))) 3678c2ecf20Sopenharmony_ci 3688c2ecf20Sopenharmony_ciextern const struct amdgpu_vm_update_funcs amdgpu_vm_cpu_funcs; 3698c2ecf20Sopenharmony_ciextern const struct amdgpu_vm_update_funcs amdgpu_vm_sdma_funcs; 3708c2ecf20Sopenharmony_ci 3718c2ecf20Sopenharmony_civoid amdgpu_vm_manager_init(struct amdgpu_device *adev); 3728c2ecf20Sopenharmony_civoid amdgpu_vm_manager_fini(struct amdgpu_device *adev); 3738c2ecf20Sopenharmony_ci 3748c2ecf20Sopenharmony_cilong amdgpu_vm_wait_idle(struct amdgpu_vm *vm, long timeout); 3758c2ecf20Sopenharmony_ciint amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm, 3768c2ecf20Sopenharmony_ci int vm_context, u32 pasid); 3778c2ecf20Sopenharmony_ciint amdgpu_vm_make_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm, u32 pasid); 3788c2ecf20Sopenharmony_civoid amdgpu_vm_release_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm); 3798c2ecf20Sopenharmony_civoid amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm); 3808c2ecf20Sopenharmony_civoid amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm, 3818c2ecf20Sopenharmony_ci struct list_head *validated, 3828c2ecf20Sopenharmony_ci struct amdgpu_bo_list_entry *entry); 3838c2ecf20Sopenharmony_cibool amdgpu_vm_ready(struct amdgpu_vm *vm); 3848c2ecf20Sopenharmony_ciint amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm, 3858c2ecf20Sopenharmony_ci int (*callback)(void *p, struct amdgpu_bo *bo), 3868c2ecf20Sopenharmony_ci void *param); 3878c2ecf20Sopenharmony_ciint amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, bool need_pipe_sync); 3888c2ecf20Sopenharmony_ciint amdgpu_vm_update_pdes(struct amdgpu_device *adev, 3898c2ecf20Sopenharmony_ci struct amdgpu_vm *vm, bool immediate); 3908c2ecf20Sopenharmony_ciint amdgpu_vm_clear_freed(struct amdgpu_device *adev, 3918c2ecf20Sopenharmony_ci struct amdgpu_vm *vm, 3928c2ecf20Sopenharmony_ci struct dma_fence **fence); 3938c2ecf20Sopenharmony_ciint amdgpu_vm_handle_moved(struct amdgpu_device *adev, 3948c2ecf20Sopenharmony_ci struct amdgpu_vm *vm); 3958c2ecf20Sopenharmony_ciint amdgpu_vm_bo_update(struct amdgpu_device *adev, 3968c2ecf20Sopenharmony_ci struct amdgpu_bo_va *bo_va, 3978c2ecf20Sopenharmony_ci bool clear); 3988c2ecf20Sopenharmony_cibool amdgpu_vm_evictable(struct amdgpu_bo *bo); 3998c2ecf20Sopenharmony_civoid amdgpu_vm_bo_invalidate(struct amdgpu_device *adev, 4008c2ecf20Sopenharmony_ci struct amdgpu_bo *bo, bool evicted); 4018c2ecf20Sopenharmony_ciuint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr); 4028c2ecf20Sopenharmony_cistruct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm, 4038c2ecf20Sopenharmony_ci struct amdgpu_bo *bo); 4048c2ecf20Sopenharmony_cistruct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev, 4058c2ecf20Sopenharmony_ci struct amdgpu_vm *vm, 4068c2ecf20Sopenharmony_ci struct amdgpu_bo *bo); 4078c2ecf20Sopenharmony_ciint amdgpu_vm_bo_map(struct amdgpu_device *adev, 4088c2ecf20Sopenharmony_ci struct amdgpu_bo_va *bo_va, 4098c2ecf20Sopenharmony_ci uint64_t addr, uint64_t offset, 4108c2ecf20Sopenharmony_ci uint64_t size, uint64_t flags); 4118c2ecf20Sopenharmony_ciint amdgpu_vm_bo_replace_map(struct amdgpu_device *adev, 4128c2ecf20Sopenharmony_ci struct amdgpu_bo_va *bo_va, 4138c2ecf20Sopenharmony_ci uint64_t addr, uint64_t offset, 4148c2ecf20Sopenharmony_ci uint64_t size, uint64_t flags); 4158c2ecf20Sopenharmony_ciint amdgpu_vm_bo_unmap(struct amdgpu_device *adev, 4168c2ecf20Sopenharmony_ci struct amdgpu_bo_va *bo_va, 4178c2ecf20Sopenharmony_ci uint64_t addr); 4188c2ecf20Sopenharmony_ciint amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev, 4198c2ecf20Sopenharmony_ci struct amdgpu_vm *vm, 4208c2ecf20Sopenharmony_ci uint64_t saddr, uint64_t size); 4218c2ecf20Sopenharmony_cistruct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm, 4228c2ecf20Sopenharmony_ci uint64_t addr); 4238c2ecf20Sopenharmony_civoid amdgpu_vm_bo_trace_cs(struct amdgpu_vm *vm, struct ww_acquire_ctx *ticket); 4248c2ecf20Sopenharmony_civoid amdgpu_vm_bo_rmv(struct amdgpu_device *adev, 4258c2ecf20Sopenharmony_ci struct amdgpu_bo_va *bo_va); 4268c2ecf20Sopenharmony_civoid amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t min_vm_size, 4278c2ecf20Sopenharmony_ci uint32_t fragment_size_default, unsigned max_level, 4288c2ecf20Sopenharmony_ci unsigned max_bits); 4298c2ecf20Sopenharmony_ciint amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp); 4308c2ecf20Sopenharmony_cibool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring, 4318c2ecf20Sopenharmony_ci struct amdgpu_job *job); 4328c2ecf20Sopenharmony_civoid amdgpu_vm_check_compute_bug(struct amdgpu_device *adev); 4338c2ecf20Sopenharmony_ci 4348c2ecf20Sopenharmony_civoid amdgpu_vm_get_task_info(struct amdgpu_device *adev, u32 pasid, 4358c2ecf20Sopenharmony_ci struct amdgpu_task_info *task_info); 4368c2ecf20Sopenharmony_cibool amdgpu_vm_handle_fault(struct amdgpu_device *adev, u32 pasid, 4378c2ecf20Sopenharmony_ci uint64_t addr); 4388c2ecf20Sopenharmony_ci 4398c2ecf20Sopenharmony_civoid amdgpu_vm_set_task_info(struct amdgpu_vm *vm); 4408c2ecf20Sopenharmony_ci 4418c2ecf20Sopenharmony_civoid amdgpu_vm_move_to_lru_tail(struct amdgpu_device *adev, 4428c2ecf20Sopenharmony_ci struct amdgpu_vm *vm); 4438c2ecf20Sopenharmony_civoid amdgpu_vm_del_from_lru_notify(struct ttm_buffer_object *bo); 4448c2ecf20Sopenharmony_ci 4458c2ecf20Sopenharmony_ci#endif 446