18c2ecf20Sopenharmony_ci/*
28c2ecf20Sopenharmony_ci * Copyright 2016 Advanced Micro Devices, Inc.
38c2ecf20Sopenharmony_ci *
48c2ecf20Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a
58c2ecf20Sopenharmony_ci * copy of this software and associated documentation files (the "Software"),
68c2ecf20Sopenharmony_ci * to deal in the Software without restriction, including without limitation
78c2ecf20Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense,
88c2ecf20Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the
98c2ecf20Sopenharmony_ci * Software is furnished to do so, subject to the following conditions:
108c2ecf20Sopenharmony_ci *
118c2ecf20Sopenharmony_ci * The above copyright notice and this permission notice shall be included in
128c2ecf20Sopenharmony_ci * all copies or substantial portions of the Software.
138c2ecf20Sopenharmony_ci *
148c2ecf20Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
158c2ecf20Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
168c2ecf20Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
178c2ecf20Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
188c2ecf20Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
198c2ecf20Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
208c2ecf20Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE.
218c2ecf20Sopenharmony_ci *
228c2ecf20Sopenharmony_ci */
238c2ecf20Sopenharmony_ci
248c2ecf20Sopenharmony_ci#include <linux/module.h>
258c2ecf20Sopenharmony_ci
268c2ecf20Sopenharmony_ci#include <drm/drm_drv.h>
278c2ecf20Sopenharmony_ci
288c2ecf20Sopenharmony_ci#include "amdgpu.h"
298c2ecf20Sopenharmony_ci#include "amdgpu_ras.h"
308c2ecf20Sopenharmony_ci#include "vi.h"
318c2ecf20Sopenharmony_ci#include "soc15.h"
328c2ecf20Sopenharmony_ci#include "nv.h"
338c2ecf20Sopenharmony_ci
348c2ecf20Sopenharmony_ci#define POPULATE_UCODE_INFO(vf2pf_info, ucode, ver) \
358c2ecf20Sopenharmony_ci	do { \
368c2ecf20Sopenharmony_ci		vf2pf_info->ucode_info[ucode].id = ucode; \
378c2ecf20Sopenharmony_ci		vf2pf_info->ucode_info[ucode].version = ver; \
388c2ecf20Sopenharmony_ci	} while (0)
398c2ecf20Sopenharmony_ci
408c2ecf20Sopenharmony_cibool amdgpu_virt_mmio_blocked(struct amdgpu_device *adev)
418c2ecf20Sopenharmony_ci{
428c2ecf20Sopenharmony_ci	/* By now all MMIO pages except mailbox are blocked */
438c2ecf20Sopenharmony_ci	/* if blocking is enabled in hypervisor. Choose the */
448c2ecf20Sopenharmony_ci	/* SCRATCH_REG0 to test. */
458c2ecf20Sopenharmony_ci	return RREG32_NO_KIQ(0xc040) == 0xffffffff;
468c2ecf20Sopenharmony_ci}
478c2ecf20Sopenharmony_ci
488c2ecf20Sopenharmony_civoid amdgpu_virt_init_setting(struct amdgpu_device *adev)
498c2ecf20Sopenharmony_ci{
508c2ecf20Sopenharmony_ci	/* enable virtual display */
518c2ecf20Sopenharmony_ci	if (adev->mode_info.num_crtc == 0)
528c2ecf20Sopenharmony_ci		adev->mode_info.num_crtc = 1;
538c2ecf20Sopenharmony_ci	adev->enable_virtual_display = true;
548c2ecf20Sopenharmony_ci	adev_to_drm(adev)->driver->driver_features &= ~DRIVER_ATOMIC;
558c2ecf20Sopenharmony_ci	adev->cg_flags = 0;
568c2ecf20Sopenharmony_ci	adev->pg_flags = 0;
578c2ecf20Sopenharmony_ci}
588c2ecf20Sopenharmony_ci
598c2ecf20Sopenharmony_civoid amdgpu_virt_kiq_reg_write_reg_wait(struct amdgpu_device *adev,
608c2ecf20Sopenharmony_ci					uint32_t reg0, uint32_t reg1,
618c2ecf20Sopenharmony_ci					uint32_t ref, uint32_t mask)
628c2ecf20Sopenharmony_ci{
638c2ecf20Sopenharmony_ci	struct amdgpu_kiq *kiq = &adev->gfx.kiq;
648c2ecf20Sopenharmony_ci	struct amdgpu_ring *ring = &kiq->ring;
658c2ecf20Sopenharmony_ci	signed long r, cnt = 0;
668c2ecf20Sopenharmony_ci	unsigned long flags;
678c2ecf20Sopenharmony_ci	uint32_t seq;
688c2ecf20Sopenharmony_ci
698c2ecf20Sopenharmony_ci	spin_lock_irqsave(&kiq->ring_lock, flags);
708c2ecf20Sopenharmony_ci	amdgpu_ring_alloc(ring, 32);
718c2ecf20Sopenharmony_ci	amdgpu_ring_emit_reg_write_reg_wait(ring, reg0, reg1,
728c2ecf20Sopenharmony_ci					    ref, mask);
738c2ecf20Sopenharmony_ci	r = amdgpu_fence_emit_polling(ring, &seq, MAX_KIQ_REG_WAIT);
748c2ecf20Sopenharmony_ci	if (r)
758c2ecf20Sopenharmony_ci		goto failed_undo;
768c2ecf20Sopenharmony_ci
778c2ecf20Sopenharmony_ci	amdgpu_ring_commit(ring);
788c2ecf20Sopenharmony_ci	spin_unlock_irqrestore(&kiq->ring_lock, flags);
798c2ecf20Sopenharmony_ci
808c2ecf20Sopenharmony_ci	r = amdgpu_fence_wait_polling(ring, seq, MAX_KIQ_REG_WAIT);
818c2ecf20Sopenharmony_ci
828c2ecf20Sopenharmony_ci	/* don't wait anymore for IRQ context */
838c2ecf20Sopenharmony_ci	if (r < 1 && in_interrupt())
848c2ecf20Sopenharmony_ci		goto failed_kiq;
858c2ecf20Sopenharmony_ci
868c2ecf20Sopenharmony_ci	might_sleep();
878c2ecf20Sopenharmony_ci	while (r < 1 && cnt++ < MAX_KIQ_REG_TRY) {
888c2ecf20Sopenharmony_ci
898c2ecf20Sopenharmony_ci		msleep(MAX_KIQ_REG_BAILOUT_INTERVAL);
908c2ecf20Sopenharmony_ci		r = amdgpu_fence_wait_polling(ring, seq, MAX_KIQ_REG_WAIT);
918c2ecf20Sopenharmony_ci	}
928c2ecf20Sopenharmony_ci
938c2ecf20Sopenharmony_ci	if (cnt > MAX_KIQ_REG_TRY)
948c2ecf20Sopenharmony_ci		goto failed_kiq;
958c2ecf20Sopenharmony_ci
968c2ecf20Sopenharmony_ci	return;
978c2ecf20Sopenharmony_ci
988c2ecf20Sopenharmony_cifailed_undo:
998c2ecf20Sopenharmony_ci	amdgpu_ring_undo(ring);
1008c2ecf20Sopenharmony_ci	spin_unlock_irqrestore(&kiq->ring_lock, flags);
1018c2ecf20Sopenharmony_cifailed_kiq:
1028c2ecf20Sopenharmony_ci	dev_err(adev->dev, "failed to write reg %x wait reg %x\n", reg0, reg1);
1038c2ecf20Sopenharmony_ci}
1048c2ecf20Sopenharmony_ci
1058c2ecf20Sopenharmony_ci/**
1068c2ecf20Sopenharmony_ci * amdgpu_virt_request_full_gpu() - request full gpu access
1078c2ecf20Sopenharmony_ci * @amdgpu:	amdgpu device.
1088c2ecf20Sopenharmony_ci * @init:	is driver init time.
1098c2ecf20Sopenharmony_ci * When start to init/fini driver, first need to request full gpu access.
1108c2ecf20Sopenharmony_ci * Return: Zero if request success, otherwise will return error.
1118c2ecf20Sopenharmony_ci */
1128c2ecf20Sopenharmony_ciint amdgpu_virt_request_full_gpu(struct amdgpu_device *adev, bool init)
1138c2ecf20Sopenharmony_ci{
1148c2ecf20Sopenharmony_ci	struct amdgpu_virt *virt = &adev->virt;
1158c2ecf20Sopenharmony_ci	int r;
1168c2ecf20Sopenharmony_ci
1178c2ecf20Sopenharmony_ci	if (virt->ops && virt->ops->req_full_gpu) {
1188c2ecf20Sopenharmony_ci		r = virt->ops->req_full_gpu(adev, init);
1198c2ecf20Sopenharmony_ci		if (r)
1208c2ecf20Sopenharmony_ci			return r;
1218c2ecf20Sopenharmony_ci
1228c2ecf20Sopenharmony_ci		adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME;
1238c2ecf20Sopenharmony_ci	}
1248c2ecf20Sopenharmony_ci
1258c2ecf20Sopenharmony_ci	return 0;
1268c2ecf20Sopenharmony_ci}
1278c2ecf20Sopenharmony_ci
1288c2ecf20Sopenharmony_ci/**
1298c2ecf20Sopenharmony_ci * amdgpu_virt_release_full_gpu() - release full gpu access
1308c2ecf20Sopenharmony_ci * @amdgpu:	amdgpu device.
1318c2ecf20Sopenharmony_ci * @init:	is driver init time.
1328c2ecf20Sopenharmony_ci * When finishing driver init/fini, need to release full gpu access.
1338c2ecf20Sopenharmony_ci * Return: Zero if release success, otherwise will returen error.
1348c2ecf20Sopenharmony_ci */
1358c2ecf20Sopenharmony_ciint amdgpu_virt_release_full_gpu(struct amdgpu_device *adev, bool init)
1368c2ecf20Sopenharmony_ci{
1378c2ecf20Sopenharmony_ci	struct amdgpu_virt *virt = &adev->virt;
1388c2ecf20Sopenharmony_ci	int r;
1398c2ecf20Sopenharmony_ci
1408c2ecf20Sopenharmony_ci	if (virt->ops && virt->ops->rel_full_gpu) {
1418c2ecf20Sopenharmony_ci		r = virt->ops->rel_full_gpu(adev, init);
1428c2ecf20Sopenharmony_ci		if (r)
1438c2ecf20Sopenharmony_ci			return r;
1448c2ecf20Sopenharmony_ci
1458c2ecf20Sopenharmony_ci		adev->virt.caps |= AMDGPU_SRIOV_CAPS_RUNTIME;
1468c2ecf20Sopenharmony_ci	}
1478c2ecf20Sopenharmony_ci	return 0;
1488c2ecf20Sopenharmony_ci}
1498c2ecf20Sopenharmony_ci
1508c2ecf20Sopenharmony_ci/**
1518c2ecf20Sopenharmony_ci * amdgpu_virt_reset_gpu() - reset gpu
1528c2ecf20Sopenharmony_ci * @amdgpu:	amdgpu device.
1538c2ecf20Sopenharmony_ci * Send reset command to GPU hypervisor to reset GPU that VM is using
1548c2ecf20Sopenharmony_ci * Return: Zero if reset success, otherwise will return error.
1558c2ecf20Sopenharmony_ci */
1568c2ecf20Sopenharmony_ciint amdgpu_virt_reset_gpu(struct amdgpu_device *adev)
1578c2ecf20Sopenharmony_ci{
1588c2ecf20Sopenharmony_ci	struct amdgpu_virt *virt = &adev->virt;
1598c2ecf20Sopenharmony_ci	int r;
1608c2ecf20Sopenharmony_ci
1618c2ecf20Sopenharmony_ci	if (virt->ops && virt->ops->reset_gpu) {
1628c2ecf20Sopenharmony_ci		r = virt->ops->reset_gpu(adev);
1638c2ecf20Sopenharmony_ci		if (r)
1648c2ecf20Sopenharmony_ci			return r;
1658c2ecf20Sopenharmony_ci
1668c2ecf20Sopenharmony_ci		adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME;
1678c2ecf20Sopenharmony_ci	}
1688c2ecf20Sopenharmony_ci
1698c2ecf20Sopenharmony_ci	return 0;
1708c2ecf20Sopenharmony_ci}
1718c2ecf20Sopenharmony_ci
1728c2ecf20Sopenharmony_civoid amdgpu_virt_request_init_data(struct amdgpu_device *adev)
1738c2ecf20Sopenharmony_ci{
1748c2ecf20Sopenharmony_ci	struct amdgpu_virt *virt = &adev->virt;
1758c2ecf20Sopenharmony_ci
1768c2ecf20Sopenharmony_ci	if (virt->ops && virt->ops->req_init_data)
1778c2ecf20Sopenharmony_ci		virt->ops->req_init_data(adev);
1788c2ecf20Sopenharmony_ci
1798c2ecf20Sopenharmony_ci	if (adev->virt.req_init_data_ver > 0)
1808c2ecf20Sopenharmony_ci		DRM_INFO("host supports REQ_INIT_DATA handshake\n");
1818c2ecf20Sopenharmony_ci	else
1828c2ecf20Sopenharmony_ci		DRM_WARN("host doesn't support REQ_INIT_DATA handshake\n");
1838c2ecf20Sopenharmony_ci}
1848c2ecf20Sopenharmony_ci
1858c2ecf20Sopenharmony_ci/**
1868c2ecf20Sopenharmony_ci * amdgpu_virt_wait_reset() - wait for reset gpu completed
1878c2ecf20Sopenharmony_ci * @amdgpu:	amdgpu device.
1888c2ecf20Sopenharmony_ci * Wait for GPU reset completed.
1898c2ecf20Sopenharmony_ci * Return: Zero if reset success, otherwise will return error.
1908c2ecf20Sopenharmony_ci */
1918c2ecf20Sopenharmony_ciint amdgpu_virt_wait_reset(struct amdgpu_device *adev)
1928c2ecf20Sopenharmony_ci{
1938c2ecf20Sopenharmony_ci	struct amdgpu_virt *virt = &adev->virt;
1948c2ecf20Sopenharmony_ci
1958c2ecf20Sopenharmony_ci	if (!virt->ops || !virt->ops->wait_reset)
1968c2ecf20Sopenharmony_ci		return -EINVAL;
1978c2ecf20Sopenharmony_ci
1988c2ecf20Sopenharmony_ci	return virt->ops->wait_reset(adev);
1998c2ecf20Sopenharmony_ci}
2008c2ecf20Sopenharmony_ci
2018c2ecf20Sopenharmony_ci/**
2028c2ecf20Sopenharmony_ci * amdgpu_virt_alloc_mm_table() - alloc memory for mm table
2038c2ecf20Sopenharmony_ci * @amdgpu:	amdgpu device.
2048c2ecf20Sopenharmony_ci * MM table is used by UVD and VCE for its initialization
2058c2ecf20Sopenharmony_ci * Return: Zero if allocate success.
2068c2ecf20Sopenharmony_ci */
2078c2ecf20Sopenharmony_ciint amdgpu_virt_alloc_mm_table(struct amdgpu_device *adev)
2088c2ecf20Sopenharmony_ci{
2098c2ecf20Sopenharmony_ci	int r;
2108c2ecf20Sopenharmony_ci
2118c2ecf20Sopenharmony_ci	if (!amdgpu_sriov_vf(adev) || adev->virt.mm_table.gpu_addr)
2128c2ecf20Sopenharmony_ci		return 0;
2138c2ecf20Sopenharmony_ci
2148c2ecf20Sopenharmony_ci	r = amdgpu_bo_create_kernel(adev, PAGE_SIZE, PAGE_SIZE,
2158c2ecf20Sopenharmony_ci				    AMDGPU_GEM_DOMAIN_VRAM,
2168c2ecf20Sopenharmony_ci				    &adev->virt.mm_table.bo,
2178c2ecf20Sopenharmony_ci				    &adev->virt.mm_table.gpu_addr,
2188c2ecf20Sopenharmony_ci				    (void *)&adev->virt.mm_table.cpu_addr);
2198c2ecf20Sopenharmony_ci	if (r) {
2208c2ecf20Sopenharmony_ci		DRM_ERROR("failed to alloc mm table and error = %d.\n", r);
2218c2ecf20Sopenharmony_ci		return r;
2228c2ecf20Sopenharmony_ci	}
2238c2ecf20Sopenharmony_ci
2248c2ecf20Sopenharmony_ci	memset((void *)adev->virt.mm_table.cpu_addr, 0, PAGE_SIZE);
2258c2ecf20Sopenharmony_ci	DRM_INFO("MM table gpu addr = 0x%llx, cpu addr = %p.\n",
2268c2ecf20Sopenharmony_ci		 adev->virt.mm_table.gpu_addr,
2278c2ecf20Sopenharmony_ci		 adev->virt.mm_table.cpu_addr);
2288c2ecf20Sopenharmony_ci	return 0;
2298c2ecf20Sopenharmony_ci}
2308c2ecf20Sopenharmony_ci
2318c2ecf20Sopenharmony_ci/**
2328c2ecf20Sopenharmony_ci * amdgpu_virt_free_mm_table() - free mm table memory
2338c2ecf20Sopenharmony_ci * @amdgpu:	amdgpu device.
2348c2ecf20Sopenharmony_ci * Free MM table memory
2358c2ecf20Sopenharmony_ci */
2368c2ecf20Sopenharmony_civoid amdgpu_virt_free_mm_table(struct amdgpu_device *adev)
2378c2ecf20Sopenharmony_ci{
2388c2ecf20Sopenharmony_ci	if (!amdgpu_sriov_vf(adev) || !adev->virt.mm_table.gpu_addr)
2398c2ecf20Sopenharmony_ci		return;
2408c2ecf20Sopenharmony_ci
2418c2ecf20Sopenharmony_ci	amdgpu_bo_free_kernel(&adev->virt.mm_table.bo,
2428c2ecf20Sopenharmony_ci			      &adev->virt.mm_table.gpu_addr,
2438c2ecf20Sopenharmony_ci			      (void *)&adev->virt.mm_table.cpu_addr);
2448c2ecf20Sopenharmony_ci	adev->virt.mm_table.gpu_addr = 0;
2458c2ecf20Sopenharmony_ci}
2468c2ecf20Sopenharmony_ci
2478c2ecf20Sopenharmony_ci
2488c2ecf20Sopenharmony_ciunsigned int amd_sriov_msg_checksum(void *obj,
2498c2ecf20Sopenharmony_ci				unsigned long obj_size,
2508c2ecf20Sopenharmony_ci				unsigned int key,
2518c2ecf20Sopenharmony_ci				unsigned int checksum)
2528c2ecf20Sopenharmony_ci{
2538c2ecf20Sopenharmony_ci	unsigned int ret = key;
2548c2ecf20Sopenharmony_ci	unsigned long i = 0;
2558c2ecf20Sopenharmony_ci	unsigned char *pos;
2568c2ecf20Sopenharmony_ci
2578c2ecf20Sopenharmony_ci	pos = (char *)obj;
2588c2ecf20Sopenharmony_ci	/* calculate checksum */
2598c2ecf20Sopenharmony_ci	for (i = 0; i < obj_size; ++i)
2608c2ecf20Sopenharmony_ci		ret += *(pos + i);
2618c2ecf20Sopenharmony_ci	/* minus the checksum itself */
2628c2ecf20Sopenharmony_ci	pos = (char *)&checksum;
2638c2ecf20Sopenharmony_ci	for (i = 0; i < sizeof(checksum); ++i)
2648c2ecf20Sopenharmony_ci		ret -= *(pos + i);
2658c2ecf20Sopenharmony_ci	return ret;
2668c2ecf20Sopenharmony_ci}
2678c2ecf20Sopenharmony_ci
2688c2ecf20Sopenharmony_cistatic int amdgpu_virt_init_ras_err_handler_data(struct amdgpu_device *adev)
2698c2ecf20Sopenharmony_ci{
2708c2ecf20Sopenharmony_ci	struct amdgpu_virt *virt = &adev->virt;
2718c2ecf20Sopenharmony_ci	struct amdgpu_virt_ras_err_handler_data **data = &virt->virt_eh_data;
2728c2ecf20Sopenharmony_ci	/* GPU will be marked bad on host if bp count more then 10,
2738c2ecf20Sopenharmony_ci	 * so alloc 512 is enough.
2748c2ecf20Sopenharmony_ci	 */
2758c2ecf20Sopenharmony_ci	unsigned int align_space = 512;
2768c2ecf20Sopenharmony_ci	void *bps = NULL;
2778c2ecf20Sopenharmony_ci	struct amdgpu_bo **bps_bo = NULL;
2788c2ecf20Sopenharmony_ci
2798c2ecf20Sopenharmony_ci	*data = kmalloc(sizeof(struct amdgpu_virt_ras_err_handler_data), GFP_KERNEL);
2808c2ecf20Sopenharmony_ci	if (!*data)
2818c2ecf20Sopenharmony_ci		return -ENOMEM;
2828c2ecf20Sopenharmony_ci
2838c2ecf20Sopenharmony_ci	bps = kmalloc(align_space * sizeof((*data)->bps), GFP_KERNEL);
2848c2ecf20Sopenharmony_ci	bps_bo = kmalloc(align_space * sizeof((*data)->bps_bo), GFP_KERNEL);
2858c2ecf20Sopenharmony_ci
2868c2ecf20Sopenharmony_ci	if (!bps || !bps_bo) {
2878c2ecf20Sopenharmony_ci		kfree(bps);
2888c2ecf20Sopenharmony_ci		kfree(bps_bo);
2898c2ecf20Sopenharmony_ci		kfree(*data);
2908c2ecf20Sopenharmony_ci		return -ENOMEM;
2918c2ecf20Sopenharmony_ci	}
2928c2ecf20Sopenharmony_ci
2938c2ecf20Sopenharmony_ci	(*data)->bps = bps;
2948c2ecf20Sopenharmony_ci	(*data)->bps_bo = bps_bo;
2958c2ecf20Sopenharmony_ci	(*data)->count = 0;
2968c2ecf20Sopenharmony_ci	(*data)->last_reserved = 0;
2978c2ecf20Sopenharmony_ci
2988c2ecf20Sopenharmony_ci	virt->ras_init_done = true;
2998c2ecf20Sopenharmony_ci
3008c2ecf20Sopenharmony_ci	return 0;
3018c2ecf20Sopenharmony_ci}
3028c2ecf20Sopenharmony_ci
3038c2ecf20Sopenharmony_cistatic void amdgpu_virt_ras_release_bp(struct amdgpu_device *adev)
3048c2ecf20Sopenharmony_ci{
3058c2ecf20Sopenharmony_ci	struct amdgpu_virt *virt = &adev->virt;
3068c2ecf20Sopenharmony_ci	struct amdgpu_virt_ras_err_handler_data *data = virt->virt_eh_data;
3078c2ecf20Sopenharmony_ci	struct amdgpu_bo *bo;
3088c2ecf20Sopenharmony_ci	int i;
3098c2ecf20Sopenharmony_ci
3108c2ecf20Sopenharmony_ci	if (!data)
3118c2ecf20Sopenharmony_ci		return;
3128c2ecf20Sopenharmony_ci
3138c2ecf20Sopenharmony_ci	for (i = data->last_reserved - 1; i >= 0; i--) {
3148c2ecf20Sopenharmony_ci		bo = data->bps_bo[i];
3158c2ecf20Sopenharmony_ci		amdgpu_bo_free_kernel(&bo, NULL, NULL);
3168c2ecf20Sopenharmony_ci		data->bps_bo[i] = bo;
3178c2ecf20Sopenharmony_ci		data->last_reserved = i;
3188c2ecf20Sopenharmony_ci	}
3198c2ecf20Sopenharmony_ci}
3208c2ecf20Sopenharmony_ci
3218c2ecf20Sopenharmony_civoid amdgpu_virt_release_ras_err_handler_data(struct amdgpu_device *adev)
3228c2ecf20Sopenharmony_ci{
3238c2ecf20Sopenharmony_ci	struct amdgpu_virt *virt = &adev->virt;
3248c2ecf20Sopenharmony_ci	struct amdgpu_virt_ras_err_handler_data *data = virt->virt_eh_data;
3258c2ecf20Sopenharmony_ci
3268c2ecf20Sopenharmony_ci	virt->ras_init_done = false;
3278c2ecf20Sopenharmony_ci
3288c2ecf20Sopenharmony_ci	if (!data)
3298c2ecf20Sopenharmony_ci		return;
3308c2ecf20Sopenharmony_ci
3318c2ecf20Sopenharmony_ci	amdgpu_virt_ras_release_bp(adev);
3328c2ecf20Sopenharmony_ci
3338c2ecf20Sopenharmony_ci	kfree(data->bps);
3348c2ecf20Sopenharmony_ci	kfree(data->bps_bo);
3358c2ecf20Sopenharmony_ci	kfree(data);
3368c2ecf20Sopenharmony_ci	virt->virt_eh_data = NULL;
3378c2ecf20Sopenharmony_ci}
3388c2ecf20Sopenharmony_ci
3398c2ecf20Sopenharmony_cistatic void amdgpu_virt_ras_add_bps(struct amdgpu_device *adev,
3408c2ecf20Sopenharmony_ci		struct eeprom_table_record *bps, int pages)
3418c2ecf20Sopenharmony_ci{
3428c2ecf20Sopenharmony_ci	struct amdgpu_virt *virt = &adev->virt;
3438c2ecf20Sopenharmony_ci	struct amdgpu_virt_ras_err_handler_data *data = virt->virt_eh_data;
3448c2ecf20Sopenharmony_ci
3458c2ecf20Sopenharmony_ci	if (!data)
3468c2ecf20Sopenharmony_ci		return;
3478c2ecf20Sopenharmony_ci
3488c2ecf20Sopenharmony_ci	memcpy(&data->bps[data->count], bps, pages * sizeof(*data->bps));
3498c2ecf20Sopenharmony_ci	data->count += pages;
3508c2ecf20Sopenharmony_ci}
3518c2ecf20Sopenharmony_ci
3528c2ecf20Sopenharmony_cistatic void amdgpu_virt_ras_reserve_bps(struct amdgpu_device *adev)
3538c2ecf20Sopenharmony_ci{
3548c2ecf20Sopenharmony_ci	struct amdgpu_virt *virt = &adev->virt;
3558c2ecf20Sopenharmony_ci	struct amdgpu_virt_ras_err_handler_data *data = virt->virt_eh_data;
3568c2ecf20Sopenharmony_ci	struct amdgpu_bo *bo = NULL;
3578c2ecf20Sopenharmony_ci	uint64_t bp;
3588c2ecf20Sopenharmony_ci	int i;
3598c2ecf20Sopenharmony_ci
3608c2ecf20Sopenharmony_ci	if (!data)
3618c2ecf20Sopenharmony_ci		return;
3628c2ecf20Sopenharmony_ci
3638c2ecf20Sopenharmony_ci	for (i = data->last_reserved; i < data->count; i++) {
3648c2ecf20Sopenharmony_ci		bp = data->bps[i].retired_page;
3658c2ecf20Sopenharmony_ci
3668c2ecf20Sopenharmony_ci		/* There are two cases of reserve error should be ignored:
3678c2ecf20Sopenharmony_ci		 * 1) a ras bad page has been allocated (used by someone);
3688c2ecf20Sopenharmony_ci		 * 2) a ras bad page has been reserved (duplicate error injection
3698c2ecf20Sopenharmony_ci		 *    for one page);
3708c2ecf20Sopenharmony_ci		 */
3718c2ecf20Sopenharmony_ci		if (amdgpu_bo_create_kernel_at(adev, bp << AMDGPU_GPU_PAGE_SHIFT,
3728c2ecf20Sopenharmony_ci					       AMDGPU_GPU_PAGE_SIZE,
3738c2ecf20Sopenharmony_ci					       AMDGPU_GEM_DOMAIN_VRAM,
3748c2ecf20Sopenharmony_ci					       &bo, NULL))
3758c2ecf20Sopenharmony_ci			DRM_DEBUG("RAS WARN: reserve vram for retired page %llx fail\n", bp);
3768c2ecf20Sopenharmony_ci
3778c2ecf20Sopenharmony_ci		data->bps_bo[i] = bo;
3788c2ecf20Sopenharmony_ci		data->last_reserved = i + 1;
3798c2ecf20Sopenharmony_ci		bo = NULL;
3808c2ecf20Sopenharmony_ci	}
3818c2ecf20Sopenharmony_ci}
3828c2ecf20Sopenharmony_ci
3838c2ecf20Sopenharmony_cistatic bool amdgpu_virt_ras_check_bad_page(struct amdgpu_device *adev,
3848c2ecf20Sopenharmony_ci		uint64_t retired_page)
3858c2ecf20Sopenharmony_ci{
3868c2ecf20Sopenharmony_ci	struct amdgpu_virt *virt = &adev->virt;
3878c2ecf20Sopenharmony_ci	struct amdgpu_virt_ras_err_handler_data *data = virt->virt_eh_data;
3888c2ecf20Sopenharmony_ci	int i;
3898c2ecf20Sopenharmony_ci
3908c2ecf20Sopenharmony_ci	if (!data)
3918c2ecf20Sopenharmony_ci		return true;
3928c2ecf20Sopenharmony_ci
3938c2ecf20Sopenharmony_ci	for (i = 0; i < data->count; i++)
3948c2ecf20Sopenharmony_ci		if (retired_page == data->bps[i].retired_page)
3958c2ecf20Sopenharmony_ci			return true;
3968c2ecf20Sopenharmony_ci
3978c2ecf20Sopenharmony_ci	return false;
3988c2ecf20Sopenharmony_ci}
3998c2ecf20Sopenharmony_ci
4008c2ecf20Sopenharmony_cistatic void amdgpu_virt_add_bad_page(struct amdgpu_device *adev,
4018c2ecf20Sopenharmony_ci		uint64_t bp_block_offset, uint32_t bp_block_size)
4028c2ecf20Sopenharmony_ci{
4038c2ecf20Sopenharmony_ci	struct eeprom_table_record bp;
4048c2ecf20Sopenharmony_ci	uint64_t retired_page;
4058c2ecf20Sopenharmony_ci	uint32_t bp_idx, bp_cnt;
4068c2ecf20Sopenharmony_ci
4078c2ecf20Sopenharmony_ci	if (bp_block_size) {
4088c2ecf20Sopenharmony_ci		bp_cnt = bp_block_size / sizeof(uint64_t);
4098c2ecf20Sopenharmony_ci		for (bp_idx = 0; bp_idx < bp_cnt; bp_idx++) {
4108c2ecf20Sopenharmony_ci			retired_page = *(uint64_t *)(adev->mman.fw_vram_usage_va +
4118c2ecf20Sopenharmony_ci					bp_block_offset + bp_idx * sizeof(uint64_t));
4128c2ecf20Sopenharmony_ci			bp.retired_page = retired_page;
4138c2ecf20Sopenharmony_ci
4148c2ecf20Sopenharmony_ci			if (amdgpu_virt_ras_check_bad_page(adev, retired_page))
4158c2ecf20Sopenharmony_ci				continue;
4168c2ecf20Sopenharmony_ci
4178c2ecf20Sopenharmony_ci			amdgpu_virt_ras_add_bps(adev, &bp, 1);
4188c2ecf20Sopenharmony_ci
4198c2ecf20Sopenharmony_ci			amdgpu_virt_ras_reserve_bps(adev);
4208c2ecf20Sopenharmony_ci		}
4218c2ecf20Sopenharmony_ci	}
4228c2ecf20Sopenharmony_ci}
4238c2ecf20Sopenharmony_ci
4248c2ecf20Sopenharmony_cistatic int amdgpu_virt_read_pf2vf_data(struct amdgpu_device *adev)
4258c2ecf20Sopenharmony_ci{
4268c2ecf20Sopenharmony_ci	struct amd_sriov_msg_pf2vf_info_header *pf2vf_info = adev->virt.fw_reserve.p_pf2vf;
4278c2ecf20Sopenharmony_ci	uint32_t checksum;
4288c2ecf20Sopenharmony_ci	uint32_t checkval;
4298c2ecf20Sopenharmony_ci
4308c2ecf20Sopenharmony_ci	if (adev->virt.fw_reserve.p_pf2vf == NULL)
4318c2ecf20Sopenharmony_ci		return -EINVAL;
4328c2ecf20Sopenharmony_ci
4338c2ecf20Sopenharmony_ci	if (pf2vf_info->size > 1024) {
4348c2ecf20Sopenharmony_ci		DRM_ERROR("invalid pf2vf message size\n");
4358c2ecf20Sopenharmony_ci		return -EINVAL;
4368c2ecf20Sopenharmony_ci	}
4378c2ecf20Sopenharmony_ci
4388c2ecf20Sopenharmony_ci	switch (pf2vf_info->version) {
4398c2ecf20Sopenharmony_ci	case 1:
4408c2ecf20Sopenharmony_ci		checksum = ((struct amdgim_pf2vf_info_v1 *)pf2vf_info)->checksum;
4418c2ecf20Sopenharmony_ci		checkval = amd_sriov_msg_checksum(
4428c2ecf20Sopenharmony_ci			adev->virt.fw_reserve.p_pf2vf, pf2vf_info->size,
4438c2ecf20Sopenharmony_ci			adev->virt.fw_reserve.checksum_key, checksum);
4448c2ecf20Sopenharmony_ci		if (checksum != checkval) {
4458c2ecf20Sopenharmony_ci			DRM_ERROR("invalid pf2vf message\n");
4468c2ecf20Sopenharmony_ci			return -EINVAL;
4478c2ecf20Sopenharmony_ci		}
4488c2ecf20Sopenharmony_ci
4498c2ecf20Sopenharmony_ci		adev->virt.gim_feature =
4508c2ecf20Sopenharmony_ci			((struct amdgim_pf2vf_info_v1 *)pf2vf_info)->feature_flags;
4518c2ecf20Sopenharmony_ci		break;
4528c2ecf20Sopenharmony_ci	case 2:
4538c2ecf20Sopenharmony_ci		/* TODO: missing key, need to add it later */
4548c2ecf20Sopenharmony_ci		checksum = ((struct amd_sriov_msg_pf2vf_info *)pf2vf_info)->checksum;
4558c2ecf20Sopenharmony_ci		checkval = amd_sriov_msg_checksum(
4568c2ecf20Sopenharmony_ci			adev->virt.fw_reserve.p_pf2vf, pf2vf_info->size,
4578c2ecf20Sopenharmony_ci			0, checksum);
4588c2ecf20Sopenharmony_ci		if (checksum != checkval) {
4598c2ecf20Sopenharmony_ci			DRM_ERROR("invalid pf2vf message\n");
4608c2ecf20Sopenharmony_ci			return -EINVAL;
4618c2ecf20Sopenharmony_ci		}
4628c2ecf20Sopenharmony_ci
4638c2ecf20Sopenharmony_ci		adev->virt.vf2pf_update_interval_ms =
4648c2ecf20Sopenharmony_ci			((struct amd_sriov_msg_pf2vf_info *)pf2vf_info)->vf2pf_update_interval_ms;
4658c2ecf20Sopenharmony_ci		adev->virt.gim_feature =
4668c2ecf20Sopenharmony_ci			((struct amd_sriov_msg_pf2vf_info *)pf2vf_info)->feature_flags.all;
4678c2ecf20Sopenharmony_ci
4688c2ecf20Sopenharmony_ci		break;
4698c2ecf20Sopenharmony_ci	default:
4708c2ecf20Sopenharmony_ci		DRM_ERROR("invalid pf2vf version\n");
4718c2ecf20Sopenharmony_ci		return -EINVAL;
4728c2ecf20Sopenharmony_ci	}
4738c2ecf20Sopenharmony_ci
4748c2ecf20Sopenharmony_ci	/* correct too large or too little interval value */
4758c2ecf20Sopenharmony_ci	if (adev->virt.vf2pf_update_interval_ms < 200 || adev->virt.vf2pf_update_interval_ms > 10000)
4768c2ecf20Sopenharmony_ci		adev->virt.vf2pf_update_interval_ms = 2000;
4778c2ecf20Sopenharmony_ci
4788c2ecf20Sopenharmony_ci	return 0;
4798c2ecf20Sopenharmony_ci}
4808c2ecf20Sopenharmony_ci
4818c2ecf20Sopenharmony_cistatic void amdgpu_virt_populate_vf2pf_ucode_info(struct amdgpu_device *adev)
4828c2ecf20Sopenharmony_ci{
4838c2ecf20Sopenharmony_ci	struct amd_sriov_msg_vf2pf_info *vf2pf_info;
4848c2ecf20Sopenharmony_ci	vf2pf_info = (struct amd_sriov_msg_vf2pf_info *) adev->virt.fw_reserve.p_vf2pf;
4858c2ecf20Sopenharmony_ci
4868c2ecf20Sopenharmony_ci	if (adev->virt.fw_reserve.p_vf2pf == NULL)
4878c2ecf20Sopenharmony_ci		return;
4888c2ecf20Sopenharmony_ci
4898c2ecf20Sopenharmony_ci	POPULATE_UCODE_INFO(vf2pf_info, AMD_SRIOV_UCODE_ID_VCE,      adev->vce.fw_version);
4908c2ecf20Sopenharmony_ci	POPULATE_UCODE_INFO(vf2pf_info, AMD_SRIOV_UCODE_ID_UVD,      adev->uvd.fw_version);
4918c2ecf20Sopenharmony_ci	POPULATE_UCODE_INFO(vf2pf_info, AMD_SRIOV_UCODE_ID_MC,       adev->gmc.fw_version);
4928c2ecf20Sopenharmony_ci	POPULATE_UCODE_INFO(vf2pf_info, AMD_SRIOV_UCODE_ID_ME,       adev->gfx.me_fw_version);
4938c2ecf20Sopenharmony_ci	POPULATE_UCODE_INFO(vf2pf_info, AMD_SRIOV_UCODE_ID_PFP,      adev->gfx.pfp_fw_version);
4948c2ecf20Sopenharmony_ci	POPULATE_UCODE_INFO(vf2pf_info, AMD_SRIOV_UCODE_ID_CE,       adev->gfx.ce_fw_version);
4958c2ecf20Sopenharmony_ci	POPULATE_UCODE_INFO(vf2pf_info, AMD_SRIOV_UCODE_ID_RLC,      adev->gfx.rlc_fw_version);
4968c2ecf20Sopenharmony_ci	POPULATE_UCODE_INFO(vf2pf_info, AMD_SRIOV_UCODE_ID_RLC_SRLC, adev->gfx.rlc_srlc_fw_version);
4978c2ecf20Sopenharmony_ci	POPULATE_UCODE_INFO(vf2pf_info, AMD_SRIOV_UCODE_ID_RLC_SRLG, adev->gfx.rlc_srlg_fw_version);
4988c2ecf20Sopenharmony_ci	POPULATE_UCODE_INFO(vf2pf_info, AMD_SRIOV_UCODE_ID_RLC_SRLS, adev->gfx.rlc_srls_fw_version);
4998c2ecf20Sopenharmony_ci	POPULATE_UCODE_INFO(vf2pf_info, AMD_SRIOV_UCODE_ID_MEC,      adev->gfx.mec_fw_version);
5008c2ecf20Sopenharmony_ci	POPULATE_UCODE_INFO(vf2pf_info, AMD_SRIOV_UCODE_ID_MEC2,     adev->gfx.mec2_fw_version);
5018c2ecf20Sopenharmony_ci	POPULATE_UCODE_INFO(vf2pf_info, AMD_SRIOV_UCODE_ID_SOS,      adev->psp.sos_fw_version);
5028c2ecf20Sopenharmony_ci	POPULATE_UCODE_INFO(vf2pf_info, AMD_SRIOV_UCODE_ID_ASD,      adev->psp.asd_fw_version);
5038c2ecf20Sopenharmony_ci	POPULATE_UCODE_INFO(vf2pf_info, AMD_SRIOV_UCODE_ID_TA_RAS,   adev->psp.ta_ras_ucode_version);
5048c2ecf20Sopenharmony_ci	POPULATE_UCODE_INFO(vf2pf_info, AMD_SRIOV_UCODE_ID_TA_XGMI,  adev->psp.ta_xgmi_ucode_version);
5058c2ecf20Sopenharmony_ci	POPULATE_UCODE_INFO(vf2pf_info, AMD_SRIOV_UCODE_ID_SMC,      adev->pm.fw_version);
5068c2ecf20Sopenharmony_ci	POPULATE_UCODE_INFO(vf2pf_info, AMD_SRIOV_UCODE_ID_SDMA,     adev->sdma.instance[0].fw_version);
5078c2ecf20Sopenharmony_ci	POPULATE_UCODE_INFO(vf2pf_info, AMD_SRIOV_UCODE_ID_SDMA2,    adev->sdma.instance[1].fw_version);
5088c2ecf20Sopenharmony_ci	POPULATE_UCODE_INFO(vf2pf_info, AMD_SRIOV_UCODE_ID_VCN,      adev->vcn.fw_version);
5098c2ecf20Sopenharmony_ci	POPULATE_UCODE_INFO(vf2pf_info, AMD_SRIOV_UCODE_ID_DMCU,     adev->dm.dmcu_fw_version);
5108c2ecf20Sopenharmony_ci}
5118c2ecf20Sopenharmony_ci
5128c2ecf20Sopenharmony_cistatic int amdgpu_virt_write_vf2pf_data(struct amdgpu_device *adev)
5138c2ecf20Sopenharmony_ci{
5148c2ecf20Sopenharmony_ci	struct amd_sriov_msg_vf2pf_info *vf2pf_info;
5158c2ecf20Sopenharmony_ci	struct ttm_resource_manager *vram_man = ttm_manager_type(&adev->mman.bdev, TTM_PL_VRAM);
5168c2ecf20Sopenharmony_ci
5178c2ecf20Sopenharmony_ci	vf2pf_info = (struct amd_sriov_msg_vf2pf_info *) adev->virt.fw_reserve.p_vf2pf;
5188c2ecf20Sopenharmony_ci
5198c2ecf20Sopenharmony_ci	if (adev->virt.fw_reserve.p_vf2pf == NULL)
5208c2ecf20Sopenharmony_ci		return -EINVAL;
5218c2ecf20Sopenharmony_ci
5228c2ecf20Sopenharmony_ci	memset(vf2pf_info, 0, sizeof(struct amd_sriov_msg_vf2pf_info));
5238c2ecf20Sopenharmony_ci
5248c2ecf20Sopenharmony_ci	vf2pf_info->header.size = sizeof(struct amd_sriov_msg_vf2pf_info);
5258c2ecf20Sopenharmony_ci	vf2pf_info->header.version = AMD_SRIOV_MSG_FW_VRAM_VF2PF_VER;
5268c2ecf20Sopenharmony_ci
5278c2ecf20Sopenharmony_ci#ifdef MODULE
5288c2ecf20Sopenharmony_ci	if (THIS_MODULE->version != NULL)
5298c2ecf20Sopenharmony_ci		strcpy(vf2pf_info->driver_version, THIS_MODULE->version);
5308c2ecf20Sopenharmony_ci	else
5318c2ecf20Sopenharmony_ci#endif
5328c2ecf20Sopenharmony_ci		strcpy(vf2pf_info->driver_version, "N/A");
5338c2ecf20Sopenharmony_ci
5348c2ecf20Sopenharmony_ci	vf2pf_info->pf2vf_version_required = 0; // no requirement, guest understands all
5358c2ecf20Sopenharmony_ci	vf2pf_info->driver_cert = 0;
5368c2ecf20Sopenharmony_ci	vf2pf_info->os_info.all = 0;
5378c2ecf20Sopenharmony_ci
5388c2ecf20Sopenharmony_ci	vf2pf_info->fb_usage = amdgpu_vram_mgr_usage(vram_man) >> 20;
5398c2ecf20Sopenharmony_ci	vf2pf_info->fb_vis_usage = amdgpu_vram_mgr_vis_usage(vram_man) >> 20;
5408c2ecf20Sopenharmony_ci	vf2pf_info->fb_size = adev->gmc.real_vram_size >> 20;
5418c2ecf20Sopenharmony_ci	vf2pf_info->fb_vis_size = adev->gmc.visible_vram_size >> 20;
5428c2ecf20Sopenharmony_ci
5438c2ecf20Sopenharmony_ci	amdgpu_virt_populate_vf2pf_ucode_info(adev);
5448c2ecf20Sopenharmony_ci
5458c2ecf20Sopenharmony_ci	/* TODO: read dynamic info */
5468c2ecf20Sopenharmony_ci	vf2pf_info->gfx_usage = 0;
5478c2ecf20Sopenharmony_ci	vf2pf_info->compute_usage = 0;
5488c2ecf20Sopenharmony_ci	vf2pf_info->encode_usage = 0;
5498c2ecf20Sopenharmony_ci	vf2pf_info->decode_usage = 0;
5508c2ecf20Sopenharmony_ci
5518c2ecf20Sopenharmony_ci	vf2pf_info->checksum =
5528c2ecf20Sopenharmony_ci		amd_sriov_msg_checksum(
5538c2ecf20Sopenharmony_ci		vf2pf_info, vf2pf_info->header.size, 0, 0);
5548c2ecf20Sopenharmony_ci
5558c2ecf20Sopenharmony_ci	return 0;
5568c2ecf20Sopenharmony_ci}
5578c2ecf20Sopenharmony_ci
5588c2ecf20Sopenharmony_civoid amdgpu_virt_update_vf2pf_work_item(struct work_struct *work)
5598c2ecf20Sopenharmony_ci{
5608c2ecf20Sopenharmony_ci	struct amdgpu_device *adev = container_of(work, struct amdgpu_device, virt.vf2pf_work.work);
5618c2ecf20Sopenharmony_ci	int ret;
5628c2ecf20Sopenharmony_ci
5638c2ecf20Sopenharmony_ci	ret = amdgpu_virt_read_pf2vf_data(adev);
5648c2ecf20Sopenharmony_ci	if (ret)
5658c2ecf20Sopenharmony_ci		goto out;
5668c2ecf20Sopenharmony_ci	amdgpu_virt_write_vf2pf_data(adev);
5678c2ecf20Sopenharmony_ci
5688c2ecf20Sopenharmony_ciout:
5698c2ecf20Sopenharmony_ci	schedule_delayed_work(&(adev->virt.vf2pf_work), adev->virt.vf2pf_update_interval_ms);
5708c2ecf20Sopenharmony_ci}
5718c2ecf20Sopenharmony_ci
5728c2ecf20Sopenharmony_civoid amdgpu_virt_fini_data_exchange(struct amdgpu_device *adev)
5738c2ecf20Sopenharmony_ci{
5748c2ecf20Sopenharmony_ci	if (adev->virt.vf2pf_update_interval_ms != 0) {
5758c2ecf20Sopenharmony_ci		DRM_INFO("clean up the vf2pf work item\n");
5768c2ecf20Sopenharmony_ci		flush_delayed_work(&adev->virt.vf2pf_work);
5778c2ecf20Sopenharmony_ci		cancel_delayed_work_sync(&adev->virt.vf2pf_work);
5788c2ecf20Sopenharmony_ci	}
5798c2ecf20Sopenharmony_ci}
5808c2ecf20Sopenharmony_ci
5818c2ecf20Sopenharmony_civoid amdgpu_virt_init_data_exchange(struct amdgpu_device *adev)
5828c2ecf20Sopenharmony_ci{
5838c2ecf20Sopenharmony_ci	adev->virt.fw_reserve.p_pf2vf = NULL;
5848c2ecf20Sopenharmony_ci	adev->virt.fw_reserve.p_vf2pf = NULL;
5858c2ecf20Sopenharmony_ci	adev->virt.vf2pf_update_interval_ms = 0;
5868c2ecf20Sopenharmony_ci
5878c2ecf20Sopenharmony_ci	if (adev->mman.fw_vram_usage_va != NULL) {
5888c2ecf20Sopenharmony_ci		/* go through this logic in ip_init and reset to init workqueue*/
5898c2ecf20Sopenharmony_ci		amdgpu_virt_exchange_data(adev);
5908c2ecf20Sopenharmony_ci
5918c2ecf20Sopenharmony_ci		INIT_DELAYED_WORK(&adev->virt.vf2pf_work, amdgpu_virt_update_vf2pf_work_item);
5928c2ecf20Sopenharmony_ci		schedule_delayed_work(&(adev->virt.vf2pf_work), msecs_to_jiffies(adev->virt.vf2pf_update_interval_ms));
5938c2ecf20Sopenharmony_ci	} else if (adev->bios != NULL) {
5948c2ecf20Sopenharmony_ci		/* got through this logic in early init stage to get necessary flags, e.g. rlcg_acc related*/
5958c2ecf20Sopenharmony_ci		adev->virt.fw_reserve.p_pf2vf =
5968c2ecf20Sopenharmony_ci			(struct amd_sriov_msg_pf2vf_info_header *)
5978c2ecf20Sopenharmony_ci			(adev->bios + (AMD_SRIOV_MSG_PF2VF_OFFSET_KB << 10));
5988c2ecf20Sopenharmony_ci
5998c2ecf20Sopenharmony_ci		amdgpu_virt_read_pf2vf_data(adev);
6008c2ecf20Sopenharmony_ci	}
6018c2ecf20Sopenharmony_ci}
6028c2ecf20Sopenharmony_ci
6038c2ecf20Sopenharmony_ci
6048c2ecf20Sopenharmony_civoid amdgpu_virt_exchange_data(struct amdgpu_device *adev)
6058c2ecf20Sopenharmony_ci{
6068c2ecf20Sopenharmony_ci	uint64_t bp_block_offset = 0;
6078c2ecf20Sopenharmony_ci	uint32_t bp_block_size = 0;
6088c2ecf20Sopenharmony_ci	struct amd_sriov_msg_pf2vf_info *pf2vf_v2 = NULL;
6098c2ecf20Sopenharmony_ci
6108c2ecf20Sopenharmony_ci	if (adev->mman.fw_vram_usage_va != NULL) {
6118c2ecf20Sopenharmony_ci
6128c2ecf20Sopenharmony_ci		adev->virt.fw_reserve.p_pf2vf =
6138c2ecf20Sopenharmony_ci			(struct amd_sriov_msg_pf2vf_info_header *)
6148c2ecf20Sopenharmony_ci			(adev->mman.fw_vram_usage_va + (AMD_SRIOV_MSG_PF2VF_OFFSET_KB << 10));
6158c2ecf20Sopenharmony_ci		adev->virt.fw_reserve.p_vf2pf =
6168c2ecf20Sopenharmony_ci			(struct amd_sriov_msg_vf2pf_info_header *)
6178c2ecf20Sopenharmony_ci			(adev->mman.fw_vram_usage_va + (AMD_SRIOV_MSG_VF2PF_OFFSET_KB << 10));
6188c2ecf20Sopenharmony_ci
6198c2ecf20Sopenharmony_ci		amdgpu_virt_read_pf2vf_data(adev);
6208c2ecf20Sopenharmony_ci		amdgpu_virt_write_vf2pf_data(adev);
6218c2ecf20Sopenharmony_ci
6228c2ecf20Sopenharmony_ci		/* bad page handling for version 2 */
6238c2ecf20Sopenharmony_ci		if (adev->virt.fw_reserve.p_pf2vf->version == 2) {
6248c2ecf20Sopenharmony_ci				pf2vf_v2 = (struct amd_sriov_msg_pf2vf_info *)adev->virt.fw_reserve.p_pf2vf;
6258c2ecf20Sopenharmony_ci
6268c2ecf20Sopenharmony_ci				bp_block_offset = ((uint64_t)pf2vf_v2->bp_block_offset_low & 0xFFFFFFFF) |
6278c2ecf20Sopenharmony_ci						((((uint64_t)pf2vf_v2->bp_block_offset_high) << 32) & 0xFFFFFFFF00000000);
6288c2ecf20Sopenharmony_ci				bp_block_size = pf2vf_v2->bp_block_size;
6298c2ecf20Sopenharmony_ci
6308c2ecf20Sopenharmony_ci				if (bp_block_size && !adev->virt.ras_init_done)
6318c2ecf20Sopenharmony_ci					amdgpu_virt_init_ras_err_handler_data(adev);
6328c2ecf20Sopenharmony_ci
6338c2ecf20Sopenharmony_ci				if (adev->virt.ras_init_done)
6348c2ecf20Sopenharmony_ci					amdgpu_virt_add_bad_page(adev, bp_block_offset, bp_block_size);
6358c2ecf20Sopenharmony_ci			}
6368c2ecf20Sopenharmony_ci	}
6378c2ecf20Sopenharmony_ci}
6388c2ecf20Sopenharmony_ci
6398c2ecf20Sopenharmony_ci
6408c2ecf20Sopenharmony_civoid amdgpu_detect_virtualization(struct amdgpu_device *adev)
6418c2ecf20Sopenharmony_ci{
6428c2ecf20Sopenharmony_ci	uint32_t reg;
6438c2ecf20Sopenharmony_ci
6448c2ecf20Sopenharmony_ci	switch (adev->asic_type) {
6458c2ecf20Sopenharmony_ci	case CHIP_TONGA:
6468c2ecf20Sopenharmony_ci	case CHIP_FIJI:
6478c2ecf20Sopenharmony_ci		reg = RREG32(mmBIF_IOV_FUNC_IDENTIFIER);
6488c2ecf20Sopenharmony_ci		break;
6498c2ecf20Sopenharmony_ci	case CHIP_VEGA10:
6508c2ecf20Sopenharmony_ci	case CHIP_VEGA20:
6518c2ecf20Sopenharmony_ci	case CHIP_NAVI10:
6528c2ecf20Sopenharmony_ci	case CHIP_NAVI12:
6538c2ecf20Sopenharmony_ci	case CHIP_SIENNA_CICHLID:
6548c2ecf20Sopenharmony_ci	case CHIP_ARCTURUS:
6558c2ecf20Sopenharmony_ci		reg = RREG32(mmRCC_IOV_FUNC_IDENTIFIER);
6568c2ecf20Sopenharmony_ci		break;
6578c2ecf20Sopenharmony_ci	default: /* other chip doesn't support SRIOV */
6588c2ecf20Sopenharmony_ci		reg = 0;
6598c2ecf20Sopenharmony_ci		break;
6608c2ecf20Sopenharmony_ci	}
6618c2ecf20Sopenharmony_ci
6628c2ecf20Sopenharmony_ci	if (reg & 1)
6638c2ecf20Sopenharmony_ci		adev->virt.caps |= AMDGPU_SRIOV_CAPS_IS_VF;
6648c2ecf20Sopenharmony_ci
6658c2ecf20Sopenharmony_ci	if (reg & 0x80000000)
6668c2ecf20Sopenharmony_ci		adev->virt.caps |= AMDGPU_SRIOV_CAPS_ENABLE_IOV;
6678c2ecf20Sopenharmony_ci
6688c2ecf20Sopenharmony_ci	if (!reg) {
6698c2ecf20Sopenharmony_ci		if (is_virtual_machine())	/* passthrough mode exclus sriov mod */
6708c2ecf20Sopenharmony_ci			adev->virt.caps |= AMDGPU_PASSTHROUGH_MODE;
6718c2ecf20Sopenharmony_ci	}
6728c2ecf20Sopenharmony_ci
6738c2ecf20Sopenharmony_ci	if (amdgpu_sriov_vf(adev) && adev->asic_type == CHIP_SIENNA_CICHLID)
6748c2ecf20Sopenharmony_ci		/* VF MMIO access (except mailbox range) from CPU
6758c2ecf20Sopenharmony_ci		 * will be blocked during sriov runtime
6768c2ecf20Sopenharmony_ci		 */
6778c2ecf20Sopenharmony_ci		adev->virt.caps |= AMDGPU_VF_MMIO_ACCESS_PROTECT;
6788c2ecf20Sopenharmony_ci
6798c2ecf20Sopenharmony_ci	/* we have the ability to check now */
6808c2ecf20Sopenharmony_ci	if (amdgpu_sriov_vf(adev)) {
6818c2ecf20Sopenharmony_ci		switch (adev->asic_type) {
6828c2ecf20Sopenharmony_ci		case CHIP_TONGA:
6838c2ecf20Sopenharmony_ci		case CHIP_FIJI:
6848c2ecf20Sopenharmony_ci			vi_set_virt_ops(adev);
6858c2ecf20Sopenharmony_ci			break;
6868c2ecf20Sopenharmony_ci		case CHIP_VEGA10:
6878c2ecf20Sopenharmony_ci		case CHIP_VEGA20:
6888c2ecf20Sopenharmony_ci		case CHIP_ARCTURUS:
6898c2ecf20Sopenharmony_ci			soc15_set_virt_ops(adev);
6908c2ecf20Sopenharmony_ci			break;
6918c2ecf20Sopenharmony_ci		case CHIP_NAVI10:
6928c2ecf20Sopenharmony_ci		case CHIP_NAVI12:
6938c2ecf20Sopenharmony_ci		case CHIP_SIENNA_CICHLID:
6948c2ecf20Sopenharmony_ci			nv_set_virt_ops(adev);
6958c2ecf20Sopenharmony_ci			/* try send GPU_INIT_DATA request to host */
6968c2ecf20Sopenharmony_ci			amdgpu_virt_request_init_data(adev);
6978c2ecf20Sopenharmony_ci			break;
6988c2ecf20Sopenharmony_ci		default: /* other chip doesn't support SRIOV */
6998c2ecf20Sopenharmony_ci			DRM_ERROR("Unknown asic type: %d!\n", adev->asic_type);
7008c2ecf20Sopenharmony_ci			break;
7018c2ecf20Sopenharmony_ci		}
7028c2ecf20Sopenharmony_ci	}
7038c2ecf20Sopenharmony_ci}
7048c2ecf20Sopenharmony_ci
7058c2ecf20Sopenharmony_cistatic bool amdgpu_virt_access_debugfs_is_mmio(struct amdgpu_device *adev)
7068c2ecf20Sopenharmony_ci{
7078c2ecf20Sopenharmony_ci	return amdgpu_sriov_is_debug(adev) ? true : false;
7088c2ecf20Sopenharmony_ci}
7098c2ecf20Sopenharmony_ci
7108c2ecf20Sopenharmony_cistatic bool amdgpu_virt_access_debugfs_is_kiq(struct amdgpu_device *adev)
7118c2ecf20Sopenharmony_ci{
7128c2ecf20Sopenharmony_ci	return amdgpu_sriov_is_normal(adev) ? true : false;
7138c2ecf20Sopenharmony_ci}
7148c2ecf20Sopenharmony_ci
7158c2ecf20Sopenharmony_ciint amdgpu_virt_enable_access_debugfs(struct amdgpu_device *adev)
7168c2ecf20Sopenharmony_ci{
7178c2ecf20Sopenharmony_ci	if (!amdgpu_sriov_vf(adev) ||
7188c2ecf20Sopenharmony_ci	    amdgpu_virt_access_debugfs_is_kiq(adev))
7198c2ecf20Sopenharmony_ci		return 0;
7208c2ecf20Sopenharmony_ci
7218c2ecf20Sopenharmony_ci	if (amdgpu_virt_access_debugfs_is_mmio(adev))
7228c2ecf20Sopenharmony_ci		adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME;
7238c2ecf20Sopenharmony_ci	else
7248c2ecf20Sopenharmony_ci		return -EPERM;
7258c2ecf20Sopenharmony_ci
7268c2ecf20Sopenharmony_ci	return 0;
7278c2ecf20Sopenharmony_ci}
7288c2ecf20Sopenharmony_ci
7298c2ecf20Sopenharmony_civoid amdgpu_virt_disable_access_debugfs(struct amdgpu_device *adev)
7308c2ecf20Sopenharmony_ci{
7318c2ecf20Sopenharmony_ci	if (amdgpu_sriov_vf(adev))
7328c2ecf20Sopenharmony_ci		adev->virt.caps |= AMDGPU_SRIOV_CAPS_RUNTIME;
7338c2ecf20Sopenharmony_ci}
7348c2ecf20Sopenharmony_ci
7358c2ecf20Sopenharmony_cienum amdgpu_sriov_vf_mode amdgpu_virt_get_sriov_vf_mode(struct amdgpu_device *adev)
7368c2ecf20Sopenharmony_ci{
7378c2ecf20Sopenharmony_ci	enum amdgpu_sriov_vf_mode mode;
7388c2ecf20Sopenharmony_ci
7398c2ecf20Sopenharmony_ci	if (amdgpu_sriov_vf(adev)) {
7408c2ecf20Sopenharmony_ci		if (amdgpu_sriov_is_pp_one_vf(adev))
7418c2ecf20Sopenharmony_ci			mode = SRIOV_VF_MODE_ONE_VF;
7428c2ecf20Sopenharmony_ci		else
7438c2ecf20Sopenharmony_ci			mode = SRIOV_VF_MODE_MULTI_VF;
7448c2ecf20Sopenharmony_ci	} else {
7458c2ecf20Sopenharmony_ci		mode = SRIOV_VF_MODE_BARE_METAL;
7468c2ecf20Sopenharmony_ci	}
7478c2ecf20Sopenharmony_ci
7488c2ecf20Sopenharmony_ci	return mode;
7498c2ecf20Sopenharmony_ci}
750