18c2ecf20Sopenharmony_ci/*
28c2ecf20Sopenharmony_ci * Copyright (C) 2019  Advanced Micro Devices, Inc.
38c2ecf20Sopenharmony_ci *
48c2ecf20Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a
58c2ecf20Sopenharmony_ci * copy of this software and associated documentation files (the "Software"),
68c2ecf20Sopenharmony_ci * to deal in the Software without restriction, including without limitation
78c2ecf20Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense,
88c2ecf20Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the
98c2ecf20Sopenharmony_ci * Software is furnished to do so, subject to the following conditions:
108c2ecf20Sopenharmony_ci *
118c2ecf20Sopenharmony_ci * The above copyright notice and this permission notice shall be included
128c2ecf20Sopenharmony_ci * in all copies or substantial portions of the Software.
138c2ecf20Sopenharmony_ci *
148c2ecf20Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
158c2ecf20Sopenharmony_ci * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
168c2ecf20Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
178c2ecf20Sopenharmony_ci * THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN
188c2ecf20Sopenharmony_ci * AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
198c2ecf20Sopenharmony_ci * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
208c2ecf20Sopenharmony_ci */
218c2ecf20Sopenharmony_ci
228c2ecf20Sopenharmony_ci#include "amdgpu.h"
238c2ecf20Sopenharmony_ci#include "amdgpu_ras.h"
248c2ecf20Sopenharmony_ci
258c2ecf20Sopenharmony_ciint amdgpu_nbio_ras_late_init(struct amdgpu_device *adev)
268c2ecf20Sopenharmony_ci{
278c2ecf20Sopenharmony_ci	int r;
288c2ecf20Sopenharmony_ci	struct ras_ih_if ih_info = {
298c2ecf20Sopenharmony_ci		.cb = NULL,
308c2ecf20Sopenharmony_ci	};
318c2ecf20Sopenharmony_ci	struct ras_fs_if fs_info = {
328c2ecf20Sopenharmony_ci		.sysfs_name = "pcie_bif_err_count",
338c2ecf20Sopenharmony_ci	};
348c2ecf20Sopenharmony_ci
358c2ecf20Sopenharmony_ci	if (!adev->nbio.ras_if) {
368c2ecf20Sopenharmony_ci		adev->nbio.ras_if = kmalloc(sizeof(struct ras_common_if), GFP_KERNEL);
378c2ecf20Sopenharmony_ci		if (!adev->nbio.ras_if)
388c2ecf20Sopenharmony_ci			return -ENOMEM;
398c2ecf20Sopenharmony_ci		adev->nbio.ras_if->block = AMDGPU_RAS_BLOCK__PCIE_BIF;
408c2ecf20Sopenharmony_ci		adev->nbio.ras_if->type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE;
418c2ecf20Sopenharmony_ci		adev->nbio.ras_if->sub_block_index = 0;
428c2ecf20Sopenharmony_ci		strcpy(adev->nbio.ras_if->name, "pcie_bif");
438c2ecf20Sopenharmony_ci	}
448c2ecf20Sopenharmony_ci	ih_info.head = fs_info.head = *adev->nbio.ras_if;
458c2ecf20Sopenharmony_ci	r = amdgpu_ras_late_init(adev, adev->nbio.ras_if,
468c2ecf20Sopenharmony_ci				 &fs_info, &ih_info);
478c2ecf20Sopenharmony_ci	if (r)
488c2ecf20Sopenharmony_ci		goto free;
498c2ecf20Sopenharmony_ci
508c2ecf20Sopenharmony_ci	if (amdgpu_ras_is_supported(adev, adev->nbio.ras_if->block)) {
518c2ecf20Sopenharmony_ci		r = amdgpu_irq_get(adev, &adev->nbio.ras_controller_irq, 0);
528c2ecf20Sopenharmony_ci		if (r)
538c2ecf20Sopenharmony_ci			goto late_fini;
548c2ecf20Sopenharmony_ci		r = amdgpu_irq_get(adev, &adev->nbio.ras_err_event_athub_irq, 0);
558c2ecf20Sopenharmony_ci		if (r)
568c2ecf20Sopenharmony_ci			goto late_fini;
578c2ecf20Sopenharmony_ci	} else {
588c2ecf20Sopenharmony_ci		r = 0;
598c2ecf20Sopenharmony_ci		goto free;
608c2ecf20Sopenharmony_ci	}
618c2ecf20Sopenharmony_ci
628c2ecf20Sopenharmony_ci	return 0;
638c2ecf20Sopenharmony_cilate_fini:
648c2ecf20Sopenharmony_ci	amdgpu_ras_late_fini(adev, adev->nbio.ras_if, &ih_info);
658c2ecf20Sopenharmony_cifree:
668c2ecf20Sopenharmony_ci	kfree(adev->nbio.ras_if);
678c2ecf20Sopenharmony_ci	adev->nbio.ras_if = NULL;
688c2ecf20Sopenharmony_ci	return r;
698c2ecf20Sopenharmony_ci}
708c2ecf20Sopenharmony_ci
718c2ecf20Sopenharmony_civoid amdgpu_nbio_ras_fini(struct amdgpu_device *adev)
728c2ecf20Sopenharmony_ci{
738c2ecf20Sopenharmony_ci	if (amdgpu_ras_is_supported(adev, AMDGPU_RAS_BLOCK__PCIE_BIF) &&
748c2ecf20Sopenharmony_ci			adev->nbio.ras_if) {
758c2ecf20Sopenharmony_ci		struct ras_common_if *ras_if = adev->nbio.ras_if;
768c2ecf20Sopenharmony_ci		struct ras_ih_if ih_info = {
778c2ecf20Sopenharmony_ci			.cb = NULL,
788c2ecf20Sopenharmony_ci		};
798c2ecf20Sopenharmony_ci
808c2ecf20Sopenharmony_ci		amdgpu_ras_late_fini(adev, ras_if, &ih_info);
818c2ecf20Sopenharmony_ci		kfree(ras_if);
828c2ecf20Sopenharmony_ci	}
838c2ecf20Sopenharmony_ci}
84