18c2ecf20Sopenharmony_ci/* 28c2ecf20Sopenharmony_ci * Copyright 2014 Advanced Micro Devices, Inc. 38c2ecf20Sopenharmony_ci * 48c2ecf20Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a 58c2ecf20Sopenharmony_ci * copy of this software and associated documentation files (the "Software"), 68c2ecf20Sopenharmony_ci * to deal in the Software without restriction, including without limitation 78c2ecf20Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense, 88c2ecf20Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the 98c2ecf20Sopenharmony_ci * Software is furnished to do so, subject to the following conditions: 108c2ecf20Sopenharmony_ci * 118c2ecf20Sopenharmony_ci * The above copyright notice and this permission notice shall be included in 128c2ecf20Sopenharmony_ci * all copies or substantial portions of the Software. 138c2ecf20Sopenharmony_ci * 148c2ecf20Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 158c2ecf20Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 168c2ecf20Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 178c2ecf20Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 188c2ecf20Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 198c2ecf20Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 208c2ecf20Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE. 218c2ecf20Sopenharmony_ci * 228c2ecf20Sopenharmony_ci */ 238c2ecf20Sopenharmony_ci 248c2ecf20Sopenharmony_ci#ifndef __AMDGPU_IH_H__ 258c2ecf20Sopenharmony_ci#define __AMDGPU_IH_H__ 268c2ecf20Sopenharmony_ci 278c2ecf20Sopenharmony_ci/* Maximum number of IVs processed at once */ 288c2ecf20Sopenharmony_ci#define AMDGPU_IH_MAX_NUM_IVS 32 298c2ecf20Sopenharmony_ci 308c2ecf20Sopenharmony_cistruct amdgpu_device; 318c2ecf20Sopenharmony_cistruct amdgpu_iv_entry; 328c2ecf20Sopenharmony_ci 338c2ecf20Sopenharmony_ci/* 348c2ecf20Sopenharmony_ci * R6xx+ IH ring 358c2ecf20Sopenharmony_ci */ 368c2ecf20Sopenharmony_cistruct amdgpu_ih_ring { 378c2ecf20Sopenharmony_ci unsigned ring_size; 388c2ecf20Sopenharmony_ci uint32_t ptr_mask; 398c2ecf20Sopenharmony_ci u32 doorbell_index; 408c2ecf20Sopenharmony_ci bool use_doorbell; 418c2ecf20Sopenharmony_ci bool use_bus_addr; 428c2ecf20Sopenharmony_ci 438c2ecf20Sopenharmony_ci struct amdgpu_bo *ring_obj; 448c2ecf20Sopenharmony_ci volatile uint32_t *ring; 458c2ecf20Sopenharmony_ci uint64_t gpu_addr; 468c2ecf20Sopenharmony_ci 478c2ecf20Sopenharmony_ci uint64_t wptr_addr; 488c2ecf20Sopenharmony_ci volatile uint32_t *wptr_cpu; 498c2ecf20Sopenharmony_ci 508c2ecf20Sopenharmony_ci uint64_t rptr_addr; 518c2ecf20Sopenharmony_ci volatile uint32_t *rptr_cpu; 528c2ecf20Sopenharmony_ci 538c2ecf20Sopenharmony_ci bool enabled; 548c2ecf20Sopenharmony_ci unsigned rptr; 558c2ecf20Sopenharmony_ci atomic_t lock; 568c2ecf20Sopenharmony_ci}; 578c2ecf20Sopenharmony_ci 588c2ecf20Sopenharmony_ci/* provided by the ih block */ 598c2ecf20Sopenharmony_cistruct amdgpu_ih_funcs { 608c2ecf20Sopenharmony_ci /* ring read/write ptr handling, called from interrupt context */ 618c2ecf20Sopenharmony_ci u32 (*get_wptr)(struct amdgpu_device *adev, struct amdgpu_ih_ring *ih); 628c2ecf20Sopenharmony_ci void (*decode_iv)(struct amdgpu_device *adev, struct amdgpu_ih_ring *ih, 638c2ecf20Sopenharmony_ci struct amdgpu_iv_entry *entry); 648c2ecf20Sopenharmony_ci void (*set_rptr)(struct amdgpu_device *adev, struct amdgpu_ih_ring *ih); 658c2ecf20Sopenharmony_ci}; 668c2ecf20Sopenharmony_ci 678c2ecf20Sopenharmony_ci#define amdgpu_ih_get_wptr(adev, ih) (adev)->irq.ih_funcs->get_wptr((adev), (ih)) 688c2ecf20Sopenharmony_ci#define amdgpu_ih_decode_iv(adev, iv) \ 698c2ecf20Sopenharmony_ci (adev)->irq.ih_funcs->decode_iv((adev), (ih), (iv)) 708c2ecf20Sopenharmony_ci#define amdgpu_ih_set_rptr(adev, ih) (adev)->irq.ih_funcs->set_rptr((adev), (ih)) 718c2ecf20Sopenharmony_ci 728c2ecf20Sopenharmony_ciint amdgpu_ih_ring_init(struct amdgpu_device *adev, struct amdgpu_ih_ring *ih, 738c2ecf20Sopenharmony_ci unsigned ring_size, bool use_bus_addr); 748c2ecf20Sopenharmony_civoid amdgpu_ih_ring_fini(struct amdgpu_device *adev, struct amdgpu_ih_ring *ih); 758c2ecf20Sopenharmony_ciint amdgpu_ih_process(struct amdgpu_device *adev, struct amdgpu_ih_ring *ih); 768c2ecf20Sopenharmony_ci 778c2ecf20Sopenharmony_ci#endif 78