18c2ecf20Sopenharmony_ci/* 28c2ecf20Sopenharmony_ci * Copyright 2008 Advanced Micro Devices, Inc. 38c2ecf20Sopenharmony_ci * Copyright 2008 Red Hat Inc. 48c2ecf20Sopenharmony_ci * Copyright 2009 Jerome Glisse. 58c2ecf20Sopenharmony_ci * 68c2ecf20Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a 78c2ecf20Sopenharmony_ci * copy of this software and associated documentation files (the "Software"), 88c2ecf20Sopenharmony_ci * to deal in the Software without restriction, including without limitation 98c2ecf20Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense, 108c2ecf20Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the 118c2ecf20Sopenharmony_ci * Software is furnished to do so, subject to the following conditions: 128c2ecf20Sopenharmony_ci * 138c2ecf20Sopenharmony_ci * The above copyright notice and this permission notice shall be included in 148c2ecf20Sopenharmony_ci * all copies or substantial portions of the Software. 158c2ecf20Sopenharmony_ci * 168c2ecf20Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 178c2ecf20Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 188c2ecf20Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 198c2ecf20Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 208c2ecf20Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 218c2ecf20Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 228c2ecf20Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE. 238c2ecf20Sopenharmony_ci * 248c2ecf20Sopenharmony_ci * Authors: Dave Airlie 258c2ecf20Sopenharmony_ci * Alex Deucher 268c2ecf20Sopenharmony_ci * Jerome Glisse 278c2ecf20Sopenharmony_ci */ 288c2ecf20Sopenharmony_ci#include <linux/ktime.h> 298c2ecf20Sopenharmony_ci#include <linux/module.h> 308c2ecf20Sopenharmony_ci#include <linux/pagemap.h> 318c2ecf20Sopenharmony_ci#include <linux/pci.h> 328c2ecf20Sopenharmony_ci#include <linux/dma-buf.h> 338c2ecf20Sopenharmony_ci 348c2ecf20Sopenharmony_ci#include <drm/amdgpu_drm.h> 358c2ecf20Sopenharmony_ci#include <drm/drm_debugfs.h> 368c2ecf20Sopenharmony_ci 378c2ecf20Sopenharmony_ci#include "amdgpu.h" 388c2ecf20Sopenharmony_ci#include "amdgpu_display.h" 398c2ecf20Sopenharmony_ci#include "amdgpu_xgmi.h" 408c2ecf20Sopenharmony_ci 418c2ecf20Sopenharmony_civoid amdgpu_gem_object_free(struct drm_gem_object *gobj) 428c2ecf20Sopenharmony_ci{ 438c2ecf20Sopenharmony_ci struct amdgpu_bo *robj = gem_to_amdgpu_bo(gobj); 448c2ecf20Sopenharmony_ci 458c2ecf20Sopenharmony_ci if (robj) { 468c2ecf20Sopenharmony_ci amdgpu_mn_unregister(robj); 478c2ecf20Sopenharmony_ci amdgpu_bo_unref(&robj); 488c2ecf20Sopenharmony_ci } 498c2ecf20Sopenharmony_ci} 508c2ecf20Sopenharmony_ci 518c2ecf20Sopenharmony_ciint amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size, 528c2ecf20Sopenharmony_ci int alignment, u32 initial_domain, 538c2ecf20Sopenharmony_ci u64 flags, enum ttm_bo_type type, 548c2ecf20Sopenharmony_ci struct dma_resv *resv, 558c2ecf20Sopenharmony_ci struct drm_gem_object **obj) 568c2ecf20Sopenharmony_ci{ 578c2ecf20Sopenharmony_ci struct amdgpu_bo *bo; 588c2ecf20Sopenharmony_ci struct amdgpu_bo_param bp; 598c2ecf20Sopenharmony_ci int r; 608c2ecf20Sopenharmony_ci 618c2ecf20Sopenharmony_ci memset(&bp, 0, sizeof(bp)); 628c2ecf20Sopenharmony_ci *obj = NULL; 638c2ecf20Sopenharmony_ci 648c2ecf20Sopenharmony_ci bp.size = size; 658c2ecf20Sopenharmony_ci bp.byte_align = alignment; 668c2ecf20Sopenharmony_ci bp.type = type; 678c2ecf20Sopenharmony_ci bp.resv = resv; 688c2ecf20Sopenharmony_ci bp.preferred_domain = initial_domain; 698c2ecf20Sopenharmony_ci bp.flags = flags; 708c2ecf20Sopenharmony_ci bp.domain = initial_domain; 718c2ecf20Sopenharmony_ci r = amdgpu_bo_create(adev, &bp, &bo); 728c2ecf20Sopenharmony_ci if (r) 738c2ecf20Sopenharmony_ci return r; 748c2ecf20Sopenharmony_ci 758c2ecf20Sopenharmony_ci *obj = &bo->tbo.base; 768c2ecf20Sopenharmony_ci 778c2ecf20Sopenharmony_ci return 0; 788c2ecf20Sopenharmony_ci} 798c2ecf20Sopenharmony_ci 808c2ecf20Sopenharmony_civoid amdgpu_gem_force_release(struct amdgpu_device *adev) 818c2ecf20Sopenharmony_ci{ 828c2ecf20Sopenharmony_ci struct drm_device *ddev = adev_to_drm(adev); 838c2ecf20Sopenharmony_ci struct drm_file *file; 848c2ecf20Sopenharmony_ci 858c2ecf20Sopenharmony_ci mutex_lock(&ddev->filelist_mutex); 868c2ecf20Sopenharmony_ci 878c2ecf20Sopenharmony_ci list_for_each_entry(file, &ddev->filelist, lhead) { 888c2ecf20Sopenharmony_ci struct drm_gem_object *gobj; 898c2ecf20Sopenharmony_ci int handle; 908c2ecf20Sopenharmony_ci 918c2ecf20Sopenharmony_ci WARN_ONCE(1, "Still active user space clients!\n"); 928c2ecf20Sopenharmony_ci spin_lock(&file->table_lock); 938c2ecf20Sopenharmony_ci idr_for_each_entry(&file->object_idr, gobj, handle) { 948c2ecf20Sopenharmony_ci WARN_ONCE(1, "And also active allocations!\n"); 958c2ecf20Sopenharmony_ci drm_gem_object_put(gobj); 968c2ecf20Sopenharmony_ci } 978c2ecf20Sopenharmony_ci idr_destroy(&file->object_idr); 988c2ecf20Sopenharmony_ci spin_unlock(&file->table_lock); 998c2ecf20Sopenharmony_ci } 1008c2ecf20Sopenharmony_ci 1018c2ecf20Sopenharmony_ci mutex_unlock(&ddev->filelist_mutex); 1028c2ecf20Sopenharmony_ci} 1038c2ecf20Sopenharmony_ci 1048c2ecf20Sopenharmony_ci/* 1058c2ecf20Sopenharmony_ci * Call from drm_gem_handle_create which appear in both new and open ioctl 1068c2ecf20Sopenharmony_ci * case. 1078c2ecf20Sopenharmony_ci */ 1088c2ecf20Sopenharmony_ciint amdgpu_gem_object_open(struct drm_gem_object *obj, 1098c2ecf20Sopenharmony_ci struct drm_file *file_priv) 1108c2ecf20Sopenharmony_ci{ 1118c2ecf20Sopenharmony_ci struct amdgpu_bo *abo = gem_to_amdgpu_bo(obj); 1128c2ecf20Sopenharmony_ci struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev); 1138c2ecf20Sopenharmony_ci struct amdgpu_fpriv *fpriv = file_priv->driver_priv; 1148c2ecf20Sopenharmony_ci struct amdgpu_vm *vm = &fpriv->vm; 1158c2ecf20Sopenharmony_ci struct amdgpu_bo_va *bo_va; 1168c2ecf20Sopenharmony_ci struct mm_struct *mm; 1178c2ecf20Sopenharmony_ci int r; 1188c2ecf20Sopenharmony_ci 1198c2ecf20Sopenharmony_ci mm = amdgpu_ttm_tt_get_usermm(abo->tbo.ttm); 1208c2ecf20Sopenharmony_ci if (mm && mm != current->mm) 1218c2ecf20Sopenharmony_ci return -EPERM; 1228c2ecf20Sopenharmony_ci 1238c2ecf20Sopenharmony_ci if (abo->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID && 1248c2ecf20Sopenharmony_ci abo->tbo.base.resv != vm->root.base.bo->tbo.base.resv) 1258c2ecf20Sopenharmony_ci return -EPERM; 1268c2ecf20Sopenharmony_ci 1278c2ecf20Sopenharmony_ci r = amdgpu_bo_reserve(abo, false); 1288c2ecf20Sopenharmony_ci if (r) 1298c2ecf20Sopenharmony_ci return r; 1308c2ecf20Sopenharmony_ci 1318c2ecf20Sopenharmony_ci bo_va = amdgpu_vm_bo_find(vm, abo); 1328c2ecf20Sopenharmony_ci if (!bo_va) { 1338c2ecf20Sopenharmony_ci bo_va = amdgpu_vm_bo_add(adev, vm, abo); 1348c2ecf20Sopenharmony_ci } else { 1358c2ecf20Sopenharmony_ci ++bo_va->ref_count; 1368c2ecf20Sopenharmony_ci } 1378c2ecf20Sopenharmony_ci amdgpu_bo_unreserve(abo); 1388c2ecf20Sopenharmony_ci return 0; 1398c2ecf20Sopenharmony_ci} 1408c2ecf20Sopenharmony_ci 1418c2ecf20Sopenharmony_civoid amdgpu_gem_object_close(struct drm_gem_object *obj, 1428c2ecf20Sopenharmony_ci struct drm_file *file_priv) 1438c2ecf20Sopenharmony_ci{ 1448c2ecf20Sopenharmony_ci struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj); 1458c2ecf20Sopenharmony_ci struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev); 1468c2ecf20Sopenharmony_ci struct amdgpu_fpriv *fpriv = file_priv->driver_priv; 1478c2ecf20Sopenharmony_ci struct amdgpu_vm *vm = &fpriv->vm; 1488c2ecf20Sopenharmony_ci 1498c2ecf20Sopenharmony_ci struct amdgpu_bo_list_entry vm_pd; 1508c2ecf20Sopenharmony_ci struct list_head list, duplicates; 1518c2ecf20Sopenharmony_ci struct dma_fence *fence = NULL; 1528c2ecf20Sopenharmony_ci struct ttm_validate_buffer tv; 1538c2ecf20Sopenharmony_ci struct ww_acquire_ctx ticket; 1548c2ecf20Sopenharmony_ci struct amdgpu_bo_va *bo_va; 1558c2ecf20Sopenharmony_ci long r; 1568c2ecf20Sopenharmony_ci 1578c2ecf20Sopenharmony_ci INIT_LIST_HEAD(&list); 1588c2ecf20Sopenharmony_ci INIT_LIST_HEAD(&duplicates); 1598c2ecf20Sopenharmony_ci 1608c2ecf20Sopenharmony_ci tv.bo = &bo->tbo; 1618c2ecf20Sopenharmony_ci tv.num_shared = 2; 1628c2ecf20Sopenharmony_ci list_add(&tv.head, &list); 1638c2ecf20Sopenharmony_ci 1648c2ecf20Sopenharmony_ci amdgpu_vm_get_pd_bo(vm, &list, &vm_pd); 1658c2ecf20Sopenharmony_ci 1668c2ecf20Sopenharmony_ci r = ttm_eu_reserve_buffers(&ticket, &list, false, &duplicates); 1678c2ecf20Sopenharmony_ci if (r) { 1688c2ecf20Sopenharmony_ci dev_err(adev->dev, "leaking bo va because " 1698c2ecf20Sopenharmony_ci "we fail to reserve bo (%ld)\n", r); 1708c2ecf20Sopenharmony_ci return; 1718c2ecf20Sopenharmony_ci } 1728c2ecf20Sopenharmony_ci bo_va = amdgpu_vm_bo_find(vm, bo); 1738c2ecf20Sopenharmony_ci if (!bo_va || --bo_va->ref_count) 1748c2ecf20Sopenharmony_ci goto out_unlock; 1758c2ecf20Sopenharmony_ci 1768c2ecf20Sopenharmony_ci amdgpu_vm_bo_rmv(adev, bo_va); 1778c2ecf20Sopenharmony_ci if (!amdgpu_vm_ready(vm)) 1788c2ecf20Sopenharmony_ci goto out_unlock; 1798c2ecf20Sopenharmony_ci 1808c2ecf20Sopenharmony_ci fence = dma_resv_get_excl(bo->tbo.base.resv); 1818c2ecf20Sopenharmony_ci if (fence) { 1828c2ecf20Sopenharmony_ci amdgpu_bo_fence(bo, fence, true); 1838c2ecf20Sopenharmony_ci fence = NULL; 1848c2ecf20Sopenharmony_ci } 1858c2ecf20Sopenharmony_ci 1868c2ecf20Sopenharmony_ci r = amdgpu_vm_clear_freed(adev, vm, &fence); 1878c2ecf20Sopenharmony_ci if (r || !fence) 1888c2ecf20Sopenharmony_ci goto out_unlock; 1898c2ecf20Sopenharmony_ci 1908c2ecf20Sopenharmony_ci amdgpu_bo_fence(bo, fence, true); 1918c2ecf20Sopenharmony_ci dma_fence_put(fence); 1928c2ecf20Sopenharmony_ci 1938c2ecf20Sopenharmony_ciout_unlock: 1948c2ecf20Sopenharmony_ci if (unlikely(r < 0)) 1958c2ecf20Sopenharmony_ci dev_err(adev->dev, "failed to clear page " 1968c2ecf20Sopenharmony_ci "tables on GEM object close (%ld)\n", r); 1978c2ecf20Sopenharmony_ci ttm_eu_backoff_reservation(&ticket, &list); 1988c2ecf20Sopenharmony_ci} 1998c2ecf20Sopenharmony_ci 2008c2ecf20Sopenharmony_ci/* 2018c2ecf20Sopenharmony_ci * GEM ioctls. 2028c2ecf20Sopenharmony_ci */ 2038c2ecf20Sopenharmony_ciint amdgpu_gem_create_ioctl(struct drm_device *dev, void *data, 2048c2ecf20Sopenharmony_ci struct drm_file *filp) 2058c2ecf20Sopenharmony_ci{ 2068c2ecf20Sopenharmony_ci struct amdgpu_device *adev = drm_to_adev(dev); 2078c2ecf20Sopenharmony_ci struct amdgpu_fpriv *fpriv = filp->driver_priv; 2088c2ecf20Sopenharmony_ci struct amdgpu_vm *vm = &fpriv->vm; 2098c2ecf20Sopenharmony_ci union drm_amdgpu_gem_create *args = data; 2108c2ecf20Sopenharmony_ci uint64_t flags = args->in.domain_flags; 2118c2ecf20Sopenharmony_ci uint64_t size = args->in.bo_size; 2128c2ecf20Sopenharmony_ci struct dma_resv *resv = NULL; 2138c2ecf20Sopenharmony_ci struct drm_gem_object *gobj; 2148c2ecf20Sopenharmony_ci uint32_t handle, initial_domain; 2158c2ecf20Sopenharmony_ci int r; 2168c2ecf20Sopenharmony_ci 2178c2ecf20Sopenharmony_ci /* reject invalid gem flags */ 2188c2ecf20Sopenharmony_ci if (flags & ~(AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED | 2198c2ecf20Sopenharmony_ci AMDGPU_GEM_CREATE_NO_CPU_ACCESS | 2208c2ecf20Sopenharmony_ci AMDGPU_GEM_CREATE_CPU_GTT_USWC | 2218c2ecf20Sopenharmony_ci AMDGPU_GEM_CREATE_VRAM_CLEARED | 2228c2ecf20Sopenharmony_ci AMDGPU_GEM_CREATE_VM_ALWAYS_VALID | 2238c2ecf20Sopenharmony_ci AMDGPU_GEM_CREATE_EXPLICIT_SYNC | 2248c2ecf20Sopenharmony_ci AMDGPU_GEM_CREATE_ENCRYPTED)) 2258c2ecf20Sopenharmony_ci 2268c2ecf20Sopenharmony_ci return -EINVAL; 2278c2ecf20Sopenharmony_ci 2288c2ecf20Sopenharmony_ci /* reject invalid gem domains */ 2298c2ecf20Sopenharmony_ci if (args->in.domains & ~AMDGPU_GEM_DOMAIN_MASK) 2308c2ecf20Sopenharmony_ci return -EINVAL; 2318c2ecf20Sopenharmony_ci 2328c2ecf20Sopenharmony_ci if (!amdgpu_is_tmz(adev) && (flags & AMDGPU_GEM_CREATE_ENCRYPTED)) { 2338c2ecf20Sopenharmony_ci DRM_NOTE_ONCE("Cannot allocate secure buffer since TMZ is disabled\n"); 2348c2ecf20Sopenharmony_ci return -EINVAL; 2358c2ecf20Sopenharmony_ci } 2368c2ecf20Sopenharmony_ci 2378c2ecf20Sopenharmony_ci /* create a gem object to contain this object in */ 2388c2ecf20Sopenharmony_ci if (args->in.domains & (AMDGPU_GEM_DOMAIN_GDS | 2398c2ecf20Sopenharmony_ci AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)) { 2408c2ecf20Sopenharmony_ci if (flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID) { 2418c2ecf20Sopenharmony_ci /* if gds bo is created from user space, it must be 2428c2ecf20Sopenharmony_ci * passed to bo list 2438c2ecf20Sopenharmony_ci */ 2448c2ecf20Sopenharmony_ci DRM_ERROR("GDS bo cannot be per-vm-bo\n"); 2458c2ecf20Sopenharmony_ci return -EINVAL; 2468c2ecf20Sopenharmony_ci } 2478c2ecf20Sopenharmony_ci flags |= AMDGPU_GEM_CREATE_NO_CPU_ACCESS; 2488c2ecf20Sopenharmony_ci } 2498c2ecf20Sopenharmony_ci 2508c2ecf20Sopenharmony_ci if (flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID) { 2518c2ecf20Sopenharmony_ci r = amdgpu_bo_reserve(vm->root.base.bo, false); 2528c2ecf20Sopenharmony_ci if (r) 2538c2ecf20Sopenharmony_ci return r; 2548c2ecf20Sopenharmony_ci 2558c2ecf20Sopenharmony_ci resv = vm->root.base.bo->tbo.base.resv; 2568c2ecf20Sopenharmony_ci } 2578c2ecf20Sopenharmony_ci 2588c2ecf20Sopenharmony_ciretry: 2598c2ecf20Sopenharmony_ci initial_domain = (u32)(0xffffffff & args->in.domains); 2608c2ecf20Sopenharmony_ci r = amdgpu_gem_object_create(adev, size, args->in.alignment, 2618c2ecf20Sopenharmony_ci initial_domain, 2628c2ecf20Sopenharmony_ci flags, ttm_bo_type_device, resv, &gobj); 2638c2ecf20Sopenharmony_ci if (r) { 2648c2ecf20Sopenharmony_ci if (r != -ERESTARTSYS) { 2658c2ecf20Sopenharmony_ci if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) { 2668c2ecf20Sopenharmony_ci flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED; 2678c2ecf20Sopenharmony_ci goto retry; 2688c2ecf20Sopenharmony_ci } 2698c2ecf20Sopenharmony_ci 2708c2ecf20Sopenharmony_ci if (initial_domain == AMDGPU_GEM_DOMAIN_VRAM) { 2718c2ecf20Sopenharmony_ci initial_domain |= AMDGPU_GEM_DOMAIN_GTT; 2728c2ecf20Sopenharmony_ci goto retry; 2738c2ecf20Sopenharmony_ci } 2748c2ecf20Sopenharmony_ci DRM_DEBUG("Failed to allocate GEM object (%llu, %d, %llu, %d)\n", 2758c2ecf20Sopenharmony_ci size, initial_domain, args->in.alignment, r); 2768c2ecf20Sopenharmony_ci } 2778c2ecf20Sopenharmony_ci return r; 2788c2ecf20Sopenharmony_ci } 2798c2ecf20Sopenharmony_ci 2808c2ecf20Sopenharmony_ci if (flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID) { 2818c2ecf20Sopenharmony_ci if (!r) { 2828c2ecf20Sopenharmony_ci struct amdgpu_bo *abo = gem_to_amdgpu_bo(gobj); 2838c2ecf20Sopenharmony_ci 2848c2ecf20Sopenharmony_ci abo->parent = amdgpu_bo_ref(vm->root.base.bo); 2858c2ecf20Sopenharmony_ci } 2868c2ecf20Sopenharmony_ci amdgpu_bo_unreserve(vm->root.base.bo); 2878c2ecf20Sopenharmony_ci } 2888c2ecf20Sopenharmony_ci if (r) 2898c2ecf20Sopenharmony_ci return r; 2908c2ecf20Sopenharmony_ci 2918c2ecf20Sopenharmony_ci r = drm_gem_handle_create(filp, gobj, &handle); 2928c2ecf20Sopenharmony_ci /* drop reference from allocate - handle holds it now */ 2938c2ecf20Sopenharmony_ci drm_gem_object_put(gobj); 2948c2ecf20Sopenharmony_ci if (r) 2958c2ecf20Sopenharmony_ci return r; 2968c2ecf20Sopenharmony_ci 2978c2ecf20Sopenharmony_ci memset(args, 0, sizeof(*args)); 2988c2ecf20Sopenharmony_ci args->out.handle = handle; 2998c2ecf20Sopenharmony_ci return 0; 3008c2ecf20Sopenharmony_ci} 3018c2ecf20Sopenharmony_ci 3028c2ecf20Sopenharmony_ciint amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data, 3038c2ecf20Sopenharmony_ci struct drm_file *filp) 3048c2ecf20Sopenharmony_ci{ 3058c2ecf20Sopenharmony_ci struct ttm_operation_ctx ctx = { true, false }; 3068c2ecf20Sopenharmony_ci struct amdgpu_device *adev = drm_to_adev(dev); 3078c2ecf20Sopenharmony_ci struct drm_amdgpu_gem_userptr *args = data; 3088c2ecf20Sopenharmony_ci struct drm_gem_object *gobj; 3098c2ecf20Sopenharmony_ci struct amdgpu_bo *bo; 3108c2ecf20Sopenharmony_ci uint32_t handle; 3118c2ecf20Sopenharmony_ci int r; 3128c2ecf20Sopenharmony_ci 3138c2ecf20Sopenharmony_ci args->addr = untagged_addr(args->addr); 3148c2ecf20Sopenharmony_ci 3158c2ecf20Sopenharmony_ci if (offset_in_page(args->addr | args->size)) 3168c2ecf20Sopenharmony_ci return -EINVAL; 3178c2ecf20Sopenharmony_ci 3188c2ecf20Sopenharmony_ci /* reject unknown flag values */ 3198c2ecf20Sopenharmony_ci if (args->flags & ~(AMDGPU_GEM_USERPTR_READONLY | 3208c2ecf20Sopenharmony_ci AMDGPU_GEM_USERPTR_ANONONLY | AMDGPU_GEM_USERPTR_VALIDATE | 3218c2ecf20Sopenharmony_ci AMDGPU_GEM_USERPTR_REGISTER)) 3228c2ecf20Sopenharmony_ci return -EINVAL; 3238c2ecf20Sopenharmony_ci 3248c2ecf20Sopenharmony_ci if (!(args->flags & AMDGPU_GEM_USERPTR_READONLY) && 3258c2ecf20Sopenharmony_ci !(args->flags & AMDGPU_GEM_USERPTR_REGISTER)) { 3268c2ecf20Sopenharmony_ci 3278c2ecf20Sopenharmony_ci /* if we want to write to it we must install a MMU notifier */ 3288c2ecf20Sopenharmony_ci return -EACCES; 3298c2ecf20Sopenharmony_ci } 3308c2ecf20Sopenharmony_ci 3318c2ecf20Sopenharmony_ci /* create a gem object to contain this object in */ 3328c2ecf20Sopenharmony_ci r = amdgpu_gem_object_create(adev, args->size, 0, AMDGPU_GEM_DOMAIN_CPU, 3338c2ecf20Sopenharmony_ci 0, ttm_bo_type_device, NULL, &gobj); 3348c2ecf20Sopenharmony_ci if (r) 3358c2ecf20Sopenharmony_ci return r; 3368c2ecf20Sopenharmony_ci 3378c2ecf20Sopenharmony_ci bo = gem_to_amdgpu_bo(gobj); 3388c2ecf20Sopenharmony_ci bo->preferred_domains = AMDGPU_GEM_DOMAIN_GTT; 3398c2ecf20Sopenharmony_ci bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT; 3408c2ecf20Sopenharmony_ci r = amdgpu_ttm_tt_set_userptr(&bo->tbo, args->addr, args->flags); 3418c2ecf20Sopenharmony_ci if (r) 3428c2ecf20Sopenharmony_ci goto release_object; 3438c2ecf20Sopenharmony_ci 3448c2ecf20Sopenharmony_ci r = amdgpu_mn_register(bo, args->addr); 3458c2ecf20Sopenharmony_ci if (r) 3468c2ecf20Sopenharmony_ci goto release_object; 3478c2ecf20Sopenharmony_ci 3488c2ecf20Sopenharmony_ci if (args->flags & AMDGPU_GEM_USERPTR_VALIDATE) { 3498c2ecf20Sopenharmony_ci r = amdgpu_ttm_tt_get_user_pages(bo, bo->tbo.ttm->pages); 3508c2ecf20Sopenharmony_ci if (r) 3518c2ecf20Sopenharmony_ci goto release_object; 3528c2ecf20Sopenharmony_ci 3538c2ecf20Sopenharmony_ci r = amdgpu_bo_reserve(bo, true); 3548c2ecf20Sopenharmony_ci if (r) 3558c2ecf20Sopenharmony_ci goto user_pages_done; 3568c2ecf20Sopenharmony_ci 3578c2ecf20Sopenharmony_ci amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT); 3588c2ecf20Sopenharmony_ci r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx); 3598c2ecf20Sopenharmony_ci amdgpu_bo_unreserve(bo); 3608c2ecf20Sopenharmony_ci if (r) 3618c2ecf20Sopenharmony_ci goto user_pages_done; 3628c2ecf20Sopenharmony_ci } 3638c2ecf20Sopenharmony_ci 3648c2ecf20Sopenharmony_ci r = drm_gem_handle_create(filp, gobj, &handle); 3658c2ecf20Sopenharmony_ci if (r) 3668c2ecf20Sopenharmony_ci goto user_pages_done; 3678c2ecf20Sopenharmony_ci 3688c2ecf20Sopenharmony_ci args->handle = handle; 3698c2ecf20Sopenharmony_ci 3708c2ecf20Sopenharmony_ciuser_pages_done: 3718c2ecf20Sopenharmony_ci if (args->flags & AMDGPU_GEM_USERPTR_VALIDATE) 3728c2ecf20Sopenharmony_ci amdgpu_ttm_tt_get_user_pages_done(bo->tbo.ttm); 3738c2ecf20Sopenharmony_ci 3748c2ecf20Sopenharmony_cirelease_object: 3758c2ecf20Sopenharmony_ci drm_gem_object_put(gobj); 3768c2ecf20Sopenharmony_ci 3778c2ecf20Sopenharmony_ci return r; 3788c2ecf20Sopenharmony_ci} 3798c2ecf20Sopenharmony_ci 3808c2ecf20Sopenharmony_ciint amdgpu_mode_dumb_mmap(struct drm_file *filp, 3818c2ecf20Sopenharmony_ci struct drm_device *dev, 3828c2ecf20Sopenharmony_ci uint32_t handle, uint64_t *offset_p) 3838c2ecf20Sopenharmony_ci{ 3848c2ecf20Sopenharmony_ci struct drm_gem_object *gobj; 3858c2ecf20Sopenharmony_ci struct amdgpu_bo *robj; 3868c2ecf20Sopenharmony_ci 3878c2ecf20Sopenharmony_ci gobj = drm_gem_object_lookup(filp, handle); 3888c2ecf20Sopenharmony_ci if (gobj == NULL) { 3898c2ecf20Sopenharmony_ci return -ENOENT; 3908c2ecf20Sopenharmony_ci } 3918c2ecf20Sopenharmony_ci robj = gem_to_amdgpu_bo(gobj); 3928c2ecf20Sopenharmony_ci if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm) || 3938c2ecf20Sopenharmony_ci (robj->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) { 3948c2ecf20Sopenharmony_ci drm_gem_object_put(gobj); 3958c2ecf20Sopenharmony_ci return -EPERM; 3968c2ecf20Sopenharmony_ci } 3978c2ecf20Sopenharmony_ci *offset_p = amdgpu_bo_mmap_offset(robj); 3988c2ecf20Sopenharmony_ci drm_gem_object_put(gobj); 3998c2ecf20Sopenharmony_ci return 0; 4008c2ecf20Sopenharmony_ci} 4018c2ecf20Sopenharmony_ci 4028c2ecf20Sopenharmony_ciint amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data, 4038c2ecf20Sopenharmony_ci struct drm_file *filp) 4048c2ecf20Sopenharmony_ci{ 4058c2ecf20Sopenharmony_ci union drm_amdgpu_gem_mmap *args = data; 4068c2ecf20Sopenharmony_ci uint32_t handle = args->in.handle; 4078c2ecf20Sopenharmony_ci memset(args, 0, sizeof(*args)); 4088c2ecf20Sopenharmony_ci return amdgpu_mode_dumb_mmap(filp, dev, handle, &args->out.addr_ptr); 4098c2ecf20Sopenharmony_ci} 4108c2ecf20Sopenharmony_ci 4118c2ecf20Sopenharmony_ci/** 4128c2ecf20Sopenharmony_ci * amdgpu_gem_timeout - calculate jiffies timeout from absolute value 4138c2ecf20Sopenharmony_ci * 4148c2ecf20Sopenharmony_ci * @timeout_ns: timeout in ns 4158c2ecf20Sopenharmony_ci * 4168c2ecf20Sopenharmony_ci * Calculate the timeout in jiffies from an absolute timeout in ns. 4178c2ecf20Sopenharmony_ci */ 4188c2ecf20Sopenharmony_ciunsigned long amdgpu_gem_timeout(uint64_t timeout_ns) 4198c2ecf20Sopenharmony_ci{ 4208c2ecf20Sopenharmony_ci unsigned long timeout_jiffies; 4218c2ecf20Sopenharmony_ci ktime_t timeout; 4228c2ecf20Sopenharmony_ci 4238c2ecf20Sopenharmony_ci /* clamp timeout if it's to large */ 4248c2ecf20Sopenharmony_ci if (((int64_t)timeout_ns) < 0) 4258c2ecf20Sopenharmony_ci return MAX_SCHEDULE_TIMEOUT; 4268c2ecf20Sopenharmony_ci 4278c2ecf20Sopenharmony_ci timeout = ktime_sub(ns_to_ktime(timeout_ns), ktime_get()); 4288c2ecf20Sopenharmony_ci if (ktime_to_ns(timeout) < 0) 4298c2ecf20Sopenharmony_ci return 0; 4308c2ecf20Sopenharmony_ci 4318c2ecf20Sopenharmony_ci timeout_jiffies = nsecs_to_jiffies(ktime_to_ns(timeout)); 4328c2ecf20Sopenharmony_ci /* clamp timeout to avoid unsigned-> signed overflow */ 4338c2ecf20Sopenharmony_ci if (timeout_jiffies > MAX_SCHEDULE_TIMEOUT ) 4348c2ecf20Sopenharmony_ci return MAX_SCHEDULE_TIMEOUT - 1; 4358c2ecf20Sopenharmony_ci 4368c2ecf20Sopenharmony_ci return timeout_jiffies; 4378c2ecf20Sopenharmony_ci} 4388c2ecf20Sopenharmony_ci 4398c2ecf20Sopenharmony_ciint amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data, 4408c2ecf20Sopenharmony_ci struct drm_file *filp) 4418c2ecf20Sopenharmony_ci{ 4428c2ecf20Sopenharmony_ci union drm_amdgpu_gem_wait_idle *args = data; 4438c2ecf20Sopenharmony_ci struct drm_gem_object *gobj; 4448c2ecf20Sopenharmony_ci struct amdgpu_bo *robj; 4458c2ecf20Sopenharmony_ci uint32_t handle = args->in.handle; 4468c2ecf20Sopenharmony_ci unsigned long timeout = amdgpu_gem_timeout(args->in.timeout); 4478c2ecf20Sopenharmony_ci int r = 0; 4488c2ecf20Sopenharmony_ci long ret; 4498c2ecf20Sopenharmony_ci 4508c2ecf20Sopenharmony_ci gobj = drm_gem_object_lookup(filp, handle); 4518c2ecf20Sopenharmony_ci if (gobj == NULL) { 4528c2ecf20Sopenharmony_ci return -ENOENT; 4538c2ecf20Sopenharmony_ci } 4548c2ecf20Sopenharmony_ci robj = gem_to_amdgpu_bo(gobj); 4558c2ecf20Sopenharmony_ci ret = dma_resv_wait_timeout_rcu(robj->tbo.base.resv, true, true, 4568c2ecf20Sopenharmony_ci timeout); 4578c2ecf20Sopenharmony_ci 4588c2ecf20Sopenharmony_ci /* ret == 0 means not signaled, 4598c2ecf20Sopenharmony_ci * ret > 0 means signaled 4608c2ecf20Sopenharmony_ci * ret < 0 means interrupted before timeout 4618c2ecf20Sopenharmony_ci */ 4628c2ecf20Sopenharmony_ci if (ret >= 0) { 4638c2ecf20Sopenharmony_ci memset(args, 0, sizeof(*args)); 4648c2ecf20Sopenharmony_ci args->out.status = (ret == 0); 4658c2ecf20Sopenharmony_ci } else 4668c2ecf20Sopenharmony_ci r = ret; 4678c2ecf20Sopenharmony_ci 4688c2ecf20Sopenharmony_ci drm_gem_object_put(gobj); 4698c2ecf20Sopenharmony_ci return r; 4708c2ecf20Sopenharmony_ci} 4718c2ecf20Sopenharmony_ci 4728c2ecf20Sopenharmony_ciint amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data, 4738c2ecf20Sopenharmony_ci struct drm_file *filp) 4748c2ecf20Sopenharmony_ci{ 4758c2ecf20Sopenharmony_ci struct drm_amdgpu_gem_metadata *args = data; 4768c2ecf20Sopenharmony_ci struct drm_gem_object *gobj; 4778c2ecf20Sopenharmony_ci struct amdgpu_bo *robj; 4788c2ecf20Sopenharmony_ci int r = -1; 4798c2ecf20Sopenharmony_ci 4808c2ecf20Sopenharmony_ci DRM_DEBUG("%d \n", args->handle); 4818c2ecf20Sopenharmony_ci gobj = drm_gem_object_lookup(filp, args->handle); 4828c2ecf20Sopenharmony_ci if (gobj == NULL) 4838c2ecf20Sopenharmony_ci return -ENOENT; 4848c2ecf20Sopenharmony_ci robj = gem_to_amdgpu_bo(gobj); 4858c2ecf20Sopenharmony_ci 4868c2ecf20Sopenharmony_ci r = amdgpu_bo_reserve(robj, false); 4878c2ecf20Sopenharmony_ci if (unlikely(r != 0)) 4888c2ecf20Sopenharmony_ci goto out; 4898c2ecf20Sopenharmony_ci 4908c2ecf20Sopenharmony_ci if (args->op == AMDGPU_GEM_METADATA_OP_GET_METADATA) { 4918c2ecf20Sopenharmony_ci amdgpu_bo_get_tiling_flags(robj, &args->data.tiling_info); 4928c2ecf20Sopenharmony_ci r = amdgpu_bo_get_metadata(robj, args->data.data, 4938c2ecf20Sopenharmony_ci sizeof(args->data.data), 4948c2ecf20Sopenharmony_ci &args->data.data_size_bytes, 4958c2ecf20Sopenharmony_ci &args->data.flags); 4968c2ecf20Sopenharmony_ci } else if (args->op == AMDGPU_GEM_METADATA_OP_SET_METADATA) { 4978c2ecf20Sopenharmony_ci if (args->data.data_size_bytes > sizeof(args->data.data)) { 4988c2ecf20Sopenharmony_ci r = -EINVAL; 4998c2ecf20Sopenharmony_ci goto unreserve; 5008c2ecf20Sopenharmony_ci } 5018c2ecf20Sopenharmony_ci r = amdgpu_bo_set_tiling_flags(robj, args->data.tiling_info); 5028c2ecf20Sopenharmony_ci if (!r) 5038c2ecf20Sopenharmony_ci r = amdgpu_bo_set_metadata(robj, args->data.data, 5048c2ecf20Sopenharmony_ci args->data.data_size_bytes, 5058c2ecf20Sopenharmony_ci args->data.flags); 5068c2ecf20Sopenharmony_ci } 5078c2ecf20Sopenharmony_ci 5088c2ecf20Sopenharmony_ciunreserve: 5098c2ecf20Sopenharmony_ci amdgpu_bo_unreserve(robj); 5108c2ecf20Sopenharmony_ciout: 5118c2ecf20Sopenharmony_ci drm_gem_object_put(gobj); 5128c2ecf20Sopenharmony_ci return r; 5138c2ecf20Sopenharmony_ci} 5148c2ecf20Sopenharmony_ci 5158c2ecf20Sopenharmony_ci/** 5168c2ecf20Sopenharmony_ci * amdgpu_gem_va_update_vm -update the bo_va in its VM 5178c2ecf20Sopenharmony_ci * 5188c2ecf20Sopenharmony_ci * @adev: amdgpu_device pointer 5198c2ecf20Sopenharmony_ci * @vm: vm to update 5208c2ecf20Sopenharmony_ci * @bo_va: bo_va to update 5218c2ecf20Sopenharmony_ci * @operation: map, unmap or clear 5228c2ecf20Sopenharmony_ci * 5238c2ecf20Sopenharmony_ci * Update the bo_va directly after setting its address. Errors are not 5248c2ecf20Sopenharmony_ci * vital here, so they are not reported back to userspace. 5258c2ecf20Sopenharmony_ci */ 5268c2ecf20Sopenharmony_cistatic void amdgpu_gem_va_update_vm(struct amdgpu_device *adev, 5278c2ecf20Sopenharmony_ci struct amdgpu_vm *vm, 5288c2ecf20Sopenharmony_ci struct amdgpu_bo_va *bo_va, 5298c2ecf20Sopenharmony_ci uint32_t operation) 5308c2ecf20Sopenharmony_ci{ 5318c2ecf20Sopenharmony_ci int r; 5328c2ecf20Sopenharmony_ci 5338c2ecf20Sopenharmony_ci if (!amdgpu_vm_ready(vm)) 5348c2ecf20Sopenharmony_ci return; 5358c2ecf20Sopenharmony_ci 5368c2ecf20Sopenharmony_ci r = amdgpu_vm_clear_freed(adev, vm, NULL); 5378c2ecf20Sopenharmony_ci if (r) 5388c2ecf20Sopenharmony_ci goto error; 5398c2ecf20Sopenharmony_ci 5408c2ecf20Sopenharmony_ci if (operation == AMDGPU_VA_OP_MAP || 5418c2ecf20Sopenharmony_ci operation == AMDGPU_VA_OP_REPLACE) { 5428c2ecf20Sopenharmony_ci r = amdgpu_vm_bo_update(adev, bo_va, false); 5438c2ecf20Sopenharmony_ci if (r) 5448c2ecf20Sopenharmony_ci goto error; 5458c2ecf20Sopenharmony_ci } 5468c2ecf20Sopenharmony_ci 5478c2ecf20Sopenharmony_ci r = amdgpu_vm_update_pdes(adev, vm, false); 5488c2ecf20Sopenharmony_ci 5498c2ecf20Sopenharmony_cierror: 5508c2ecf20Sopenharmony_ci if (r && r != -ERESTARTSYS) 5518c2ecf20Sopenharmony_ci DRM_ERROR("Couldn't update BO_VA (%d)\n", r); 5528c2ecf20Sopenharmony_ci} 5538c2ecf20Sopenharmony_ci 5548c2ecf20Sopenharmony_ci/** 5558c2ecf20Sopenharmony_ci * amdgpu_gem_va_map_flags - map GEM UAPI flags into hardware flags 5568c2ecf20Sopenharmony_ci * 5578c2ecf20Sopenharmony_ci * @adev: amdgpu_device pointer 5588c2ecf20Sopenharmony_ci * @flags: GEM UAPI flags 5598c2ecf20Sopenharmony_ci * 5608c2ecf20Sopenharmony_ci * Returns the GEM UAPI flags mapped into hardware for the ASIC. 5618c2ecf20Sopenharmony_ci */ 5628c2ecf20Sopenharmony_ciuint64_t amdgpu_gem_va_map_flags(struct amdgpu_device *adev, uint32_t flags) 5638c2ecf20Sopenharmony_ci{ 5648c2ecf20Sopenharmony_ci uint64_t pte_flag = 0; 5658c2ecf20Sopenharmony_ci 5668c2ecf20Sopenharmony_ci if (flags & AMDGPU_VM_PAGE_EXECUTABLE) 5678c2ecf20Sopenharmony_ci pte_flag |= AMDGPU_PTE_EXECUTABLE; 5688c2ecf20Sopenharmony_ci if (flags & AMDGPU_VM_PAGE_READABLE) 5698c2ecf20Sopenharmony_ci pte_flag |= AMDGPU_PTE_READABLE; 5708c2ecf20Sopenharmony_ci if (flags & AMDGPU_VM_PAGE_WRITEABLE) 5718c2ecf20Sopenharmony_ci pte_flag |= AMDGPU_PTE_WRITEABLE; 5728c2ecf20Sopenharmony_ci if (flags & AMDGPU_VM_PAGE_PRT) 5738c2ecf20Sopenharmony_ci pte_flag |= AMDGPU_PTE_PRT; 5748c2ecf20Sopenharmony_ci 5758c2ecf20Sopenharmony_ci if (adev->gmc.gmc_funcs->map_mtype) 5768c2ecf20Sopenharmony_ci pte_flag |= amdgpu_gmc_map_mtype(adev, 5778c2ecf20Sopenharmony_ci flags & AMDGPU_VM_MTYPE_MASK); 5788c2ecf20Sopenharmony_ci 5798c2ecf20Sopenharmony_ci return pte_flag; 5808c2ecf20Sopenharmony_ci} 5818c2ecf20Sopenharmony_ci 5828c2ecf20Sopenharmony_ciint amdgpu_gem_va_ioctl(struct drm_device *dev, void *data, 5838c2ecf20Sopenharmony_ci struct drm_file *filp) 5848c2ecf20Sopenharmony_ci{ 5858c2ecf20Sopenharmony_ci const uint32_t valid_flags = AMDGPU_VM_DELAY_UPDATE | 5868c2ecf20Sopenharmony_ci AMDGPU_VM_PAGE_READABLE | AMDGPU_VM_PAGE_WRITEABLE | 5878c2ecf20Sopenharmony_ci AMDGPU_VM_PAGE_EXECUTABLE | AMDGPU_VM_MTYPE_MASK; 5888c2ecf20Sopenharmony_ci const uint32_t prt_flags = AMDGPU_VM_DELAY_UPDATE | 5898c2ecf20Sopenharmony_ci AMDGPU_VM_PAGE_PRT; 5908c2ecf20Sopenharmony_ci 5918c2ecf20Sopenharmony_ci struct drm_amdgpu_gem_va *args = data; 5928c2ecf20Sopenharmony_ci struct drm_gem_object *gobj; 5938c2ecf20Sopenharmony_ci struct amdgpu_device *adev = drm_to_adev(dev); 5948c2ecf20Sopenharmony_ci struct amdgpu_fpriv *fpriv = filp->driver_priv; 5958c2ecf20Sopenharmony_ci struct amdgpu_bo *abo; 5968c2ecf20Sopenharmony_ci struct amdgpu_bo_va *bo_va; 5978c2ecf20Sopenharmony_ci struct amdgpu_bo_list_entry vm_pd; 5988c2ecf20Sopenharmony_ci struct ttm_validate_buffer tv; 5998c2ecf20Sopenharmony_ci struct ww_acquire_ctx ticket; 6008c2ecf20Sopenharmony_ci struct list_head list, duplicates; 6018c2ecf20Sopenharmony_ci uint64_t va_flags; 6028c2ecf20Sopenharmony_ci uint64_t vm_size; 6038c2ecf20Sopenharmony_ci int r = 0; 6048c2ecf20Sopenharmony_ci 6058c2ecf20Sopenharmony_ci if (args->va_address < AMDGPU_VA_RESERVED_SIZE) { 6068c2ecf20Sopenharmony_ci dev_dbg(&dev->pdev->dev, 6078c2ecf20Sopenharmony_ci "va_address 0x%LX is in reserved area 0x%LX\n", 6088c2ecf20Sopenharmony_ci args->va_address, AMDGPU_VA_RESERVED_SIZE); 6098c2ecf20Sopenharmony_ci return -EINVAL; 6108c2ecf20Sopenharmony_ci } 6118c2ecf20Sopenharmony_ci 6128c2ecf20Sopenharmony_ci if (args->va_address >= AMDGPU_GMC_HOLE_START && 6138c2ecf20Sopenharmony_ci args->va_address < AMDGPU_GMC_HOLE_END) { 6148c2ecf20Sopenharmony_ci dev_dbg(&dev->pdev->dev, 6158c2ecf20Sopenharmony_ci "va_address 0x%LX is in VA hole 0x%LX-0x%LX\n", 6168c2ecf20Sopenharmony_ci args->va_address, AMDGPU_GMC_HOLE_START, 6178c2ecf20Sopenharmony_ci AMDGPU_GMC_HOLE_END); 6188c2ecf20Sopenharmony_ci return -EINVAL; 6198c2ecf20Sopenharmony_ci } 6208c2ecf20Sopenharmony_ci 6218c2ecf20Sopenharmony_ci args->va_address &= AMDGPU_GMC_HOLE_MASK; 6228c2ecf20Sopenharmony_ci 6238c2ecf20Sopenharmony_ci vm_size = adev->vm_manager.max_pfn * AMDGPU_GPU_PAGE_SIZE; 6248c2ecf20Sopenharmony_ci vm_size -= AMDGPU_VA_RESERVED_SIZE; 6258c2ecf20Sopenharmony_ci if (args->va_address + args->map_size > vm_size) { 6268c2ecf20Sopenharmony_ci dev_dbg(&dev->pdev->dev, 6278c2ecf20Sopenharmony_ci "va_address 0x%llx is in top reserved area 0x%llx\n", 6288c2ecf20Sopenharmony_ci args->va_address + args->map_size, vm_size); 6298c2ecf20Sopenharmony_ci return -EINVAL; 6308c2ecf20Sopenharmony_ci } 6318c2ecf20Sopenharmony_ci 6328c2ecf20Sopenharmony_ci if ((args->flags & ~valid_flags) && (args->flags & ~prt_flags)) { 6338c2ecf20Sopenharmony_ci dev_dbg(&dev->pdev->dev, "invalid flags combination 0x%08X\n", 6348c2ecf20Sopenharmony_ci args->flags); 6358c2ecf20Sopenharmony_ci return -EINVAL; 6368c2ecf20Sopenharmony_ci } 6378c2ecf20Sopenharmony_ci 6388c2ecf20Sopenharmony_ci switch (args->operation) { 6398c2ecf20Sopenharmony_ci case AMDGPU_VA_OP_MAP: 6408c2ecf20Sopenharmony_ci case AMDGPU_VA_OP_UNMAP: 6418c2ecf20Sopenharmony_ci case AMDGPU_VA_OP_CLEAR: 6428c2ecf20Sopenharmony_ci case AMDGPU_VA_OP_REPLACE: 6438c2ecf20Sopenharmony_ci break; 6448c2ecf20Sopenharmony_ci default: 6458c2ecf20Sopenharmony_ci dev_dbg(&dev->pdev->dev, "unsupported operation %d\n", 6468c2ecf20Sopenharmony_ci args->operation); 6478c2ecf20Sopenharmony_ci return -EINVAL; 6488c2ecf20Sopenharmony_ci } 6498c2ecf20Sopenharmony_ci 6508c2ecf20Sopenharmony_ci INIT_LIST_HEAD(&list); 6518c2ecf20Sopenharmony_ci INIT_LIST_HEAD(&duplicates); 6528c2ecf20Sopenharmony_ci if ((args->operation != AMDGPU_VA_OP_CLEAR) && 6538c2ecf20Sopenharmony_ci !(args->flags & AMDGPU_VM_PAGE_PRT)) { 6548c2ecf20Sopenharmony_ci gobj = drm_gem_object_lookup(filp, args->handle); 6558c2ecf20Sopenharmony_ci if (gobj == NULL) 6568c2ecf20Sopenharmony_ci return -ENOENT; 6578c2ecf20Sopenharmony_ci abo = gem_to_amdgpu_bo(gobj); 6588c2ecf20Sopenharmony_ci tv.bo = &abo->tbo; 6598c2ecf20Sopenharmony_ci if (abo->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID) 6608c2ecf20Sopenharmony_ci tv.num_shared = 1; 6618c2ecf20Sopenharmony_ci else 6628c2ecf20Sopenharmony_ci tv.num_shared = 0; 6638c2ecf20Sopenharmony_ci list_add(&tv.head, &list); 6648c2ecf20Sopenharmony_ci } else { 6658c2ecf20Sopenharmony_ci gobj = NULL; 6668c2ecf20Sopenharmony_ci abo = NULL; 6678c2ecf20Sopenharmony_ci } 6688c2ecf20Sopenharmony_ci 6698c2ecf20Sopenharmony_ci amdgpu_vm_get_pd_bo(&fpriv->vm, &list, &vm_pd); 6708c2ecf20Sopenharmony_ci 6718c2ecf20Sopenharmony_ci r = ttm_eu_reserve_buffers(&ticket, &list, true, &duplicates); 6728c2ecf20Sopenharmony_ci if (r) 6738c2ecf20Sopenharmony_ci goto error_unref; 6748c2ecf20Sopenharmony_ci 6758c2ecf20Sopenharmony_ci if (abo) { 6768c2ecf20Sopenharmony_ci bo_va = amdgpu_vm_bo_find(&fpriv->vm, abo); 6778c2ecf20Sopenharmony_ci if (!bo_va) { 6788c2ecf20Sopenharmony_ci r = -ENOENT; 6798c2ecf20Sopenharmony_ci goto error_backoff; 6808c2ecf20Sopenharmony_ci } 6818c2ecf20Sopenharmony_ci } else if (args->operation != AMDGPU_VA_OP_CLEAR) { 6828c2ecf20Sopenharmony_ci bo_va = fpriv->prt_va; 6838c2ecf20Sopenharmony_ci } else { 6848c2ecf20Sopenharmony_ci bo_va = NULL; 6858c2ecf20Sopenharmony_ci } 6868c2ecf20Sopenharmony_ci 6878c2ecf20Sopenharmony_ci switch (args->operation) { 6888c2ecf20Sopenharmony_ci case AMDGPU_VA_OP_MAP: 6898c2ecf20Sopenharmony_ci va_flags = amdgpu_gem_va_map_flags(adev, args->flags); 6908c2ecf20Sopenharmony_ci r = amdgpu_vm_bo_map(adev, bo_va, args->va_address, 6918c2ecf20Sopenharmony_ci args->offset_in_bo, args->map_size, 6928c2ecf20Sopenharmony_ci va_flags); 6938c2ecf20Sopenharmony_ci break; 6948c2ecf20Sopenharmony_ci case AMDGPU_VA_OP_UNMAP: 6958c2ecf20Sopenharmony_ci r = amdgpu_vm_bo_unmap(adev, bo_va, args->va_address); 6968c2ecf20Sopenharmony_ci break; 6978c2ecf20Sopenharmony_ci 6988c2ecf20Sopenharmony_ci case AMDGPU_VA_OP_CLEAR: 6998c2ecf20Sopenharmony_ci r = amdgpu_vm_bo_clear_mappings(adev, &fpriv->vm, 7008c2ecf20Sopenharmony_ci args->va_address, 7018c2ecf20Sopenharmony_ci args->map_size); 7028c2ecf20Sopenharmony_ci break; 7038c2ecf20Sopenharmony_ci case AMDGPU_VA_OP_REPLACE: 7048c2ecf20Sopenharmony_ci va_flags = amdgpu_gem_va_map_flags(adev, args->flags); 7058c2ecf20Sopenharmony_ci r = amdgpu_vm_bo_replace_map(adev, bo_va, args->va_address, 7068c2ecf20Sopenharmony_ci args->offset_in_bo, args->map_size, 7078c2ecf20Sopenharmony_ci va_flags); 7088c2ecf20Sopenharmony_ci break; 7098c2ecf20Sopenharmony_ci default: 7108c2ecf20Sopenharmony_ci break; 7118c2ecf20Sopenharmony_ci } 7128c2ecf20Sopenharmony_ci if (!r && !(args->flags & AMDGPU_VM_DELAY_UPDATE) && !amdgpu_vm_debug) 7138c2ecf20Sopenharmony_ci amdgpu_gem_va_update_vm(adev, &fpriv->vm, bo_va, 7148c2ecf20Sopenharmony_ci args->operation); 7158c2ecf20Sopenharmony_ci 7168c2ecf20Sopenharmony_cierror_backoff: 7178c2ecf20Sopenharmony_ci ttm_eu_backoff_reservation(&ticket, &list); 7188c2ecf20Sopenharmony_ci 7198c2ecf20Sopenharmony_cierror_unref: 7208c2ecf20Sopenharmony_ci drm_gem_object_put(gobj); 7218c2ecf20Sopenharmony_ci return r; 7228c2ecf20Sopenharmony_ci} 7238c2ecf20Sopenharmony_ci 7248c2ecf20Sopenharmony_ciint amdgpu_gem_op_ioctl(struct drm_device *dev, void *data, 7258c2ecf20Sopenharmony_ci struct drm_file *filp) 7268c2ecf20Sopenharmony_ci{ 7278c2ecf20Sopenharmony_ci struct amdgpu_device *adev = drm_to_adev(dev); 7288c2ecf20Sopenharmony_ci struct drm_amdgpu_gem_op *args = data; 7298c2ecf20Sopenharmony_ci struct drm_gem_object *gobj; 7308c2ecf20Sopenharmony_ci struct amdgpu_vm_bo_base *base; 7318c2ecf20Sopenharmony_ci struct amdgpu_bo *robj; 7328c2ecf20Sopenharmony_ci int r; 7338c2ecf20Sopenharmony_ci 7348c2ecf20Sopenharmony_ci gobj = drm_gem_object_lookup(filp, args->handle); 7358c2ecf20Sopenharmony_ci if (gobj == NULL) { 7368c2ecf20Sopenharmony_ci return -ENOENT; 7378c2ecf20Sopenharmony_ci } 7388c2ecf20Sopenharmony_ci robj = gem_to_amdgpu_bo(gobj); 7398c2ecf20Sopenharmony_ci 7408c2ecf20Sopenharmony_ci r = amdgpu_bo_reserve(robj, false); 7418c2ecf20Sopenharmony_ci if (unlikely(r)) 7428c2ecf20Sopenharmony_ci goto out; 7438c2ecf20Sopenharmony_ci 7448c2ecf20Sopenharmony_ci switch (args->op) { 7458c2ecf20Sopenharmony_ci case AMDGPU_GEM_OP_GET_GEM_CREATE_INFO: { 7468c2ecf20Sopenharmony_ci struct drm_amdgpu_gem_create_in info; 7478c2ecf20Sopenharmony_ci void __user *out = u64_to_user_ptr(args->value); 7488c2ecf20Sopenharmony_ci 7498c2ecf20Sopenharmony_ci info.bo_size = robj->tbo.base.size; 7508c2ecf20Sopenharmony_ci info.alignment = robj->tbo.mem.page_alignment << PAGE_SHIFT; 7518c2ecf20Sopenharmony_ci info.domains = robj->preferred_domains; 7528c2ecf20Sopenharmony_ci info.domain_flags = robj->flags; 7538c2ecf20Sopenharmony_ci amdgpu_bo_unreserve(robj); 7548c2ecf20Sopenharmony_ci if (copy_to_user(out, &info, sizeof(info))) 7558c2ecf20Sopenharmony_ci r = -EFAULT; 7568c2ecf20Sopenharmony_ci break; 7578c2ecf20Sopenharmony_ci } 7588c2ecf20Sopenharmony_ci case AMDGPU_GEM_OP_SET_PLACEMENT: 7598c2ecf20Sopenharmony_ci if (robj->prime_shared_count && (args->value & AMDGPU_GEM_DOMAIN_VRAM)) { 7608c2ecf20Sopenharmony_ci r = -EINVAL; 7618c2ecf20Sopenharmony_ci amdgpu_bo_unreserve(robj); 7628c2ecf20Sopenharmony_ci break; 7638c2ecf20Sopenharmony_ci } 7648c2ecf20Sopenharmony_ci if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm)) { 7658c2ecf20Sopenharmony_ci r = -EPERM; 7668c2ecf20Sopenharmony_ci amdgpu_bo_unreserve(robj); 7678c2ecf20Sopenharmony_ci break; 7688c2ecf20Sopenharmony_ci } 7698c2ecf20Sopenharmony_ci for (base = robj->vm_bo; base; base = base->next) 7708c2ecf20Sopenharmony_ci if (amdgpu_xgmi_same_hive(amdgpu_ttm_adev(robj->tbo.bdev), 7718c2ecf20Sopenharmony_ci amdgpu_ttm_adev(base->vm->root.base.bo->tbo.bdev))) { 7728c2ecf20Sopenharmony_ci r = -EINVAL; 7738c2ecf20Sopenharmony_ci amdgpu_bo_unreserve(robj); 7748c2ecf20Sopenharmony_ci goto out; 7758c2ecf20Sopenharmony_ci } 7768c2ecf20Sopenharmony_ci 7778c2ecf20Sopenharmony_ci 7788c2ecf20Sopenharmony_ci robj->preferred_domains = args->value & (AMDGPU_GEM_DOMAIN_VRAM | 7798c2ecf20Sopenharmony_ci AMDGPU_GEM_DOMAIN_GTT | 7808c2ecf20Sopenharmony_ci AMDGPU_GEM_DOMAIN_CPU); 7818c2ecf20Sopenharmony_ci robj->allowed_domains = robj->preferred_domains; 7828c2ecf20Sopenharmony_ci if (robj->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM) 7838c2ecf20Sopenharmony_ci robj->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT; 7848c2ecf20Sopenharmony_ci 7858c2ecf20Sopenharmony_ci if (robj->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID) 7868c2ecf20Sopenharmony_ci amdgpu_vm_bo_invalidate(adev, robj, true); 7878c2ecf20Sopenharmony_ci 7888c2ecf20Sopenharmony_ci amdgpu_bo_unreserve(robj); 7898c2ecf20Sopenharmony_ci break; 7908c2ecf20Sopenharmony_ci default: 7918c2ecf20Sopenharmony_ci amdgpu_bo_unreserve(robj); 7928c2ecf20Sopenharmony_ci r = -EINVAL; 7938c2ecf20Sopenharmony_ci } 7948c2ecf20Sopenharmony_ci 7958c2ecf20Sopenharmony_ciout: 7968c2ecf20Sopenharmony_ci drm_gem_object_put(gobj); 7978c2ecf20Sopenharmony_ci return r; 7988c2ecf20Sopenharmony_ci} 7998c2ecf20Sopenharmony_ci 8008c2ecf20Sopenharmony_ciint amdgpu_mode_dumb_create(struct drm_file *file_priv, 8018c2ecf20Sopenharmony_ci struct drm_device *dev, 8028c2ecf20Sopenharmony_ci struct drm_mode_create_dumb *args) 8038c2ecf20Sopenharmony_ci{ 8048c2ecf20Sopenharmony_ci struct amdgpu_device *adev = drm_to_adev(dev); 8058c2ecf20Sopenharmony_ci struct drm_gem_object *gobj; 8068c2ecf20Sopenharmony_ci uint32_t handle; 8078c2ecf20Sopenharmony_ci u64 flags = AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED | 8088c2ecf20Sopenharmony_ci AMDGPU_GEM_CREATE_CPU_GTT_USWC; 8098c2ecf20Sopenharmony_ci u32 domain; 8108c2ecf20Sopenharmony_ci int r; 8118c2ecf20Sopenharmony_ci 8128c2ecf20Sopenharmony_ci /* 8138c2ecf20Sopenharmony_ci * The buffer returned from this function should be cleared, but 8148c2ecf20Sopenharmony_ci * it can only be done if the ring is enabled or we'll fail to 8158c2ecf20Sopenharmony_ci * create the buffer. 8168c2ecf20Sopenharmony_ci */ 8178c2ecf20Sopenharmony_ci if (adev->mman.buffer_funcs_enabled) 8188c2ecf20Sopenharmony_ci flags |= AMDGPU_GEM_CREATE_VRAM_CLEARED; 8198c2ecf20Sopenharmony_ci 8208c2ecf20Sopenharmony_ci args->pitch = amdgpu_align_pitch(adev, args->width, 8218c2ecf20Sopenharmony_ci DIV_ROUND_UP(args->bpp, 8), 0); 8228c2ecf20Sopenharmony_ci args->size = (u64)args->pitch * args->height; 8238c2ecf20Sopenharmony_ci args->size = ALIGN(args->size, PAGE_SIZE); 8248c2ecf20Sopenharmony_ci domain = amdgpu_bo_get_preferred_pin_domain(adev, 8258c2ecf20Sopenharmony_ci amdgpu_display_supported_domains(adev, flags)); 8268c2ecf20Sopenharmony_ci r = amdgpu_gem_object_create(adev, args->size, 0, domain, flags, 8278c2ecf20Sopenharmony_ci ttm_bo_type_device, NULL, &gobj); 8288c2ecf20Sopenharmony_ci if (r) 8298c2ecf20Sopenharmony_ci return -ENOMEM; 8308c2ecf20Sopenharmony_ci 8318c2ecf20Sopenharmony_ci r = drm_gem_handle_create(file_priv, gobj, &handle); 8328c2ecf20Sopenharmony_ci /* drop reference from allocate - handle holds it now */ 8338c2ecf20Sopenharmony_ci drm_gem_object_put(gobj); 8348c2ecf20Sopenharmony_ci if (r) { 8358c2ecf20Sopenharmony_ci return r; 8368c2ecf20Sopenharmony_ci } 8378c2ecf20Sopenharmony_ci args->handle = handle; 8388c2ecf20Sopenharmony_ci return 0; 8398c2ecf20Sopenharmony_ci} 8408c2ecf20Sopenharmony_ci 8418c2ecf20Sopenharmony_ci#if defined(CONFIG_DEBUG_FS) 8428c2ecf20Sopenharmony_ci 8438c2ecf20Sopenharmony_ci#define amdgpu_debugfs_gem_bo_print_flag(m, bo, flag) \ 8448c2ecf20Sopenharmony_ci if (bo->flags & (AMDGPU_GEM_CREATE_ ## flag)) { \ 8458c2ecf20Sopenharmony_ci seq_printf((m), " " #flag); \ 8468c2ecf20Sopenharmony_ci } 8478c2ecf20Sopenharmony_ci 8488c2ecf20Sopenharmony_cistatic int amdgpu_debugfs_gem_bo_info(int id, void *ptr, void *data) 8498c2ecf20Sopenharmony_ci{ 8508c2ecf20Sopenharmony_ci struct drm_gem_object *gobj = ptr; 8518c2ecf20Sopenharmony_ci struct amdgpu_bo *bo = gem_to_amdgpu_bo(gobj); 8528c2ecf20Sopenharmony_ci struct seq_file *m = data; 8538c2ecf20Sopenharmony_ci 8548c2ecf20Sopenharmony_ci struct dma_buf_attachment *attachment; 8558c2ecf20Sopenharmony_ci struct dma_buf *dma_buf; 8568c2ecf20Sopenharmony_ci unsigned domain; 8578c2ecf20Sopenharmony_ci const char *placement; 8588c2ecf20Sopenharmony_ci unsigned pin_count; 8598c2ecf20Sopenharmony_ci 8608c2ecf20Sopenharmony_ci domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type); 8618c2ecf20Sopenharmony_ci switch (domain) { 8628c2ecf20Sopenharmony_ci case AMDGPU_GEM_DOMAIN_VRAM: 8638c2ecf20Sopenharmony_ci placement = "VRAM"; 8648c2ecf20Sopenharmony_ci break; 8658c2ecf20Sopenharmony_ci case AMDGPU_GEM_DOMAIN_GTT: 8668c2ecf20Sopenharmony_ci placement = " GTT"; 8678c2ecf20Sopenharmony_ci break; 8688c2ecf20Sopenharmony_ci case AMDGPU_GEM_DOMAIN_CPU: 8698c2ecf20Sopenharmony_ci default: 8708c2ecf20Sopenharmony_ci placement = " CPU"; 8718c2ecf20Sopenharmony_ci break; 8728c2ecf20Sopenharmony_ci } 8738c2ecf20Sopenharmony_ci seq_printf(m, "\t0x%08x: %12ld byte %s", 8748c2ecf20Sopenharmony_ci id, amdgpu_bo_size(bo), placement); 8758c2ecf20Sopenharmony_ci 8768c2ecf20Sopenharmony_ci pin_count = READ_ONCE(bo->pin_count); 8778c2ecf20Sopenharmony_ci if (pin_count) 8788c2ecf20Sopenharmony_ci seq_printf(m, " pin count %d", pin_count); 8798c2ecf20Sopenharmony_ci 8808c2ecf20Sopenharmony_ci dma_buf = READ_ONCE(bo->tbo.base.dma_buf); 8818c2ecf20Sopenharmony_ci attachment = READ_ONCE(bo->tbo.base.import_attach); 8828c2ecf20Sopenharmony_ci 8838c2ecf20Sopenharmony_ci if (attachment) 8848c2ecf20Sopenharmony_ci seq_printf(m, " imported from %p%s", dma_buf, 8858c2ecf20Sopenharmony_ci attachment->peer2peer ? " P2P" : ""); 8868c2ecf20Sopenharmony_ci else if (dma_buf) 8878c2ecf20Sopenharmony_ci seq_printf(m, " exported as %p", dma_buf); 8888c2ecf20Sopenharmony_ci 8898c2ecf20Sopenharmony_ci amdgpu_debugfs_gem_bo_print_flag(m, bo, CPU_ACCESS_REQUIRED); 8908c2ecf20Sopenharmony_ci amdgpu_debugfs_gem_bo_print_flag(m, bo, NO_CPU_ACCESS); 8918c2ecf20Sopenharmony_ci amdgpu_debugfs_gem_bo_print_flag(m, bo, CPU_GTT_USWC); 8928c2ecf20Sopenharmony_ci amdgpu_debugfs_gem_bo_print_flag(m, bo, VRAM_CLEARED); 8938c2ecf20Sopenharmony_ci amdgpu_debugfs_gem_bo_print_flag(m, bo, SHADOW); 8948c2ecf20Sopenharmony_ci amdgpu_debugfs_gem_bo_print_flag(m, bo, VRAM_CONTIGUOUS); 8958c2ecf20Sopenharmony_ci amdgpu_debugfs_gem_bo_print_flag(m, bo, VM_ALWAYS_VALID); 8968c2ecf20Sopenharmony_ci amdgpu_debugfs_gem_bo_print_flag(m, bo, EXPLICIT_SYNC); 8978c2ecf20Sopenharmony_ci 8988c2ecf20Sopenharmony_ci seq_printf(m, "\n"); 8998c2ecf20Sopenharmony_ci 9008c2ecf20Sopenharmony_ci return 0; 9018c2ecf20Sopenharmony_ci} 9028c2ecf20Sopenharmony_ci 9038c2ecf20Sopenharmony_cistatic int amdgpu_debugfs_gem_info(struct seq_file *m, void *data) 9048c2ecf20Sopenharmony_ci{ 9058c2ecf20Sopenharmony_ci struct drm_info_node *node = (struct drm_info_node *)m->private; 9068c2ecf20Sopenharmony_ci struct drm_device *dev = node->minor->dev; 9078c2ecf20Sopenharmony_ci struct drm_file *file; 9088c2ecf20Sopenharmony_ci int r; 9098c2ecf20Sopenharmony_ci 9108c2ecf20Sopenharmony_ci r = mutex_lock_interruptible(&dev->filelist_mutex); 9118c2ecf20Sopenharmony_ci if (r) 9128c2ecf20Sopenharmony_ci return r; 9138c2ecf20Sopenharmony_ci 9148c2ecf20Sopenharmony_ci list_for_each_entry(file, &dev->filelist, lhead) { 9158c2ecf20Sopenharmony_ci struct task_struct *task; 9168c2ecf20Sopenharmony_ci 9178c2ecf20Sopenharmony_ci /* 9188c2ecf20Sopenharmony_ci * Although we have a valid reference on file->pid, that does 9198c2ecf20Sopenharmony_ci * not guarantee that the task_struct who called get_pid() is 9208c2ecf20Sopenharmony_ci * still alive (e.g. get_pid(current) => fork() => exit()). 9218c2ecf20Sopenharmony_ci * Therefore, we need to protect this ->comm access using RCU. 9228c2ecf20Sopenharmony_ci */ 9238c2ecf20Sopenharmony_ci rcu_read_lock(); 9248c2ecf20Sopenharmony_ci task = pid_task(file->pid, PIDTYPE_PID); 9258c2ecf20Sopenharmony_ci seq_printf(m, "pid %8d command %s:\n", pid_nr(file->pid), 9268c2ecf20Sopenharmony_ci task ? task->comm : "<unknown>"); 9278c2ecf20Sopenharmony_ci rcu_read_unlock(); 9288c2ecf20Sopenharmony_ci 9298c2ecf20Sopenharmony_ci spin_lock(&file->table_lock); 9308c2ecf20Sopenharmony_ci idr_for_each(&file->object_idr, amdgpu_debugfs_gem_bo_info, m); 9318c2ecf20Sopenharmony_ci spin_unlock(&file->table_lock); 9328c2ecf20Sopenharmony_ci } 9338c2ecf20Sopenharmony_ci 9348c2ecf20Sopenharmony_ci mutex_unlock(&dev->filelist_mutex); 9358c2ecf20Sopenharmony_ci return 0; 9368c2ecf20Sopenharmony_ci} 9378c2ecf20Sopenharmony_ci 9388c2ecf20Sopenharmony_cistatic const struct drm_info_list amdgpu_debugfs_gem_list[] = { 9398c2ecf20Sopenharmony_ci {"amdgpu_gem_info", &amdgpu_debugfs_gem_info, 0, NULL}, 9408c2ecf20Sopenharmony_ci}; 9418c2ecf20Sopenharmony_ci#endif 9428c2ecf20Sopenharmony_ci 9438c2ecf20Sopenharmony_ciint amdgpu_debugfs_gem_init(struct amdgpu_device *adev) 9448c2ecf20Sopenharmony_ci{ 9458c2ecf20Sopenharmony_ci#if defined(CONFIG_DEBUG_FS) 9468c2ecf20Sopenharmony_ci return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_gem_list, 9478c2ecf20Sopenharmony_ci ARRAY_SIZE(amdgpu_debugfs_gem_list)); 9488c2ecf20Sopenharmony_ci#endif 9498c2ecf20Sopenharmony_ci return 0; 9508c2ecf20Sopenharmony_ci} 951