18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0+
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Freescale vf610 GPIO support through PORT and GPIO
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * Copyright (c) 2014 Toradex AG.
68c2ecf20Sopenharmony_ci *
78c2ecf20Sopenharmony_ci * Author: Stefan Agner <stefan@agner.ch>.
88c2ecf20Sopenharmony_ci */
98c2ecf20Sopenharmony_ci#include <linux/bitops.h>
108c2ecf20Sopenharmony_ci#include <linux/clk.h>
118c2ecf20Sopenharmony_ci#include <linux/err.h>
128c2ecf20Sopenharmony_ci#include <linux/gpio/driver.h>
138c2ecf20Sopenharmony_ci#include <linux/init.h>
148c2ecf20Sopenharmony_ci#include <linux/interrupt.h>
158c2ecf20Sopenharmony_ci#include <linux/io.h>
168c2ecf20Sopenharmony_ci#include <linux/ioport.h>
178c2ecf20Sopenharmony_ci#include <linux/irq.h>
188c2ecf20Sopenharmony_ci#include <linux/platform_device.h>
198c2ecf20Sopenharmony_ci#include <linux/of.h>
208c2ecf20Sopenharmony_ci#include <linux/of_device.h>
218c2ecf20Sopenharmony_ci#include <linux/of_irq.h>
228c2ecf20Sopenharmony_ci
238c2ecf20Sopenharmony_ci#define VF610_GPIO_PER_PORT		32
248c2ecf20Sopenharmony_ci
258c2ecf20Sopenharmony_cistruct fsl_gpio_soc_data {
268c2ecf20Sopenharmony_ci	/* SoCs has a Port Data Direction Register (PDDR) */
278c2ecf20Sopenharmony_ci	bool have_paddr;
288c2ecf20Sopenharmony_ci};
298c2ecf20Sopenharmony_ci
308c2ecf20Sopenharmony_cistruct vf610_gpio_port {
318c2ecf20Sopenharmony_ci	struct gpio_chip gc;
328c2ecf20Sopenharmony_ci	struct irq_chip ic;
338c2ecf20Sopenharmony_ci	void __iomem *base;
348c2ecf20Sopenharmony_ci	void __iomem *gpio_base;
358c2ecf20Sopenharmony_ci	const struct fsl_gpio_soc_data *sdata;
368c2ecf20Sopenharmony_ci	u8 irqc[VF610_GPIO_PER_PORT];
378c2ecf20Sopenharmony_ci	struct clk *clk_port;
388c2ecf20Sopenharmony_ci	struct clk *clk_gpio;
398c2ecf20Sopenharmony_ci	int irq;
408c2ecf20Sopenharmony_ci};
418c2ecf20Sopenharmony_ci
428c2ecf20Sopenharmony_ci#define GPIO_PDOR		0x00
438c2ecf20Sopenharmony_ci#define GPIO_PSOR		0x04
448c2ecf20Sopenharmony_ci#define GPIO_PCOR		0x08
458c2ecf20Sopenharmony_ci#define GPIO_PTOR		0x0c
468c2ecf20Sopenharmony_ci#define GPIO_PDIR		0x10
478c2ecf20Sopenharmony_ci#define GPIO_PDDR		0x14
488c2ecf20Sopenharmony_ci
498c2ecf20Sopenharmony_ci#define PORT_PCR(n)		((n) * 0x4)
508c2ecf20Sopenharmony_ci#define PORT_PCR_IRQC_OFFSET	16
518c2ecf20Sopenharmony_ci
528c2ecf20Sopenharmony_ci#define PORT_ISFR		0xa0
538c2ecf20Sopenharmony_ci#define PORT_DFER		0xc0
548c2ecf20Sopenharmony_ci#define PORT_DFCR		0xc4
558c2ecf20Sopenharmony_ci#define PORT_DFWR		0xc8
568c2ecf20Sopenharmony_ci
578c2ecf20Sopenharmony_ci#define PORT_INT_OFF		0x0
588c2ecf20Sopenharmony_ci#define PORT_INT_LOGIC_ZERO	0x8
598c2ecf20Sopenharmony_ci#define PORT_INT_RISING_EDGE	0x9
608c2ecf20Sopenharmony_ci#define PORT_INT_FALLING_EDGE	0xa
618c2ecf20Sopenharmony_ci#define PORT_INT_EITHER_EDGE	0xb
628c2ecf20Sopenharmony_ci#define PORT_INT_LOGIC_ONE	0xc
638c2ecf20Sopenharmony_ci
648c2ecf20Sopenharmony_cistatic const struct fsl_gpio_soc_data imx_data = {
658c2ecf20Sopenharmony_ci	.have_paddr = true,
668c2ecf20Sopenharmony_ci};
678c2ecf20Sopenharmony_ci
688c2ecf20Sopenharmony_cistatic const struct of_device_id vf610_gpio_dt_ids[] = {
698c2ecf20Sopenharmony_ci	{ .compatible = "fsl,vf610-gpio",	.data = NULL, },
708c2ecf20Sopenharmony_ci	{ .compatible = "fsl,imx7ulp-gpio",	.data = &imx_data, },
718c2ecf20Sopenharmony_ci	{ /* sentinel */ }
728c2ecf20Sopenharmony_ci};
738c2ecf20Sopenharmony_ci
748c2ecf20Sopenharmony_cistatic inline void vf610_gpio_writel(u32 val, void __iomem *reg)
758c2ecf20Sopenharmony_ci{
768c2ecf20Sopenharmony_ci	writel_relaxed(val, reg);
778c2ecf20Sopenharmony_ci}
788c2ecf20Sopenharmony_ci
798c2ecf20Sopenharmony_cistatic inline u32 vf610_gpio_readl(void __iomem *reg)
808c2ecf20Sopenharmony_ci{
818c2ecf20Sopenharmony_ci	return readl_relaxed(reg);
828c2ecf20Sopenharmony_ci}
838c2ecf20Sopenharmony_ci
848c2ecf20Sopenharmony_cistatic int vf610_gpio_get(struct gpio_chip *gc, unsigned int gpio)
858c2ecf20Sopenharmony_ci{
868c2ecf20Sopenharmony_ci	struct vf610_gpio_port *port = gpiochip_get_data(gc);
878c2ecf20Sopenharmony_ci	unsigned long mask = BIT(gpio);
888c2ecf20Sopenharmony_ci	unsigned long offset = GPIO_PDIR;
898c2ecf20Sopenharmony_ci
908c2ecf20Sopenharmony_ci	if (port->sdata && port->sdata->have_paddr) {
918c2ecf20Sopenharmony_ci		mask &= vf610_gpio_readl(port->gpio_base + GPIO_PDDR);
928c2ecf20Sopenharmony_ci		if (mask)
938c2ecf20Sopenharmony_ci			offset = GPIO_PDOR;
948c2ecf20Sopenharmony_ci	}
958c2ecf20Sopenharmony_ci
968c2ecf20Sopenharmony_ci	return !!(vf610_gpio_readl(port->gpio_base + offset) & BIT(gpio));
978c2ecf20Sopenharmony_ci}
988c2ecf20Sopenharmony_ci
998c2ecf20Sopenharmony_cistatic void vf610_gpio_set(struct gpio_chip *gc, unsigned int gpio, int val)
1008c2ecf20Sopenharmony_ci{
1018c2ecf20Sopenharmony_ci	struct vf610_gpio_port *port = gpiochip_get_data(gc);
1028c2ecf20Sopenharmony_ci	unsigned long mask = BIT(gpio);
1038c2ecf20Sopenharmony_ci	unsigned long offset = val ? GPIO_PSOR : GPIO_PCOR;
1048c2ecf20Sopenharmony_ci
1058c2ecf20Sopenharmony_ci	vf610_gpio_writel(mask, port->gpio_base + offset);
1068c2ecf20Sopenharmony_ci}
1078c2ecf20Sopenharmony_ci
1088c2ecf20Sopenharmony_cistatic int vf610_gpio_direction_input(struct gpio_chip *chip, unsigned gpio)
1098c2ecf20Sopenharmony_ci{
1108c2ecf20Sopenharmony_ci	struct vf610_gpio_port *port = gpiochip_get_data(chip);
1118c2ecf20Sopenharmony_ci	unsigned long mask = BIT(gpio);
1128c2ecf20Sopenharmony_ci	u32 val;
1138c2ecf20Sopenharmony_ci
1148c2ecf20Sopenharmony_ci	if (port->sdata && port->sdata->have_paddr) {
1158c2ecf20Sopenharmony_ci		val = vf610_gpio_readl(port->gpio_base + GPIO_PDDR);
1168c2ecf20Sopenharmony_ci		val &= ~mask;
1178c2ecf20Sopenharmony_ci		vf610_gpio_writel(val, port->gpio_base + GPIO_PDDR);
1188c2ecf20Sopenharmony_ci	}
1198c2ecf20Sopenharmony_ci
1208c2ecf20Sopenharmony_ci	return pinctrl_gpio_direction_input(chip->base + gpio);
1218c2ecf20Sopenharmony_ci}
1228c2ecf20Sopenharmony_ci
1238c2ecf20Sopenharmony_cistatic int vf610_gpio_direction_output(struct gpio_chip *chip, unsigned gpio,
1248c2ecf20Sopenharmony_ci				       int value)
1258c2ecf20Sopenharmony_ci{
1268c2ecf20Sopenharmony_ci	struct vf610_gpio_port *port = gpiochip_get_data(chip);
1278c2ecf20Sopenharmony_ci	unsigned long mask = BIT(gpio);
1288c2ecf20Sopenharmony_ci	u32 val;
1298c2ecf20Sopenharmony_ci
1308c2ecf20Sopenharmony_ci	vf610_gpio_set(chip, gpio, value);
1318c2ecf20Sopenharmony_ci
1328c2ecf20Sopenharmony_ci	if (port->sdata && port->sdata->have_paddr) {
1338c2ecf20Sopenharmony_ci		val = vf610_gpio_readl(port->gpio_base + GPIO_PDDR);
1348c2ecf20Sopenharmony_ci		val |= mask;
1358c2ecf20Sopenharmony_ci		vf610_gpio_writel(val, port->gpio_base + GPIO_PDDR);
1368c2ecf20Sopenharmony_ci	}
1378c2ecf20Sopenharmony_ci
1388c2ecf20Sopenharmony_ci	return pinctrl_gpio_direction_output(chip->base + gpio);
1398c2ecf20Sopenharmony_ci}
1408c2ecf20Sopenharmony_ci
1418c2ecf20Sopenharmony_cistatic void vf610_gpio_irq_handler(struct irq_desc *desc)
1428c2ecf20Sopenharmony_ci{
1438c2ecf20Sopenharmony_ci	struct vf610_gpio_port *port =
1448c2ecf20Sopenharmony_ci		gpiochip_get_data(irq_desc_get_handler_data(desc));
1458c2ecf20Sopenharmony_ci	struct irq_chip *chip = irq_desc_get_chip(desc);
1468c2ecf20Sopenharmony_ci	int pin;
1478c2ecf20Sopenharmony_ci	unsigned long irq_isfr;
1488c2ecf20Sopenharmony_ci
1498c2ecf20Sopenharmony_ci	chained_irq_enter(chip, desc);
1508c2ecf20Sopenharmony_ci
1518c2ecf20Sopenharmony_ci	irq_isfr = vf610_gpio_readl(port->base + PORT_ISFR);
1528c2ecf20Sopenharmony_ci
1538c2ecf20Sopenharmony_ci	for_each_set_bit(pin, &irq_isfr, VF610_GPIO_PER_PORT) {
1548c2ecf20Sopenharmony_ci		vf610_gpio_writel(BIT(pin), port->base + PORT_ISFR);
1558c2ecf20Sopenharmony_ci
1568c2ecf20Sopenharmony_ci		generic_handle_irq(irq_find_mapping(port->gc.irq.domain, pin));
1578c2ecf20Sopenharmony_ci	}
1588c2ecf20Sopenharmony_ci
1598c2ecf20Sopenharmony_ci	chained_irq_exit(chip, desc);
1608c2ecf20Sopenharmony_ci}
1618c2ecf20Sopenharmony_ci
1628c2ecf20Sopenharmony_cistatic void vf610_gpio_irq_ack(struct irq_data *d)
1638c2ecf20Sopenharmony_ci{
1648c2ecf20Sopenharmony_ci	struct vf610_gpio_port *port =
1658c2ecf20Sopenharmony_ci		gpiochip_get_data(irq_data_get_irq_chip_data(d));
1668c2ecf20Sopenharmony_ci	int gpio = d->hwirq;
1678c2ecf20Sopenharmony_ci
1688c2ecf20Sopenharmony_ci	vf610_gpio_writel(BIT(gpio), port->base + PORT_ISFR);
1698c2ecf20Sopenharmony_ci}
1708c2ecf20Sopenharmony_ci
1718c2ecf20Sopenharmony_cistatic int vf610_gpio_irq_set_type(struct irq_data *d, u32 type)
1728c2ecf20Sopenharmony_ci{
1738c2ecf20Sopenharmony_ci	struct vf610_gpio_port *port =
1748c2ecf20Sopenharmony_ci		gpiochip_get_data(irq_data_get_irq_chip_data(d));
1758c2ecf20Sopenharmony_ci	u8 irqc;
1768c2ecf20Sopenharmony_ci
1778c2ecf20Sopenharmony_ci	switch (type) {
1788c2ecf20Sopenharmony_ci	case IRQ_TYPE_EDGE_RISING:
1798c2ecf20Sopenharmony_ci		irqc = PORT_INT_RISING_EDGE;
1808c2ecf20Sopenharmony_ci		break;
1818c2ecf20Sopenharmony_ci	case IRQ_TYPE_EDGE_FALLING:
1828c2ecf20Sopenharmony_ci		irqc = PORT_INT_FALLING_EDGE;
1838c2ecf20Sopenharmony_ci		break;
1848c2ecf20Sopenharmony_ci	case IRQ_TYPE_EDGE_BOTH:
1858c2ecf20Sopenharmony_ci		irqc = PORT_INT_EITHER_EDGE;
1868c2ecf20Sopenharmony_ci		break;
1878c2ecf20Sopenharmony_ci	case IRQ_TYPE_LEVEL_LOW:
1888c2ecf20Sopenharmony_ci		irqc = PORT_INT_LOGIC_ZERO;
1898c2ecf20Sopenharmony_ci		break;
1908c2ecf20Sopenharmony_ci	case IRQ_TYPE_LEVEL_HIGH:
1918c2ecf20Sopenharmony_ci		irqc = PORT_INT_LOGIC_ONE;
1928c2ecf20Sopenharmony_ci		break;
1938c2ecf20Sopenharmony_ci	default:
1948c2ecf20Sopenharmony_ci		return -EINVAL;
1958c2ecf20Sopenharmony_ci	}
1968c2ecf20Sopenharmony_ci
1978c2ecf20Sopenharmony_ci	port->irqc[d->hwirq] = irqc;
1988c2ecf20Sopenharmony_ci
1998c2ecf20Sopenharmony_ci	if (type & IRQ_TYPE_LEVEL_MASK)
2008c2ecf20Sopenharmony_ci		irq_set_handler_locked(d, handle_level_irq);
2018c2ecf20Sopenharmony_ci	else
2028c2ecf20Sopenharmony_ci		irq_set_handler_locked(d, handle_edge_irq);
2038c2ecf20Sopenharmony_ci
2048c2ecf20Sopenharmony_ci	return 0;
2058c2ecf20Sopenharmony_ci}
2068c2ecf20Sopenharmony_ci
2078c2ecf20Sopenharmony_cistatic void vf610_gpio_irq_mask(struct irq_data *d)
2088c2ecf20Sopenharmony_ci{
2098c2ecf20Sopenharmony_ci	struct vf610_gpio_port *port =
2108c2ecf20Sopenharmony_ci		gpiochip_get_data(irq_data_get_irq_chip_data(d));
2118c2ecf20Sopenharmony_ci	void __iomem *pcr_base = port->base + PORT_PCR(d->hwirq);
2128c2ecf20Sopenharmony_ci
2138c2ecf20Sopenharmony_ci	vf610_gpio_writel(0, pcr_base);
2148c2ecf20Sopenharmony_ci}
2158c2ecf20Sopenharmony_ci
2168c2ecf20Sopenharmony_cistatic void vf610_gpio_irq_unmask(struct irq_data *d)
2178c2ecf20Sopenharmony_ci{
2188c2ecf20Sopenharmony_ci	struct vf610_gpio_port *port =
2198c2ecf20Sopenharmony_ci		gpiochip_get_data(irq_data_get_irq_chip_data(d));
2208c2ecf20Sopenharmony_ci	void __iomem *pcr_base = port->base + PORT_PCR(d->hwirq);
2218c2ecf20Sopenharmony_ci
2228c2ecf20Sopenharmony_ci	vf610_gpio_writel(port->irqc[d->hwirq] << PORT_PCR_IRQC_OFFSET,
2238c2ecf20Sopenharmony_ci			  pcr_base);
2248c2ecf20Sopenharmony_ci}
2258c2ecf20Sopenharmony_ci
2268c2ecf20Sopenharmony_cistatic int vf610_gpio_irq_set_wake(struct irq_data *d, u32 enable)
2278c2ecf20Sopenharmony_ci{
2288c2ecf20Sopenharmony_ci	struct vf610_gpio_port *port =
2298c2ecf20Sopenharmony_ci		gpiochip_get_data(irq_data_get_irq_chip_data(d));
2308c2ecf20Sopenharmony_ci
2318c2ecf20Sopenharmony_ci	if (enable)
2328c2ecf20Sopenharmony_ci		enable_irq_wake(port->irq);
2338c2ecf20Sopenharmony_ci	else
2348c2ecf20Sopenharmony_ci		disable_irq_wake(port->irq);
2358c2ecf20Sopenharmony_ci
2368c2ecf20Sopenharmony_ci	return 0;
2378c2ecf20Sopenharmony_ci}
2388c2ecf20Sopenharmony_ci
2398c2ecf20Sopenharmony_cistatic void vf610_gpio_disable_clk(void *data)
2408c2ecf20Sopenharmony_ci{
2418c2ecf20Sopenharmony_ci	clk_disable_unprepare(data);
2428c2ecf20Sopenharmony_ci}
2438c2ecf20Sopenharmony_ci
2448c2ecf20Sopenharmony_cistatic int vf610_gpio_probe(struct platform_device *pdev)
2458c2ecf20Sopenharmony_ci{
2468c2ecf20Sopenharmony_ci	struct device *dev = &pdev->dev;
2478c2ecf20Sopenharmony_ci	struct device_node *np = dev->of_node;
2488c2ecf20Sopenharmony_ci	struct vf610_gpio_port *port;
2498c2ecf20Sopenharmony_ci	struct gpio_chip *gc;
2508c2ecf20Sopenharmony_ci	struct gpio_irq_chip *girq;
2518c2ecf20Sopenharmony_ci	struct irq_chip *ic;
2528c2ecf20Sopenharmony_ci	int i;
2538c2ecf20Sopenharmony_ci	int ret;
2548c2ecf20Sopenharmony_ci
2558c2ecf20Sopenharmony_ci	port = devm_kzalloc(dev, sizeof(*port), GFP_KERNEL);
2568c2ecf20Sopenharmony_ci	if (!port)
2578c2ecf20Sopenharmony_ci		return -ENOMEM;
2588c2ecf20Sopenharmony_ci
2598c2ecf20Sopenharmony_ci	port->sdata = of_device_get_match_data(dev);
2608c2ecf20Sopenharmony_ci	port->base = devm_platform_ioremap_resource(pdev, 0);
2618c2ecf20Sopenharmony_ci	if (IS_ERR(port->base))
2628c2ecf20Sopenharmony_ci		return PTR_ERR(port->base);
2638c2ecf20Sopenharmony_ci
2648c2ecf20Sopenharmony_ci	port->gpio_base = devm_platform_ioremap_resource(pdev, 1);
2658c2ecf20Sopenharmony_ci	if (IS_ERR(port->gpio_base))
2668c2ecf20Sopenharmony_ci		return PTR_ERR(port->gpio_base);
2678c2ecf20Sopenharmony_ci
2688c2ecf20Sopenharmony_ci	port->irq = platform_get_irq(pdev, 0);
2698c2ecf20Sopenharmony_ci	if (port->irq < 0)
2708c2ecf20Sopenharmony_ci		return port->irq;
2718c2ecf20Sopenharmony_ci
2728c2ecf20Sopenharmony_ci	port->clk_port = devm_clk_get(dev, "port");
2738c2ecf20Sopenharmony_ci	ret = PTR_ERR_OR_ZERO(port->clk_port);
2748c2ecf20Sopenharmony_ci	if (!ret) {
2758c2ecf20Sopenharmony_ci		ret = clk_prepare_enable(port->clk_port);
2768c2ecf20Sopenharmony_ci		if (ret)
2778c2ecf20Sopenharmony_ci			return ret;
2788c2ecf20Sopenharmony_ci		ret = devm_add_action_or_reset(dev, vf610_gpio_disable_clk,
2798c2ecf20Sopenharmony_ci					       port->clk_port);
2808c2ecf20Sopenharmony_ci		if (ret)
2818c2ecf20Sopenharmony_ci			return ret;
2828c2ecf20Sopenharmony_ci	} else if (ret == -EPROBE_DEFER) {
2838c2ecf20Sopenharmony_ci		/*
2848c2ecf20Sopenharmony_ci		 * Percolate deferrals, for anything else,
2858c2ecf20Sopenharmony_ci		 * just live without the clocking.
2868c2ecf20Sopenharmony_ci		 */
2878c2ecf20Sopenharmony_ci		return ret;
2888c2ecf20Sopenharmony_ci	}
2898c2ecf20Sopenharmony_ci
2908c2ecf20Sopenharmony_ci	port->clk_gpio = devm_clk_get(dev, "gpio");
2918c2ecf20Sopenharmony_ci	ret = PTR_ERR_OR_ZERO(port->clk_gpio);
2928c2ecf20Sopenharmony_ci	if (!ret) {
2938c2ecf20Sopenharmony_ci		ret = clk_prepare_enable(port->clk_gpio);
2948c2ecf20Sopenharmony_ci		if (ret)
2958c2ecf20Sopenharmony_ci			return ret;
2968c2ecf20Sopenharmony_ci		ret = devm_add_action_or_reset(dev, vf610_gpio_disable_clk,
2978c2ecf20Sopenharmony_ci					       port->clk_gpio);
2988c2ecf20Sopenharmony_ci		if (ret)
2998c2ecf20Sopenharmony_ci			return ret;
3008c2ecf20Sopenharmony_ci	} else if (ret == -EPROBE_DEFER) {
3018c2ecf20Sopenharmony_ci		return ret;
3028c2ecf20Sopenharmony_ci	}
3038c2ecf20Sopenharmony_ci
3048c2ecf20Sopenharmony_ci	gc = &port->gc;
3058c2ecf20Sopenharmony_ci	gc->of_node = np;
3068c2ecf20Sopenharmony_ci	gc->parent = dev;
3078c2ecf20Sopenharmony_ci	gc->label = dev_name(dev);
3088c2ecf20Sopenharmony_ci	gc->ngpio = VF610_GPIO_PER_PORT;
3098c2ecf20Sopenharmony_ci	gc->base = of_alias_get_id(np, "gpio") * VF610_GPIO_PER_PORT;
3108c2ecf20Sopenharmony_ci
3118c2ecf20Sopenharmony_ci	gc->request = gpiochip_generic_request;
3128c2ecf20Sopenharmony_ci	gc->free = gpiochip_generic_free;
3138c2ecf20Sopenharmony_ci	gc->direction_input = vf610_gpio_direction_input;
3148c2ecf20Sopenharmony_ci	gc->get = vf610_gpio_get;
3158c2ecf20Sopenharmony_ci	gc->direction_output = vf610_gpio_direction_output;
3168c2ecf20Sopenharmony_ci	gc->set = vf610_gpio_set;
3178c2ecf20Sopenharmony_ci
3188c2ecf20Sopenharmony_ci	ic = &port->ic;
3198c2ecf20Sopenharmony_ci	ic->name = "gpio-vf610";
3208c2ecf20Sopenharmony_ci	ic->irq_ack = vf610_gpio_irq_ack;
3218c2ecf20Sopenharmony_ci	ic->irq_mask = vf610_gpio_irq_mask;
3228c2ecf20Sopenharmony_ci	ic->irq_unmask = vf610_gpio_irq_unmask;
3238c2ecf20Sopenharmony_ci	ic->irq_set_type = vf610_gpio_irq_set_type;
3248c2ecf20Sopenharmony_ci	ic->irq_set_wake = vf610_gpio_irq_set_wake;
3258c2ecf20Sopenharmony_ci
3268c2ecf20Sopenharmony_ci	/* Mask all GPIO interrupts */
3278c2ecf20Sopenharmony_ci	for (i = 0; i < gc->ngpio; i++)
3288c2ecf20Sopenharmony_ci		vf610_gpio_writel(0, port->base + PORT_PCR(i));
3298c2ecf20Sopenharmony_ci
3308c2ecf20Sopenharmony_ci	/* Clear the interrupt status register for all GPIO's */
3318c2ecf20Sopenharmony_ci	vf610_gpio_writel(~0, port->base + PORT_ISFR);
3328c2ecf20Sopenharmony_ci
3338c2ecf20Sopenharmony_ci	girq = &gc->irq;
3348c2ecf20Sopenharmony_ci	girq->chip = ic;
3358c2ecf20Sopenharmony_ci	girq->parent_handler = vf610_gpio_irq_handler;
3368c2ecf20Sopenharmony_ci	girq->num_parents = 1;
3378c2ecf20Sopenharmony_ci	girq->parents = devm_kcalloc(&pdev->dev, 1,
3388c2ecf20Sopenharmony_ci				     sizeof(*girq->parents),
3398c2ecf20Sopenharmony_ci				     GFP_KERNEL);
3408c2ecf20Sopenharmony_ci	if (!girq->parents)
3418c2ecf20Sopenharmony_ci		return -ENOMEM;
3428c2ecf20Sopenharmony_ci	girq->parents[0] = port->irq;
3438c2ecf20Sopenharmony_ci	girq->default_type = IRQ_TYPE_NONE;
3448c2ecf20Sopenharmony_ci	girq->handler = handle_edge_irq;
3458c2ecf20Sopenharmony_ci
3468c2ecf20Sopenharmony_ci	return devm_gpiochip_add_data(dev, gc, port);
3478c2ecf20Sopenharmony_ci}
3488c2ecf20Sopenharmony_ci
3498c2ecf20Sopenharmony_cistatic struct platform_driver vf610_gpio_driver = {
3508c2ecf20Sopenharmony_ci	.driver		= {
3518c2ecf20Sopenharmony_ci		.name	= "gpio-vf610",
3528c2ecf20Sopenharmony_ci		.of_match_table = vf610_gpio_dt_ids,
3538c2ecf20Sopenharmony_ci	},
3548c2ecf20Sopenharmony_ci	.probe		= vf610_gpio_probe,
3558c2ecf20Sopenharmony_ci};
3568c2ecf20Sopenharmony_ci
3578c2ecf20Sopenharmony_cibuiltin_platform_driver(vf610_gpio_driver);
358