18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0+
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Copyright (C) 2019 Xilinx, Inc.
48c2ecf20Sopenharmony_ci */
58c2ecf20Sopenharmony_ci
68c2ecf20Sopenharmony_ci#include <linux/dma-mapping.h>
78c2ecf20Sopenharmony_ci#include <linux/fpga/fpga-mgr.h>
88c2ecf20Sopenharmony_ci#include <linux/io.h>
98c2ecf20Sopenharmony_ci#include <linux/kernel.h>
108c2ecf20Sopenharmony_ci#include <linux/module.h>
118c2ecf20Sopenharmony_ci#include <linux/of_address.h>
128c2ecf20Sopenharmony_ci#include <linux/string.h>
138c2ecf20Sopenharmony_ci#include <linux/firmware/xlnx-zynqmp.h>
148c2ecf20Sopenharmony_ci
158c2ecf20Sopenharmony_ci/* Constant Definitions */
168c2ecf20Sopenharmony_ci#define IXR_FPGA_DONE_MASK	BIT(3)
178c2ecf20Sopenharmony_ci
188c2ecf20Sopenharmony_ci/**
198c2ecf20Sopenharmony_ci * struct zynqmp_fpga_priv - Private data structure
208c2ecf20Sopenharmony_ci * @dev:	Device data structure
218c2ecf20Sopenharmony_ci * @flags:	flags which is used to identify the bitfile type
228c2ecf20Sopenharmony_ci */
238c2ecf20Sopenharmony_cistruct zynqmp_fpga_priv {
248c2ecf20Sopenharmony_ci	struct device *dev;
258c2ecf20Sopenharmony_ci	u32 flags;
268c2ecf20Sopenharmony_ci};
278c2ecf20Sopenharmony_ci
288c2ecf20Sopenharmony_cistatic int zynqmp_fpga_ops_write_init(struct fpga_manager *mgr,
298c2ecf20Sopenharmony_ci				      struct fpga_image_info *info,
308c2ecf20Sopenharmony_ci				      const char *buf, size_t size)
318c2ecf20Sopenharmony_ci{
328c2ecf20Sopenharmony_ci	struct zynqmp_fpga_priv *priv;
338c2ecf20Sopenharmony_ci
348c2ecf20Sopenharmony_ci	priv = mgr->priv;
358c2ecf20Sopenharmony_ci	priv->flags = info->flags;
368c2ecf20Sopenharmony_ci
378c2ecf20Sopenharmony_ci	return 0;
388c2ecf20Sopenharmony_ci}
398c2ecf20Sopenharmony_ci
408c2ecf20Sopenharmony_cistatic int zynqmp_fpga_ops_write(struct fpga_manager *mgr,
418c2ecf20Sopenharmony_ci				 const char *buf, size_t size)
428c2ecf20Sopenharmony_ci{
438c2ecf20Sopenharmony_ci	struct zynqmp_fpga_priv *priv;
448c2ecf20Sopenharmony_ci	dma_addr_t dma_addr;
458c2ecf20Sopenharmony_ci	u32 eemi_flags = 0;
468c2ecf20Sopenharmony_ci	char *kbuf;
478c2ecf20Sopenharmony_ci	int ret;
488c2ecf20Sopenharmony_ci
498c2ecf20Sopenharmony_ci	priv = mgr->priv;
508c2ecf20Sopenharmony_ci
518c2ecf20Sopenharmony_ci	kbuf = dma_alloc_coherent(priv->dev, size, &dma_addr, GFP_KERNEL);
528c2ecf20Sopenharmony_ci	if (!kbuf)
538c2ecf20Sopenharmony_ci		return -ENOMEM;
548c2ecf20Sopenharmony_ci
558c2ecf20Sopenharmony_ci	memcpy(kbuf, buf, size);
568c2ecf20Sopenharmony_ci
578c2ecf20Sopenharmony_ci	wmb(); /* ensure all writes are done before initiate FW call */
588c2ecf20Sopenharmony_ci
598c2ecf20Sopenharmony_ci	if (priv->flags & FPGA_MGR_PARTIAL_RECONFIG)
608c2ecf20Sopenharmony_ci		eemi_flags |= XILINX_ZYNQMP_PM_FPGA_PARTIAL;
618c2ecf20Sopenharmony_ci
628c2ecf20Sopenharmony_ci	ret = zynqmp_pm_fpga_load(dma_addr, size, eemi_flags);
638c2ecf20Sopenharmony_ci
648c2ecf20Sopenharmony_ci	dma_free_coherent(priv->dev, size, kbuf, dma_addr);
658c2ecf20Sopenharmony_ci
668c2ecf20Sopenharmony_ci	return ret;
678c2ecf20Sopenharmony_ci}
688c2ecf20Sopenharmony_ci
698c2ecf20Sopenharmony_cistatic int zynqmp_fpga_ops_write_complete(struct fpga_manager *mgr,
708c2ecf20Sopenharmony_ci					  struct fpga_image_info *info)
718c2ecf20Sopenharmony_ci{
728c2ecf20Sopenharmony_ci	return 0;
738c2ecf20Sopenharmony_ci}
748c2ecf20Sopenharmony_ci
758c2ecf20Sopenharmony_cistatic enum fpga_mgr_states zynqmp_fpga_ops_state(struct fpga_manager *mgr)
768c2ecf20Sopenharmony_ci{
778c2ecf20Sopenharmony_ci	u32 status = 0;
788c2ecf20Sopenharmony_ci
798c2ecf20Sopenharmony_ci	zynqmp_pm_fpga_get_status(&status);
808c2ecf20Sopenharmony_ci	if (status & IXR_FPGA_DONE_MASK)
818c2ecf20Sopenharmony_ci		return FPGA_MGR_STATE_OPERATING;
828c2ecf20Sopenharmony_ci
838c2ecf20Sopenharmony_ci	return FPGA_MGR_STATE_UNKNOWN;
848c2ecf20Sopenharmony_ci}
858c2ecf20Sopenharmony_ci
868c2ecf20Sopenharmony_cistatic const struct fpga_manager_ops zynqmp_fpga_ops = {
878c2ecf20Sopenharmony_ci	.state = zynqmp_fpga_ops_state,
888c2ecf20Sopenharmony_ci	.write_init = zynqmp_fpga_ops_write_init,
898c2ecf20Sopenharmony_ci	.write = zynqmp_fpga_ops_write,
908c2ecf20Sopenharmony_ci	.write_complete = zynqmp_fpga_ops_write_complete,
918c2ecf20Sopenharmony_ci};
928c2ecf20Sopenharmony_ci
938c2ecf20Sopenharmony_cistatic int zynqmp_fpga_probe(struct platform_device *pdev)
948c2ecf20Sopenharmony_ci{
958c2ecf20Sopenharmony_ci	struct device *dev = &pdev->dev;
968c2ecf20Sopenharmony_ci	struct zynqmp_fpga_priv *priv;
978c2ecf20Sopenharmony_ci	struct fpga_manager *mgr;
988c2ecf20Sopenharmony_ci	int ret;
998c2ecf20Sopenharmony_ci
1008c2ecf20Sopenharmony_ci	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
1018c2ecf20Sopenharmony_ci	if (!priv)
1028c2ecf20Sopenharmony_ci		return -ENOMEM;
1038c2ecf20Sopenharmony_ci
1048c2ecf20Sopenharmony_ci	priv->dev = dev;
1058c2ecf20Sopenharmony_ci
1068c2ecf20Sopenharmony_ci	mgr = devm_fpga_mgr_create(dev, "Xilinx ZynqMP FPGA Manager",
1078c2ecf20Sopenharmony_ci				   &zynqmp_fpga_ops, priv);
1088c2ecf20Sopenharmony_ci	if (!mgr)
1098c2ecf20Sopenharmony_ci		return -ENOMEM;
1108c2ecf20Sopenharmony_ci
1118c2ecf20Sopenharmony_ci	platform_set_drvdata(pdev, mgr);
1128c2ecf20Sopenharmony_ci
1138c2ecf20Sopenharmony_ci	ret = fpga_mgr_register(mgr);
1148c2ecf20Sopenharmony_ci	if (ret) {
1158c2ecf20Sopenharmony_ci		dev_err(dev, "unable to register FPGA manager");
1168c2ecf20Sopenharmony_ci		return ret;
1178c2ecf20Sopenharmony_ci	}
1188c2ecf20Sopenharmony_ci
1198c2ecf20Sopenharmony_ci	return 0;
1208c2ecf20Sopenharmony_ci}
1218c2ecf20Sopenharmony_ci
1228c2ecf20Sopenharmony_cistatic int zynqmp_fpga_remove(struct platform_device *pdev)
1238c2ecf20Sopenharmony_ci{
1248c2ecf20Sopenharmony_ci	struct fpga_manager *mgr = platform_get_drvdata(pdev);
1258c2ecf20Sopenharmony_ci
1268c2ecf20Sopenharmony_ci	fpga_mgr_unregister(mgr);
1278c2ecf20Sopenharmony_ci
1288c2ecf20Sopenharmony_ci	return 0;
1298c2ecf20Sopenharmony_ci}
1308c2ecf20Sopenharmony_ci
1318c2ecf20Sopenharmony_cistatic const struct of_device_id zynqmp_fpga_of_match[] = {
1328c2ecf20Sopenharmony_ci	{ .compatible = "xlnx,zynqmp-pcap-fpga", },
1338c2ecf20Sopenharmony_ci	{},
1348c2ecf20Sopenharmony_ci};
1358c2ecf20Sopenharmony_ci
1368c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, zynqmp_fpga_of_match);
1378c2ecf20Sopenharmony_ci
1388c2ecf20Sopenharmony_cistatic struct platform_driver zynqmp_fpga_driver = {
1398c2ecf20Sopenharmony_ci	.probe = zynqmp_fpga_probe,
1408c2ecf20Sopenharmony_ci	.remove = zynqmp_fpga_remove,
1418c2ecf20Sopenharmony_ci	.driver = {
1428c2ecf20Sopenharmony_ci		.name = "zynqmp_fpga_manager",
1438c2ecf20Sopenharmony_ci		.of_match_table = of_match_ptr(zynqmp_fpga_of_match),
1448c2ecf20Sopenharmony_ci	},
1458c2ecf20Sopenharmony_ci};
1468c2ecf20Sopenharmony_ci
1478c2ecf20Sopenharmony_cimodule_platform_driver(zynqmp_fpga_driver);
1488c2ecf20Sopenharmony_ci
1498c2ecf20Sopenharmony_ciMODULE_AUTHOR("Nava kishore Manne <navam@xilinx.com>");
1508c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("Xilinx ZynqMp FPGA Manager");
1518c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL");
152