18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Copyright (c) 2017, National Instruments Corp.
48c2ecf20Sopenharmony_ci * Copyright (c) 2017, Xilix Inc
58c2ecf20Sopenharmony_ci *
68c2ecf20Sopenharmony_ci * FPGA Bridge Driver for the Xilinx LogiCORE Partial Reconfiguration
78c2ecf20Sopenharmony_ci * Decoupler IP Core.
88c2ecf20Sopenharmony_ci */
98c2ecf20Sopenharmony_ci
108c2ecf20Sopenharmony_ci#include <linux/clk.h>
118c2ecf20Sopenharmony_ci#include <linux/io.h>
128c2ecf20Sopenharmony_ci#include <linux/kernel.h>
138c2ecf20Sopenharmony_ci#include <linux/of_device.h>
148c2ecf20Sopenharmony_ci#include <linux/module.h>
158c2ecf20Sopenharmony_ci#include <linux/fpga/fpga-bridge.h>
168c2ecf20Sopenharmony_ci
178c2ecf20Sopenharmony_ci#define CTRL_CMD_DECOUPLE	BIT(0)
188c2ecf20Sopenharmony_ci#define CTRL_CMD_COUPLE		0
198c2ecf20Sopenharmony_ci#define CTRL_OFFSET		0
208c2ecf20Sopenharmony_ci
218c2ecf20Sopenharmony_cistruct xlnx_pr_decoupler_data {
228c2ecf20Sopenharmony_ci	void __iomem *io_base;
238c2ecf20Sopenharmony_ci	struct clk *clk;
248c2ecf20Sopenharmony_ci};
258c2ecf20Sopenharmony_ci
268c2ecf20Sopenharmony_cistatic inline void xlnx_pr_decoupler_write(struct xlnx_pr_decoupler_data *d,
278c2ecf20Sopenharmony_ci					   u32 offset, u32 val)
288c2ecf20Sopenharmony_ci{
298c2ecf20Sopenharmony_ci	writel(val, d->io_base + offset);
308c2ecf20Sopenharmony_ci}
318c2ecf20Sopenharmony_ci
328c2ecf20Sopenharmony_cistatic inline u32 xlnx_pr_decouple_read(const struct xlnx_pr_decoupler_data *d,
338c2ecf20Sopenharmony_ci					u32 offset)
348c2ecf20Sopenharmony_ci{
358c2ecf20Sopenharmony_ci	return readl(d->io_base + offset);
368c2ecf20Sopenharmony_ci}
378c2ecf20Sopenharmony_ci
388c2ecf20Sopenharmony_cistatic int xlnx_pr_decoupler_enable_set(struct fpga_bridge *bridge, bool enable)
398c2ecf20Sopenharmony_ci{
408c2ecf20Sopenharmony_ci	int err;
418c2ecf20Sopenharmony_ci	struct xlnx_pr_decoupler_data *priv = bridge->priv;
428c2ecf20Sopenharmony_ci
438c2ecf20Sopenharmony_ci	err = clk_enable(priv->clk);
448c2ecf20Sopenharmony_ci	if (err)
458c2ecf20Sopenharmony_ci		return err;
468c2ecf20Sopenharmony_ci
478c2ecf20Sopenharmony_ci	if (enable)
488c2ecf20Sopenharmony_ci		xlnx_pr_decoupler_write(priv, CTRL_OFFSET, CTRL_CMD_COUPLE);
498c2ecf20Sopenharmony_ci	else
508c2ecf20Sopenharmony_ci		xlnx_pr_decoupler_write(priv, CTRL_OFFSET, CTRL_CMD_DECOUPLE);
518c2ecf20Sopenharmony_ci
528c2ecf20Sopenharmony_ci	clk_disable(priv->clk);
538c2ecf20Sopenharmony_ci
548c2ecf20Sopenharmony_ci	return 0;
558c2ecf20Sopenharmony_ci}
568c2ecf20Sopenharmony_ci
578c2ecf20Sopenharmony_cistatic int xlnx_pr_decoupler_enable_show(struct fpga_bridge *bridge)
588c2ecf20Sopenharmony_ci{
598c2ecf20Sopenharmony_ci	const struct xlnx_pr_decoupler_data *priv = bridge->priv;
608c2ecf20Sopenharmony_ci	u32 status;
618c2ecf20Sopenharmony_ci	int err;
628c2ecf20Sopenharmony_ci
638c2ecf20Sopenharmony_ci	err = clk_enable(priv->clk);
648c2ecf20Sopenharmony_ci	if (err)
658c2ecf20Sopenharmony_ci		return err;
668c2ecf20Sopenharmony_ci
678c2ecf20Sopenharmony_ci	status = readl(priv->io_base);
688c2ecf20Sopenharmony_ci
698c2ecf20Sopenharmony_ci	clk_disable(priv->clk);
708c2ecf20Sopenharmony_ci
718c2ecf20Sopenharmony_ci	return !status;
728c2ecf20Sopenharmony_ci}
738c2ecf20Sopenharmony_ci
748c2ecf20Sopenharmony_cistatic const struct fpga_bridge_ops xlnx_pr_decoupler_br_ops = {
758c2ecf20Sopenharmony_ci	.enable_set = xlnx_pr_decoupler_enable_set,
768c2ecf20Sopenharmony_ci	.enable_show = xlnx_pr_decoupler_enable_show,
778c2ecf20Sopenharmony_ci};
788c2ecf20Sopenharmony_ci
798c2ecf20Sopenharmony_cistatic const struct of_device_id xlnx_pr_decoupler_of_match[] = {
808c2ecf20Sopenharmony_ci	{ .compatible = "xlnx,pr-decoupler-1.00", },
818c2ecf20Sopenharmony_ci	{ .compatible = "xlnx,pr-decoupler", },
828c2ecf20Sopenharmony_ci	{},
838c2ecf20Sopenharmony_ci};
848c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, xlnx_pr_decoupler_of_match);
858c2ecf20Sopenharmony_ci
868c2ecf20Sopenharmony_cistatic int xlnx_pr_decoupler_probe(struct platform_device *pdev)
878c2ecf20Sopenharmony_ci{
888c2ecf20Sopenharmony_ci	struct xlnx_pr_decoupler_data *priv;
898c2ecf20Sopenharmony_ci	struct fpga_bridge *br;
908c2ecf20Sopenharmony_ci	int err;
918c2ecf20Sopenharmony_ci	struct resource *res;
928c2ecf20Sopenharmony_ci
938c2ecf20Sopenharmony_ci	priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
948c2ecf20Sopenharmony_ci	if (!priv)
958c2ecf20Sopenharmony_ci		return -ENOMEM;
968c2ecf20Sopenharmony_ci
978c2ecf20Sopenharmony_ci	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
988c2ecf20Sopenharmony_ci	priv->io_base = devm_ioremap_resource(&pdev->dev, res);
998c2ecf20Sopenharmony_ci	if (IS_ERR(priv->io_base))
1008c2ecf20Sopenharmony_ci		return PTR_ERR(priv->io_base);
1018c2ecf20Sopenharmony_ci
1028c2ecf20Sopenharmony_ci	priv->clk = devm_clk_get(&pdev->dev, "aclk");
1038c2ecf20Sopenharmony_ci	if (IS_ERR(priv->clk)) {
1048c2ecf20Sopenharmony_ci		if (PTR_ERR(priv->clk) != -EPROBE_DEFER)
1058c2ecf20Sopenharmony_ci			dev_err(&pdev->dev, "input clock not found\n");
1068c2ecf20Sopenharmony_ci		return PTR_ERR(priv->clk);
1078c2ecf20Sopenharmony_ci	}
1088c2ecf20Sopenharmony_ci
1098c2ecf20Sopenharmony_ci	err = clk_prepare_enable(priv->clk);
1108c2ecf20Sopenharmony_ci	if (err) {
1118c2ecf20Sopenharmony_ci		dev_err(&pdev->dev, "unable to enable clock\n");
1128c2ecf20Sopenharmony_ci		return err;
1138c2ecf20Sopenharmony_ci	}
1148c2ecf20Sopenharmony_ci
1158c2ecf20Sopenharmony_ci	clk_disable(priv->clk);
1168c2ecf20Sopenharmony_ci
1178c2ecf20Sopenharmony_ci	br = devm_fpga_bridge_create(&pdev->dev, "Xilinx PR Decoupler",
1188c2ecf20Sopenharmony_ci				     &xlnx_pr_decoupler_br_ops, priv);
1198c2ecf20Sopenharmony_ci	if (!br) {
1208c2ecf20Sopenharmony_ci		err = -ENOMEM;
1218c2ecf20Sopenharmony_ci		goto err_clk;
1228c2ecf20Sopenharmony_ci	}
1238c2ecf20Sopenharmony_ci
1248c2ecf20Sopenharmony_ci	platform_set_drvdata(pdev, br);
1258c2ecf20Sopenharmony_ci
1268c2ecf20Sopenharmony_ci	err = fpga_bridge_register(br);
1278c2ecf20Sopenharmony_ci	if (err) {
1288c2ecf20Sopenharmony_ci		dev_err(&pdev->dev, "unable to register Xilinx PR Decoupler");
1298c2ecf20Sopenharmony_ci		goto err_clk;
1308c2ecf20Sopenharmony_ci	}
1318c2ecf20Sopenharmony_ci
1328c2ecf20Sopenharmony_ci	return 0;
1338c2ecf20Sopenharmony_ci
1348c2ecf20Sopenharmony_cierr_clk:
1358c2ecf20Sopenharmony_ci	clk_unprepare(priv->clk);
1368c2ecf20Sopenharmony_ci
1378c2ecf20Sopenharmony_ci	return err;
1388c2ecf20Sopenharmony_ci}
1398c2ecf20Sopenharmony_ci
1408c2ecf20Sopenharmony_cistatic int xlnx_pr_decoupler_remove(struct platform_device *pdev)
1418c2ecf20Sopenharmony_ci{
1428c2ecf20Sopenharmony_ci	struct fpga_bridge *bridge = platform_get_drvdata(pdev);
1438c2ecf20Sopenharmony_ci	struct xlnx_pr_decoupler_data *p = bridge->priv;
1448c2ecf20Sopenharmony_ci
1458c2ecf20Sopenharmony_ci	fpga_bridge_unregister(bridge);
1468c2ecf20Sopenharmony_ci
1478c2ecf20Sopenharmony_ci	clk_unprepare(p->clk);
1488c2ecf20Sopenharmony_ci
1498c2ecf20Sopenharmony_ci	return 0;
1508c2ecf20Sopenharmony_ci}
1518c2ecf20Sopenharmony_ci
1528c2ecf20Sopenharmony_cistatic struct platform_driver xlnx_pr_decoupler_driver = {
1538c2ecf20Sopenharmony_ci	.probe = xlnx_pr_decoupler_probe,
1548c2ecf20Sopenharmony_ci	.remove = xlnx_pr_decoupler_remove,
1558c2ecf20Sopenharmony_ci	.driver = {
1568c2ecf20Sopenharmony_ci		.name = "xlnx_pr_decoupler",
1578c2ecf20Sopenharmony_ci		.of_match_table = of_match_ptr(xlnx_pr_decoupler_of_match),
1588c2ecf20Sopenharmony_ci	},
1598c2ecf20Sopenharmony_ci};
1608c2ecf20Sopenharmony_ci
1618c2ecf20Sopenharmony_cimodule_platform_driver(xlnx_pr_decoupler_driver);
1628c2ecf20Sopenharmony_ci
1638c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("Xilinx Partial Reconfiguration Decoupler");
1648c2ecf20Sopenharmony_ciMODULE_AUTHOR("Moritz Fischer <mdf@kernel.org>");
1658c2ecf20Sopenharmony_ciMODULE_AUTHOR("Michal Simek <michal.simek@xilinx.com>");
1668c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2");
167