18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Technologic Systems TS-73xx SBC FPGA loader
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * Copyright (C) 2016 Florian Fainelli <f.fainelli@gmail.com>
68c2ecf20Sopenharmony_ci *
78c2ecf20Sopenharmony_ci * FPGA Manager Driver for the on-board Altera Cyclone II FPGA found on
88c2ecf20Sopenharmony_ci * TS-7300, heavily based on load_fpga.c in their vendor tree.
98c2ecf20Sopenharmony_ci */
108c2ecf20Sopenharmony_ci
118c2ecf20Sopenharmony_ci#include <linux/delay.h>
128c2ecf20Sopenharmony_ci#include <linux/io.h>
138c2ecf20Sopenharmony_ci#include <linux/module.h>
148c2ecf20Sopenharmony_ci#include <linux/platform_device.h>
158c2ecf20Sopenharmony_ci#include <linux/string.h>
168c2ecf20Sopenharmony_ci#include <linux/iopoll.h>
178c2ecf20Sopenharmony_ci#include <linux/fpga/fpga-mgr.h>
188c2ecf20Sopenharmony_ci
198c2ecf20Sopenharmony_ci#define TS73XX_FPGA_DATA_REG		0
208c2ecf20Sopenharmony_ci#define TS73XX_FPGA_CONFIG_REG		1
218c2ecf20Sopenharmony_ci
228c2ecf20Sopenharmony_ci#define TS73XX_FPGA_WRITE_DONE		0x1
238c2ecf20Sopenharmony_ci#define TS73XX_FPGA_WRITE_DONE_TIMEOUT	1000	/* us */
248c2ecf20Sopenharmony_ci#define TS73XX_FPGA_RESET		0x2
258c2ecf20Sopenharmony_ci#define TS73XX_FPGA_RESET_LOW_DELAY	30	/* us */
268c2ecf20Sopenharmony_ci#define TS73XX_FPGA_RESET_HIGH_DELAY	80	/* us */
278c2ecf20Sopenharmony_ci#define TS73XX_FPGA_LOAD_OK		0x4
288c2ecf20Sopenharmony_ci#define TS73XX_FPGA_CONFIG_LOAD		0x8
298c2ecf20Sopenharmony_ci
308c2ecf20Sopenharmony_cistruct ts73xx_fpga_priv {
318c2ecf20Sopenharmony_ci	void __iomem	*io_base;
328c2ecf20Sopenharmony_ci	struct device	*dev;
338c2ecf20Sopenharmony_ci};
348c2ecf20Sopenharmony_ci
358c2ecf20Sopenharmony_cistatic enum fpga_mgr_states ts73xx_fpga_state(struct fpga_manager *mgr)
368c2ecf20Sopenharmony_ci{
378c2ecf20Sopenharmony_ci	return FPGA_MGR_STATE_UNKNOWN;
388c2ecf20Sopenharmony_ci}
398c2ecf20Sopenharmony_ci
408c2ecf20Sopenharmony_cistatic int ts73xx_fpga_write_init(struct fpga_manager *mgr,
418c2ecf20Sopenharmony_ci				  struct fpga_image_info *info,
428c2ecf20Sopenharmony_ci				  const char *buf, size_t count)
438c2ecf20Sopenharmony_ci{
448c2ecf20Sopenharmony_ci	struct ts73xx_fpga_priv *priv = mgr->priv;
458c2ecf20Sopenharmony_ci
468c2ecf20Sopenharmony_ci	/* Reset the FPGA */
478c2ecf20Sopenharmony_ci	writeb(0, priv->io_base + TS73XX_FPGA_CONFIG_REG);
488c2ecf20Sopenharmony_ci	udelay(TS73XX_FPGA_RESET_LOW_DELAY);
498c2ecf20Sopenharmony_ci	writeb(TS73XX_FPGA_RESET, priv->io_base + TS73XX_FPGA_CONFIG_REG);
508c2ecf20Sopenharmony_ci	udelay(TS73XX_FPGA_RESET_HIGH_DELAY);
518c2ecf20Sopenharmony_ci
528c2ecf20Sopenharmony_ci	return 0;
538c2ecf20Sopenharmony_ci}
548c2ecf20Sopenharmony_ci
558c2ecf20Sopenharmony_cistatic int ts73xx_fpga_write(struct fpga_manager *mgr, const char *buf,
568c2ecf20Sopenharmony_ci			     size_t count)
578c2ecf20Sopenharmony_ci{
588c2ecf20Sopenharmony_ci	struct ts73xx_fpga_priv *priv = mgr->priv;
598c2ecf20Sopenharmony_ci	size_t i = 0;
608c2ecf20Sopenharmony_ci	int ret;
618c2ecf20Sopenharmony_ci	u8 reg;
628c2ecf20Sopenharmony_ci
638c2ecf20Sopenharmony_ci	while (count--) {
648c2ecf20Sopenharmony_ci		ret = readb_poll_timeout(priv->io_base + TS73XX_FPGA_CONFIG_REG,
658c2ecf20Sopenharmony_ci					 reg, !(reg & TS73XX_FPGA_WRITE_DONE),
668c2ecf20Sopenharmony_ci					 1, TS73XX_FPGA_WRITE_DONE_TIMEOUT);
678c2ecf20Sopenharmony_ci		if (ret < 0)
688c2ecf20Sopenharmony_ci			return ret;
698c2ecf20Sopenharmony_ci
708c2ecf20Sopenharmony_ci		writeb(buf[i], priv->io_base + TS73XX_FPGA_DATA_REG);
718c2ecf20Sopenharmony_ci		i++;
728c2ecf20Sopenharmony_ci	}
738c2ecf20Sopenharmony_ci
748c2ecf20Sopenharmony_ci	return 0;
758c2ecf20Sopenharmony_ci}
768c2ecf20Sopenharmony_ci
778c2ecf20Sopenharmony_cistatic int ts73xx_fpga_write_complete(struct fpga_manager *mgr,
788c2ecf20Sopenharmony_ci				      struct fpga_image_info *info)
798c2ecf20Sopenharmony_ci{
808c2ecf20Sopenharmony_ci	struct ts73xx_fpga_priv *priv = mgr->priv;
818c2ecf20Sopenharmony_ci	u8 reg;
828c2ecf20Sopenharmony_ci
838c2ecf20Sopenharmony_ci	usleep_range(1000, 2000);
848c2ecf20Sopenharmony_ci	reg = readb(priv->io_base + TS73XX_FPGA_CONFIG_REG);
858c2ecf20Sopenharmony_ci	reg |= TS73XX_FPGA_CONFIG_LOAD;
868c2ecf20Sopenharmony_ci	writeb(reg, priv->io_base + TS73XX_FPGA_CONFIG_REG);
878c2ecf20Sopenharmony_ci
888c2ecf20Sopenharmony_ci	usleep_range(1000, 2000);
898c2ecf20Sopenharmony_ci	reg = readb(priv->io_base + TS73XX_FPGA_CONFIG_REG);
908c2ecf20Sopenharmony_ci	reg &= ~TS73XX_FPGA_CONFIG_LOAD;
918c2ecf20Sopenharmony_ci	writeb(reg, priv->io_base + TS73XX_FPGA_CONFIG_REG);
928c2ecf20Sopenharmony_ci
938c2ecf20Sopenharmony_ci	reg = readb(priv->io_base + TS73XX_FPGA_CONFIG_REG);
948c2ecf20Sopenharmony_ci	if ((reg & TS73XX_FPGA_LOAD_OK) != TS73XX_FPGA_LOAD_OK)
958c2ecf20Sopenharmony_ci		return -ETIMEDOUT;
968c2ecf20Sopenharmony_ci
978c2ecf20Sopenharmony_ci	return 0;
988c2ecf20Sopenharmony_ci}
998c2ecf20Sopenharmony_ci
1008c2ecf20Sopenharmony_cistatic const struct fpga_manager_ops ts73xx_fpga_ops = {
1018c2ecf20Sopenharmony_ci	.state		= ts73xx_fpga_state,
1028c2ecf20Sopenharmony_ci	.write_init	= ts73xx_fpga_write_init,
1038c2ecf20Sopenharmony_ci	.write		= ts73xx_fpga_write,
1048c2ecf20Sopenharmony_ci	.write_complete	= ts73xx_fpga_write_complete,
1058c2ecf20Sopenharmony_ci};
1068c2ecf20Sopenharmony_ci
1078c2ecf20Sopenharmony_cistatic int ts73xx_fpga_probe(struct platform_device *pdev)
1088c2ecf20Sopenharmony_ci{
1098c2ecf20Sopenharmony_ci	struct device *kdev = &pdev->dev;
1108c2ecf20Sopenharmony_ci	struct ts73xx_fpga_priv *priv;
1118c2ecf20Sopenharmony_ci	struct fpga_manager *mgr;
1128c2ecf20Sopenharmony_ci	struct resource *res;
1138c2ecf20Sopenharmony_ci
1148c2ecf20Sopenharmony_ci	priv = devm_kzalloc(kdev, sizeof(*priv), GFP_KERNEL);
1158c2ecf20Sopenharmony_ci	if (!priv)
1168c2ecf20Sopenharmony_ci		return -ENOMEM;
1178c2ecf20Sopenharmony_ci
1188c2ecf20Sopenharmony_ci	priv->dev = kdev;
1198c2ecf20Sopenharmony_ci
1208c2ecf20Sopenharmony_ci	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1218c2ecf20Sopenharmony_ci	priv->io_base = devm_ioremap_resource(kdev, res);
1228c2ecf20Sopenharmony_ci	if (IS_ERR(priv->io_base))
1238c2ecf20Sopenharmony_ci		return PTR_ERR(priv->io_base);
1248c2ecf20Sopenharmony_ci
1258c2ecf20Sopenharmony_ci	mgr = devm_fpga_mgr_create(kdev, "TS-73xx FPGA Manager",
1268c2ecf20Sopenharmony_ci				   &ts73xx_fpga_ops, priv);
1278c2ecf20Sopenharmony_ci	if (!mgr)
1288c2ecf20Sopenharmony_ci		return -ENOMEM;
1298c2ecf20Sopenharmony_ci
1308c2ecf20Sopenharmony_ci	platform_set_drvdata(pdev, mgr);
1318c2ecf20Sopenharmony_ci
1328c2ecf20Sopenharmony_ci	return fpga_mgr_register(mgr);
1338c2ecf20Sopenharmony_ci}
1348c2ecf20Sopenharmony_ci
1358c2ecf20Sopenharmony_cistatic int ts73xx_fpga_remove(struct platform_device *pdev)
1368c2ecf20Sopenharmony_ci{
1378c2ecf20Sopenharmony_ci	struct fpga_manager *mgr = platform_get_drvdata(pdev);
1388c2ecf20Sopenharmony_ci
1398c2ecf20Sopenharmony_ci	fpga_mgr_unregister(mgr);
1408c2ecf20Sopenharmony_ci
1418c2ecf20Sopenharmony_ci	return 0;
1428c2ecf20Sopenharmony_ci}
1438c2ecf20Sopenharmony_ci
1448c2ecf20Sopenharmony_cistatic struct platform_driver ts73xx_fpga_driver = {
1458c2ecf20Sopenharmony_ci	.driver	= {
1468c2ecf20Sopenharmony_ci		.name	= "ts73xx-fpga-mgr",
1478c2ecf20Sopenharmony_ci	},
1488c2ecf20Sopenharmony_ci	.probe	= ts73xx_fpga_probe,
1498c2ecf20Sopenharmony_ci	.remove	= ts73xx_fpga_remove,
1508c2ecf20Sopenharmony_ci};
1518c2ecf20Sopenharmony_cimodule_platform_driver(ts73xx_fpga_driver);
1528c2ecf20Sopenharmony_ci
1538c2ecf20Sopenharmony_ciMODULE_AUTHOR("Florian Fainelli <f.fainelli@gmail.com>");
1548c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("TS-73xx FPGA Manager driver");
1558c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2");
156