18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * amd8111_edac.c, AMD8111 Hyper Transport chip EDAC kernel module
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * Copyright (c) 2008 Wind River Systems, Inc.
68c2ecf20Sopenharmony_ci *
78c2ecf20Sopenharmony_ci * Authors:	Cao Qingtao <qingtao.cao@windriver.com>
88c2ecf20Sopenharmony_ci * 		Benjamin Walsh <benjamin.walsh@windriver.com>
98c2ecf20Sopenharmony_ci * 		Hu Yongqi <yongqi.hu@windriver.com>
108c2ecf20Sopenharmony_ci */
118c2ecf20Sopenharmony_ci
128c2ecf20Sopenharmony_ci#include <linux/module.h>
138c2ecf20Sopenharmony_ci#include <linux/init.h>
148c2ecf20Sopenharmony_ci#include <linux/interrupt.h>
158c2ecf20Sopenharmony_ci#include <linux/bitops.h>
168c2ecf20Sopenharmony_ci#include <linux/edac.h>
178c2ecf20Sopenharmony_ci#include <linux/pci_ids.h>
188c2ecf20Sopenharmony_ci#include <asm/io.h>
198c2ecf20Sopenharmony_ci
208c2ecf20Sopenharmony_ci#include "edac_module.h"
218c2ecf20Sopenharmony_ci#include "amd8111_edac.h"
228c2ecf20Sopenharmony_ci
238c2ecf20Sopenharmony_ci#define AMD8111_EDAC_REVISION	" Ver: 1.0.0"
248c2ecf20Sopenharmony_ci#define AMD8111_EDAC_MOD_STR	"amd8111_edac"
258c2ecf20Sopenharmony_ci
268c2ecf20Sopenharmony_ci#define PCI_DEVICE_ID_AMD_8111_PCI	0x7460
278c2ecf20Sopenharmony_ci
288c2ecf20Sopenharmony_cienum amd8111_edac_devs {
298c2ecf20Sopenharmony_ci	LPC_BRIDGE = 0,
308c2ecf20Sopenharmony_ci};
318c2ecf20Sopenharmony_ci
328c2ecf20Sopenharmony_cienum amd8111_edac_pcis {
338c2ecf20Sopenharmony_ci	PCI_BRIDGE = 0,
348c2ecf20Sopenharmony_ci};
358c2ecf20Sopenharmony_ci
368c2ecf20Sopenharmony_ci/* Wrapper functions for accessing PCI configuration space */
378c2ecf20Sopenharmony_cistatic int edac_pci_read_dword(struct pci_dev *dev, int reg, u32 *val32)
388c2ecf20Sopenharmony_ci{
398c2ecf20Sopenharmony_ci	int ret;
408c2ecf20Sopenharmony_ci
418c2ecf20Sopenharmony_ci	ret = pci_read_config_dword(dev, reg, val32);
428c2ecf20Sopenharmony_ci	if (ret != 0)
438c2ecf20Sopenharmony_ci		printk(KERN_ERR AMD8111_EDAC_MOD_STR
448c2ecf20Sopenharmony_ci			" PCI Access Read Error at 0x%x\n", reg);
458c2ecf20Sopenharmony_ci
468c2ecf20Sopenharmony_ci	return ret;
478c2ecf20Sopenharmony_ci}
488c2ecf20Sopenharmony_ci
498c2ecf20Sopenharmony_cistatic void edac_pci_read_byte(struct pci_dev *dev, int reg, u8 *val8)
508c2ecf20Sopenharmony_ci{
518c2ecf20Sopenharmony_ci	int ret;
528c2ecf20Sopenharmony_ci
538c2ecf20Sopenharmony_ci	ret = pci_read_config_byte(dev, reg, val8);
548c2ecf20Sopenharmony_ci	if (ret != 0)
558c2ecf20Sopenharmony_ci		printk(KERN_ERR AMD8111_EDAC_MOD_STR
568c2ecf20Sopenharmony_ci			" PCI Access Read Error at 0x%x\n", reg);
578c2ecf20Sopenharmony_ci}
588c2ecf20Sopenharmony_ci
598c2ecf20Sopenharmony_cistatic void edac_pci_write_dword(struct pci_dev *dev, int reg, u32 val32)
608c2ecf20Sopenharmony_ci{
618c2ecf20Sopenharmony_ci	int ret;
628c2ecf20Sopenharmony_ci
638c2ecf20Sopenharmony_ci	ret = pci_write_config_dword(dev, reg, val32);
648c2ecf20Sopenharmony_ci	if (ret != 0)
658c2ecf20Sopenharmony_ci		printk(KERN_ERR AMD8111_EDAC_MOD_STR
668c2ecf20Sopenharmony_ci			" PCI Access Write Error at 0x%x\n", reg);
678c2ecf20Sopenharmony_ci}
688c2ecf20Sopenharmony_ci
698c2ecf20Sopenharmony_cistatic void edac_pci_write_byte(struct pci_dev *dev, int reg, u8 val8)
708c2ecf20Sopenharmony_ci{
718c2ecf20Sopenharmony_ci	int ret;
728c2ecf20Sopenharmony_ci
738c2ecf20Sopenharmony_ci	ret = pci_write_config_byte(dev, reg, val8);
748c2ecf20Sopenharmony_ci	if (ret != 0)
758c2ecf20Sopenharmony_ci		printk(KERN_ERR AMD8111_EDAC_MOD_STR
768c2ecf20Sopenharmony_ci			" PCI Access Write Error at 0x%x\n", reg);
778c2ecf20Sopenharmony_ci}
788c2ecf20Sopenharmony_ci
798c2ecf20Sopenharmony_ci/*
808c2ecf20Sopenharmony_ci * device-specific methods for amd8111 PCI Bridge Controller
818c2ecf20Sopenharmony_ci *
828c2ecf20Sopenharmony_ci * Error Reporting and Handling for amd8111 chipset could be found
838c2ecf20Sopenharmony_ci * in its datasheet 3.1.2 section, P37
848c2ecf20Sopenharmony_ci */
858c2ecf20Sopenharmony_cistatic void amd8111_pci_bridge_init(struct amd8111_pci_info *pci_info)
868c2ecf20Sopenharmony_ci{
878c2ecf20Sopenharmony_ci	u32 val32;
888c2ecf20Sopenharmony_ci	struct pci_dev *dev = pci_info->dev;
898c2ecf20Sopenharmony_ci
908c2ecf20Sopenharmony_ci	/* First clear error detection flags on the host interface */
918c2ecf20Sopenharmony_ci
928c2ecf20Sopenharmony_ci	/* Clear SSE/SMA/STA flags in the global status register*/
938c2ecf20Sopenharmony_ci	edac_pci_read_dword(dev, REG_PCI_STSCMD, &val32);
948c2ecf20Sopenharmony_ci	if (val32 & PCI_STSCMD_CLEAR_MASK)
958c2ecf20Sopenharmony_ci		edac_pci_write_dword(dev, REG_PCI_STSCMD, val32);
968c2ecf20Sopenharmony_ci
978c2ecf20Sopenharmony_ci	/* Clear CRC and Link Fail flags in HT Link Control reg */
988c2ecf20Sopenharmony_ci	edac_pci_read_dword(dev, REG_HT_LINK, &val32);
998c2ecf20Sopenharmony_ci	if (val32 & HT_LINK_CLEAR_MASK)
1008c2ecf20Sopenharmony_ci		edac_pci_write_dword(dev, REG_HT_LINK, val32);
1018c2ecf20Sopenharmony_ci
1028c2ecf20Sopenharmony_ci	/* Second clear all fault on the secondary interface */
1038c2ecf20Sopenharmony_ci
1048c2ecf20Sopenharmony_ci	/* Clear error flags in the memory-base limit reg. */
1058c2ecf20Sopenharmony_ci	edac_pci_read_dword(dev, REG_MEM_LIM, &val32);
1068c2ecf20Sopenharmony_ci	if (val32 & MEM_LIMIT_CLEAR_MASK)
1078c2ecf20Sopenharmony_ci		edac_pci_write_dword(dev, REG_MEM_LIM, val32);
1088c2ecf20Sopenharmony_ci
1098c2ecf20Sopenharmony_ci	/* Clear Discard Timer Expired flag in Interrupt/Bridge Control reg */
1108c2ecf20Sopenharmony_ci	edac_pci_read_dword(dev, REG_PCI_INTBRG_CTRL, &val32);
1118c2ecf20Sopenharmony_ci	if (val32 & PCI_INTBRG_CTRL_CLEAR_MASK)
1128c2ecf20Sopenharmony_ci		edac_pci_write_dword(dev, REG_PCI_INTBRG_CTRL, val32);
1138c2ecf20Sopenharmony_ci
1148c2ecf20Sopenharmony_ci	/* Last enable error detections */
1158c2ecf20Sopenharmony_ci	if (edac_op_state == EDAC_OPSTATE_POLL) {
1168c2ecf20Sopenharmony_ci		/* Enable System Error reporting in global status register */
1178c2ecf20Sopenharmony_ci		edac_pci_read_dword(dev, REG_PCI_STSCMD, &val32);
1188c2ecf20Sopenharmony_ci		val32 |= PCI_STSCMD_SERREN;
1198c2ecf20Sopenharmony_ci		edac_pci_write_dword(dev, REG_PCI_STSCMD, val32);
1208c2ecf20Sopenharmony_ci
1218c2ecf20Sopenharmony_ci		/* Enable CRC Sync flood packets to HyperTransport Link */
1228c2ecf20Sopenharmony_ci		edac_pci_read_dword(dev, REG_HT_LINK, &val32);
1238c2ecf20Sopenharmony_ci		val32 |= HT_LINK_CRCFEN;
1248c2ecf20Sopenharmony_ci		edac_pci_write_dword(dev, REG_HT_LINK, val32);
1258c2ecf20Sopenharmony_ci
1268c2ecf20Sopenharmony_ci		/* Enable SSE reporting etc in Interrupt control reg */
1278c2ecf20Sopenharmony_ci		edac_pci_read_dword(dev, REG_PCI_INTBRG_CTRL, &val32);
1288c2ecf20Sopenharmony_ci		val32 |= PCI_INTBRG_CTRL_POLL_MASK;
1298c2ecf20Sopenharmony_ci		edac_pci_write_dword(dev, REG_PCI_INTBRG_CTRL, val32);
1308c2ecf20Sopenharmony_ci	}
1318c2ecf20Sopenharmony_ci}
1328c2ecf20Sopenharmony_ci
1338c2ecf20Sopenharmony_cistatic void amd8111_pci_bridge_exit(struct amd8111_pci_info *pci_info)
1348c2ecf20Sopenharmony_ci{
1358c2ecf20Sopenharmony_ci	u32 val32;
1368c2ecf20Sopenharmony_ci	struct pci_dev *dev = pci_info->dev;
1378c2ecf20Sopenharmony_ci
1388c2ecf20Sopenharmony_ci	if (edac_op_state == EDAC_OPSTATE_POLL) {
1398c2ecf20Sopenharmony_ci		/* Disable System Error reporting */
1408c2ecf20Sopenharmony_ci		edac_pci_read_dword(dev, REG_PCI_STSCMD, &val32);
1418c2ecf20Sopenharmony_ci		val32 &= ~PCI_STSCMD_SERREN;
1428c2ecf20Sopenharmony_ci		edac_pci_write_dword(dev, REG_PCI_STSCMD, val32);
1438c2ecf20Sopenharmony_ci
1448c2ecf20Sopenharmony_ci		/* Disable CRC flood packets */
1458c2ecf20Sopenharmony_ci		edac_pci_read_dword(dev, REG_HT_LINK, &val32);
1468c2ecf20Sopenharmony_ci		val32 &= ~HT_LINK_CRCFEN;
1478c2ecf20Sopenharmony_ci		edac_pci_write_dword(dev, REG_HT_LINK, val32);
1488c2ecf20Sopenharmony_ci
1498c2ecf20Sopenharmony_ci		/* Disable DTSERREN/MARSP/SERREN in Interrupt Control reg */
1508c2ecf20Sopenharmony_ci		edac_pci_read_dword(dev, REG_PCI_INTBRG_CTRL, &val32);
1518c2ecf20Sopenharmony_ci		val32 &= ~PCI_INTBRG_CTRL_POLL_MASK;
1528c2ecf20Sopenharmony_ci		edac_pci_write_dword(dev, REG_PCI_INTBRG_CTRL, val32);
1538c2ecf20Sopenharmony_ci	}
1548c2ecf20Sopenharmony_ci}
1558c2ecf20Sopenharmony_ci
1568c2ecf20Sopenharmony_cistatic void amd8111_pci_bridge_check(struct edac_pci_ctl_info *edac_dev)
1578c2ecf20Sopenharmony_ci{
1588c2ecf20Sopenharmony_ci	struct amd8111_pci_info *pci_info = edac_dev->pvt_info;
1598c2ecf20Sopenharmony_ci	struct pci_dev *dev = pci_info->dev;
1608c2ecf20Sopenharmony_ci	u32 val32;
1618c2ecf20Sopenharmony_ci
1628c2ecf20Sopenharmony_ci	/* Check out PCI Bridge Status and Command Register */
1638c2ecf20Sopenharmony_ci	edac_pci_read_dword(dev, REG_PCI_STSCMD, &val32);
1648c2ecf20Sopenharmony_ci	if (val32 & PCI_STSCMD_CLEAR_MASK) {
1658c2ecf20Sopenharmony_ci		printk(KERN_INFO "Error(s) in PCI bridge status and command"
1668c2ecf20Sopenharmony_ci			"register on device %s\n", pci_info->ctl_name);
1678c2ecf20Sopenharmony_ci		printk(KERN_INFO "SSE: %d, RMA: %d, RTA: %d\n",
1688c2ecf20Sopenharmony_ci			(val32 & PCI_STSCMD_SSE) != 0,
1698c2ecf20Sopenharmony_ci			(val32 & PCI_STSCMD_RMA) != 0,
1708c2ecf20Sopenharmony_ci			(val32 & PCI_STSCMD_RTA) != 0);
1718c2ecf20Sopenharmony_ci
1728c2ecf20Sopenharmony_ci		val32 |= PCI_STSCMD_CLEAR_MASK;
1738c2ecf20Sopenharmony_ci		edac_pci_write_dword(dev, REG_PCI_STSCMD, val32);
1748c2ecf20Sopenharmony_ci
1758c2ecf20Sopenharmony_ci		edac_pci_handle_npe(edac_dev, edac_dev->ctl_name);
1768c2ecf20Sopenharmony_ci	}
1778c2ecf20Sopenharmony_ci
1788c2ecf20Sopenharmony_ci	/* Check out HyperTransport Link Control Register */
1798c2ecf20Sopenharmony_ci	edac_pci_read_dword(dev, REG_HT_LINK, &val32);
1808c2ecf20Sopenharmony_ci	if (val32 & HT_LINK_LKFAIL) {
1818c2ecf20Sopenharmony_ci		printk(KERN_INFO "Error(s) in hypertransport link control"
1828c2ecf20Sopenharmony_ci			"register on device %s\n", pci_info->ctl_name);
1838c2ecf20Sopenharmony_ci		printk(KERN_INFO "LKFAIL: %d\n",
1848c2ecf20Sopenharmony_ci			(val32 & HT_LINK_LKFAIL) != 0);
1858c2ecf20Sopenharmony_ci
1868c2ecf20Sopenharmony_ci		val32 |= HT_LINK_LKFAIL;
1878c2ecf20Sopenharmony_ci		edac_pci_write_dword(dev, REG_HT_LINK, val32);
1888c2ecf20Sopenharmony_ci
1898c2ecf20Sopenharmony_ci		edac_pci_handle_npe(edac_dev, edac_dev->ctl_name);
1908c2ecf20Sopenharmony_ci	}
1918c2ecf20Sopenharmony_ci
1928c2ecf20Sopenharmony_ci	/* Check out PCI Interrupt and Bridge Control Register */
1938c2ecf20Sopenharmony_ci	edac_pci_read_dword(dev, REG_PCI_INTBRG_CTRL, &val32);
1948c2ecf20Sopenharmony_ci	if (val32 & PCI_INTBRG_CTRL_DTSTAT) {
1958c2ecf20Sopenharmony_ci		printk(KERN_INFO "Error(s) in PCI interrupt and bridge control"
1968c2ecf20Sopenharmony_ci			"register on device %s\n", pci_info->ctl_name);
1978c2ecf20Sopenharmony_ci		printk(KERN_INFO "DTSTAT: %d\n",
1988c2ecf20Sopenharmony_ci			(val32 & PCI_INTBRG_CTRL_DTSTAT) != 0);
1998c2ecf20Sopenharmony_ci
2008c2ecf20Sopenharmony_ci		val32 |= PCI_INTBRG_CTRL_DTSTAT;
2018c2ecf20Sopenharmony_ci		edac_pci_write_dword(dev, REG_PCI_INTBRG_CTRL, val32);
2028c2ecf20Sopenharmony_ci
2038c2ecf20Sopenharmony_ci		edac_pci_handle_npe(edac_dev, edac_dev->ctl_name);
2048c2ecf20Sopenharmony_ci	}
2058c2ecf20Sopenharmony_ci
2068c2ecf20Sopenharmony_ci	/* Check out PCI Bridge Memory Base-Limit Register */
2078c2ecf20Sopenharmony_ci	edac_pci_read_dword(dev, REG_MEM_LIM, &val32);
2088c2ecf20Sopenharmony_ci	if (val32 & MEM_LIMIT_CLEAR_MASK) {
2098c2ecf20Sopenharmony_ci		printk(KERN_INFO
2108c2ecf20Sopenharmony_ci			"Error(s) in mem limit register on %s device\n",
2118c2ecf20Sopenharmony_ci			pci_info->ctl_name);
2128c2ecf20Sopenharmony_ci		printk(KERN_INFO "DPE: %d, RSE: %d, RMA: %d\n"
2138c2ecf20Sopenharmony_ci			"RTA: %d, STA: %d, MDPE: %d\n",
2148c2ecf20Sopenharmony_ci			(val32 & MEM_LIMIT_DPE)  != 0,
2158c2ecf20Sopenharmony_ci			(val32 & MEM_LIMIT_RSE)  != 0,
2168c2ecf20Sopenharmony_ci			(val32 & MEM_LIMIT_RMA)  != 0,
2178c2ecf20Sopenharmony_ci			(val32 & MEM_LIMIT_RTA)  != 0,
2188c2ecf20Sopenharmony_ci			(val32 & MEM_LIMIT_STA)  != 0,
2198c2ecf20Sopenharmony_ci			(val32 & MEM_LIMIT_MDPE) != 0);
2208c2ecf20Sopenharmony_ci
2218c2ecf20Sopenharmony_ci		val32 |= MEM_LIMIT_CLEAR_MASK;
2228c2ecf20Sopenharmony_ci		edac_pci_write_dword(dev, REG_MEM_LIM, val32);
2238c2ecf20Sopenharmony_ci
2248c2ecf20Sopenharmony_ci		edac_pci_handle_npe(edac_dev, edac_dev->ctl_name);
2258c2ecf20Sopenharmony_ci	}
2268c2ecf20Sopenharmony_ci}
2278c2ecf20Sopenharmony_ci
2288c2ecf20Sopenharmony_cistatic struct resource *legacy_io_res;
2298c2ecf20Sopenharmony_cistatic int at_compat_reg_broken;
2308c2ecf20Sopenharmony_ci#define LEGACY_NR_PORTS	1
2318c2ecf20Sopenharmony_ci
2328c2ecf20Sopenharmony_ci/* device-specific methods for amd8111 LPC Bridge device */
2338c2ecf20Sopenharmony_cistatic void amd8111_lpc_bridge_init(struct amd8111_dev_info *dev_info)
2348c2ecf20Sopenharmony_ci{
2358c2ecf20Sopenharmony_ci	u8 val8;
2368c2ecf20Sopenharmony_ci	struct pci_dev *dev = dev_info->dev;
2378c2ecf20Sopenharmony_ci
2388c2ecf20Sopenharmony_ci	/* First clear REG_AT_COMPAT[SERR, IOCHK] if necessary */
2398c2ecf20Sopenharmony_ci	legacy_io_res = request_region(REG_AT_COMPAT, LEGACY_NR_PORTS,
2408c2ecf20Sopenharmony_ci					AMD8111_EDAC_MOD_STR);
2418c2ecf20Sopenharmony_ci	if (!legacy_io_res)
2428c2ecf20Sopenharmony_ci		printk(KERN_INFO "%s: failed to request legacy I/O region "
2438c2ecf20Sopenharmony_ci			"start %d, len %d\n", __func__,
2448c2ecf20Sopenharmony_ci			REG_AT_COMPAT, LEGACY_NR_PORTS);
2458c2ecf20Sopenharmony_ci	else {
2468c2ecf20Sopenharmony_ci		val8 = __do_inb(REG_AT_COMPAT);
2478c2ecf20Sopenharmony_ci		if (val8 == 0xff) { /* buggy port */
2488c2ecf20Sopenharmony_ci			printk(KERN_INFO "%s: port %d is buggy, not supported"
2498c2ecf20Sopenharmony_ci				" by hardware?\n", __func__, REG_AT_COMPAT);
2508c2ecf20Sopenharmony_ci			at_compat_reg_broken = 1;
2518c2ecf20Sopenharmony_ci			release_region(REG_AT_COMPAT, LEGACY_NR_PORTS);
2528c2ecf20Sopenharmony_ci			legacy_io_res = NULL;
2538c2ecf20Sopenharmony_ci		} else {
2548c2ecf20Sopenharmony_ci			u8 out8 = 0;
2558c2ecf20Sopenharmony_ci			if (val8 & AT_COMPAT_SERR)
2568c2ecf20Sopenharmony_ci				out8 = AT_COMPAT_CLRSERR;
2578c2ecf20Sopenharmony_ci			if (val8 & AT_COMPAT_IOCHK)
2588c2ecf20Sopenharmony_ci				out8 |= AT_COMPAT_CLRIOCHK;
2598c2ecf20Sopenharmony_ci			if (out8 > 0)
2608c2ecf20Sopenharmony_ci				__do_outb(out8, REG_AT_COMPAT);
2618c2ecf20Sopenharmony_ci		}
2628c2ecf20Sopenharmony_ci	}
2638c2ecf20Sopenharmony_ci
2648c2ecf20Sopenharmony_ci	/* Second clear error flags on LPC bridge */
2658c2ecf20Sopenharmony_ci	edac_pci_read_byte(dev, REG_IO_CTRL_1, &val8);
2668c2ecf20Sopenharmony_ci	if (val8 & IO_CTRL_1_CLEAR_MASK)
2678c2ecf20Sopenharmony_ci		edac_pci_write_byte(dev, REG_IO_CTRL_1, val8);
2688c2ecf20Sopenharmony_ci}
2698c2ecf20Sopenharmony_ci
2708c2ecf20Sopenharmony_cistatic void amd8111_lpc_bridge_exit(struct amd8111_dev_info *dev_info)
2718c2ecf20Sopenharmony_ci{
2728c2ecf20Sopenharmony_ci	if (legacy_io_res)
2738c2ecf20Sopenharmony_ci		release_region(REG_AT_COMPAT, LEGACY_NR_PORTS);
2748c2ecf20Sopenharmony_ci}
2758c2ecf20Sopenharmony_ci
2768c2ecf20Sopenharmony_cistatic void amd8111_lpc_bridge_check(struct edac_device_ctl_info *edac_dev)
2778c2ecf20Sopenharmony_ci{
2788c2ecf20Sopenharmony_ci	struct amd8111_dev_info *dev_info = edac_dev->pvt_info;
2798c2ecf20Sopenharmony_ci	struct pci_dev *dev = dev_info->dev;
2808c2ecf20Sopenharmony_ci	u8 val8;
2818c2ecf20Sopenharmony_ci
2828c2ecf20Sopenharmony_ci	edac_pci_read_byte(dev, REG_IO_CTRL_1, &val8);
2838c2ecf20Sopenharmony_ci	if (val8 & IO_CTRL_1_CLEAR_MASK) {
2848c2ecf20Sopenharmony_ci		printk(KERN_INFO
2858c2ecf20Sopenharmony_ci			"Error(s) in IO control register on %s device\n",
2868c2ecf20Sopenharmony_ci			dev_info->ctl_name);
2878c2ecf20Sopenharmony_ci		printk(KERN_INFO "LPC ERR: %d, PW2LPC: %d\n",
2888c2ecf20Sopenharmony_ci			(val8 & IO_CTRL_1_LPC_ERR) != 0,
2898c2ecf20Sopenharmony_ci			(val8 & IO_CTRL_1_PW2LPC) != 0);
2908c2ecf20Sopenharmony_ci
2918c2ecf20Sopenharmony_ci		val8 |= IO_CTRL_1_CLEAR_MASK;
2928c2ecf20Sopenharmony_ci		edac_pci_write_byte(dev, REG_IO_CTRL_1, val8);
2938c2ecf20Sopenharmony_ci
2948c2ecf20Sopenharmony_ci		edac_device_handle_ue(edac_dev, 0, 0, edac_dev->ctl_name);
2958c2ecf20Sopenharmony_ci	}
2968c2ecf20Sopenharmony_ci
2978c2ecf20Sopenharmony_ci	if (at_compat_reg_broken == 0) {
2988c2ecf20Sopenharmony_ci		u8 out8 = 0;
2998c2ecf20Sopenharmony_ci		val8 = __do_inb(REG_AT_COMPAT);
3008c2ecf20Sopenharmony_ci		if (val8 & AT_COMPAT_SERR)
3018c2ecf20Sopenharmony_ci			out8 = AT_COMPAT_CLRSERR;
3028c2ecf20Sopenharmony_ci		if (val8 & AT_COMPAT_IOCHK)
3038c2ecf20Sopenharmony_ci			out8 |= AT_COMPAT_CLRIOCHK;
3048c2ecf20Sopenharmony_ci		if (out8 > 0) {
3058c2ecf20Sopenharmony_ci			__do_outb(out8, REG_AT_COMPAT);
3068c2ecf20Sopenharmony_ci			edac_device_handle_ue(edac_dev, 0, 0,
3078c2ecf20Sopenharmony_ci						edac_dev->ctl_name);
3088c2ecf20Sopenharmony_ci		}
3098c2ecf20Sopenharmony_ci	}
3108c2ecf20Sopenharmony_ci}
3118c2ecf20Sopenharmony_ci
3128c2ecf20Sopenharmony_ci/* General devices represented by edac_device_ctl_info */
3138c2ecf20Sopenharmony_cistatic struct amd8111_dev_info amd8111_devices[] = {
3148c2ecf20Sopenharmony_ci	[LPC_BRIDGE] = {
3158c2ecf20Sopenharmony_ci		.err_dev = PCI_DEVICE_ID_AMD_8111_LPC,
3168c2ecf20Sopenharmony_ci		.ctl_name = "lpc",
3178c2ecf20Sopenharmony_ci		.init = amd8111_lpc_bridge_init,
3188c2ecf20Sopenharmony_ci		.exit = amd8111_lpc_bridge_exit,
3198c2ecf20Sopenharmony_ci		.check = amd8111_lpc_bridge_check,
3208c2ecf20Sopenharmony_ci	},
3218c2ecf20Sopenharmony_ci	{0},
3228c2ecf20Sopenharmony_ci};
3238c2ecf20Sopenharmony_ci
3248c2ecf20Sopenharmony_ci/* PCI controllers represented by edac_pci_ctl_info */
3258c2ecf20Sopenharmony_cistatic struct amd8111_pci_info amd8111_pcis[] = {
3268c2ecf20Sopenharmony_ci	[PCI_BRIDGE] = {
3278c2ecf20Sopenharmony_ci		.err_dev = PCI_DEVICE_ID_AMD_8111_PCI,
3288c2ecf20Sopenharmony_ci		.ctl_name = "AMD8111_PCI_Controller",
3298c2ecf20Sopenharmony_ci		.init = amd8111_pci_bridge_init,
3308c2ecf20Sopenharmony_ci		.exit = amd8111_pci_bridge_exit,
3318c2ecf20Sopenharmony_ci		.check = amd8111_pci_bridge_check,
3328c2ecf20Sopenharmony_ci	},
3338c2ecf20Sopenharmony_ci	{0},
3348c2ecf20Sopenharmony_ci};
3358c2ecf20Sopenharmony_ci
3368c2ecf20Sopenharmony_cistatic int amd8111_dev_probe(struct pci_dev *dev,
3378c2ecf20Sopenharmony_ci				const struct pci_device_id *id)
3388c2ecf20Sopenharmony_ci{
3398c2ecf20Sopenharmony_ci	struct amd8111_dev_info *dev_info = &amd8111_devices[id->driver_data];
3408c2ecf20Sopenharmony_ci	int ret = -ENODEV;
3418c2ecf20Sopenharmony_ci
3428c2ecf20Sopenharmony_ci	dev_info->dev = pci_get_device(PCI_VENDOR_ID_AMD,
3438c2ecf20Sopenharmony_ci					dev_info->err_dev, NULL);
3448c2ecf20Sopenharmony_ci
3458c2ecf20Sopenharmony_ci	if (!dev_info->dev) {
3468c2ecf20Sopenharmony_ci		printk(KERN_ERR "EDAC device not found:"
3478c2ecf20Sopenharmony_ci			"vendor %x, device %x, name %s\n",
3488c2ecf20Sopenharmony_ci			PCI_VENDOR_ID_AMD, dev_info->err_dev,
3498c2ecf20Sopenharmony_ci			dev_info->ctl_name);
3508c2ecf20Sopenharmony_ci		goto err;
3518c2ecf20Sopenharmony_ci	}
3528c2ecf20Sopenharmony_ci
3538c2ecf20Sopenharmony_ci	if (pci_enable_device(dev_info->dev)) {
3548c2ecf20Sopenharmony_ci		printk(KERN_ERR "failed to enable:"
3558c2ecf20Sopenharmony_ci			"vendor %x, device %x, name %s\n",
3568c2ecf20Sopenharmony_ci			PCI_VENDOR_ID_AMD, dev_info->err_dev,
3578c2ecf20Sopenharmony_ci			dev_info->ctl_name);
3588c2ecf20Sopenharmony_ci		goto err_dev_put;
3598c2ecf20Sopenharmony_ci	}
3608c2ecf20Sopenharmony_ci
3618c2ecf20Sopenharmony_ci	/*
3628c2ecf20Sopenharmony_ci	 * we do not allocate extra private structure for
3638c2ecf20Sopenharmony_ci	 * edac_device_ctl_info, but make use of existing
3648c2ecf20Sopenharmony_ci	 * one instead.
3658c2ecf20Sopenharmony_ci	*/
3668c2ecf20Sopenharmony_ci	dev_info->edac_idx = edac_device_alloc_index();
3678c2ecf20Sopenharmony_ci	dev_info->edac_dev =
3688c2ecf20Sopenharmony_ci		edac_device_alloc_ctl_info(0, dev_info->ctl_name, 1,
3698c2ecf20Sopenharmony_ci					   NULL, 0, 0,
3708c2ecf20Sopenharmony_ci					   NULL, 0, dev_info->edac_idx);
3718c2ecf20Sopenharmony_ci	if (!dev_info->edac_dev) {
3728c2ecf20Sopenharmony_ci		ret = -ENOMEM;
3738c2ecf20Sopenharmony_ci		goto err_dev_put;
3748c2ecf20Sopenharmony_ci	}
3758c2ecf20Sopenharmony_ci
3768c2ecf20Sopenharmony_ci	dev_info->edac_dev->pvt_info = dev_info;
3778c2ecf20Sopenharmony_ci	dev_info->edac_dev->dev = &dev_info->dev->dev;
3788c2ecf20Sopenharmony_ci	dev_info->edac_dev->mod_name = AMD8111_EDAC_MOD_STR;
3798c2ecf20Sopenharmony_ci	dev_info->edac_dev->ctl_name = dev_info->ctl_name;
3808c2ecf20Sopenharmony_ci	dev_info->edac_dev->dev_name = dev_name(&dev_info->dev->dev);
3818c2ecf20Sopenharmony_ci
3828c2ecf20Sopenharmony_ci	if (edac_op_state == EDAC_OPSTATE_POLL)
3838c2ecf20Sopenharmony_ci		dev_info->edac_dev->edac_check = dev_info->check;
3848c2ecf20Sopenharmony_ci
3858c2ecf20Sopenharmony_ci	if (dev_info->init)
3868c2ecf20Sopenharmony_ci		dev_info->init(dev_info);
3878c2ecf20Sopenharmony_ci
3888c2ecf20Sopenharmony_ci	if (edac_device_add_device(dev_info->edac_dev) > 0) {
3898c2ecf20Sopenharmony_ci		printk(KERN_ERR "failed to add edac_dev for %s\n",
3908c2ecf20Sopenharmony_ci			dev_info->ctl_name);
3918c2ecf20Sopenharmony_ci		goto err_edac_free_ctl;
3928c2ecf20Sopenharmony_ci	}
3938c2ecf20Sopenharmony_ci
3948c2ecf20Sopenharmony_ci	printk(KERN_INFO "added one edac_dev on AMD8111 "
3958c2ecf20Sopenharmony_ci		"vendor %x, device %x, name %s\n",
3968c2ecf20Sopenharmony_ci		PCI_VENDOR_ID_AMD, dev_info->err_dev,
3978c2ecf20Sopenharmony_ci		dev_info->ctl_name);
3988c2ecf20Sopenharmony_ci
3998c2ecf20Sopenharmony_ci	return 0;
4008c2ecf20Sopenharmony_ci
4018c2ecf20Sopenharmony_cierr_edac_free_ctl:
4028c2ecf20Sopenharmony_ci	edac_device_free_ctl_info(dev_info->edac_dev);
4038c2ecf20Sopenharmony_cierr_dev_put:
4048c2ecf20Sopenharmony_ci	pci_dev_put(dev_info->dev);
4058c2ecf20Sopenharmony_cierr:
4068c2ecf20Sopenharmony_ci	return ret;
4078c2ecf20Sopenharmony_ci}
4088c2ecf20Sopenharmony_ci
4098c2ecf20Sopenharmony_cistatic void amd8111_dev_remove(struct pci_dev *dev)
4108c2ecf20Sopenharmony_ci{
4118c2ecf20Sopenharmony_ci	struct amd8111_dev_info *dev_info;
4128c2ecf20Sopenharmony_ci
4138c2ecf20Sopenharmony_ci	for (dev_info = amd8111_devices; dev_info->err_dev; dev_info++)
4148c2ecf20Sopenharmony_ci		if (dev_info->dev->device == dev->device)
4158c2ecf20Sopenharmony_ci			break;
4168c2ecf20Sopenharmony_ci
4178c2ecf20Sopenharmony_ci	if (!dev_info->err_dev)	/* should never happen */
4188c2ecf20Sopenharmony_ci		return;
4198c2ecf20Sopenharmony_ci
4208c2ecf20Sopenharmony_ci	if (dev_info->edac_dev) {
4218c2ecf20Sopenharmony_ci		edac_device_del_device(dev_info->edac_dev->dev);
4228c2ecf20Sopenharmony_ci		edac_device_free_ctl_info(dev_info->edac_dev);
4238c2ecf20Sopenharmony_ci	}
4248c2ecf20Sopenharmony_ci
4258c2ecf20Sopenharmony_ci	if (dev_info->exit)
4268c2ecf20Sopenharmony_ci		dev_info->exit(dev_info);
4278c2ecf20Sopenharmony_ci
4288c2ecf20Sopenharmony_ci	pci_dev_put(dev_info->dev);
4298c2ecf20Sopenharmony_ci}
4308c2ecf20Sopenharmony_ci
4318c2ecf20Sopenharmony_cistatic int amd8111_pci_probe(struct pci_dev *dev,
4328c2ecf20Sopenharmony_ci				const struct pci_device_id *id)
4338c2ecf20Sopenharmony_ci{
4348c2ecf20Sopenharmony_ci	struct amd8111_pci_info *pci_info = &amd8111_pcis[id->driver_data];
4358c2ecf20Sopenharmony_ci	int ret = -ENODEV;
4368c2ecf20Sopenharmony_ci
4378c2ecf20Sopenharmony_ci	pci_info->dev = pci_get_device(PCI_VENDOR_ID_AMD,
4388c2ecf20Sopenharmony_ci					pci_info->err_dev, NULL);
4398c2ecf20Sopenharmony_ci
4408c2ecf20Sopenharmony_ci	if (!pci_info->dev) {
4418c2ecf20Sopenharmony_ci		printk(KERN_ERR "EDAC device not found:"
4428c2ecf20Sopenharmony_ci			"vendor %x, device %x, name %s\n",
4438c2ecf20Sopenharmony_ci			PCI_VENDOR_ID_AMD, pci_info->err_dev,
4448c2ecf20Sopenharmony_ci			pci_info->ctl_name);
4458c2ecf20Sopenharmony_ci		goto err;
4468c2ecf20Sopenharmony_ci	}
4478c2ecf20Sopenharmony_ci
4488c2ecf20Sopenharmony_ci	if (pci_enable_device(pci_info->dev)) {
4498c2ecf20Sopenharmony_ci		printk(KERN_ERR "failed to enable:"
4508c2ecf20Sopenharmony_ci			"vendor %x, device %x, name %s\n",
4518c2ecf20Sopenharmony_ci			PCI_VENDOR_ID_AMD, pci_info->err_dev,
4528c2ecf20Sopenharmony_ci			pci_info->ctl_name);
4538c2ecf20Sopenharmony_ci		goto err_dev_put;
4548c2ecf20Sopenharmony_ci	}
4558c2ecf20Sopenharmony_ci
4568c2ecf20Sopenharmony_ci	/*
4578c2ecf20Sopenharmony_ci	 * we do not allocate extra private structure for
4588c2ecf20Sopenharmony_ci	 * edac_pci_ctl_info, but make use of existing
4598c2ecf20Sopenharmony_ci	 * one instead.
4608c2ecf20Sopenharmony_ci	*/
4618c2ecf20Sopenharmony_ci	pci_info->edac_idx = edac_pci_alloc_index();
4628c2ecf20Sopenharmony_ci	pci_info->edac_dev = edac_pci_alloc_ctl_info(0, pci_info->ctl_name);
4638c2ecf20Sopenharmony_ci	if (!pci_info->edac_dev) {
4648c2ecf20Sopenharmony_ci		ret = -ENOMEM;
4658c2ecf20Sopenharmony_ci		goto err_dev_put;
4668c2ecf20Sopenharmony_ci	}
4678c2ecf20Sopenharmony_ci
4688c2ecf20Sopenharmony_ci	pci_info->edac_dev->pvt_info = pci_info;
4698c2ecf20Sopenharmony_ci	pci_info->edac_dev->dev = &pci_info->dev->dev;
4708c2ecf20Sopenharmony_ci	pci_info->edac_dev->mod_name = AMD8111_EDAC_MOD_STR;
4718c2ecf20Sopenharmony_ci	pci_info->edac_dev->ctl_name = pci_info->ctl_name;
4728c2ecf20Sopenharmony_ci	pci_info->edac_dev->dev_name = dev_name(&pci_info->dev->dev);
4738c2ecf20Sopenharmony_ci
4748c2ecf20Sopenharmony_ci	if (edac_op_state == EDAC_OPSTATE_POLL)
4758c2ecf20Sopenharmony_ci		pci_info->edac_dev->edac_check = pci_info->check;
4768c2ecf20Sopenharmony_ci
4778c2ecf20Sopenharmony_ci	if (pci_info->init)
4788c2ecf20Sopenharmony_ci		pci_info->init(pci_info);
4798c2ecf20Sopenharmony_ci
4808c2ecf20Sopenharmony_ci	if (edac_pci_add_device(pci_info->edac_dev, pci_info->edac_idx) > 0) {
4818c2ecf20Sopenharmony_ci		printk(KERN_ERR "failed to add edac_pci for %s\n",
4828c2ecf20Sopenharmony_ci			pci_info->ctl_name);
4838c2ecf20Sopenharmony_ci		goto err_edac_free_ctl;
4848c2ecf20Sopenharmony_ci	}
4858c2ecf20Sopenharmony_ci
4868c2ecf20Sopenharmony_ci	printk(KERN_INFO "added one edac_pci on AMD8111 "
4878c2ecf20Sopenharmony_ci		"vendor %x, device %x, name %s\n",
4888c2ecf20Sopenharmony_ci		PCI_VENDOR_ID_AMD, pci_info->err_dev,
4898c2ecf20Sopenharmony_ci		pci_info->ctl_name);
4908c2ecf20Sopenharmony_ci
4918c2ecf20Sopenharmony_ci	return 0;
4928c2ecf20Sopenharmony_ci
4938c2ecf20Sopenharmony_cierr_edac_free_ctl:
4948c2ecf20Sopenharmony_ci	edac_pci_free_ctl_info(pci_info->edac_dev);
4958c2ecf20Sopenharmony_cierr_dev_put:
4968c2ecf20Sopenharmony_ci	pci_dev_put(pci_info->dev);
4978c2ecf20Sopenharmony_cierr:
4988c2ecf20Sopenharmony_ci	return ret;
4998c2ecf20Sopenharmony_ci}
5008c2ecf20Sopenharmony_ci
5018c2ecf20Sopenharmony_cistatic void amd8111_pci_remove(struct pci_dev *dev)
5028c2ecf20Sopenharmony_ci{
5038c2ecf20Sopenharmony_ci	struct amd8111_pci_info *pci_info;
5048c2ecf20Sopenharmony_ci
5058c2ecf20Sopenharmony_ci	for (pci_info = amd8111_pcis; pci_info->err_dev; pci_info++)
5068c2ecf20Sopenharmony_ci		if (pci_info->dev->device == dev->device)
5078c2ecf20Sopenharmony_ci			break;
5088c2ecf20Sopenharmony_ci
5098c2ecf20Sopenharmony_ci	if (!pci_info->err_dev)	/* should never happen */
5108c2ecf20Sopenharmony_ci		return;
5118c2ecf20Sopenharmony_ci
5128c2ecf20Sopenharmony_ci	if (pci_info->edac_dev) {
5138c2ecf20Sopenharmony_ci		edac_pci_del_device(pci_info->edac_dev->dev);
5148c2ecf20Sopenharmony_ci		edac_pci_free_ctl_info(pci_info->edac_dev);
5158c2ecf20Sopenharmony_ci	}
5168c2ecf20Sopenharmony_ci
5178c2ecf20Sopenharmony_ci	if (pci_info->exit)
5188c2ecf20Sopenharmony_ci		pci_info->exit(pci_info);
5198c2ecf20Sopenharmony_ci
5208c2ecf20Sopenharmony_ci	pci_dev_put(pci_info->dev);
5218c2ecf20Sopenharmony_ci}
5228c2ecf20Sopenharmony_ci
5238c2ecf20Sopenharmony_ci/* PCI Device ID talbe for general EDAC device */
5248c2ecf20Sopenharmony_cistatic const struct pci_device_id amd8111_edac_dev_tbl[] = {
5258c2ecf20Sopenharmony_ci	{
5268c2ecf20Sopenharmony_ci	PCI_VEND_DEV(AMD, 8111_LPC),
5278c2ecf20Sopenharmony_ci	.subvendor = PCI_ANY_ID,
5288c2ecf20Sopenharmony_ci	.subdevice = PCI_ANY_ID,
5298c2ecf20Sopenharmony_ci	.class = 0,
5308c2ecf20Sopenharmony_ci	.class_mask = 0,
5318c2ecf20Sopenharmony_ci	.driver_data = LPC_BRIDGE,
5328c2ecf20Sopenharmony_ci	},
5338c2ecf20Sopenharmony_ci	{
5348c2ecf20Sopenharmony_ci	0,
5358c2ecf20Sopenharmony_ci	}			/* table is NULL-terminated */
5368c2ecf20Sopenharmony_ci};
5378c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(pci, amd8111_edac_dev_tbl);
5388c2ecf20Sopenharmony_ci
5398c2ecf20Sopenharmony_cistatic struct pci_driver amd8111_edac_dev_driver = {
5408c2ecf20Sopenharmony_ci	.name = "AMD8111_EDAC_DEV",
5418c2ecf20Sopenharmony_ci	.probe = amd8111_dev_probe,
5428c2ecf20Sopenharmony_ci	.remove = amd8111_dev_remove,
5438c2ecf20Sopenharmony_ci	.id_table = amd8111_edac_dev_tbl,
5448c2ecf20Sopenharmony_ci};
5458c2ecf20Sopenharmony_ci
5468c2ecf20Sopenharmony_ci/* PCI Device ID table for EDAC PCI controller */
5478c2ecf20Sopenharmony_cistatic const struct pci_device_id amd8111_edac_pci_tbl[] = {
5488c2ecf20Sopenharmony_ci	{
5498c2ecf20Sopenharmony_ci	PCI_VEND_DEV(AMD, 8111_PCI),
5508c2ecf20Sopenharmony_ci	.subvendor = PCI_ANY_ID,
5518c2ecf20Sopenharmony_ci	.subdevice = PCI_ANY_ID,
5528c2ecf20Sopenharmony_ci	.class = 0,
5538c2ecf20Sopenharmony_ci	.class_mask = 0,
5548c2ecf20Sopenharmony_ci	.driver_data = PCI_BRIDGE,
5558c2ecf20Sopenharmony_ci	},
5568c2ecf20Sopenharmony_ci	{
5578c2ecf20Sopenharmony_ci	0,
5588c2ecf20Sopenharmony_ci	}			/* table is NULL-terminated */
5598c2ecf20Sopenharmony_ci};
5608c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(pci, amd8111_edac_pci_tbl);
5618c2ecf20Sopenharmony_ci
5628c2ecf20Sopenharmony_cistatic struct pci_driver amd8111_edac_pci_driver = {
5638c2ecf20Sopenharmony_ci	.name = "AMD8111_EDAC_PCI",
5648c2ecf20Sopenharmony_ci	.probe = amd8111_pci_probe,
5658c2ecf20Sopenharmony_ci	.remove = amd8111_pci_remove,
5668c2ecf20Sopenharmony_ci	.id_table = amd8111_edac_pci_tbl,
5678c2ecf20Sopenharmony_ci};
5688c2ecf20Sopenharmony_ci
5698c2ecf20Sopenharmony_cistatic int __init amd8111_edac_init(void)
5708c2ecf20Sopenharmony_ci{
5718c2ecf20Sopenharmony_ci	int val;
5728c2ecf20Sopenharmony_ci
5738c2ecf20Sopenharmony_ci	printk(KERN_INFO "AMD8111 EDAC driver "	AMD8111_EDAC_REVISION "\n");
5748c2ecf20Sopenharmony_ci	printk(KERN_INFO "\t(c) 2008 Wind River Systems, Inc.\n");
5758c2ecf20Sopenharmony_ci
5768c2ecf20Sopenharmony_ci	/* Only POLL mode supported so far */
5778c2ecf20Sopenharmony_ci	edac_op_state = EDAC_OPSTATE_POLL;
5788c2ecf20Sopenharmony_ci
5798c2ecf20Sopenharmony_ci	val = pci_register_driver(&amd8111_edac_dev_driver);
5808c2ecf20Sopenharmony_ci	val |= pci_register_driver(&amd8111_edac_pci_driver);
5818c2ecf20Sopenharmony_ci
5828c2ecf20Sopenharmony_ci	return val;
5838c2ecf20Sopenharmony_ci}
5848c2ecf20Sopenharmony_ci
5858c2ecf20Sopenharmony_cistatic void __exit amd8111_edac_exit(void)
5868c2ecf20Sopenharmony_ci{
5878c2ecf20Sopenharmony_ci	pci_unregister_driver(&amd8111_edac_pci_driver);
5888c2ecf20Sopenharmony_ci	pci_unregister_driver(&amd8111_edac_dev_driver);
5898c2ecf20Sopenharmony_ci}
5908c2ecf20Sopenharmony_ci
5918c2ecf20Sopenharmony_ci
5928c2ecf20Sopenharmony_cimodule_init(amd8111_edac_init);
5938c2ecf20Sopenharmony_cimodule_exit(amd8111_edac_exit);
5948c2ecf20Sopenharmony_ci
5958c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL");
5968c2ecf20Sopenharmony_ciMODULE_AUTHOR("Cao Qingtao <qingtao.cao@windriver.com>\n");
5978c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("AMD8111 HyperTransport I/O Hub EDAC kernel module");
598