18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Copyright 2015 Linaro.
48c2ecf20Sopenharmony_ci */
58c2ecf20Sopenharmony_ci#include <linux/sched.h>
68c2ecf20Sopenharmony_ci#include <linux/device.h>
78c2ecf20Sopenharmony_ci#include <linux/dmaengine.h>
88c2ecf20Sopenharmony_ci#include <linux/dma-mapping.h>
98c2ecf20Sopenharmony_ci#include <linux/dmapool.h>
108c2ecf20Sopenharmony_ci#include <linux/init.h>
118c2ecf20Sopenharmony_ci#include <linux/interrupt.h>
128c2ecf20Sopenharmony_ci#include <linux/kernel.h>
138c2ecf20Sopenharmony_ci#include <linux/module.h>
148c2ecf20Sopenharmony_ci#include <linux/platform_device.h>
158c2ecf20Sopenharmony_ci#include <linux/slab.h>
168c2ecf20Sopenharmony_ci#include <linux/spinlock.h>
178c2ecf20Sopenharmony_ci#include <linux/of_device.h>
188c2ecf20Sopenharmony_ci#include <linux/of.h>
198c2ecf20Sopenharmony_ci#include <linux/clk.h>
208c2ecf20Sopenharmony_ci#include <linux/of_dma.h>
218c2ecf20Sopenharmony_ci
228c2ecf20Sopenharmony_ci#include "virt-dma.h"
238c2ecf20Sopenharmony_ci
248c2ecf20Sopenharmony_ci#define DRIVER_NAME		"zx-dma"
258c2ecf20Sopenharmony_ci#define DMA_ALIGN		4
268c2ecf20Sopenharmony_ci#define DMA_MAX_SIZE		(0x10000 - 512)
278c2ecf20Sopenharmony_ci#define LLI_BLOCK_SIZE		(4 * PAGE_SIZE)
288c2ecf20Sopenharmony_ci
298c2ecf20Sopenharmony_ci#define REG_ZX_SRC_ADDR			0x00
308c2ecf20Sopenharmony_ci#define REG_ZX_DST_ADDR			0x04
318c2ecf20Sopenharmony_ci#define REG_ZX_TX_X_COUNT		0x08
328c2ecf20Sopenharmony_ci#define REG_ZX_TX_ZY_COUNT		0x0c
338c2ecf20Sopenharmony_ci#define REG_ZX_SRC_ZY_STEP		0x10
348c2ecf20Sopenharmony_ci#define REG_ZX_DST_ZY_STEP		0x14
358c2ecf20Sopenharmony_ci#define REG_ZX_LLI_ADDR			0x1c
368c2ecf20Sopenharmony_ci#define REG_ZX_CTRL			0x20
378c2ecf20Sopenharmony_ci#define REG_ZX_TC_IRQ			0x800
388c2ecf20Sopenharmony_ci#define REG_ZX_SRC_ERR_IRQ		0x804
398c2ecf20Sopenharmony_ci#define REG_ZX_DST_ERR_IRQ		0x808
408c2ecf20Sopenharmony_ci#define REG_ZX_CFG_ERR_IRQ		0x80c
418c2ecf20Sopenharmony_ci#define REG_ZX_TC_IRQ_RAW		0x810
428c2ecf20Sopenharmony_ci#define REG_ZX_SRC_ERR_IRQ_RAW		0x814
438c2ecf20Sopenharmony_ci#define REG_ZX_DST_ERR_IRQ_RAW		0x818
448c2ecf20Sopenharmony_ci#define REG_ZX_CFG_ERR_IRQ_RAW		0x81c
458c2ecf20Sopenharmony_ci#define REG_ZX_STATUS			0x820
468c2ecf20Sopenharmony_ci#define REG_ZX_DMA_GRP_PRIO		0x824
478c2ecf20Sopenharmony_ci#define REG_ZX_DMA_ARB			0x828
488c2ecf20Sopenharmony_ci
498c2ecf20Sopenharmony_ci#define ZX_FORCE_CLOSE			BIT(31)
508c2ecf20Sopenharmony_ci#define ZX_DST_BURST_WIDTH(x)		(((x) & 0x7) << 13)
518c2ecf20Sopenharmony_ci#define ZX_MAX_BURST_LEN		16
528c2ecf20Sopenharmony_ci#define ZX_SRC_BURST_LEN(x)		(((x) & 0xf) << 9)
538c2ecf20Sopenharmony_ci#define ZX_SRC_BURST_WIDTH(x)		(((x) & 0x7) << 6)
548c2ecf20Sopenharmony_ci#define ZX_IRQ_ENABLE_ALL		(3 << 4)
558c2ecf20Sopenharmony_ci#define ZX_DST_FIFO_MODE		BIT(3)
568c2ecf20Sopenharmony_ci#define ZX_SRC_FIFO_MODE		BIT(2)
578c2ecf20Sopenharmony_ci#define ZX_SOFT_REQ			BIT(1)
588c2ecf20Sopenharmony_ci#define ZX_CH_ENABLE			BIT(0)
598c2ecf20Sopenharmony_ci
608c2ecf20Sopenharmony_ci#define ZX_DMA_BUSWIDTHS \
618c2ecf20Sopenharmony_ci	(BIT(DMA_SLAVE_BUSWIDTH_UNDEFINED) | \
628c2ecf20Sopenharmony_ci	BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | \
638c2ecf20Sopenharmony_ci	BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \
648c2ecf20Sopenharmony_ci	BIT(DMA_SLAVE_BUSWIDTH_4_BYTES) | \
658c2ecf20Sopenharmony_ci	BIT(DMA_SLAVE_BUSWIDTH_8_BYTES))
668c2ecf20Sopenharmony_ci
678c2ecf20Sopenharmony_cienum zx_dma_burst_width {
688c2ecf20Sopenharmony_ci	ZX_DMA_WIDTH_8BIT	= 0,
698c2ecf20Sopenharmony_ci	ZX_DMA_WIDTH_16BIT	= 1,
708c2ecf20Sopenharmony_ci	ZX_DMA_WIDTH_32BIT	= 2,
718c2ecf20Sopenharmony_ci	ZX_DMA_WIDTH_64BIT	= 3,
728c2ecf20Sopenharmony_ci};
738c2ecf20Sopenharmony_ci
748c2ecf20Sopenharmony_cistruct zx_desc_hw {
758c2ecf20Sopenharmony_ci	u32 saddr;
768c2ecf20Sopenharmony_ci	u32 daddr;
778c2ecf20Sopenharmony_ci	u32 src_x;
788c2ecf20Sopenharmony_ci	u32 src_zy;
798c2ecf20Sopenharmony_ci	u32 src_zy_step;
808c2ecf20Sopenharmony_ci	u32 dst_zy_step;
818c2ecf20Sopenharmony_ci	u32 reserved1;
828c2ecf20Sopenharmony_ci	u32 lli;
838c2ecf20Sopenharmony_ci	u32 ctr;
848c2ecf20Sopenharmony_ci	u32 reserved[7]; /* pack as hardware registers region size */
858c2ecf20Sopenharmony_ci} __aligned(32);
868c2ecf20Sopenharmony_ci
878c2ecf20Sopenharmony_cistruct zx_dma_desc_sw {
888c2ecf20Sopenharmony_ci	struct virt_dma_desc	vd;
898c2ecf20Sopenharmony_ci	dma_addr_t		desc_hw_lli;
908c2ecf20Sopenharmony_ci	size_t			desc_num;
918c2ecf20Sopenharmony_ci	size_t			size;
928c2ecf20Sopenharmony_ci	struct zx_desc_hw	*desc_hw;
938c2ecf20Sopenharmony_ci};
948c2ecf20Sopenharmony_ci
958c2ecf20Sopenharmony_cistruct zx_dma_phy;
968c2ecf20Sopenharmony_ci
978c2ecf20Sopenharmony_cistruct zx_dma_chan {
988c2ecf20Sopenharmony_ci	struct dma_slave_config slave_cfg;
998c2ecf20Sopenharmony_ci	int			id; /* Request phy chan id */
1008c2ecf20Sopenharmony_ci	u32			ccfg;
1018c2ecf20Sopenharmony_ci	u32			cyclic;
1028c2ecf20Sopenharmony_ci	struct virt_dma_chan	vc;
1038c2ecf20Sopenharmony_ci	struct zx_dma_phy	*phy;
1048c2ecf20Sopenharmony_ci	struct list_head	node;
1058c2ecf20Sopenharmony_ci	dma_addr_t		dev_addr;
1068c2ecf20Sopenharmony_ci	enum dma_status		status;
1078c2ecf20Sopenharmony_ci};
1088c2ecf20Sopenharmony_ci
1098c2ecf20Sopenharmony_cistruct zx_dma_phy {
1108c2ecf20Sopenharmony_ci	u32			idx;
1118c2ecf20Sopenharmony_ci	void __iomem		*base;
1128c2ecf20Sopenharmony_ci	struct zx_dma_chan	*vchan;
1138c2ecf20Sopenharmony_ci	struct zx_dma_desc_sw	*ds_run;
1148c2ecf20Sopenharmony_ci	struct zx_dma_desc_sw	*ds_done;
1158c2ecf20Sopenharmony_ci};
1168c2ecf20Sopenharmony_ci
1178c2ecf20Sopenharmony_cistruct zx_dma_dev {
1188c2ecf20Sopenharmony_ci	struct dma_device	slave;
1198c2ecf20Sopenharmony_ci	void __iomem		*base;
1208c2ecf20Sopenharmony_ci	spinlock_t		lock; /* lock for ch and phy */
1218c2ecf20Sopenharmony_ci	struct list_head	chan_pending;
1228c2ecf20Sopenharmony_ci	struct zx_dma_phy	*phy;
1238c2ecf20Sopenharmony_ci	struct zx_dma_chan	*chans;
1248c2ecf20Sopenharmony_ci	struct clk		*clk;
1258c2ecf20Sopenharmony_ci	struct dma_pool		*pool;
1268c2ecf20Sopenharmony_ci	u32			dma_channels;
1278c2ecf20Sopenharmony_ci	u32			dma_requests;
1288c2ecf20Sopenharmony_ci	int 			irq;
1298c2ecf20Sopenharmony_ci};
1308c2ecf20Sopenharmony_ci
1318c2ecf20Sopenharmony_ci#define to_zx_dma(dmadev) container_of(dmadev, struct zx_dma_dev, slave)
1328c2ecf20Sopenharmony_ci
1338c2ecf20Sopenharmony_cistatic struct zx_dma_chan *to_zx_chan(struct dma_chan *chan)
1348c2ecf20Sopenharmony_ci{
1358c2ecf20Sopenharmony_ci	return container_of(chan, struct zx_dma_chan, vc.chan);
1368c2ecf20Sopenharmony_ci}
1378c2ecf20Sopenharmony_ci
1388c2ecf20Sopenharmony_cistatic void zx_dma_terminate_chan(struct zx_dma_phy *phy, struct zx_dma_dev *d)
1398c2ecf20Sopenharmony_ci{
1408c2ecf20Sopenharmony_ci	u32 val = 0;
1418c2ecf20Sopenharmony_ci
1428c2ecf20Sopenharmony_ci	val = readl_relaxed(phy->base + REG_ZX_CTRL);
1438c2ecf20Sopenharmony_ci	val &= ~ZX_CH_ENABLE;
1448c2ecf20Sopenharmony_ci	val |= ZX_FORCE_CLOSE;
1458c2ecf20Sopenharmony_ci	writel_relaxed(val, phy->base + REG_ZX_CTRL);
1468c2ecf20Sopenharmony_ci
1478c2ecf20Sopenharmony_ci	val = 0x1 << phy->idx;
1488c2ecf20Sopenharmony_ci	writel_relaxed(val, d->base + REG_ZX_TC_IRQ_RAW);
1498c2ecf20Sopenharmony_ci	writel_relaxed(val, d->base + REG_ZX_SRC_ERR_IRQ_RAW);
1508c2ecf20Sopenharmony_ci	writel_relaxed(val, d->base + REG_ZX_DST_ERR_IRQ_RAW);
1518c2ecf20Sopenharmony_ci	writel_relaxed(val, d->base + REG_ZX_CFG_ERR_IRQ_RAW);
1528c2ecf20Sopenharmony_ci}
1538c2ecf20Sopenharmony_ci
1548c2ecf20Sopenharmony_cistatic void zx_dma_set_desc(struct zx_dma_phy *phy, struct zx_desc_hw *hw)
1558c2ecf20Sopenharmony_ci{
1568c2ecf20Sopenharmony_ci	writel_relaxed(hw->saddr, phy->base + REG_ZX_SRC_ADDR);
1578c2ecf20Sopenharmony_ci	writel_relaxed(hw->daddr, phy->base + REG_ZX_DST_ADDR);
1588c2ecf20Sopenharmony_ci	writel_relaxed(hw->src_x, phy->base + REG_ZX_TX_X_COUNT);
1598c2ecf20Sopenharmony_ci	writel_relaxed(0, phy->base + REG_ZX_TX_ZY_COUNT);
1608c2ecf20Sopenharmony_ci	writel_relaxed(0, phy->base + REG_ZX_SRC_ZY_STEP);
1618c2ecf20Sopenharmony_ci	writel_relaxed(0, phy->base + REG_ZX_DST_ZY_STEP);
1628c2ecf20Sopenharmony_ci	writel_relaxed(hw->lli, phy->base + REG_ZX_LLI_ADDR);
1638c2ecf20Sopenharmony_ci	writel_relaxed(hw->ctr, phy->base + REG_ZX_CTRL);
1648c2ecf20Sopenharmony_ci}
1658c2ecf20Sopenharmony_ci
1668c2ecf20Sopenharmony_cistatic u32 zx_dma_get_curr_lli(struct zx_dma_phy *phy)
1678c2ecf20Sopenharmony_ci{
1688c2ecf20Sopenharmony_ci	return readl_relaxed(phy->base + REG_ZX_LLI_ADDR);
1698c2ecf20Sopenharmony_ci}
1708c2ecf20Sopenharmony_ci
1718c2ecf20Sopenharmony_cistatic u32 zx_dma_get_chan_stat(struct zx_dma_dev *d)
1728c2ecf20Sopenharmony_ci{
1738c2ecf20Sopenharmony_ci	return readl_relaxed(d->base + REG_ZX_STATUS);
1748c2ecf20Sopenharmony_ci}
1758c2ecf20Sopenharmony_ci
1768c2ecf20Sopenharmony_cistatic void zx_dma_init_state(struct zx_dma_dev *d)
1778c2ecf20Sopenharmony_ci{
1788c2ecf20Sopenharmony_ci	/* set same priority */
1798c2ecf20Sopenharmony_ci	writel_relaxed(0x0, d->base + REG_ZX_DMA_ARB);
1808c2ecf20Sopenharmony_ci	/* clear all irq */
1818c2ecf20Sopenharmony_ci	writel_relaxed(0xffffffff, d->base + REG_ZX_TC_IRQ_RAW);
1828c2ecf20Sopenharmony_ci	writel_relaxed(0xffffffff, d->base + REG_ZX_SRC_ERR_IRQ_RAW);
1838c2ecf20Sopenharmony_ci	writel_relaxed(0xffffffff, d->base + REG_ZX_DST_ERR_IRQ_RAW);
1848c2ecf20Sopenharmony_ci	writel_relaxed(0xffffffff, d->base + REG_ZX_CFG_ERR_IRQ_RAW);
1858c2ecf20Sopenharmony_ci}
1868c2ecf20Sopenharmony_ci
1878c2ecf20Sopenharmony_cistatic int zx_dma_start_txd(struct zx_dma_chan *c)
1888c2ecf20Sopenharmony_ci{
1898c2ecf20Sopenharmony_ci	struct zx_dma_dev *d = to_zx_dma(c->vc.chan.device);
1908c2ecf20Sopenharmony_ci	struct virt_dma_desc *vd = vchan_next_desc(&c->vc);
1918c2ecf20Sopenharmony_ci
1928c2ecf20Sopenharmony_ci	if (!c->phy)
1938c2ecf20Sopenharmony_ci		return -EAGAIN;
1948c2ecf20Sopenharmony_ci
1958c2ecf20Sopenharmony_ci	if (BIT(c->phy->idx) & zx_dma_get_chan_stat(d))
1968c2ecf20Sopenharmony_ci		return -EAGAIN;
1978c2ecf20Sopenharmony_ci
1988c2ecf20Sopenharmony_ci	if (vd) {
1998c2ecf20Sopenharmony_ci		struct zx_dma_desc_sw *ds =
2008c2ecf20Sopenharmony_ci			container_of(vd, struct zx_dma_desc_sw, vd);
2018c2ecf20Sopenharmony_ci		/*
2028c2ecf20Sopenharmony_ci		 * fetch and remove request from vc->desc_issued
2038c2ecf20Sopenharmony_ci		 * so vc->desc_issued only contains desc pending
2048c2ecf20Sopenharmony_ci		 */
2058c2ecf20Sopenharmony_ci		list_del(&ds->vd.node);
2068c2ecf20Sopenharmony_ci		c->phy->ds_run = ds;
2078c2ecf20Sopenharmony_ci		c->phy->ds_done = NULL;
2088c2ecf20Sopenharmony_ci		/* start dma */
2098c2ecf20Sopenharmony_ci		zx_dma_set_desc(c->phy, ds->desc_hw);
2108c2ecf20Sopenharmony_ci		return 0;
2118c2ecf20Sopenharmony_ci	}
2128c2ecf20Sopenharmony_ci	c->phy->ds_done = NULL;
2138c2ecf20Sopenharmony_ci	c->phy->ds_run = NULL;
2148c2ecf20Sopenharmony_ci	return -EAGAIN;
2158c2ecf20Sopenharmony_ci}
2168c2ecf20Sopenharmony_ci
2178c2ecf20Sopenharmony_cistatic void zx_dma_task(struct zx_dma_dev *d)
2188c2ecf20Sopenharmony_ci{
2198c2ecf20Sopenharmony_ci	struct zx_dma_phy *p;
2208c2ecf20Sopenharmony_ci	struct zx_dma_chan *c, *cn;
2218c2ecf20Sopenharmony_ci	unsigned pch, pch_alloc = 0;
2228c2ecf20Sopenharmony_ci	unsigned long flags;
2238c2ecf20Sopenharmony_ci
2248c2ecf20Sopenharmony_ci	/* check new dma request of running channel in vc->desc_issued */
2258c2ecf20Sopenharmony_ci	list_for_each_entry_safe(c, cn, &d->slave.channels,
2268c2ecf20Sopenharmony_ci				 vc.chan.device_node) {
2278c2ecf20Sopenharmony_ci		spin_lock_irqsave(&c->vc.lock, flags);
2288c2ecf20Sopenharmony_ci		p = c->phy;
2298c2ecf20Sopenharmony_ci		if (p && p->ds_done && zx_dma_start_txd(c)) {
2308c2ecf20Sopenharmony_ci			/* No current txd associated with this channel */
2318c2ecf20Sopenharmony_ci			dev_dbg(d->slave.dev, "pchan %u: free\n", p->idx);
2328c2ecf20Sopenharmony_ci			/* Mark this channel free */
2338c2ecf20Sopenharmony_ci			c->phy = NULL;
2348c2ecf20Sopenharmony_ci			p->vchan = NULL;
2358c2ecf20Sopenharmony_ci		}
2368c2ecf20Sopenharmony_ci		spin_unlock_irqrestore(&c->vc.lock, flags);
2378c2ecf20Sopenharmony_ci	}
2388c2ecf20Sopenharmony_ci
2398c2ecf20Sopenharmony_ci	/* check new channel request in d->chan_pending */
2408c2ecf20Sopenharmony_ci	spin_lock_irqsave(&d->lock, flags);
2418c2ecf20Sopenharmony_ci	while (!list_empty(&d->chan_pending)) {
2428c2ecf20Sopenharmony_ci		c = list_first_entry(&d->chan_pending,
2438c2ecf20Sopenharmony_ci				     struct zx_dma_chan, node);
2448c2ecf20Sopenharmony_ci		p = &d->phy[c->id];
2458c2ecf20Sopenharmony_ci		if (!p->vchan) {
2468c2ecf20Sopenharmony_ci			/* remove from d->chan_pending */
2478c2ecf20Sopenharmony_ci			list_del_init(&c->node);
2488c2ecf20Sopenharmony_ci			pch_alloc |= 1 << c->id;
2498c2ecf20Sopenharmony_ci			/* Mark this channel allocated */
2508c2ecf20Sopenharmony_ci			p->vchan = c;
2518c2ecf20Sopenharmony_ci			c->phy = p;
2528c2ecf20Sopenharmony_ci		} else {
2538c2ecf20Sopenharmony_ci			dev_dbg(d->slave.dev, "pchan %u: busy!\n", c->id);
2548c2ecf20Sopenharmony_ci		}
2558c2ecf20Sopenharmony_ci	}
2568c2ecf20Sopenharmony_ci	spin_unlock_irqrestore(&d->lock, flags);
2578c2ecf20Sopenharmony_ci
2588c2ecf20Sopenharmony_ci	for (pch = 0; pch < d->dma_channels; pch++) {
2598c2ecf20Sopenharmony_ci		if (pch_alloc & (1 << pch)) {
2608c2ecf20Sopenharmony_ci			p = &d->phy[pch];
2618c2ecf20Sopenharmony_ci			c = p->vchan;
2628c2ecf20Sopenharmony_ci			if (c) {
2638c2ecf20Sopenharmony_ci				spin_lock_irqsave(&c->vc.lock, flags);
2648c2ecf20Sopenharmony_ci				zx_dma_start_txd(c);
2658c2ecf20Sopenharmony_ci				spin_unlock_irqrestore(&c->vc.lock, flags);
2668c2ecf20Sopenharmony_ci			}
2678c2ecf20Sopenharmony_ci		}
2688c2ecf20Sopenharmony_ci	}
2698c2ecf20Sopenharmony_ci}
2708c2ecf20Sopenharmony_ci
2718c2ecf20Sopenharmony_cistatic irqreturn_t zx_dma_int_handler(int irq, void *dev_id)
2728c2ecf20Sopenharmony_ci{
2738c2ecf20Sopenharmony_ci	struct zx_dma_dev *d = (struct zx_dma_dev *)dev_id;
2748c2ecf20Sopenharmony_ci	struct zx_dma_phy *p;
2758c2ecf20Sopenharmony_ci	struct zx_dma_chan *c;
2768c2ecf20Sopenharmony_ci	u32 tc = readl_relaxed(d->base + REG_ZX_TC_IRQ);
2778c2ecf20Sopenharmony_ci	u32 serr = readl_relaxed(d->base + REG_ZX_SRC_ERR_IRQ);
2788c2ecf20Sopenharmony_ci	u32 derr = readl_relaxed(d->base + REG_ZX_DST_ERR_IRQ);
2798c2ecf20Sopenharmony_ci	u32 cfg = readl_relaxed(d->base + REG_ZX_CFG_ERR_IRQ);
2808c2ecf20Sopenharmony_ci	u32 i, irq_chan = 0, task = 0;
2818c2ecf20Sopenharmony_ci
2828c2ecf20Sopenharmony_ci	while (tc) {
2838c2ecf20Sopenharmony_ci		i = __ffs(tc);
2848c2ecf20Sopenharmony_ci		tc &= ~BIT(i);
2858c2ecf20Sopenharmony_ci		p = &d->phy[i];
2868c2ecf20Sopenharmony_ci		c = p->vchan;
2878c2ecf20Sopenharmony_ci		if (c) {
2888c2ecf20Sopenharmony_ci			spin_lock(&c->vc.lock);
2898c2ecf20Sopenharmony_ci			if (c->cyclic) {
2908c2ecf20Sopenharmony_ci				vchan_cyclic_callback(&p->ds_run->vd);
2918c2ecf20Sopenharmony_ci			} else {
2928c2ecf20Sopenharmony_ci				vchan_cookie_complete(&p->ds_run->vd);
2938c2ecf20Sopenharmony_ci				p->ds_done = p->ds_run;
2948c2ecf20Sopenharmony_ci				task = 1;
2958c2ecf20Sopenharmony_ci			}
2968c2ecf20Sopenharmony_ci			spin_unlock(&c->vc.lock);
2978c2ecf20Sopenharmony_ci			irq_chan |= BIT(i);
2988c2ecf20Sopenharmony_ci		}
2998c2ecf20Sopenharmony_ci	}
3008c2ecf20Sopenharmony_ci
3018c2ecf20Sopenharmony_ci	if (serr || derr || cfg)
3028c2ecf20Sopenharmony_ci		dev_warn(d->slave.dev, "DMA ERR src 0x%x, dst 0x%x, cfg 0x%x\n",
3038c2ecf20Sopenharmony_ci			 serr, derr, cfg);
3048c2ecf20Sopenharmony_ci
3058c2ecf20Sopenharmony_ci	writel_relaxed(irq_chan, d->base + REG_ZX_TC_IRQ_RAW);
3068c2ecf20Sopenharmony_ci	writel_relaxed(serr, d->base + REG_ZX_SRC_ERR_IRQ_RAW);
3078c2ecf20Sopenharmony_ci	writel_relaxed(derr, d->base + REG_ZX_DST_ERR_IRQ_RAW);
3088c2ecf20Sopenharmony_ci	writel_relaxed(cfg, d->base + REG_ZX_CFG_ERR_IRQ_RAW);
3098c2ecf20Sopenharmony_ci
3108c2ecf20Sopenharmony_ci	if (task)
3118c2ecf20Sopenharmony_ci		zx_dma_task(d);
3128c2ecf20Sopenharmony_ci	return IRQ_HANDLED;
3138c2ecf20Sopenharmony_ci}
3148c2ecf20Sopenharmony_ci
3158c2ecf20Sopenharmony_cistatic void zx_dma_free_chan_resources(struct dma_chan *chan)
3168c2ecf20Sopenharmony_ci{
3178c2ecf20Sopenharmony_ci	struct zx_dma_chan *c = to_zx_chan(chan);
3188c2ecf20Sopenharmony_ci	struct zx_dma_dev *d = to_zx_dma(chan->device);
3198c2ecf20Sopenharmony_ci	unsigned long flags;
3208c2ecf20Sopenharmony_ci
3218c2ecf20Sopenharmony_ci	spin_lock_irqsave(&d->lock, flags);
3228c2ecf20Sopenharmony_ci	list_del_init(&c->node);
3238c2ecf20Sopenharmony_ci	spin_unlock_irqrestore(&d->lock, flags);
3248c2ecf20Sopenharmony_ci
3258c2ecf20Sopenharmony_ci	vchan_free_chan_resources(&c->vc);
3268c2ecf20Sopenharmony_ci	c->ccfg = 0;
3278c2ecf20Sopenharmony_ci}
3288c2ecf20Sopenharmony_ci
3298c2ecf20Sopenharmony_cistatic enum dma_status zx_dma_tx_status(struct dma_chan *chan,
3308c2ecf20Sopenharmony_ci					dma_cookie_t cookie,
3318c2ecf20Sopenharmony_ci					struct dma_tx_state *state)
3328c2ecf20Sopenharmony_ci{
3338c2ecf20Sopenharmony_ci	struct zx_dma_chan *c = to_zx_chan(chan);
3348c2ecf20Sopenharmony_ci	struct zx_dma_phy *p;
3358c2ecf20Sopenharmony_ci	struct virt_dma_desc *vd;
3368c2ecf20Sopenharmony_ci	unsigned long flags;
3378c2ecf20Sopenharmony_ci	enum dma_status ret;
3388c2ecf20Sopenharmony_ci	size_t bytes = 0;
3398c2ecf20Sopenharmony_ci
3408c2ecf20Sopenharmony_ci	ret = dma_cookie_status(&c->vc.chan, cookie, state);
3418c2ecf20Sopenharmony_ci	if (ret == DMA_COMPLETE || !state)
3428c2ecf20Sopenharmony_ci		return ret;
3438c2ecf20Sopenharmony_ci
3448c2ecf20Sopenharmony_ci	spin_lock_irqsave(&c->vc.lock, flags);
3458c2ecf20Sopenharmony_ci	p = c->phy;
3468c2ecf20Sopenharmony_ci	ret = c->status;
3478c2ecf20Sopenharmony_ci
3488c2ecf20Sopenharmony_ci	/*
3498c2ecf20Sopenharmony_ci	 * If the cookie is on our issue queue, then the residue is
3508c2ecf20Sopenharmony_ci	 * its total size.
3518c2ecf20Sopenharmony_ci	 */
3528c2ecf20Sopenharmony_ci	vd = vchan_find_desc(&c->vc, cookie);
3538c2ecf20Sopenharmony_ci	if (vd) {
3548c2ecf20Sopenharmony_ci		bytes = container_of(vd, struct zx_dma_desc_sw, vd)->size;
3558c2ecf20Sopenharmony_ci	} else if ((!p) || (!p->ds_run)) {
3568c2ecf20Sopenharmony_ci		bytes = 0;
3578c2ecf20Sopenharmony_ci	} else {
3588c2ecf20Sopenharmony_ci		struct zx_dma_desc_sw *ds = p->ds_run;
3598c2ecf20Sopenharmony_ci		u32 clli = 0, index = 0;
3608c2ecf20Sopenharmony_ci
3618c2ecf20Sopenharmony_ci		bytes = 0;
3628c2ecf20Sopenharmony_ci		clli = zx_dma_get_curr_lli(p);
3638c2ecf20Sopenharmony_ci		index = (clli - ds->desc_hw_lli) /
3648c2ecf20Sopenharmony_ci				sizeof(struct zx_desc_hw) + 1;
3658c2ecf20Sopenharmony_ci		for (; index < ds->desc_num; index++) {
3668c2ecf20Sopenharmony_ci			bytes += ds->desc_hw[index].src_x;
3678c2ecf20Sopenharmony_ci			/* end of lli */
3688c2ecf20Sopenharmony_ci			if (!ds->desc_hw[index].lli)
3698c2ecf20Sopenharmony_ci				break;
3708c2ecf20Sopenharmony_ci		}
3718c2ecf20Sopenharmony_ci	}
3728c2ecf20Sopenharmony_ci	spin_unlock_irqrestore(&c->vc.lock, flags);
3738c2ecf20Sopenharmony_ci	dma_set_residue(state, bytes);
3748c2ecf20Sopenharmony_ci	return ret;
3758c2ecf20Sopenharmony_ci}
3768c2ecf20Sopenharmony_ci
3778c2ecf20Sopenharmony_cistatic void zx_dma_issue_pending(struct dma_chan *chan)
3788c2ecf20Sopenharmony_ci{
3798c2ecf20Sopenharmony_ci	struct zx_dma_chan *c = to_zx_chan(chan);
3808c2ecf20Sopenharmony_ci	struct zx_dma_dev *d = to_zx_dma(chan->device);
3818c2ecf20Sopenharmony_ci	unsigned long flags;
3828c2ecf20Sopenharmony_ci	int issue = 0;
3838c2ecf20Sopenharmony_ci
3848c2ecf20Sopenharmony_ci	spin_lock_irqsave(&c->vc.lock, flags);
3858c2ecf20Sopenharmony_ci	/* add request to vc->desc_issued */
3868c2ecf20Sopenharmony_ci	if (vchan_issue_pending(&c->vc)) {
3878c2ecf20Sopenharmony_ci		spin_lock(&d->lock);
3888c2ecf20Sopenharmony_ci		if (!c->phy && list_empty(&c->node)) {
3898c2ecf20Sopenharmony_ci			/* if new channel, add chan_pending */
3908c2ecf20Sopenharmony_ci			list_add_tail(&c->node, &d->chan_pending);
3918c2ecf20Sopenharmony_ci			issue = 1;
3928c2ecf20Sopenharmony_ci			dev_dbg(d->slave.dev, "vchan %p: issued\n", &c->vc);
3938c2ecf20Sopenharmony_ci		}
3948c2ecf20Sopenharmony_ci		spin_unlock(&d->lock);
3958c2ecf20Sopenharmony_ci	} else {
3968c2ecf20Sopenharmony_ci		dev_dbg(d->slave.dev, "vchan %p: nothing to issue\n", &c->vc);
3978c2ecf20Sopenharmony_ci	}
3988c2ecf20Sopenharmony_ci	spin_unlock_irqrestore(&c->vc.lock, flags);
3998c2ecf20Sopenharmony_ci
4008c2ecf20Sopenharmony_ci	if (issue)
4018c2ecf20Sopenharmony_ci		zx_dma_task(d);
4028c2ecf20Sopenharmony_ci}
4038c2ecf20Sopenharmony_ci
4048c2ecf20Sopenharmony_cistatic void zx_dma_fill_desc(struct zx_dma_desc_sw *ds, dma_addr_t dst,
4058c2ecf20Sopenharmony_ci			     dma_addr_t src, size_t len, u32 num, u32 ccfg)
4068c2ecf20Sopenharmony_ci{
4078c2ecf20Sopenharmony_ci	if ((num + 1) < ds->desc_num)
4088c2ecf20Sopenharmony_ci		ds->desc_hw[num].lli = ds->desc_hw_lli + (num + 1) *
4098c2ecf20Sopenharmony_ci			sizeof(struct zx_desc_hw);
4108c2ecf20Sopenharmony_ci	ds->desc_hw[num].saddr = src;
4118c2ecf20Sopenharmony_ci	ds->desc_hw[num].daddr = dst;
4128c2ecf20Sopenharmony_ci	ds->desc_hw[num].src_x = len;
4138c2ecf20Sopenharmony_ci	ds->desc_hw[num].ctr = ccfg;
4148c2ecf20Sopenharmony_ci}
4158c2ecf20Sopenharmony_ci
4168c2ecf20Sopenharmony_cistatic struct zx_dma_desc_sw *zx_alloc_desc_resource(int num,
4178c2ecf20Sopenharmony_ci						     struct dma_chan *chan)
4188c2ecf20Sopenharmony_ci{
4198c2ecf20Sopenharmony_ci	struct zx_dma_chan *c = to_zx_chan(chan);
4208c2ecf20Sopenharmony_ci	struct zx_dma_desc_sw *ds;
4218c2ecf20Sopenharmony_ci	struct zx_dma_dev *d = to_zx_dma(chan->device);
4228c2ecf20Sopenharmony_ci	int lli_limit = LLI_BLOCK_SIZE / sizeof(struct zx_desc_hw);
4238c2ecf20Sopenharmony_ci
4248c2ecf20Sopenharmony_ci	if (num > lli_limit) {
4258c2ecf20Sopenharmony_ci		dev_dbg(chan->device->dev, "vch %p: sg num %d exceed max %d\n",
4268c2ecf20Sopenharmony_ci			&c->vc, num, lli_limit);
4278c2ecf20Sopenharmony_ci		return NULL;
4288c2ecf20Sopenharmony_ci	}
4298c2ecf20Sopenharmony_ci
4308c2ecf20Sopenharmony_ci	ds = kzalloc(sizeof(*ds), GFP_ATOMIC);
4318c2ecf20Sopenharmony_ci	if (!ds)
4328c2ecf20Sopenharmony_ci		return NULL;
4338c2ecf20Sopenharmony_ci
4348c2ecf20Sopenharmony_ci	ds->desc_hw = dma_pool_zalloc(d->pool, GFP_NOWAIT, &ds->desc_hw_lli);
4358c2ecf20Sopenharmony_ci	if (!ds->desc_hw) {
4368c2ecf20Sopenharmony_ci		dev_dbg(chan->device->dev, "vch %p: dma alloc fail\n", &c->vc);
4378c2ecf20Sopenharmony_ci		kfree(ds);
4388c2ecf20Sopenharmony_ci		return NULL;
4398c2ecf20Sopenharmony_ci	}
4408c2ecf20Sopenharmony_ci	ds->desc_num = num;
4418c2ecf20Sopenharmony_ci	return ds;
4428c2ecf20Sopenharmony_ci}
4438c2ecf20Sopenharmony_ci
4448c2ecf20Sopenharmony_cistatic enum zx_dma_burst_width zx_dma_burst_width(enum dma_slave_buswidth width)
4458c2ecf20Sopenharmony_ci{
4468c2ecf20Sopenharmony_ci	switch (width) {
4478c2ecf20Sopenharmony_ci	case DMA_SLAVE_BUSWIDTH_1_BYTE:
4488c2ecf20Sopenharmony_ci	case DMA_SLAVE_BUSWIDTH_2_BYTES:
4498c2ecf20Sopenharmony_ci	case DMA_SLAVE_BUSWIDTH_4_BYTES:
4508c2ecf20Sopenharmony_ci	case DMA_SLAVE_BUSWIDTH_8_BYTES:
4518c2ecf20Sopenharmony_ci		return ffs(width) - 1;
4528c2ecf20Sopenharmony_ci	default:
4538c2ecf20Sopenharmony_ci		return ZX_DMA_WIDTH_32BIT;
4548c2ecf20Sopenharmony_ci	}
4558c2ecf20Sopenharmony_ci}
4568c2ecf20Sopenharmony_ci
4578c2ecf20Sopenharmony_cistatic int zx_pre_config(struct zx_dma_chan *c, enum dma_transfer_direction dir)
4588c2ecf20Sopenharmony_ci{
4598c2ecf20Sopenharmony_ci	struct dma_slave_config *cfg = &c->slave_cfg;
4608c2ecf20Sopenharmony_ci	enum zx_dma_burst_width src_width;
4618c2ecf20Sopenharmony_ci	enum zx_dma_burst_width dst_width;
4628c2ecf20Sopenharmony_ci	u32 maxburst = 0;
4638c2ecf20Sopenharmony_ci
4648c2ecf20Sopenharmony_ci	switch (dir) {
4658c2ecf20Sopenharmony_ci	case DMA_MEM_TO_MEM:
4668c2ecf20Sopenharmony_ci		c->ccfg = ZX_CH_ENABLE | ZX_SOFT_REQ
4678c2ecf20Sopenharmony_ci			| ZX_SRC_BURST_LEN(ZX_MAX_BURST_LEN - 1)
4688c2ecf20Sopenharmony_ci			| ZX_SRC_BURST_WIDTH(ZX_DMA_WIDTH_32BIT)
4698c2ecf20Sopenharmony_ci			| ZX_DST_BURST_WIDTH(ZX_DMA_WIDTH_32BIT);
4708c2ecf20Sopenharmony_ci		break;
4718c2ecf20Sopenharmony_ci	case DMA_MEM_TO_DEV:
4728c2ecf20Sopenharmony_ci		c->dev_addr = cfg->dst_addr;
4738c2ecf20Sopenharmony_ci		/* dst len is calculated from src width, len and dst width.
4748c2ecf20Sopenharmony_ci		 * We need make sure dst len not exceed MAX LEN.
4758c2ecf20Sopenharmony_ci		 * Trailing single transaction that does not fill a full
4768c2ecf20Sopenharmony_ci		 * burst also require identical src/dst data width.
4778c2ecf20Sopenharmony_ci		 */
4788c2ecf20Sopenharmony_ci		dst_width = zx_dma_burst_width(cfg->dst_addr_width);
4798c2ecf20Sopenharmony_ci		maxburst = cfg->dst_maxburst;
4808c2ecf20Sopenharmony_ci		maxburst = maxburst < ZX_MAX_BURST_LEN ?
4818c2ecf20Sopenharmony_ci				maxburst : ZX_MAX_BURST_LEN;
4828c2ecf20Sopenharmony_ci		c->ccfg = ZX_DST_FIFO_MODE | ZX_CH_ENABLE
4838c2ecf20Sopenharmony_ci			| ZX_SRC_BURST_LEN(maxburst - 1)
4848c2ecf20Sopenharmony_ci			| ZX_SRC_BURST_WIDTH(dst_width)
4858c2ecf20Sopenharmony_ci			| ZX_DST_BURST_WIDTH(dst_width);
4868c2ecf20Sopenharmony_ci		break;
4878c2ecf20Sopenharmony_ci	case DMA_DEV_TO_MEM:
4888c2ecf20Sopenharmony_ci		c->dev_addr = cfg->src_addr;
4898c2ecf20Sopenharmony_ci		src_width = zx_dma_burst_width(cfg->src_addr_width);
4908c2ecf20Sopenharmony_ci		maxburst = cfg->src_maxburst;
4918c2ecf20Sopenharmony_ci		maxburst = maxburst < ZX_MAX_BURST_LEN ?
4928c2ecf20Sopenharmony_ci				maxburst : ZX_MAX_BURST_LEN;
4938c2ecf20Sopenharmony_ci		c->ccfg = ZX_SRC_FIFO_MODE | ZX_CH_ENABLE
4948c2ecf20Sopenharmony_ci			| ZX_SRC_BURST_LEN(maxburst - 1)
4958c2ecf20Sopenharmony_ci			| ZX_SRC_BURST_WIDTH(src_width)
4968c2ecf20Sopenharmony_ci			| ZX_DST_BURST_WIDTH(src_width);
4978c2ecf20Sopenharmony_ci		break;
4988c2ecf20Sopenharmony_ci	default:
4998c2ecf20Sopenharmony_ci		return -EINVAL;
5008c2ecf20Sopenharmony_ci	}
5018c2ecf20Sopenharmony_ci	return 0;
5028c2ecf20Sopenharmony_ci}
5038c2ecf20Sopenharmony_ci
5048c2ecf20Sopenharmony_cistatic struct dma_async_tx_descriptor *zx_dma_prep_memcpy(
5058c2ecf20Sopenharmony_ci	struct dma_chan *chan,	dma_addr_t dst, dma_addr_t src,
5068c2ecf20Sopenharmony_ci	size_t len, unsigned long flags)
5078c2ecf20Sopenharmony_ci{
5088c2ecf20Sopenharmony_ci	struct zx_dma_chan *c = to_zx_chan(chan);
5098c2ecf20Sopenharmony_ci	struct zx_dma_desc_sw *ds;
5108c2ecf20Sopenharmony_ci	size_t copy = 0;
5118c2ecf20Sopenharmony_ci	int num = 0;
5128c2ecf20Sopenharmony_ci
5138c2ecf20Sopenharmony_ci	if (!len)
5148c2ecf20Sopenharmony_ci		return NULL;
5158c2ecf20Sopenharmony_ci
5168c2ecf20Sopenharmony_ci	if (zx_pre_config(c, DMA_MEM_TO_MEM))
5178c2ecf20Sopenharmony_ci		return NULL;
5188c2ecf20Sopenharmony_ci
5198c2ecf20Sopenharmony_ci	num = DIV_ROUND_UP(len, DMA_MAX_SIZE);
5208c2ecf20Sopenharmony_ci
5218c2ecf20Sopenharmony_ci	ds = zx_alloc_desc_resource(num, chan);
5228c2ecf20Sopenharmony_ci	if (!ds)
5238c2ecf20Sopenharmony_ci		return NULL;
5248c2ecf20Sopenharmony_ci
5258c2ecf20Sopenharmony_ci	ds->size = len;
5268c2ecf20Sopenharmony_ci	num = 0;
5278c2ecf20Sopenharmony_ci
5288c2ecf20Sopenharmony_ci	do {
5298c2ecf20Sopenharmony_ci		copy = min_t(size_t, len, DMA_MAX_SIZE);
5308c2ecf20Sopenharmony_ci		zx_dma_fill_desc(ds, dst, src, copy, num++, c->ccfg);
5318c2ecf20Sopenharmony_ci
5328c2ecf20Sopenharmony_ci		src += copy;
5338c2ecf20Sopenharmony_ci		dst += copy;
5348c2ecf20Sopenharmony_ci		len -= copy;
5358c2ecf20Sopenharmony_ci	} while (len);
5368c2ecf20Sopenharmony_ci
5378c2ecf20Sopenharmony_ci	c->cyclic = 0;
5388c2ecf20Sopenharmony_ci	ds->desc_hw[num - 1].lli = 0;	/* end of link */
5398c2ecf20Sopenharmony_ci	ds->desc_hw[num - 1].ctr |= ZX_IRQ_ENABLE_ALL;
5408c2ecf20Sopenharmony_ci	return vchan_tx_prep(&c->vc, &ds->vd, flags);
5418c2ecf20Sopenharmony_ci}
5428c2ecf20Sopenharmony_ci
5438c2ecf20Sopenharmony_cistatic struct dma_async_tx_descriptor *zx_dma_prep_slave_sg(
5448c2ecf20Sopenharmony_ci	struct dma_chan *chan, struct scatterlist *sgl, unsigned int sglen,
5458c2ecf20Sopenharmony_ci	enum dma_transfer_direction dir, unsigned long flags, void *context)
5468c2ecf20Sopenharmony_ci{
5478c2ecf20Sopenharmony_ci	struct zx_dma_chan *c = to_zx_chan(chan);
5488c2ecf20Sopenharmony_ci	struct zx_dma_desc_sw *ds;
5498c2ecf20Sopenharmony_ci	size_t len, avail, total = 0;
5508c2ecf20Sopenharmony_ci	struct scatterlist *sg;
5518c2ecf20Sopenharmony_ci	dma_addr_t addr, src = 0, dst = 0;
5528c2ecf20Sopenharmony_ci	int num = sglen, i;
5538c2ecf20Sopenharmony_ci
5548c2ecf20Sopenharmony_ci	if (!sgl)
5558c2ecf20Sopenharmony_ci		return NULL;
5568c2ecf20Sopenharmony_ci
5578c2ecf20Sopenharmony_ci	if (zx_pre_config(c, dir))
5588c2ecf20Sopenharmony_ci		return NULL;
5598c2ecf20Sopenharmony_ci
5608c2ecf20Sopenharmony_ci	for_each_sg(sgl, sg, sglen, i) {
5618c2ecf20Sopenharmony_ci		avail = sg_dma_len(sg);
5628c2ecf20Sopenharmony_ci		if (avail > DMA_MAX_SIZE)
5638c2ecf20Sopenharmony_ci			num += DIV_ROUND_UP(avail, DMA_MAX_SIZE) - 1;
5648c2ecf20Sopenharmony_ci	}
5658c2ecf20Sopenharmony_ci
5668c2ecf20Sopenharmony_ci	ds = zx_alloc_desc_resource(num, chan);
5678c2ecf20Sopenharmony_ci	if (!ds)
5688c2ecf20Sopenharmony_ci		return NULL;
5698c2ecf20Sopenharmony_ci
5708c2ecf20Sopenharmony_ci	c->cyclic = 0;
5718c2ecf20Sopenharmony_ci	num = 0;
5728c2ecf20Sopenharmony_ci	for_each_sg(sgl, sg, sglen, i) {
5738c2ecf20Sopenharmony_ci		addr = sg_dma_address(sg);
5748c2ecf20Sopenharmony_ci		avail = sg_dma_len(sg);
5758c2ecf20Sopenharmony_ci		total += avail;
5768c2ecf20Sopenharmony_ci
5778c2ecf20Sopenharmony_ci		do {
5788c2ecf20Sopenharmony_ci			len = min_t(size_t, avail, DMA_MAX_SIZE);
5798c2ecf20Sopenharmony_ci
5808c2ecf20Sopenharmony_ci			if (dir == DMA_MEM_TO_DEV) {
5818c2ecf20Sopenharmony_ci				src = addr;
5828c2ecf20Sopenharmony_ci				dst = c->dev_addr;
5838c2ecf20Sopenharmony_ci			} else if (dir == DMA_DEV_TO_MEM) {
5848c2ecf20Sopenharmony_ci				src = c->dev_addr;
5858c2ecf20Sopenharmony_ci				dst = addr;
5868c2ecf20Sopenharmony_ci			}
5878c2ecf20Sopenharmony_ci
5888c2ecf20Sopenharmony_ci			zx_dma_fill_desc(ds, dst, src, len, num++, c->ccfg);
5898c2ecf20Sopenharmony_ci
5908c2ecf20Sopenharmony_ci			addr += len;
5918c2ecf20Sopenharmony_ci			avail -= len;
5928c2ecf20Sopenharmony_ci		} while (avail);
5938c2ecf20Sopenharmony_ci	}
5948c2ecf20Sopenharmony_ci
5958c2ecf20Sopenharmony_ci	ds->desc_hw[num - 1].lli = 0;	/* end of link */
5968c2ecf20Sopenharmony_ci	ds->desc_hw[num - 1].ctr |= ZX_IRQ_ENABLE_ALL;
5978c2ecf20Sopenharmony_ci	ds->size = total;
5988c2ecf20Sopenharmony_ci	return vchan_tx_prep(&c->vc, &ds->vd, flags);
5998c2ecf20Sopenharmony_ci}
6008c2ecf20Sopenharmony_ci
6018c2ecf20Sopenharmony_cistatic struct dma_async_tx_descriptor *zx_dma_prep_dma_cyclic(
6028c2ecf20Sopenharmony_ci		struct dma_chan *chan, dma_addr_t dma_addr, size_t buf_len,
6038c2ecf20Sopenharmony_ci		size_t period_len, enum dma_transfer_direction dir,
6048c2ecf20Sopenharmony_ci		unsigned long flags)
6058c2ecf20Sopenharmony_ci{
6068c2ecf20Sopenharmony_ci	struct zx_dma_chan *c = to_zx_chan(chan);
6078c2ecf20Sopenharmony_ci	struct zx_dma_desc_sw *ds;
6088c2ecf20Sopenharmony_ci	dma_addr_t src = 0, dst = 0;
6098c2ecf20Sopenharmony_ci	int num_periods = buf_len / period_len;
6108c2ecf20Sopenharmony_ci	int buf = 0, num = 0;
6118c2ecf20Sopenharmony_ci
6128c2ecf20Sopenharmony_ci	if (period_len > DMA_MAX_SIZE) {
6138c2ecf20Sopenharmony_ci		dev_err(chan->device->dev, "maximum period size exceeded\n");
6148c2ecf20Sopenharmony_ci		return NULL;
6158c2ecf20Sopenharmony_ci	}
6168c2ecf20Sopenharmony_ci
6178c2ecf20Sopenharmony_ci	if (zx_pre_config(c, dir))
6188c2ecf20Sopenharmony_ci		return NULL;
6198c2ecf20Sopenharmony_ci
6208c2ecf20Sopenharmony_ci	ds = zx_alloc_desc_resource(num_periods, chan);
6218c2ecf20Sopenharmony_ci	if (!ds)
6228c2ecf20Sopenharmony_ci		return NULL;
6238c2ecf20Sopenharmony_ci	c->cyclic = 1;
6248c2ecf20Sopenharmony_ci
6258c2ecf20Sopenharmony_ci	while (buf < buf_len) {
6268c2ecf20Sopenharmony_ci		if (dir == DMA_MEM_TO_DEV) {
6278c2ecf20Sopenharmony_ci			src = dma_addr;
6288c2ecf20Sopenharmony_ci			dst = c->dev_addr;
6298c2ecf20Sopenharmony_ci		} else if (dir == DMA_DEV_TO_MEM) {
6308c2ecf20Sopenharmony_ci			src = c->dev_addr;
6318c2ecf20Sopenharmony_ci			dst = dma_addr;
6328c2ecf20Sopenharmony_ci		}
6338c2ecf20Sopenharmony_ci		zx_dma_fill_desc(ds, dst, src, period_len, num++,
6348c2ecf20Sopenharmony_ci				 c->ccfg | ZX_IRQ_ENABLE_ALL);
6358c2ecf20Sopenharmony_ci		dma_addr += period_len;
6368c2ecf20Sopenharmony_ci		buf += period_len;
6378c2ecf20Sopenharmony_ci	}
6388c2ecf20Sopenharmony_ci
6398c2ecf20Sopenharmony_ci	ds->desc_hw[num - 1].lli = ds->desc_hw_lli;
6408c2ecf20Sopenharmony_ci	ds->size = buf_len;
6418c2ecf20Sopenharmony_ci	return vchan_tx_prep(&c->vc, &ds->vd, flags);
6428c2ecf20Sopenharmony_ci}
6438c2ecf20Sopenharmony_ci
6448c2ecf20Sopenharmony_cistatic int zx_dma_config(struct dma_chan *chan,
6458c2ecf20Sopenharmony_ci			 struct dma_slave_config *cfg)
6468c2ecf20Sopenharmony_ci{
6478c2ecf20Sopenharmony_ci	struct zx_dma_chan *c = to_zx_chan(chan);
6488c2ecf20Sopenharmony_ci
6498c2ecf20Sopenharmony_ci	if (!cfg)
6508c2ecf20Sopenharmony_ci		return -EINVAL;
6518c2ecf20Sopenharmony_ci
6528c2ecf20Sopenharmony_ci	memcpy(&c->slave_cfg, cfg, sizeof(*cfg));
6538c2ecf20Sopenharmony_ci
6548c2ecf20Sopenharmony_ci	return 0;
6558c2ecf20Sopenharmony_ci}
6568c2ecf20Sopenharmony_ci
6578c2ecf20Sopenharmony_cistatic int zx_dma_terminate_all(struct dma_chan *chan)
6588c2ecf20Sopenharmony_ci{
6598c2ecf20Sopenharmony_ci	struct zx_dma_chan *c = to_zx_chan(chan);
6608c2ecf20Sopenharmony_ci	struct zx_dma_dev *d = to_zx_dma(chan->device);
6618c2ecf20Sopenharmony_ci	struct zx_dma_phy *p = c->phy;
6628c2ecf20Sopenharmony_ci	unsigned long flags;
6638c2ecf20Sopenharmony_ci	LIST_HEAD(head);
6648c2ecf20Sopenharmony_ci
6658c2ecf20Sopenharmony_ci	dev_dbg(d->slave.dev, "vchan %p: terminate all\n", &c->vc);
6668c2ecf20Sopenharmony_ci
6678c2ecf20Sopenharmony_ci	/* Prevent this channel being scheduled */
6688c2ecf20Sopenharmony_ci	spin_lock(&d->lock);
6698c2ecf20Sopenharmony_ci	list_del_init(&c->node);
6708c2ecf20Sopenharmony_ci	spin_unlock(&d->lock);
6718c2ecf20Sopenharmony_ci
6728c2ecf20Sopenharmony_ci	/* Clear the tx descriptor lists */
6738c2ecf20Sopenharmony_ci	spin_lock_irqsave(&c->vc.lock, flags);
6748c2ecf20Sopenharmony_ci	vchan_get_all_descriptors(&c->vc, &head);
6758c2ecf20Sopenharmony_ci	if (p) {
6768c2ecf20Sopenharmony_ci		/* vchan is assigned to a pchan - stop the channel */
6778c2ecf20Sopenharmony_ci		zx_dma_terminate_chan(p, d);
6788c2ecf20Sopenharmony_ci		c->phy = NULL;
6798c2ecf20Sopenharmony_ci		p->vchan = NULL;
6808c2ecf20Sopenharmony_ci		p->ds_run = NULL;
6818c2ecf20Sopenharmony_ci		p->ds_done = NULL;
6828c2ecf20Sopenharmony_ci	}
6838c2ecf20Sopenharmony_ci	spin_unlock_irqrestore(&c->vc.lock, flags);
6848c2ecf20Sopenharmony_ci	vchan_dma_desc_free_list(&c->vc, &head);
6858c2ecf20Sopenharmony_ci
6868c2ecf20Sopenharmony_ci	return 0;
6878c2ecf20Sopenharmony_ci}
6888c2ecf20Sopenharmony_ci
6898c2ecf20Sopenharmony_cistatic int zx_dma_transfer_pause(struct dma_chan *chan)
6908c2ecf20Sopenharmony_ci{
6918c2ecf20Sopenharmony_ci	struct zx_dma_chan *c = to_zx_chan(chan);
6928c2ecf20Sopenharmony_ci	u32 val = 0;
6938c2ecf20Sopenharmony_ci
6948c2ecf20Sopenharmony_ci	val = readl_relaxed(c->phy->base + REG_ZX_CTRL);
6958c2ecf20Sopenharmony_ci	val &= ~ZX_CH_ENABLE;
6968c2ecf20Sopenharmony_ci	writel_relaxed(val, c->phy->base + REG_ZX_CTRL);
6978c2ecf20Sopenharmony_ci
6988c2ecf20Sopenharmony_ci	return 0;
6998c2ecf20Sopenharmony_ci}
7008c2ecf20Sopenharmony_ci
7018c2ecf20Sopenharmony_cistatic int zx_dma_transfer_resume(struct dma_chan *chan)
7028c2ecf20Sopenharmony_ci{
7038c2ecf20Sopenharmony_ci	struct zx_dma_chan *c = to_zx_chan(chan);
7048c2ecf20Sopenharmony_ci	u32 val = 0;
7058c2ecf20Sopenharmony_ci
7068c2ecf20Sopenharmony_ci	val = readl_relaxed(c->phy->base + REG_ZX_CTRL);
7078c2ecf20Sopenharmony_ci	val |= ZX_CH_ENABLE;
7088c2ecf20Sopenharmony_ci	writel_relaxed(val, c->phy->base + REG_ZX_CTRL);
7098c2ecf20Sopenharmony_ci
7108c2ecf20Sopenharmony_ci	return 0;
7118c2ecf20Sopenharmony_ci}
7128c2ecf20Sopenharmony_ci
7138c2ecf20Sopenharmony_cistatic void zx_dma_free_desc(struct virt_dma_desc *vd)
7148c2ecf20Sopenharmony_ci{
7158c2ecf20Sopenharmony_ci	struct zx_dma_desc_sw *ds =
7168c2ecf20Sopenharmony_ci		container_of(vd, struct zx_dma_desc_sw, vd);
7178c2ecf20Sopenharmony_ci	struct zx_dma_dev *d = to_zx_dma(vd->tx.chan->device);
7188c2ecf20Sopenharmony_ci
7198c2ecf20Sopenharmony_ci	dma_pool_free(d->pool, ds->desc_hw, ds->desc_hw_lli);
7208c2ecf20Sopenharmony_ci	kfree(ds);
7218c2ecf20Sopenharmony_ci}
7228c2ecf20Sopenharmony_ci
7238c2ecf20Sopenharmony_cistatic const struct of_device_id zx6702_dma_dt_ids[] = {
7248c2ecf20Sopenharmony_ci	{ .compatible = "zte,zx296702-dma", },
7258c2ecf20Sopenharmony_ci	{}
7268c2ecf20Sopenharmony_ci};
7278c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, zx6702_dma_dt_ids);
7288c2ecf20Sopenharmony_ci
7298c2ecf20Sopenharmony_cistatic struct dma_chan *zx_of_dma_simple_xlate(struct of_phandle_args *dma_spec,
7308c2ecf20Sopenharmony_ci					       struct of_dma *ofdma)
7318c2ecf20Sopenharmony_ci{
7328c2ecf20Sopenharmony_ci	struct zx_dma_dev *d = ofdma->of_dma_data;
7338c2ecf20Sopenharmony_ci	unsigned int request = dma_spec->args[0];
7348c2ecf20Sopenharmony_ci	struct dma_chan *chan;
7358c2ecf20Sopenharmony_ci	struct zx_dma_chan *c;
7368c2ecf20Sopenharmony_ci
7378c2ecf20Sopenharmony_ci	if (request >= d->dma_requests)
7388c2ecf20Sopenharmony_ci		return NULL;
7398c2ecf20Sopenharmony_ci
7408c2ecf20Sopenharmony_ci	chan = dma_get_any_slave_channel(&d->slave);
7418c2ecf20Sopenharmony_ci	if (!chan) {
7428c2ecf20Sopenharmony_ci		dev_err(d->slave.dev, "get channel fail in %s.\n", __func__);
7438c2ecf20Sopenharmony_ci		return NULL;
7448c2ecf20Sopenharmony_ci	}
7458c2ecf20Sopenharmony_ci	c = to_zx_chan(chan);
7468c2ecf20Sopenharmony_ci	c->id = request;
7478c2ecf20Sopenharmony_ci	dev_info(d->slave.dev, "zx_dma: pchan %u: alloc vchan %p\n",
7488c2ecf20Sopenharmony_ci		 c->id, &c->vc);
7498c2ecf20Sopenharmony_ci	return chan;
7508c2ecf20Sopenharmony_ci}
7518c2ecf20Sopenharmony_ci
7528c2ecf20Sopenharmony_cistatic int zx_dma_probe(struct platform_device *op)
7538c2ecf20Sopenharmony_ci{
7548c2ecf20Sopenharmony_ci	struct zx_dma_dev *d;
7558c2ecf20Sopenharmony_ci	int i, ret = 0;
7568c2ecf20Sopenharmony_ci
7578c2ecf20Sopenharmony_ci	d = devm_kzalloc(&op->dev, sizeof(*d), GFP_KERNEL);
7588c2ecf20Sopenharmony_ci	if (!d)
7598c2ecf20Sopenharmony_ci		return -ENOMEM;
7608c2ecf20Sopenharmony_ci
7618c2ecf20Sopenharmony_ci	d->base = devm_platform_ioremap_resource(op, 0);
7628c2ecf20Sopenharmony_ci	if (IS_ERR(d->base))
7638c2ecf20Sopenharmony_ci		return PTR_ERR(d->base);
7648c2ecf20Sopenharmony_ci
7658c2ecf20Sopenharmony_ci	of_property_read_u32((&op->dev)->of_node,
7668c2ecf20Sopenharmony_ci			     "dma-channels", &d->dma_channels);
7678c2ecf20Sopenharmony_ci	of_property_read_u32((&op->dev)->of_node,
7688c2ecf20Sopenharmony_ci			     "dma-requests", &d->dma_requests);
7698c2ecf20Sopenharmony_ci	if (!d->dma_requests || !d->dma_channels)
7708c2ecf20Sopenharmony_ci		return -EINVAL;
7718c2ecf20Sopenharmony_ci
7728c2ecf20Sopenharmony_ci	d->clk = devm_clk_get(&op->dev, NULL);
7738c2ecf20Sopenharmony_ci	if (IS_ERR(d->clk)) {
7748c2ecf20Sopenharmony_ci		dev_err(&op->dev, "no dma clk\n");
7758c2ecf20Sopenharmony_ci		return PTR_ERR(d->clk);
7768c2ecf20Sopenharmony_ci	}
7778c2ecf20Sopenharmony_ci
7788c2ecf20Sopenharmony_ci	d->irq = platform_get_irq(op, 0);
7798c2ecf20Sopenharmony_ci	ret = devm_request_irq(&op->dev, d->irq, zx_dma_int_handler,
7808c2ecf20Sopenharmony_ci			       0, DRIVER_NAME, d);
7818c2ecf20Sopenharmony_ci	if (ret)
7828c2ecf20Sopenharmony_ci		return ret;
7838c2ecf20Sopenharmony_ci
7848c2ecf20Sopenharmony_ci	/* A DMA memory pool for LLIs, align on 32-byte boundary */
7858c2ecf20Sopenharmony_ci	d->pool = dmam_pool_create(DRIVER_NAME, &op->dev,
7868c2ecf20Sopenharmony_ci			LLI_BLOCK_SIZE, 32, 0);
7878c2ecf20Sopenharmony_ci	if (!d->pool)
7888c2ecf20Sopenharmony_ci		return -ENOMEM;
7898c2ecf20Sopenharmony_ci
7908c2ecf20Sopenharmony_ci	/* init phy channel */
7918c2ecf20Sopenharmony_ci	d->phy = devm_kcalloc(&op->dev,
7928c2ecf20Sopenharmony_ci		d->dma_channels, sizeof(struct zx_dma_phy), GFP_KERNEL);
7938c2ecf20Sopenharmony_ci	if (!d->phy)
7948c2ecf20Sopenharmony_ci		return -ENOMEM;
7958c2ecf20Sopenharmony_ci
7968c2ecf20Sopenharmony_ci	for (i = 0; i < d->dma_channels; i++) {
7978c2ecf20Sopenharmony_ci		struct zx_dma_phy *p = &d->phy[i];
7988c2ecf20Sopenharmony_ci
7998c2ecf20Sopenharmony_ci		p->idx = i;
8008c2ecf20Sopenharmony_ci		p->base = d->base + i * 0x40;
8018c2ecf20Sopenharmony_ci	}
8028c2ecf20Sopenharmony_ci
8038c2ecf20Sopenharmony_ci	INIT_LIST_HEAD(&d->slave.channels);
8048c2ecf20Sopenharmony_ci	dma_cap_set(DMA_SLAVE, d->slave.cap_mask);
8058c2ecf20Sopenharmony_ci	dma_cap_set(DMA_MEMCPY, d->slave.cap_mask);
8068c2ecf20Sopenharmony_ci	dma_cap_set(DMA_CYCLIC, d->slave.cap_mask);
8078c2ecf20Sopenharmony_ci	dma_cap_set(DMA_PRIVATE, d->slave.cap_mask);
8088c2ecf20Sopenharmony_ci	d->slave.dev = &op->dev;
8098c2ecf20Sopenharmony_ci	d->slave.device_free_chan_resources = zx_dma_free_chan_resources;
8108c2ecf20Sopenharmony_ci	d->slave.device_tx_status = zx_dma_tx_status;
8118c2ecf20Sopenharmony_ci	d->slave.device_prep_dma_memcpy = zx_dma_prep_memcpy;
8128c2ecf20Sopenharmony_ci	d->slave.device_prep_slave_sg = zx_dma_prep_slave_sg;
8138c2ecf20Sopenharmony_ci	d->slave.device_prep_dma_cyclic = zx_dma_prep_dma_cyclic;
8148c2ecf20Sopenharmony_ci	d->slave.device_issue_pending = zx_dma_issue_pending;
8158c2ecf20Sopenharmony_ci	d->slave.device_config = zx_dma_config;
8168c2ecf20Sopenharmony_ci	d->slave.device_terminate_all = zx_dma_terminate_all;
8178c2ecf20Sopenharmony_ci	d->slave.device_pause = zx_dma_transfer_pause;
8188c2ecf20Sopenharmony_ci	d->slave.device_resume = zx_dma_transfer_resume;
8198c2ecf20Sopenharmony_ci	d->slave.copy_align = DMA_ALIGN;
8208c2ecf20Sopenharmony_ci	d->slave.src_addr_widths = ZX_DMA_BUSWIDTHS;
8218c2ecf20Sopenharmony_ci	d->slave.dst_addr_widths = ZX_DMA_BUSWIDTHS;
8228c2ecf20Sopenharmony_ci	d->slave.directions = BIT(DMA_MEM_TO_MEM) | BIT(DMA_MEM_TO_DEV)
8238c2ecf20Sopenharmony_ci			| BIT(DMA_DEV_TO_MEM);
8248c2ecf20Sopenharmony_ci	d->slave.residue_granularity = DMA_RESIDUE_GRANULARITY_SEGMENT;
8258c2ecf20Sopenharmony_ci
8268c2ecf20Sopenharmony_ci	/* init virtual channel */
8278c2ecf20Sopenharmony_ci	d->chans = devm_kcalloc(&op->dev,
8288c2ecf20Sopenharmony_ci		d->dma_requests, sizeof(struct zx_dma_chan), GFP_KERNEL);
8298c2ecf20Sopenharmony_ci	if (!d->chans)
8308c2ecf20Sopenharmony_ci		return -ENOMEM;
8318c2ecf20Sopenharmony_ci
8328c2ecf20Sopenharmony_ci	for (i = 0; i < d->dma_requests; i++) {
8338c2ecf20Sopenharmony_ci		struct zx_dma_chan *c = &d->chans[i];
8348c2ecf20Sopenharmony_ci
8358c2ecf20Sopenharmony_ci		c->status = DMA_IN_PROGRESS;
8368c2ecf20Sopenharmony_ci		INIT_LIST_HEAD(&c->node);
8378c2ecf20Sopenharmony_ci		c->vc.desc_free = zx_dma_free_desc;
8388c2ecf20Sopenharmony_ci		vchan_init(&c->vc, &d->slave);
8398c2ecf20Sopenharmony_ci	}
8408c2ecf20Sopenharmony_ci
8418c2ecf20Sopenharmony_ci	/* Enable clock before accessing registers */
8428c2ecf20Sopenharmony_ci	ret = clk_prepare_enable(d->clk);
8438c2ecf20Sopenharmony_ci	if (ret < 0) {
8448c2ecf20Sopenharmony_ci		dev_err(&op->dev, "clk_prepare_enable failed: %d\n", ret);
8458c2ecf20Sopenharmony_ci		goto zx_dma_out;
8468c2ecf20Sopenharmony_ci	}
8478c2ecf20Sopenharmony_ci
8488c2ecf20Sopenharmony_ci	zx_dma_init_state(d);
8498c2ecf20Sopenharmony_ci
8508c2ecf20Sopenharmony_ci	spin_lock_init(&d->lock);
8518c2ecf20Sopenharmony_ci	INIT_LIST_HEAD(&d->chan_pending);
8528c2ecf20Sopenharmony_ci	platform_set_drvdata(op, d);
8538c2ecf20Sopenharmony_ci
8548c2ecf20Sopenharmony_ci	ret = dma_async_device_register(&d->slave);
8558c2ecf20Sopenharmony_ci	if (ret)
8568c2ecf20Sopenharmony_ci		goto clk_dis;
8578c2ecf20Sopenharmony_ci
8588c2ecf20Sopenharmony_ci	ret = of_dma_controller_register((&op->dev)->of_node,
8598c2ecf20Sopenharmony_ci					 zx_of_dma_simple_xlate, d);
8608c2ecf20Sopenharmony_ci	if (ret)
8618c2ecf20Sopenharmony_ci		goto of_dma_register_fail;
8628c2ecf20Sopenharmony_ci
8638c2ecf20Sopenharmony_ci	dev_info(&op->dev, "initialized\n");
8648c2ecf20Sopenharmony_ci	return 0;
8658c2ecf20Sopenharmony_ci
8668c2ecf20Sopenharmony_ciof_dma_register_fail:
8678c2ecf20Sopenharmony_ci	dma_async_device_unregister(&d->slave);
8688c2ecf20Sopenharmony_ciclk_dis:
8698c2ecf20Sopenharmony_ci	clk_disable_unprepare(d->clk);
8708c2ecf20Sopenharmony_cizx_dma_out:
8718c2ecf20Sopenharmony_ci	return ret;
8728c2ecf20Sopenharmony_ci}
8738c2ecf20Sopenharmony_ci
8748c2ecf20Sopenharmony_cistatic int zx_dma_remove(struct platform_device *op)
8758c2ecf20Sopenharmony_ci{
8768c2ecf20Sopenharmony_ci	struct zx_dma_chan *c, *cn;
8778c2ecf20Sopenharmony_ci	struct zx_dma_dev *d = platform_get_drvdata(op);
8788c2ecf20Sopenharmony_ci
8798c2ecf20Sopenharmony_ci	/* explictly free the irq */
8808c2ecf20Sopenharmony_ci	devm_free_irq(&op->dev, d->irq, d);
8818c2ecf20Sopenharmony_ci
8828c2ecf20Sopenharmony_ci	dma_async_device_unregister(&d->slave);
8838c2ecf20Sopenharmony_ci	of_dma_controller_free((&op->dev)->of_node);
8848c2ecf20Sopenharmony_ci
8858c2ecf20Sopenharmony_ci	list_for_each_entry_safe(c, cn, &d->slave.channels,
8868c2ecf20Sopenharmony_ci				 vc.chan.device_node) {
8878c2ecf20Sopenharmony_ci		list_del(&c->vc.chan.device_node);
8888c2ecf20Sopenharmony_ci	}
8898c2ecf20Sopenharmony_ci	clk_disable_unprepare(d->clk);
8908c2ecf20Sopenharmony_ci
8918c2ecf20Sopenharmony_ci	return 0;
8928c2ecf20Sopenharmony_ci}
8938c2ecf20Sopenharmony_ci
8948c2ecf20Sopenharmony_ci#ifdef CONFIG_PM_SLEEP
8958c2ecf20Sopenharmony_cistatic int zx_dma_suspend_dev(struct device *dev)
8968c2ecf20Sopenharmony_ci{
8978c2ecf20Sopenharmony_ci	struct zx_dma_dev *d = dev_get_drvdata(dev);
8988c2ecf20Sopenharmony_ci	u32 stat = 0;
8998c2ecf20Sopenharmony_ci
9008c2ecf20Sopenharmony_ci	stat = zx_dma_get_chan_stat(d);
9018c2ecf20Sopenharmony_ci	if (stat) {
9028c2ecf20Sopenharmony_ci		dev_warn(d->slave.dev,
9038c2ecf20Sopenharmony_ci			 "chan %d is running fail to suspend\n", stat);
9048c2ecf20Sopenharmony_ci		return -1;
9058c2ecf20Sopenharmony_ci	}
9068c2ecf20Sopenharmony_ci	clk_disable_unprepare(d->clk);
9078c2ecf20Sopenharmony_ci	return 0;
9088c2ecf20Sopenharmony_ci}
9098c2ecf20Sopenharmony_ci
9108c2ecf20Sopenharmony_cistatic int zx_dma_resume_dev(struct device *dev)
9118c2ecf20Sopenharmony_ci{
9128c2ecf20Sopenharmony_ci	struct zx_dma_dev *d = dev_get_drvdata(dev);
9138c2ecf20Sopenharmony_ci	int ret = 0;
9148c2ecf20Sopenharmony_ci
9158c2ecf20Sopenharmony_ci	ret = clk_prepare_enable(d->clk);
9168c2ecf20Sopenharmony_ci	if (ret < 0) {
9178c2ecf20Sopenharmony_ci		dev_err(d->slave.dev, "clk_prepare_enable failed: %d\n", ret);
9188c2ecf20Sopenharmony_ci		return ret;
9198c2ecf20Sopenharmony_ci	}
9208c2ecf20Sopenharmony_ci	zx_dma_init_state(d);
9218c2ecf20Sopenharmony_ci	return 0;
9228c2ecf20Sopenharmony_ci}
9238c2ecf20Sopenharmony_ci#endif
9248c2ecf20Sopenharmony_ci
9258c2ecf20Sopenharmony_cistatic SIMPLE_DEV_PM_OPS(zx_dma_pmops, zx_dma_suspend_dev, zx_dma_resume_dev);
9268c2ecf20Sopenharmony_ci
9278c2ecf20Sopenharmony_cistatic struct platform_driver zx_pdma_driver = {
9288c2ecf20Sopenharmony_ci	.driver		= {
9298c2ecf20Sopenharmony_ci		.name	= DRIVER_NAME,
9308c2ecf20Sopenharmony_ci		.pm	= &zx_dma_pmops,
9318c2ecf20Sopenharmony_ci		.of_match_table = zx6702_dma_dt_ids,
9328c2ecf20Sopenharmony_ci	},
9338c2ecf20Sopenharmony_ci	.probe		= zx_dma_probe,
9348c2ecf20Sopenharmony_ci	.remove		= zx_dma_remove,
9358c2ecf20Sopenharmony_ci};
9368c2ecf20Sopenharmony_ci
9378c2ecf20Sopenharmony_cimodule_platform_driver(zx_pdma_driver);
9388c2ecf20Sopenharmony_ci
9398c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("ZTE ZX296702 DMA Driver");
9408c2ecf20Sopenharmony_ciMODULE_AUTHOR("Jun Nie jun.nie@linaro.org");
9418c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2");
942