18c2ecf20Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0-or-later */ 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * SiFive FU540 Platform DMA driver 48c2ecf20Sopenharmony_ci * Copyright (C) 2019 SiFive 58c2ecf20Sopenharmony_ci * 68c2ecf20Sopenharmony_ci * Based partially on: 78c2ecf20Sopenharmony_ci * - drivers/dma/fsl-edma.c 88c2ecf20Sopenharmony_ci * - drivers/dma/dw-edma/ 98c2ecf20Sopenharmony_ci * - drivers/dma/pxa-dma.c 108c2ecf20Sopenharmony_ci * 118c2ecf20Sopenharmony_ci * See the following sources for further documentation: 128c2ecf20Sopenharmony_ci * - Chapter 12 "Platform DMA Engine (PDMA)" of 138c2ecf20Sopenharmony_ci * SiFive FU540-C000 v1.0 148c2ecf20Sopenharmony_ci * https://static.dev.sifive.com/FU540-C000-v1.0.pdf 158c2ecf20Sopenharmony_ci */ 168c2ecf20Sopenharmony_ci#ifndef _SF_PDMA_H 178c2ecf20Sopenharmony_ci#define _SF_PDMA_H 188c2ecf20Sopenharmony_ci 198c2ecf20Sopenharmony_ci#include <linux/dmaengine.h> 208c2ecf20Sopenharmony_ci#include <linux/dma-direction.h> 218c2ecf20Sopenharmony_ci 228c2ecf20Sopenharmony_ci#include "../dmaengine.h" 238c2ecf20Sopenharmony_ci#include "../virt-dma.h" 248c2ecf20Sopenharmony_ci 258c2ecf20Sopenharmony_ci#define PDMA_NR_CH 4 268c2ecf20Sopenharmony_ci 278c2ecf20Sopenharmony_ci#if (PDMA_NR_CH != 4) 288c2ecf20Sopenharmony_ci#error "Please define PDMA_NR_CH to 4" 298c2ecf20Sopenharmony_ci#endif 308c2ecf20Sopenharmony_ci 318c2ecf20Sopenharmony_ci#define PDMA_BASE_ADDR 0x3000000 328c2ecf20Sopenharmony_ci#define PDMA_CHAN_OFFSET 0x1000 338c2ecf20Sopenharmony_ci 348c2ecf20Sopenharmony_ci/* Register Offset */ 358c2ecf20Sopenharmony_ci#define PDMA_CTRL 0x000 368c2ecf20Sopenharmony_ci#define PDMA_XFER_TYPE 0x004 378c2ecf20Sopenharmony_ci#define PDMA_XFER_SIZE 0x008 388c2ecf20Sopenharmony_ci#define PDMA_DST_ADDR 0x010 398c2ecf20Sopenharmony_ci#define PDMA_SRC_ADDR 0x018 408c2ecf20Sopenharmony_ci#define PDMA_ACT_TYPE 0x104 /* Read-only */ 418c2ecf20Sopenharmony_ci#define PDMA_REMAINING_BYTE 0x108 /* Read-only */ 428c2ecf20Sopenharmony_ci#define PDMA_CUR_DST_ADDR 0x110 /* Read-only*/ 438c2ecf20Sopenharmony_ci#define PDMA_CUR_SRC_ADDR 0x118 /* Read-only*/ 448c2ecf20Sopenharmony_ci 458c2ecf20Sopenharmony_ci/* CTRL */ 468c2ecf20Sopenharmony_ci#define PDMA_CLEAR_CTRL 0x0 478c2ecf20Sopenharmony_ci#define PDMA_CLAIM_MASK GENMASK(0, 0) 488c2ecf20Sopenharmony_ci#define PDMA_RUN_MASK GENMASK(1, 1) 498c2ecf20Sopenharmony_ci#define PDMA_ENABLE_DONE_INT_MASK GENMASK(14, 14) 508c2ecf20Sopenharmony_ci#define PDMA_ENABLE_ERR_INT_MASK GENMASK(15, 15) 518c2ecf20Sopenharmony_ci#define PDMA_DONE_STATUS_MASK GENMASK(30, 30) 528c2ecf20Sopenharmony_ci#define PDMA_ERR_STATUS_MASK GENMASK(31, 31) 538c2ecf20Sopenharmony_ci 548c2ecf20Sopenharmony_ci/* Transfer Type */ 558c2ecf20Sopenharmony_ci#define PDMA_FULL_SPEED 0xFF000008 568c2ecf20Sopenharmony_ci 578c2ecf20Sopenharmony_ci/* Error Recovery */ 588c2ecf20Sopenharmony_ci#define MAX_RETRY 1 598c2ecf20Sopenharmony_ci 608c2ecf20Sopenharmony_ci#define SF_PDMA_REG_BASE(ch) (pdma->membase + (PDMA_CHAN_OFFSET * (ch))) 618c2ecf20Sopenharmony_ci 628c2ecf20Sopenharmony_cistruct pdma_regs { 638c2ecf20Sopenharmony_ci /* read-write regs */ 648c2ecf20Sopenharmony_ci void __iomem *ctrl; /* 4 bytes */ 658c2ecf20Sopenharmony_ci 668c2ecf20Sopenharmony_ci void __iomem *xfer_type; /* 4 bytes */ 678c2ecf20Sopenharmony_ci void __iomem *xfer_size; /* 8 bytes */ 688c2ecf20Sopenharmony_ci void __iomem *dst_addr; /* 8 bytes */ 698c2ecf20Sopenharmony_ci void __iomem *src_addr; /* 8 bytes */ 708c2ecf20Sopenharmony_ci 718c2ecf20Sopenharmony_ci /* read-only */ 728c2ecf20Sopenharmony_ci void __iomem *act_type; /* 4 bytes */ 738c2ecf20Sopenharmony_ci void __iomem *residue; /* 8 bytes */ 748c2ecf20Sopenharmony_ci void __iomem *cur_dst_addr; /* 8 bytes */ 758c2ecf20Sopenharmony_ci void __iomem *cur_src_addr; /* 8 bytes */ 768c2ecf20Sopenharmony_ci}; 778c2ecf20Sopenharmony_ci 788c2ecf20Sopenharmony_cistruct sf_pdma_desc { 798c2ecf20Sopenharmony_ci u32 xfer_type; 808c2ecf20Sopenharmony_ci u64 xfer_size; 818c2ecf20Sopenharmony_ci u64 dst_addr; 828c2ecf20Sopenharmony_ci u64 src_addr; 838c2ecf20Sopenharmony_ci struct virt_dma_desc vdesc; 848c2ecf20Sopenharmony_ci struct sf_pdma_chan *chan; 858c2ecf20Sopenharmony_ci bool in_use; 868c2ecf20Sopenharmony_ci enum dma_transfer_direction dirn; 878c2ecf20Sopenharmony_ci struct dma_async_tx_descriptor *async_tx; 888c2ecf20Sopenharmony_ci}; 898c2ecf20Sopenharmony_ci 908c2ecf20Sopenharmony_cienum sf_pdma_pm_state { 918c2ecf20Sopenharmony_ci RUNNING = 0, 928c2ecf20Sopenharmony_ci SUSPENDED, 938c2ecf20Sopenharmony_ci}; 948c2ecf20Sopenharmony_ci 958c2ecf20Sopenharmony_cistruct sf_pdma_chan { 968c2ecf20Sopenharmony_ci struct virt_dma_chan vchan; 978c2ecf20Sopenharmony_ci enum dma_status status; 988c2ecf20Sopenharmony_ci enum sf_pdma_pm_state pm_state; 998c2ecf20Sopenharmony_ci u32 slave_id; 1008c2ecf20Sopenharmony_ci struct sf_pdma *pdma; 1018c2ecf20Sopenharmony_ci struct sf_pdma_desc *desc; 1028c2ecf20Sopenharmony_ci struct dma_slave_config cfg; 1038c2ecf20Sopenharmony_ci u32 attr; 1048c2ecf20Sopenharmony_ci dma_addr_t dma_dev_addr; 1058c2ecf20Sopenharmony_ci u32 dma_dev_size; 1068c2ecf20Sopenharmony_ci struct tasklet_struct done_tasklet; 1078c2ecf20Sopenharmony_ci struct tasklet_struct err_tasklet; 1088c2ecf20Sopenharmony_ci struct pdma_regs regs; 1098c2ecf20Sopenharmony_ci spinlock_t lock; /* protect chan data */ 1108c2ecf20Sopenharmony_ci bool xfer_err; 1118c2ecf20Sopenharmony_ci int txirq; 1128c2ecf20Sopenharmony_ci int errirq; 1138c2ecf20Sopenharmony_ci int retries; 1148c2ecf20Sopenharmony_ci}; 1158c2ecf20Sopenharmony_ci 1168c2ecf20Sopenharmony_cistruct sf_pdma { 1178c2ecf20Sopenharmony_ci struct dma_device dma_dev; 1188c2ecf20Sopenharmony_ci void __iomem *membase; 1198c2ecf20Sopenharmony_ci void __iomem *mappedbase; 1208c2ecf20Sopenharmony_ci u32 n_chans; 1218c2ecf20Sopenharmony_ci struct sf_pdma_chan chans[PDMA_NR_CH]; 1228c2ecf20Sopenharmony_ci}; 1238c2ecf20Sopenharmony_ci 1248c2ecf20Sopenharmony_ci#endif /* _SF_PDMA_H */ 125