18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Copyright (C) 2008 48c2ecf20Sopenharmony_ci * Guennadi Liakhovetski, DENX Software Engineering, <lg@denx.de> 58c2ecf20Sopenharmony_ci */ 68c2ecf20Sopenharmony_ci 78c2ecf20Sopenharmony_ci#include <linux/init.h> 88c2ecf20Sopenharmony_ci#include <linux/err.h> 98c2ecf20Sopenharmony_ci#include <linux/spinlock.h> 108c2ecf20Sopenharmony_ci#include <linux/delay.h> 118c2ecf20Sopenharmony_ci#include <linux/clk.h> 128c2ecf20Sopenharmony_ci#include <linux/irq.h> 138c2ecf20Sopenharmony_ci#include <linux/io.h> 148c2ecf20Sopenharmony_ci#include <linux/module.h> 158c2ecf20Sopenharmony_ci#include <linux/dma/ipu-dma.h> 168c2ecf20Sopenharmony_ci 178c2ecf20Sopenharmony_ci#include "ipu_intern.h" 188c2ecf20Sopenharmony_ci 198c2ecf20Sopenharmony_ci/* 208c2ecf20Sopenharmony_ci * Register read / write - shall be inlined by the compiler 218c2ecf20Sopenharmony_ci */ 228c2ecf20Sopenharmony_cistatic u32 ipu_read_reg(struct ipu *ipu, unsigned long reg) 238c2ecf20Sopenharmony_ci{ 248c2ecf20Sopenharmony_ci return __raw_readl(ipu->reg_ipu + reg); 258c2ecf20Sopenharmony_ci} 268c2ecf20Sopenharmony_ci 278c2ecf20Sopenharmony_cistatic void ipu_write_reg(struct ipu *ipu, u32 value, unsigned long reg) 288c2ecf20Sopenharmony_ci{ 298c2ecf20Sopenharmony_ci __raw_writel(value, ipu->reg_ipu + reg); 308c2ecf20Sopenharmony_ci} 318c2ecf20Sopenharmony_ci 328c2ecf20Sopenharmony_ci 338c2ecf20Sopenharmony_ci/* 348c2ecf20Sopenharmony_ci * IPU IRQ chip driver 358c2ecf20Sopenharmony_ci */ 368c2ecf20Sopenharmony_ci 378c2ecf20Sopenharmony_ci#define IPU_IRQ_NR_FN_BANKS 3 388c2ecf20Sopenharmony_ci#define IPU_IRQ_NR_ERR_BANKS 2 398c2ecf20Sopenharmony_ci#define IPU_IRQ_NR_BANKS (IPU_IRQ_NR_FN_BANKS + IPU_IRQ_NR_ERR_BANKS) 408c2ecf20Sopenharmony_ci 418c2ecf20Sopenharmony_cistruct ipu_irq_bank { 428c2ecf20Sopenharmony_ci unsigned int control; 438c2ecf20Sopenharmony_ci unsigned int status; 448c2ecf20Sopenharmony_ci struct ipu *ipu; 458c2ecf20Sopenharmony_ci}; 468c2ecf20Sopenharmony_ci 478c2ecf20Sopenharmony_cistatic struct ipu_irq_bank irq_bank[IPU_IRQ_NR_BANKS] = { 488c2ecf20Sopenharmony_ci /* 3 groups of functional interrupts */ 498c2ecf20Sopenharmony_ci { 508c2ecf20Sopenharmony_ci .control = IPU_INT_CTRL_1, 518c2ecf20Sopenharmony_ci .status = IPU_INT_STAT_1, 528c2ecf20Sopenharmony_ci }, { 538c2ecf20Sopenharmony_ci .control = IPU_INT_CTRL_2, 548c2ecf20Sopenharmony_ci .status = IPU_INT_STAT_2, 558c2ecf20Sopenharmony_ci }, { 568c2ecf20Sopenharmony_ci .control = IPU_INT_CTRL_3, 578c2ecf20Sopenharmony_ci .status = IPU_INT_STAT_3, 588c2ecf20Sopenharmony_ci }, 598c2ecf20Sopenharmony_ci /* 2 groups of error interrupts */ 608c2ecf20Sopenharmony_ci { 618c2ecf20Sopenharmony_ci .control = IPU_INT_CTRL_4, 628c2ecf20Sopenharmony_ci .status = IPU_INT_STAT_4, 638c2ecf20Sopenharmony_ci }, { 648c2ecf20Sopenharmony_ci .control = IPU_INT_CTRL_5, 658c2ecf20Sopenharmony_ci .status = IPU_INT_STAT_5, 668c2ecf20Sopenharmony_ci }, 678c2ecf20Sopenharmony_ci}; 688c2ecf20Sopenharmony_ci 698c2ecf20Sopenharmony_cistruct ipu_irq_map { 708c2ecf20Sopenharmony_ci unsigned int irq; 718c2ecf20Sopenharmony_ci int source; 728c2ecf20Sopenharmony_ci struct ipu_irq_bank *bank; 738c2ecf20Sopenharmony_ci struct ipu *ipu; 748c2ecf20Sopenharmony_ci}; 758c2ecf20Sopenharmony_ci 768c2ecf20Sopenharmony_cistatic struct ipu_irq_map irq_map[CONFIG_MX3_IPU_IRQS]; 778c2ecf20Sopenharmony_ci/* Protects allocations from the above array of maps */ 788c2ecf20Sopenharmony_cistatic DEFINE_MUTEX(map_lock); 798c2ecf20Sopenharmony_ci/* Protects register accesses and individual mappings */ 808c2ecf20Sopenharmony_cistatic DEFINE_RAW_SPINLOCK(bank_lock); 818c2ecf20Sopenharmony_ci 828c2ecf20Sopenharmony_cistatic struct ipu_irq_map *src2map(unsigned int src) 838c2ecf20Sopenharmony_ci{ 848c2ecf20Sopenharmony_ci int i; 858c2ecf20Sopenharmony_ci 868c2ecf20Sopenharmony_ci for (i = 0; i < CONFIG_MX3_IPU_IRQS; i++) 878c2ecf20Sopenharmony_ci if (irq_map[i].source == src) 888c2ecf20Sopenharmony_ci return irq_map + i; 898c2ecf20Sopenharmony_ci 908c2ecf20Sopenharmony_ci return NULL; 918c2ecf20Sopenharmony_ci} 928c2ecf20Sopenharmony_ci 938c2ecf20Sopenharmony_cistatic void ipu_irq_unmask(struct irq_data *d) 948c2ecf20Sopenharmony_ci{ 958c2ecf20Sopenharmony_ci struct ipu_irq_map *map = irq_data_get_irq_chip_data(d); 968c2ecf20Sopenharmony_ci struct ipu_irq_bank *bank; 978c2ecf20Sopenharmony_ci uint32_t reg; 988c2ecf20Sopenharmony_ci unsigned long lock_flags; 998c2ecf20Sopenharmony_ci 1008c2ecf20Sopenharmony_ci raw_spin_lock_irqsave(&bank_lock, lock_flags); 1018c2ecf20Sopenharmony_ci 1028c2ecf20Sopenharmony_ci bank = map->bank; 1038c2ecf20Sopenharmony_ci if (!bank) { 1048c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(&bank_lock, lock_flags); 1058c2ecf20Sopenharmony_ci pr_err("IPU: %s(%u) - unmapped!\n", __func__, d->irq); 1068c2ecf20Sopenharmony_ci return; 1078c2ecf20Sopenharmony_ci } 1088c2ecf20Sopenharmony_ci 1098c2ecf20Sopenharmony_ci reg = ipu_read_reg(bank->ipu, bank->control); 1108c2ecf20Sopenharmony_ci reg |= (1UL << (map->source & 31)); 1118c2ecf20Sopenharmony_ci ipu_write_reg(bank->ipu, reg, bank->control); 1128c2ecf20Sopenharmony_ci 1138c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(&bank_lock, lock_flags); 1148c2ecf20Sopenharmony_ci} 1158c2ecf20Sopenharmony_ci 1168c2ecf20Sopenharmony_cistatic void ipu_irq_mask(struct irq_data *d) 1178c2ecf20Sopenharmony_ci{ 1188c2ecf20Sopenharmony_ci struct ipu_irq_map *map = irq_data_get_irq_chip_data(d); 1198c2ecf20Sopenharmony_ci struct ipu_irq_bank *bank; 1208c2ecf20Sopenharmony_ci uint32_t reg; 1218c2ecf20Sopenharmony_ci unsigned long lock_flags; 1228c2ecf20Sopenharmony_ci 1238c2ecf20Sopenharmony_ci raw_spin_lock_irqsave(&bank_lock, lock_flags); 1248c2ecf20Sopenharmony_ci 1258c2ecf20Sopenharmony_ci bank = map->bank; 1268c2ecf20Sopenharmony_ci if (!bank) { 1278c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(&bank_lock, lock_flags); 1288c2ecf20Sopenharmony_ci pr_err("IPU: %s(%u) - unmapped!\n", __func__, d->irq); 1298c2ecf20Sopenharmony_ci return; 1308c2ecf20Sopenharmony_ci } 1318c2ecf20Sopenharmony_ci 1328c2ecf20Sopenharmony_ci reg = ipu_read_reg(bank->ipu, bank->control); 1338c2ecf20Sopenharmony_ci reg &= ~(1UL << (map->source & 31)); 1348c2ecf20Sopenharmony_ci ipu_write_reg(bank->ipu, reg, bank->control); 1358c2ecf20Sopenharmony_ci 1368c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(&bank_lock, lock_flags); 1378c2ecf20Sopenharmony_ci} 1388c2ecf20Sopenharmony_ci 1398c2ecf20Sopenharmony_cistatic void ipu_irq_ack(struct irq_data *d) 1408c2ecf20Sopenharmony_ci{ 1418c2ecf20Sopenharmony_ci struct ipu_irq_map *map = irq_data_get_irq_chip_data(d); 1428c2ecf20Sopenharmony_ci struct ipu_irq_bank *bank; 1438c2ecf20Sopenharmony_ci unsigned long lock_flags; 1448c2ecf20Sopenharmony_ci 1458c2ecf20Sopenharmony_ci raw_spin_lock_irqsave(&bank_lock, lock_flags); 1468c2ecf20Sopenharmony_ci 1478c2ecf20Sopenharmony_ci bank = map->bank; 1488c2ecf20Sopenharmony_ci if (!bank) { 1498c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(&bank_lock, lock_flags); 1508c2ecf20Sopenharmony_ci pr_err("IPU: %s(%u) - unmapped!\n", __func__, d->irq); 1518c2ecf20Sopenharmony_ci return; 1528c2ecf20Sopenharmony_ci } 1538c2ecf20Sopenharmony_ci 1548c2ecf20Sopenharmony_ci ipu_write_reg(bank->ipu, 1UL << (map->source & 31), bank->status); 1558c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(&bank_lock, lock_flags); 1568c2ecf20Sopenharmony_ci} 1578c2ecf20Sopenharmony_ci 1588c2ecf20Sopenharmony_ci/** 1598c2ecf20Sopenharmony_ci * ipu_irq_status() - returns the current interrupt status of the specified IRQ. 1608c2ecf20Sopenharmony_ci * @irq: interrupt line to get status for. 1618c2ecf20Sopenharmony_ci * @return: true if the interrupt is pending/asserted or false if the 1628c2ecf20Sopenharmony_ci * interrupt is not pending. 1638c2ecf20Sopenharmony_ci */ 1648c2ecf20Sopenharmony_cibool ipu_irq_status(unsigned int irq) 1658c2ecf20Sopenharmony_ci{ 1668c2ecf20Sopenharmony_ci struct ipu_irq_map *map = irq_get_chip_data(irq); 1678c2ecf20Sopenharmony_ci struct ipu_irq_bank *bank; 1688c2ecf20Sopenharmony_ci unsigned long lock_flags; 1698c2ecf20Sopenharmony_ci bool ret; 1708c2ecf20Sopenharmony_ci 1718c2ecf20Sopenharmony_ci raw_spin_lock_irqsave(&bank_lock, lock_flags); 1728c2ecf20Sopenharmony_ci bank = map->bank; 1738c2ecf20Sopenharmony_ci ret = bank && ipu_read_reg(bank->ipu, bank->status) & 1748c2ecf20Sopenharmony_ci (1UL << (map->source & 31)); 1758c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(&bank_lock, lock_flags); 1768c2ecf20Sopenharmony_ci 1778c2ecf20Sopenharmony_ci return ret; 1788c2ecf20Sopenharmony_ci} 1798c2ecf20Sopenharmony_ci 1808c2ecf20Sopenharmony_ci/** 1818c2ecf20Sopenharmony_ci * ipu_irq_map() - map an IPU interrupt source to an IRQ number 1828c2ecf20Sopenharmony_ci * @source: interrupt source bit position (see below) 1838c2ecf20Sopenharmony_ci * @return: mapped IRQ number or negative error code 1848c2ecf20Sopenharmony_ci * 1858c2ecf20Sopenharmony_ci * The source parameter has to be explained further. On i.MX31 IPU has 137 IRQ 1868c2ecf20Sopenharmony_ci * sources, they are broken down in 5 32-bit registers, like 32, 32, 24, 32, 17. 1878c2ecf20Sopenharmony_ci * However, the source argument of this function is not the sequence number of 1888c2ecf20Sopenharmony_ci * the possible IRQ, but rather its bit position. So, first interrupt in fourth 1898c2ecf20Sopenharmony_ci * register has source number 96, and not 88. This makes calculations easier, 1908c2ecf20Sopenharmony_ci * and also provides forward compatibility with any future IPU implementations 1918c2ecf20Sopenharmony_ci * with any interrupt bit assignments. 1928c2ecf20Sopenharmony_ci */ 1938c2ecf20Sopenharmony_ciint ipu_irq_map(unsigned int source) 1948c2ecf20Sopenharmony_ci{ 1958c2ecf20Sopenharmony_ci int i, ret = -ENOMEM; 1968c2ecf20Sopenharmony_ci struct ipu_irq_map *map; 1978c2ecf20Sopenharmony_ci 1988c2ecf20Sopenharmony_ci might_sleep(); 1998c2ecf20Sopenharmony_ci 2008c2ecf20Sopenharmony_ci mutex_lock(&map_lock); 2018c2ecf20Sopenharmony_ci map = src2map(source); 2028c2ecf20Sopenharmony_ci if (map) { 2038c2ecf20Sopenharmony_ci pr_err("IPU: Source %u already mapped to IRQ %u\n", source, map->irq); 2048c2ecf20Sopenharmony_ci ret = -EBUSY; 2058c2ecf20Sopenharmony_ci goto out; 2068c2ecf20Sopenharmony_ci } 2078c2ecf20Sopenharmony_ci 2088c2ecf20Sopenharmony_ci for (i = 0; i < CONFIG_MX3_IPU_IRQS; i++) { 2098c2ecf20Sopenharmony_ci if (irq_map[i].source < 0) { 2108c2ecf20Sopenharmony_ci unsigned long lock_flags; 2118c2ecf20Sopenharmony_ci 2128c2ecf20Sopenharmony_ci raw_spin_lock_irqsave(&bank_lock, lock_flags); 2138c2ecf20Sopenharmony_ci irq_map[i].source = source; 2148c2ecf20Sopenharmony_ci irq_map[i].bank = irq_bank + source / 32; 2158c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(&bank_lock, lock_flags); 2168c2ecf20Sopenharmony_ci 2178c2ecf20Sopenharmony_ci ret = irq_map[i].irq; 2188c2ecf20Sopenharmony_ci pr_debug("IPU: mapped source %u to IRQ %u\n", 2198c2ecf20Sopenharmony_ci source, ret); 2208c2ecf20Sopenharmony_ci break; 2218c2ecf20Sopenharmony_ci } 2228c2ecf20Sopenharmony_ci } 2238c2ecf20Sopenharmony_ciout: 2248c2ecf20Sopenharmony_ci mutex_unlock(&map_lock); 2258c2ecf20Sopenharmony_ci 2268c2ecf20Sopenharmony_ci if (ret < 0) 2278c2ecf20Sopenharmony_ci pr_err("IPU: couldn't map source %u: %d\n", source, ret); 2288c2ecf20Sopenharmony_ci 2298c2ecf20Sopenharmony_ci return ret; 2308c2ecf20Sopenharmony_ci} 2318c2ecf20Sopenharmony_ci 2328c2ecf20Sopenharmony_ci/** 2338c2ecf20Sopenharmony_ci * ipu_irq_map() - map an IPU interrupt source to an IRQ number 2348c2ecf20Sopenharmony_ci * @source: interrupt source bit position (see ipu_irq_map()) 2358c2ecf20Sopenharmony_ci * @return: 0 or negative error code 2368c2ecf20Sopenharmony_ci */ 2378c2ecf20Sopenharmony_ciint ipu_irq_unmap(unsigned int source) 2388c2ecf20Sopenharmony_ci{ 2398c2ecf20Sopenharmony_ci int i, ret = -EINVAL; 2408c2ecf20Sopenharmony_ci 2418c2ecf20Sopenharmony_ci might_sleep(); 2428c2ecf20Sopenharmony_ci 2438c2ecf20Sopenharmony_ci mutex_lock(&map_lock); 2448c2ecf20Sopenharmony_ci for (i = 0; i < CONFIG_MX3_IPU_IRQS; i++) { 2458c2ecf20Sopenharmony_ci if (irq_map[i].source == source) { 2468c2ecf20Sopenharmony_ci unsigned long lock_flags; 2478c2ecf20Sopenharmony_ci 2488c2ecf20Sopenharmony_ci pr_debug("IPU: unmapped source %u from IRQ %u\n", 2498c2ecf20Sopenharmony_ci source, irq_map[i].irq); 2508c2ecf20Sopenharmony_ci 2518c2ecf20Sopenharmony_ci raw_spin_lock_irqsave(&bank_lock, lock_flags); 2528c2ecf20Sopenharmony_ci irq_map[i].source = -EINVAL; 2538c2ecf20Sopenharmony_ci irq_map[i].bank = NULL; 2548c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(&bank_lock, lock_flags); 2558c2ecf20Sopenharmony_ci 2568c2ecf20Sopenharmony_ci ret = 0; 2578c2ecf20Sopenharmony_ci break; 2588c2ecf20Sopenharmony_ci } 2598c2ecf20Sopenharmony_ci } 2608c2ecf20Sopenharmony_ci mutex_unlock(&map_lock); 2618c2ecf20Sopenharmony_ci 2628c2ecf20Sopenharmony_ci return ret; 2638c2ecf20Sopenharmony_ci} 2648c2ecf20Sopenharmony_ci 2658c2ecf20Sopenharmony_ci/* Chained IRQ handler for IPU function and error interrupt */ 2668c2ecf20Sopenharmony_cistatic void ipu_irq_handler(struct irq_desc *desc) 2678c2ecf20Sopenharmony_ci{ 2688c2ecf20Sopenharmony_ci struct ipu *ipu = irq_desc_get_handler_data(desc); 2698c2ecf20Sopenharmony_ci u32 status; 2708c2ecf20Sopenharmony_ci int i, line; 2718c2ecf20Sopenharmony_ci 2728c2ecf20Sopenharmony_ci for (i = 0; i < IPU_IRQ_NR_BANKS; i++) { 2738c2ecf20Sopenharmony_ci struct ipu_irq_bank *bank = irq_bank + i; 2748c2ecf20Sopenharmony_ci 2758c2ecf20Sopenharmony_ci raw_spin_lock(&bank_lock); 2768c2ecf20Sopenharmony_ci status = ipu_read_reg(ipu, bank->status); 2778c2ecf20Sopenharmony_ci /* 2788c2ecf20Sopenharmony_ci * Don't think we have to clear all interrupts here, they will 2798c2ecf20Sopenharmony_ci * be acked by ->handle_irq() (handle_level_irq). However, we 2808c2ecf20Sopenharmony_ci * might want to clear unhandled interrupts after the loop... 2818c2ecf20Sopenharmony_ci */ 2828c2ecf20Sopenharmony_ci status &= ipu_read_reg(ipu, bank->control); 2838c2ecf20Sopenharmony_ci raw_spin_unlock(&bank_lock); 2848c2ecf20Sopenharmony_ci while ((line = ffs(status))) { 2858c2ecf20Sopenharmony_ci struct ipu_irq_map *map; 2868c2ecf20Sopenharmony_ci unsigned int irq; 2878c2ecf20Sopenharmony_ci 2888c2ecf20Sopenharmony_ci line--; 2898c2ecf20Sopenharmony_ci status &= ~(1UL << line); 2908c2ecf20Sopenharmony_ci 2918c2ecf20Sopenharmony_ci raw_spin_lock(&bank_lock); 2928c2ecf20Sopenharmony_ci map = src2map(32 * i + line); 2938c2ecf20Sopenharmony_ci if (!map) { 2948c2ecf20Sopenharmony_ci raw_spin_unlock(&bank_lock); 2958c2ecf20Sopenharmony_ci pr_err("IPU: Interrupt on unmapped source %u bank %d\n", 2968c2ecf20Sopenharmony_ci line, i); 2978c2ecf20Sopenharmony_ci continue; 2988c2ecf20Sopenharmony_ci } 2998c2ecf20Sopenharmony_ci irq = map->irq; 3008c2ecf20Sopenharmony_ci raw_spin_unlock(&bank_lock); 3018c2ecf20Sopenharmony_ci generic_handle_irq(irq); 3028c2ecf20Sopenharmony_ci } 3038c2ecf20Sopenharmony_ci } 3048c2ecf20Sopenharmony_ci} 3058c2ecf20Sopenharmony_ci 3068c2ecf20Sopenharmony_cistatic struct irq_chip ipu_irq_chip = { 3078c2ecf20Sopenharmony_ci .name = "ipu_irq", 3088c2ecf20Sopenharmony_ci .irq_ack = ipu_irq_ack, 3098c2ecf20Sopenharmony_ci .irq_mask = ipu_irq_mask, 3108c2ecf20Sopenharmony_ci .irq_unmask = ipu_irq_unmask, 3118c2ecf20Sopenharmony_ci}; 3128c2ecf20Sopenharmony_ci 3138c2ecf20Sopenharmony_ci/* Install the IRQ handler */ 3148c2ecf20Sopenharmony_ciint __init ipu_irq_attach_irq(struct ipu *ipu, struct platform_device *dev) 3158c2ecf20Sopenharmony_ci{ 3168c2ecf20Sopenharmony_ci unsigned int irq, i; 3178c2ecf20Sopenharmony_ci int irq_base = irq_alloc_descs(-1, 0, CONFIG_MX3_IPU_IRQS, 3188c2ecf20Sopenharmony_ci numa_node_id()); 3198c2ecf20Sopenharmony_ci 3208c2ecf20Sopenharmony_ci if (irq_base < 0) 3218c2ecf20Sopenharmony_ci return irq_base; 3228c2ecf20Sopenharmony_ci 3238c2ecf20Sopenharmony_ci for (i = 0; i < IPU_IRQ_NR_BANKS; i++) 3248c2ecf20Sopenharmony_ci irq_bank[i].ipu = ipu; 3258c2ecf20Sopenharmony_ci 3268c2ecf20Sopenharmony_ci for (i = 0; i < CONFIG_MX3_IPU_IRQS; i++) { 3278c2ecf20Sopenharmony_ci int ret; 3288c2ecf20Sopenharmony_ci 3298c2ecf20Sopenharmony_ci irq = irq_base + i; 3308c2ecf20Sopenharmony_ci ret = irq_set_chip(irq, &ipu_irq_chip); 3318c2ecf20Sopenharmony_ci if (ret < 0) 3328c2ecf20Sopenharmony_ci return ret; 3338c2ecf20Sopenharmony_ci ret = irq_set_chip_data(irq, irq_map + i); 3348c2ecf20Sopenharmony_ci if (ret < 0) 3358c2ecf20Sopenharmony_ci return ret; 3368c2ecf20Sopenharmony_ci irq_map[i].ipu = ipu; 3378c2ecf20Sopenharmony_ci irq_map[i].irq = irq; 3388c2ecf20Sopenharmony_ci irq_map[i].source = -EINVAL; 3398c2ecf20Sopenharmony_ci irq_set_handler(irq, handle_level_irq); 3408c2ecf20Sopenharmony_ci irq_clear_status_flags(irq, IRQ_NOREQUEST | IRQ_NOPROBE); 3418c2ecf20Sopenharmony_ci } 3428c2ecf20Sopenharmony_ci 3438c2ecf20Sopenharmony_ci irq_set_chained_handler_and_data(ipu->irq_fn, ipu_irq_handler, ipu); 3448c2ecf20Sopenharmony_ci 3458c2ecf20Sopenharmony_ci irq_set_chained_handler_and_data(ipu->irq_err, ipu_irq_handler, ipu); 3468c2ecf20Sopenharmony_ci 3478c2ecf20Sopenharmony_ci ipu->irq_base = irq_base; 3488c2ecf20Sopenharmony_ci 3498c2ecf20Sopenharmony_ci return 0; 3508c2ecf20Sopenharmony_ci} 3518c2ecf20Sopenharmony_ci 3528c2ecf20Sopenharmony_civoid ipu_irq_detach_irq(struct ipu *ipu, struct platform_device *dev) 3538c2ecf20Sopenharmony_ci{ 3548c2ecf20Sopenharmony_ci unsigned int irq, irq_base; 3558c2ecf20Sopenharmony_ci 3568c2ecf20Sopenharmony_ci irq_base = ipu->irq_base; 3578c2ecf20Sopenharmony_ci 3588c2ecf20Sopenharmony_ci irq_set_chained_handler_and_data(ipu->irq_fn, NULL, NULL); 3598c2ecf20Sopenharmony_ci 3608c2ecf20Sopenharmony_ci irq_set_chained_handler_and_data(ipu->irq_err, NULL, NULL); 3618c2ecf20Sopenharmony_ci 3628c2ecf20Sopenharmony_ci for (irq = irq_base; irq < irq_base + CONFIG_MX3_IPU_IRQS; irq++) { 3638c2ecf20Sopenharmony_ci irq_set_status_flags(irq, IRQ_NOREQUEST); 3648c2ecf20Sopenharmony_ci irq_set_chip(irq, NULL); 3658c2ecf20Sopenharmony_ci irq_set_chip_data(irq, NULL); 3668c2ecf20Sopenharmony_ci } 3678c2ecf20Sopenharmony_ci} 368