18c2ecf20Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0-or-later */
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Copyright(c) 2004 - 2009 Intel Corporation. All rights reserved.
48c2ecf20Sopenharmony_ci */
58c2ecf20Sopenharmony_ci#ifndef _IOAT_REGISTERS_H_
68c2ecf20Sopenharmony_ci#define _IOAT_REGISTERS_H_
78c2ecf20Sopenharmony_ci
88c2ecf20Sopenharmony_ci#define IOAT_PCI_DMACTRL_OFFSET			0x48
98c2ecf20Sopenharmony_ci#define IOAT_PCI_DMACTRL_DMA_EN			0x00000001
108c2ecf20Sopenharmony_ci#define IOAT_PCI_DMACTRL_MSI_EN			0x00000002
118c2ecf20Sopenharmony_ci
128c2ecf20Sopenharmony_ci#define IOAT_PCI_DEVICE_ID_OFFSET		0x02
138c2ecf20Sopenharmony_ci#define IOAT_PCI_DMAUNCERRSTS_OFFSET		0x148
148c2ecf20Sopenharmony_ci#define IOAT_PCI_CHANERR_INT_OFFSET		0x180
158c2ecf20Sopenharmony_ci#define IOAT_PCI_CHANERRMASK_INT_OFFSET		0x184
168c2ecf20Sopenharmony_ci
178c2ecf20Sopenharmony_ci/* PCIe config registers */
188c2ecf20Sopenharmony_ci
198c2ecf20Sopenharmony_ci/* EXPCAPID + N */
208c2ecf20Sopenharmony_ci#define IOAT_DEVCTRL_OFFSET			0x8
218c2ecf20Sopenharmony_ci/* relaxed ordering enable */
228c2ecf20Sopenharmony_ci#define IOAT_DEVCTRL_ROE			0x10
238c2ecf20Sopenharmony_ci
248c2ecf20Sopenharmony_ci/* MMIO Device Registers */
258c2ecf20Sopenharmony_ci#define IOAT_CHANCNT_OFFSET			0x00	/*  8-bit */
268c2ecf20Sopenharmony_ci
278c2ecf20Sopenharmony_ci#define IOAT_XFERCAP_OFFSET			0x01	/*  8-bit */
288c2ecf20Sopenharmony_ci#define IOAT_XFERCAP_4KB			12
298c2ecf20Sopenharmony_ci#define IOAT_XFERCAP_8KB			13
308c2ecf20Sopenharmony_ci#define IOAT_XFERCAP_16KB			14
318c2ecf20Sopenharmony_ci#define IOAT_XFERCAP_32KB			15
328c2ecf20Sopenharmony_ci#define IOAT_XFERCAP_32GB			0
338c2ecf20Sopenharmony_ci
348c2ecf20Sopenharmony_ci#define IOAT_GENCTRL_OFFSET			0x02	/*  8-bit */
358c2ecf20Sopenharmony_ci#define IOAT_GENCTRL_DEBUG_EN			0x01
368c2ecf20Sopenharmony_ci
378c2ecf20Sopenharmony_ci#define IOAT_INTRCTRL_OFFSET			0x03	/*  8-bit */
388c2ecf20Sopenharmony_ci#define IOAT_INTRCTRL_MASTER_INT_EN		0x01	/* Master Interrupt Enable */
398c2ecf20Sopenharmony_ci#define IOAT_INTRCTRL_INT_STATUS		0x02	/* ATTNSTATUS -or- Channel Int */
408c2ecf20Sopenharmony_ci#define IOAT_INTRCTRL_INT			0x04	/* INT_STATUS -and- MASTER_INT_EN */
418c2ecf20Sopenharmony_ci#define IOAT_INTRCTRL_MSIX_VECTOR_CONTROL	0x08	/* Enable all MSI-X vectors */
428c2ecf20Sopenharmony_ci
438c2ecf20Sopenharmony_ci#define IOAT_ATTNSTATUS_OFFSET			0x04	/* Each bit is a channel */
448c2ecf20Sopenharmony_ci
458c2ecf20Sopenharmony_ci#define IOAT_VER_OFFSET				0x08	/*  8-bit */
468c2ecf20Sopenharmony_ci#define IOAT_VER_MAJOR_MASK			0xF0
478c2ecf20Sopenharmony_ci#define IOAT_VER_MINOR_MASK			0x0F
488c2ecf20Sopenharmony_ci#define GET_IOAT_VER_MAJOR(x)			(((x) & IOAT_VER_MAJOR_MASK) >> 4)
498c2ecf20Sopenharmony_ci#define GET_IOAT_VER_MINOR(x)			((x) & IOAT_VER_MINOR_MASK)
508c2ecf20Sopenharmony_ci
518c2ecf20Sopenharmony_ci#define IOAT_PERPORTOFFSET_OFFSET		0x0A	/* 16-bit */
528c2ecf20Sopenharmony_ci
538c2ecf20Sopenharmony_ci#define IOAT_INTRDELAY_OFFSET			0x0C	/* 16-bit */
548c2ecf20Sopenharmony_ci#define IOAT_INTRDELAY_MASK			0x3FFF	/* Interrupt Delay Time */
558c2ecf20Sopenharmony_ci#define IOAT_INTRDELAY_COALESE_SUPPORT		0x8000	/* Interrupt Coalescing Supported */
568c2ecf20Sopenharmony_ci
578c2ecf20Sopenharmony_ci#define IOAT_DEVICE_STATUS_OFFSET		0x0E	/* 16-bit */
588c2ecf20Sopenharmony_ci#define IOAT_DEVICE_STATUS_DEGRADED_MODE	0x0001
598c2ecf20Sopenharmony_ci#define IOAT_DEVICE_MMIO_RESTRICTED		0x0002
608c2ecf20Sopenharmony_ci#define IOAT_DEVICE_MEMORY_BYPASS		0x0004
618c2ecf20Sopenharmony_ci#define IOAT_DEVICE_ADDRESS_REMAPPING		0x0008
628c2ecf20Sopenharmony_ci
638c2ecf20Sopenharmony_ci#define IOAT_DMA_CAP_OFFSET			0x10	/* 32-bit */
648c2ecf20Sopenharmony_ci#define IOAT_CAP_PAGE_BREAK			0x00000001
658c2ecf20Sopenharmony_ci#define IOAT_CAP_CRC				0x00000002
668c2ecf20Sopenharmony_ci#define IOAT_CAP_SKIP_MARKER			0x00000004
678c2ecf20Sopenharmony_ci#define IOAT_CAP_DCA				0x00000010
688c2ecf20Sopenharmony_ci#define IOAT_CAP_CRC_MOVE			0x00000020
698c2ecf20Sopenharmony_ci#define IOAT_CAP_FILL_BLOCK			0x00000040
708c2ecf20Sopenharmony_ci#define IOAT_CAP_APIC				0x00000080
718c2ecf20Sopenharmony_ci#define IOAT_CAP_XOR				0x00000100
728c2ecf20Sopenharmony_ci#define IOAT_CAP_PQ				0x00000200
738c2ecf20Sopenharmony_ci#define IOAT_CAP_DWBES				0x00002000
748c2ecf20Sopenharmony_ci#define IOAT_CAP_RAID16SS			0x00020000
758c2ecf20Sopenharmony_ci#define IOAT_CAP_DPS				0x00800000
768c2ecf20Sopenharmony_ci
778c2ecf20Sopenharmony_ci#define IOAT_PREFETCH_LIMIT_OFFSET		0x4C	/* CHWPREFLMT */
788c2ecf20Sopenharmony_ci
798c2ecf20Sopenharmony_ci#define IOAT_CHANNEL_MMIO_SIZE			0x80	/* Each Channel MMIO space is this size */
808c2ecf20Sopenharmony_ci
818c2ecf20Sopenharmony_ci/* DMA Channel Registers */
828c2ecf20Sopenharmony_ci#define IOAT_CHANCTRL_OFFSET			0x00	/* 16-bit Channel Control Register */
838c2ecf20Sopenharmony_ci#define IOAT_CHANCTRL_CHANNEL_PRIORITY_MASK	0xF000
848c2ecf20Sopenharmony_ci#define IOAT3_CHANCTRL_COMPL_DCA_EN		0x0200
858c2ecf20Sopenharmony_ci#define IOAT_CHANCTRL_CHANNEL_IN_USE		0x0100
868c2ecf20Sopenharmony_ci#define IOAT_CHANCTRL_DESCRIPTOR_ADDR_SNOOP_CONTROL	0x0020
878c2ecf20Sopenharmony_ci#define IOAT_CHANCTRL_ERR_INT_EN		0x0010
888c2ecf20Sopenharmony_ci#define IOAT_CHANCTRL_ANY_ERR_ABORT_EN		0x0008
898c2ecf20Sopenharmony_ci#define IOAT_CHANCTRL_ERR_COMPLETION_EN		0x0004
908c2ecf20Sopenharmony_ci#define IOAT_CHANCTRL_INT_REARM			0x0001
918c2ecf20Sopenharmony_ci#define IOAT_CHANCTRL_RUN			(IOAT_CHANCTRL_INT_REARM |\
928c2ecf20Sopenharmony_ci						 IOAT_CHANCTRL_ERR_INT_EN |\
938c2ecf20Sopenharmony_ci						 IOAT_CHANCTRL_ERR_COMPLETION_EN |\
948c2ecf20Sopenharmony_ci						 IOAT_CHANCTRL_ANY_ERR_ABORT_EN)
958c2ecf20Sopenharmony_ci
968c2ecf20Sopenharmony_ci#define IOAT_DMA_COMP_OFFSET			0x02	/* 16-bit DMA channel compatibility */
978c2ecf20Sopenharmony_ci#define IOAT_DMA_COMP_V1			0x0001	/* Compatibility with DMA version 1 */
988c2ecf20Sopenharmony_ci#define IOAT_DMA_COMP_V2			0x0002	/* Compatibility with DMA version 2 */
998c2ecf20Sopenharmony_ci
1008c2ecf20Sopenharmony_ci#define IOAT_CHANSTS_OFFSET		0x08	/* 64-bit Channel Status Register */
1018c2ecf20Sopenharmony_ci#define IOAT_CHANSTS_COMPLETED_DESCRIPTOR_ADDR	(~0x3fULL)
1028c2ecf20Sopenharmony_ci#define IOAT_CHANSTS_SOFT_ERR			0x10ULL
1038c2ecf20Sopenharmony_ci#define IOAT_CHANSTS_UNAFFILIATED_ERR		0x8ULL
1048c2ecf20Sopenharmony_ci#define IOAT_CHANSTS_STATUS	0x7ULL
1058c2ecf20Sopenharmony_ci#define IOAT_CHANSTS_ACTIVE	0x0
1068c2ecf20Sopenharmony_ci#define IOAT_CHANSTS_DONE	0x1
1078c2ecf20Sopenharmony_ci#define IOAT_CHANSTS_SUSPENDED	0x2
1088c2ecf20Sopenharmony_ci#define IOAT_CHANSTS_HALTED	0x3
1098c2ecf20Sopenharmony_ci
1108c2ecf20Sopenharmony_ci
1118c2ecf20Sopenharmony_ci
1128c2ecf20Sopenharmony_ci#define IOAT_CHAN_DMACOUNT_OFFSET	0x06    /* 16-bit DMA Count register */
1138c2ecf20Sopenharmony_ci
1148c2ecf20Sopenharmony_ci#define IOAT_DCACTRL_OFFSET         0x30   /* 32 bit Direct Cache Access Control Register */
1158c2ecf20Sopenharmony_ci#define IOAT_DCACTRL_CMPL_WRITE_ENABLE 0x10000
1168c2ecf20Sopenharmony_ci#define IOAT_DCACTRL_TARGET_CPU_MASK   0xFFFF /* APIC ID */
1178c2ecf20Sopenharmony_ci
1188c2ecf20Sopenharmony_ci/* CB DCA Memory Space Registers */
1198c2ecf20Sopenharmony_ci#define IOAT_DCAOFFSET_OFFSET       0x14
1208c2ecf20Sopenharmony_ci/* CB_BAR + IOAT_DCAOFFSET value */
1218c2ecf20Sopenharmony_ci#define IOAT_DCA_VER_OFFSET         0x00
1228c2ecf20Sopenharmony_ci#define IOAT_DCA_VER_MAJOR_MASK     0xF0
1238c2ecf20Sopenharmony_ci#define IOAT_DCA_VER_MINOR_MASK     0x0F
1248c2ecf20Sopenharmony_ci
1258c2ecf20Sopenharmony_ci#define IOAT_DCA_COMP_OFFSET        0x02
1268c2ecf20Sopenharmony_ci#define IOAT_DCA_COMP_V1            0x1
1278c2ecf20Sopenharmony_ci
1288c2ecf20Sopenharmony_ci#define IOAT_FSB_CAPABILITY_OFFSET  0x04
1298c2ecf20Sopenharmony_ci#define IOAT_FSB_CAPABILITY_PREFETCH    0x1
1308c2ecf20Sopenharmony_ci
1318c2ecf20Sopenharmony_ci#define IOAT_PCI_CAPABILITY_OFFSET  0x06
1328c2ecf20Sopenharmony_ci#define IOAT_PCI_CAPABILITY_MEMWR   0x1
1338c2ecf20Sopenharmony_ci
1348c2ecf20Sopenharmony_ci#define IOAT_FSB_CAP_ENABLE_OFFSET  0x08
1358c2ecf20Sopenharmony_ci#define IOAT_FSB_CAP_ENABLE_PREFETCH    0x1
1368c2ecf20Sopenharmony_ci
1378c2ecf20Sopenharmony_ci#define IOAT_PCI_CAP_ENABLE_OFFSET  0x0A
1388c2ecf20Sopenharmony_ci#define IOAT_PCI_CAP_ENABLE_MEMWR   0x1
1398c2ecf20Sopenharmony_ci
1408c2ecf20Sopenharmony_ci#define IOAT_APICID_TAG_MAP_OFFSET  0x0C
1418c2ecf20Sopenharmony_ci#define IOAT_APICID_TAG_MAP_TAG0    0x0000000F
1428c2ecf20Sopenharmony_ci#define IOAT_APICID_TAG_MAP_TAG0_SHIFT 0
1438c2ecf20Sopenharmony_ci#define IOAT_APICID_TAG_MAP_TAG1    0x000000F0
1448c2ecf20Sopenharmony_ci#define IOAT_APICID_TAG_MAP_TAG1_SHIFT 4
1458c2ecf20Sopenharmony_ci#define IOAT_APICID_TAG_MAP_TAG2    0x00000F00
1468c2ecf20Sopenharmony_ci#define IOAT_APICID_TAG_MAP_TAG2_SHIFT 8
1478c2ecf20Sopenharmony_ci#define IOAT_APICID_TAG_MAP_TAG3    0x0000F000
1488c2ecf20Sopenharmony_ci#define IOAT_APICID_TAG_MAP_TAG3_SHIFT 12
1498c2ecf20Sopenharmony_ci#define IOAT_APICID_TAG_MAP_TAG4    0x000F0000
1508c2ecf20Sopenharmony_ci#define IOAT_APICID_TAG_MAP_TAG4_SHIFT 16
1518c2ecf20Sopenharmony_ci#define IOAT_APICID_TAG_CB2_VALID   0x8080808080
1528c2ecf20Sopenharmony_ci
1538c2ecf20Sopenharmony_ci#define IOAT_DCA_GREQID_OFFSET      0x10
1548c2ecf20Sopenharmony_ci#define IOAT_DCA_GREQID_SIZE        0x04
1558c2ecf20Sopenharmony_ci#define IOAT_DCA_GREQID_MASK        0xFFFF
1568c2ecf20Sopenharmony_ci#define IOAT_DCA_GREQID_IGNOREFUN   0x10000000
1578c2ecf20Sopenharmony_ci#define IOAT_DCA_GREQID_VALID       0x20000000
1588c2ecf20Sopenharmony_ci#define IOAT_DCA_GREQID_LASTID      0x80000000
1598c2ecf20Sopenharmony_ci
1608c2ecf20Sopenharmony_ci#define IOAT3_CSI_CAPABILITY_OFFSET 0x08
1618c2ecf20Sopenharmony_ci#define IOAT3_CSI_CAPABILITY_PREFETCH    0x1
1628c2ecf20Sopenharmony_ci
1638c2ecf20Sopenharmony_ci#define IOAT3_PCI_CAPABILITY_OFFSET 0x0A
1648c2ecf20Sopenharmony_ci#define IOAT3_PCI_CAPABILITY_MEMWR  0x1
1658c2ecf20Sopenharmony_ci
1668c2ecf20Sopenharmony_ci#define IOAT3_CSI_CONTROL_OFFSET    0x0C
1678c2ecf20Sopenharmony_ci#define IOAT3_CSI_CONTROL_PREFETCH  0x1
1688c2ecf20Sopenharmony_ci
1698c2ecf20Sopenharmony_ci#define IOAT3_PCI_CONTROL_OFFSET    0x0E
1708c2ecf20Sopenharmony_ci#define IOAT3_PCI_CONTROL_MEMWR     0x1
1718c2ecf20Sopenharmony_ci
1728c2ecf20Sopenharmony_ci#define IOAT3_APICID_TAG_MAP_OFFSET 0x10
1738c2ecf20Sopenharmony_ci#define IOAT3_APICID_TAG_MAP_OFFSET_LOW  0x10
1748c2ecf20Sopenharmony_ci#define IOAT3_APICID_TAG_MAP_OFFSET_HIGH 0x14
1758c2ecf20Sopenharmony_ci
1768c2ecf20Sopenharmony_ci#define IOAT3_DCA_GREQID_OFFSET     0x02
1778c2ecf20Sopenharmony_ci
1788c2ecf20Sopenharmony_ci#define IOAT1_CHAINADDR_OFFSET		0x0C	/* 64-bit Descriptor Chain Address Register */
1798c2ecf20Sopenharmony_ci#define IOAT2_CHAINADDR_OFFSET		0x10	/* 64-bit Descriptor Chain Address Register */
1808c2ecf20Sopenharmony_ci#define IOAT_CHAINADDR_OFFSET(ver)		((ver) < IOAT_VER_2_0 \
1818c2ecf20Sopenharmony_ci						? IOAT1_CHAINADDR_OFFSET : IOAT2_CHAINADDR_OFFSET)
1828c2ecf20Sopenharmony_ci#define IOAT1_CHAINADDR_OFFSET_LOW	0x0C
1838c2ecf20Sopenharmony_ci#define IOAT2_CHAINADDR_OFFSET_LOW	0x10
1848c2ecf20Sopenharmony_ci#define IOAT_CHAINADDR_OFFSET_LOW(ver)		((ver) < IOAT_VER_2_0 \
1858c2ecf20Sopenharmony_ci						? IOAT1_CHAINADDR_OFFSET_LOW : IOAT2_CHAINADDR_OFFSET_LOW)
1868c2ecf20Sopenharmony_ci#define IOAT1_CHAINADDR_OFFSET_HIGH	0x10
1878c2ecf20Sopenharmony_ci#define IOAT2_CHAINADDR_OFFSET_HIGH	0x14
1888c2ecf20Sopenharmony_ci#define IOAT_CHAINADDR_OFFSET_HIGH(ver)		((ver) < IOAT_VER_2_0 \
1898c2ecf20Sopenharmony_ci						? IOAT1_CHAINADDR_OFFSET_HIGH : IOAT2_CHAINADDR_OFFSET_HIGH)
1908c2ecf20Sopenharmony_ci
1918c2ecf20Sopenharmony_ci#define IOAT1_CHANCMD_OFFSET		0x14	/*  8-bit DMA Channel Command Register */
1928c2ecf20Sopenharmony_ci#define IOAT2_CHANCMD_OFFSET		0x04	/*  8-bit DMA Channel Command Register */
1938c2ecf20Sopenharmony_ci#define IOAT_CHANCMD_OFFSET(ver)		((ver) < IOAT_VER_2_0 \
1948c2ecf20Sopenharmony_ci						? IOAT1_CHANCMD_OFFSET : IOAT2_CHANCMD_OFFSET)
1958c2ecf20Sopenharmony_ci#define IOAT_CHANCMD_RESET			0x20
1968c2ecf20Sopenharmony_ci#define IOAT_CHANCMD_RESUME			0x10
1978c2ecf20Sopenharmony_ci#define IOAT_CHANCMD_ABORT			0x08
1988c2ecf20Sopenharmony_ci#define IOAT_CHANCMD_SUSPEND			0x04
1998c2ecf20Sopenharmony_ci#define IOAT_CHANCMD_APPEND			0x02
2008c2ecf20Sopenharmony_ci#define IOAT_CHANCMD_START			0x01
2018c2ecf20Sopenharmony_ci
2028c2ecf20Sopenharmony_ci#define IOAT_CHANCMP_OFFSET			0x18	/* 64-bit Channel Completion Address Register */
2038c2ecf20Sopenharmony_ci#define IOAT_CHANCMP_OFFSET_LOW			0x18
2048c2ecf20Sopenharmony_ci#define IOAT_CHANCMP_OFFSET_HIGH		0x1C
2058c2ecf20Sopenharmony_ci
2068c2ecf20Sopenharmony_ci#define IOAT_CDAR_OFFSET			0x20	/* 64-bit Current Descriptor Address Register */
2078c2ecf20Sopenharmony_ci#define IOAT_CDAR_OFFSET_LOW			0x20
2088c2ecf20Sopenharmony_ci#define IOAT_CDAR_OFFSET_HIGH			0x24
2098c2ecf20Sopenharmony_ci
2108c2ecf20Sopenharmony_ci#define IOAT_CHANERR_OFFSET			0x28	/* 32-bit Channel Error Register */
2118c2ecf20Sopenharmony_ci#define IOAT_CHANERR_SRC_ADDR_ERR	0x0001
2128c2ecf20Sopenharmony_ci#define IOAT_CHANERR_DEST_ADDR_ERR	0x0002
2138c2ecf20Sopenharmony_ci#define IOAT_CHANERR_NEXT_ADDR_ERR	0x0004
2148c2ecf20Sopenharmony_ci#define IOAT_CHANERR_NEXT_DESC_ALIGN_ERR	0x0008
2158c2ecf20Sopenharmony_ci#define IOAT_CHANERR_CHAIN_ADDR_VALUE_ERR	0x0010
2168c2ecf20Sopenharmony_ci#define IOAT_CHANERR_CHANCMD_ERR		0x0020
2178c2ecf20Sopenharmony_ci#define IOAT_CHANERR_CHIPSET_UNCORRECTABLE_DATA_INTEGRITY_ERR	0x0040
2188c2ecf20Sopenharmony_ci#define IOAT_CHANERR_DMA_UNCORRECTABLE_DATA_INTEGRITY_ERR	0x0080
2198c2ecf20Sopenharmony_ci#define IOAT_CHANERR_READ_DATA_ERR		0x0100
2208c2ecf20Sopenharmony_ci#define IOAT_CHANERR_WRITE_DATA_ERR		0x0200
2218c2ecf20Sopenharmony_ci#define IOAT_CHANERR_CONTROL_ERR	0x0400
2228c2ecf20Sopenharmony_ci#define IOAT_CHANERR_LENGTH_ERR	0x0800
2238c2ecf20Sopenharmony_ci#define IOAT_CHANERR_COMPLETION_ADDR_ERR	0x1000
2248c2ecf20Sopenharmony_ci#define IOAT_CHANERR_INT_CONFIGURATION_ERR	0x2000
2258c2ecf20Sopenharmony_ci#define IOAT_CHANERR_SOFT_ERR			0x4000
2268c2ecf20Sopenharmony_ci#define IOAT_CHANERR_UNAFFILIATED_ERR		0x8000
2278c2ecf20Sopenharmony_ci#define IOAT_CHANERR_XOR_P_OR_CRC_ERR		0x10000
2288c2ecf20Sopenharmony_ci#define IOAT_CHANERR_XOR_Q_ERR			0x20000
2298c2ecf20Sopenharmony_ci#define IOAT_CHANERR_DESCRIPTOR_COUNT_ERR	0x40000
2308c2ecf20Sopenharmony_ci
2318c2ecf20Sopenharmony_ci#define IOAT_CHANERR_HANDLE_MASK (IOAT_CHANERR_XOR_P_OR_CRC_ERR | IOAT_CHANERR_XOR_Q_ERR)
2328c2ecf20Sopenharmony_ci#define IOAT_CHANERR_RECOVER_MASK (IOAT_CHANERR_READ_DATA_ERR | \
2338c2ecf20Sopenharmony_ci				   IOAT_CHANERR_WRITE_DATA_ERR)
2348c2ecf20Sopenharmony_ci
2358c2ecf20Sopenharmony_ci#define IOAT_CHANERR_MASK_OFFSET		0x2C	/* 32-bit Channel Error Register */
2368c2ecf20Sopenharmony_ci
2378c2ecf20Sopenharmony_ci#define IOAT_CHAN_DRSCTL_OFFSET			0xB6
2388c2ecf20Sopenharmony_ci#define IOAT_CHAN_DRSZ_4KB			0x0000
2398c2ecf20Sopenharmony_ci#define IOAT_CHAN_DRSZ_8KB			0x0001
2408c2ecf20Sopenharmony_ci#define IOAT_CHAN_DRSZ_2MB			0x0009
2418c2ecf20Sopenharmony_ci#define IOAT_CHAN_DRS_EN			0x0100
2428c2ecf20Sopenharmony_ci#define IOAT_CHAN_DRS_AUTOWRAP			0x0200
2438c2ecf20Sopenharmony_ci
2448c2ecf20Sopenharmony_ci#define IOAT_CHAN_LTR_SWSEL_OFFSET		0xBC
2458c2ecf20Sopenharmony_ci#define IOAT_CHAN_LTR_SWSEL_ACTIVE		0x0
2468c2ecf20Sopenharmony_ci#define IOAT_CHAN_LTR_SWSEL_IDLE		0x1
2478c2ecf20Sopenharmony_ci
2488c2ecf20Sopenharmony_ci#define IOAT_CHAN_LTR_ACTIVE_OFFSET		0xC0
2498c2ecf20Sopenharmony_ci#define IOAT_CHAN_LTR_ACTIVE_SNVAL		0x0000	/* 0 us */
2508c2ecf20Sopenharmony_ci#define IOAT_CHAN_LTR_ACTIVE_SNLATSCALE		0x0800	/* 1us scale */
2518c2ecf20Sopenharmony_ci#define IOAT_CHAN_LTR_ACTIVE_SNREQMNT		0x8000	/* snoop req enable */
2528c2ecf20Sopenharmony_ci
2538c2ecf20Sopenharmony_ci#define IOAT_CHAN_LTR_IDLE_OFFSET		0xC4
2548c2ecf20Sopenharmony_ci#define IOAT_CHAN_LTR_IDLE_SNVAL		0x0258	/* 600 us */
2558c2ecf20Sopenharmony_ci#define IOAT_CHAN_LTR_IDLE_SNLATSCALE		0x0800	/* 1us scale */
2568c2ecf20Sopenharmony_ci#define IOAT_CHAN_LTR_IDLE_SNREQMNT		0x8000	/* snoop req enable */
2578c2ecf20Sopenharmony_ci
2588c2ecf20Sopenharmony_ci#endif /* _IOAT_REGISTERS_H_ */
259