18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Intel I/OAT DMA Linux driver
48c2ecf20Sopenharmony_ci * Copyright(c) 2004 - 2015 Intel Corporation.
58c2ecf20Sopenharmony_ci */
68c2ecf20Sopenharmony_ci#include <linux/module.h>
78c2ecf20Sopenharmony_ci#include <linux/pci.h>
88c2ecf20Sopenharmony_ci#include <linux/gfp.h>
98c2ecf20Sopenharmony_ci#include <linux/dmaengine.h>
108c2ecf20Sopenharmony_ci#include <linux/dma-mapping.h>
118c2ecf20Sopenharmony_ci#include <linux/prefetch.h>
128c2ecf20Sopenharmony_ci#include "../dmaengine.h"
138c2ecf20Sopenharmony_ci#include "registers.h"
148c2ecf20Sopenharmony_ci#include "hw.h"
158c2ecf20Sopenharmony_ci#include "dma.h"
168c2ecf20Sopenharmony_ci
178c2ecf20Sopenharmony_ci#define MAX_SCF	256
188c2ecf20Sopenharmony_ci
198c2ecf20Sopenharmony_ci/* provide a lookup table for setting the source address in the base or
208c2ecf20Sopenharmony_ci * extended descriptor of an xor or pq descriptor
218c2ecf20Sopenharmony_ci */
228c2ecf20Sopenharmony_cistatic const u8 xor_idx_to_desc = 0xe0;
238c2ecf20Sopenharmony_cistatic const u8 xor_idx_to_field[] = { 1, 4, 5, 6, 7, 0, 1, 2 };
248c2ecf20Sopenharmony_cistatic const u8 pq_idx_to_desc = 0xf8;
258c2ecf20Sopenharmony_cistatic const u8 pq16_idx_to_desc[] = { 0, 0, 1, 1, 1, 1, 1, 1, 1,
268c2ecf20Sopenharmony_ci				       2, 2, 2, 2, 2, 2, 2 };
278c2ecf20Sopenharmony_cistatic const u8 pq_idx_to_field[] = { 1, 4, 5, 0, 1, 2, 4, 5 };
288c2ecf20Sopenharmony_cistatic const u8 pq16_idx_to_field[] = { 1, 4, 1, 2, 3, 4, 5, 6, 7,
298c2ecf20Sopenharmony_ci					0, 1, 2, 3, 4, 5, 6 };
308c2ecf20Sopenharmony_ci
318c2ecf20Sopenharmony_cistatic void xor_set_src(struct ioat_raw_descriptor *descs[2],
328c2ecf20Sopenharmony_ci			dma_addr_t addr, u32 offset, int idx)
338c2ecf20Sopenharmony_ci{
348c2ecf20Sopenharmony_ci	struct ioat_raw_descriptor *raw = descs[xor_idx_to_desc >> idx & 1];
358c2ecf20Sopenharmony_ci
368c2ecf20Sopenharmony_ci	raw->field[xor_idx_to_field[idx]] = addr + offset;
378c2ecf20Sopenharmony_ci}
388c2ecf20Sopenharmony_ci
398c2ecf20Sopenharmony_cistatic dma_addr_t pq_get_src(struct ioat_raw_descriptor *descs[2], int idx)
408c2ecf20Sopenharmony_ci{
418c2ecf20Sopenharmony_ci	struct ioat_raw_descriptor *raw = descs[pq_idx_to_desc >> idx & 1];
428c2ecf20Sopenharmony_ci
438c2ecf20Sopenharmony_ci	return raw->field[pq_idx_to_field[idx]];
448c2ecf20Sopenharmony_ci}
458c2ecf20Sopenharmony_ci
468c2ecf20Sopenharmony_cistatic dma_addr_t pq16_get_src(struct ioat_raw_descriptor *desc[3], int idx)
478c2ecf20Sopenharmony_ci{
488c2ecf20Sopenharmony_ci	struct ioat_raw_descriptor *raw = desc[pq16_idx_to_desc[idx]];
498c2ecf20Sopenharmony_ci
508c2ecf20Sopenharmony_ci	return raw->field[pq16_idx_to_field[idx]];
518c2ecf20Sopenharmony_ci}
528c2ecf20Sopenharmony_ci
538c2ecf20Sopenharmony_cistatic void pq_set_src(struct ioat_raw_descriptor *descs[2],
548c2ecf20Sopenharmony_ci		       dma_addr_t addr, u32 offset, u8 coef, int idx)
558c2ecf20Sopenharmony_ci{
568c2ecf20Sopenharmony_ci	struct ioat_pq_descriptor *pq = (struct ioat_pq_descriptor *) descs[0];
578c2ecf20Sopenharmony_ci	struct ioat_raw_descriptor *raw = descs[pq_idx_to_desc >> idx & 1];
588c2ecf20Sopenharmony_ci
598c2ecf20Sopenharmony_ci	raw->field[pq_idx_to_field[idx]] = addr + offset;
608c2ecf20Sopenharmony_ci	pq->coef[idx] = coef;
618c2ecf20Sopenharmony_ci}
628c2ecf20Sopenharmony_ci
638c2ecf20Sopenharmony_cistatic void pq16_set_src(struct ioat_raw_descriptor *desc[3],
648c2ecf20Sopenharmony_ci			dma_addr_t addr, u32 offset, u8 coef, unsigned idx)
658c2ecf20Sopenharmony_ci{
668c2ecf20Sopenharmony_ci	struct ioat_pq_descriptor *pq = (struct ioat_pq_descriptor *)desc[0];
678c2ecf20Sopenharmony_ci	struct ioat_pq16a_descriptor *pq16 =
688c2ecf20Sopenharmony_ci		(struct ioat_pq16a_descriptor *)desc[1];
698c2ecf20Sopenharmony_ci	struct ioat_raw_descriptor *raw = desc[pq16_idx_to_desc[idx]];
708c2ecf20Sopenharmony_ci
718c2ecf20Sopenharmony_ci	raw->field[pq16_idx_to_field[idx]] = addr + offset;
728c2ecf20Sopenharmony_ci
738c2ecf20Sopenharmony_ci	if (idx < 8)
748c2ecf20Sopenharmony_ci		pq->coef[idx] = coef;
758c2ecf20Sopenharmony_ci	else
768c2ecf20Sopenharmony_ci		pq16->coef[idx - 8] = coef;
778c2ecf20Sopenharmony_ci}
788c2ecf20Sopenharmony_ci
798c2ecf20Sopenharmony_cistatic struct ioat_sed_ent *
808c2ecf20Sopenharmony_ciioat3_alloc_sed(struct ioatdma_device *ioat_dma, unsigned int hw_pool)
818c2ecf20Sopenharmony_ci{
828c2ecf20Sopenharmony_ci	struct ioat_sed_ent *sed;
838c2ecf20Sopenharmony_ci	gfp_t flags = __GFP_ZERO | GFP_ATOMIC;
848c2ecf20Sopenharmony_ci
858c2ecf20Sopenharmony_ci	sed = kmem_cache_alloc(ioat_sed_cache, flags);
868c2ecf20Sopenharmony_ci	if (!sed)
878c2ecf20Sopenharmony_ci		return NULL;
888c2ecf20Sopenharmony_ci
898c2ecf20Sopenharmony_ci	sed->hw_pool = hw_pool;
908c2ecf20Sopenharmony_ci	sed->hw = dma_pool_alloc(ioat_dma->sed_hw_pool[hw_pool],
918c2ecf20Sopenharmony_ci				 flags, &sed->dma);
928c2ecf20Sopenharmony_ci	if (!sed->hw) {
938c2ecf20Sopenharmony_ci		kmem_cache_free(ioat_sed_cache, sed);
948c2ecf20Sopenharmony_ci		return NULL;
958c2ecf20Sopenharmony_ci	}
968c2ecf20Sopenharmony_ci
978c2ecf20Sopenharmony_ci	return sed;
988c2ecf20Sopenharmony_ci}
998c2ecf20Sopenharmony_ci
1008c2ecf20Sopenharmony_cistruct dma_async_tx_descriptor *
1018c2ecf20Sopenharmony_ciioat_dma_prep_memcpy_lock(struct dma_chan *c, dma_addr_t dma_dest,
1028c2ecf20Sopenharmony_ci			   dma_addr_t dma_src, size_t len, unsigned long flags)
1038c2ecf20Sopenharmony_ci{
1048c2ecf20Sopenharmony_ci	struct ioatdma_chan *ioat_chan = to_ioat_chan(c);
1058c2ecf20Sopenharmony_ci	struct ioat_dma_descriptor *hw;
1068c2ecf20Sopenharmony_ci	struct ioat_ring_ent *desc;
1078c2ecf20Sopenharmony_ci	dma_addr_t dst = dma_dest;
1088c2ecf20Sopenharmony_ci	dma_addr_t src = dma_src;
1098c2ecf20Sopenharmony_ci	size_t total_len = len;
1108c2ecf20Sopenharmony_ci	int num_descs, idx, i;
1118c2ecf20Sopenharmony_ci
1128c2ecf20Sopenharmony_ci	if (test_bit(IOAT_CHAN_DOWN, &ioat_chan->state))
1138c2ecf20Sopenharmony_ci		return NULL;
1148c2ecf20Sopenharmony_ci
1158c2ecf20Sopenharmony_ci	num_descs = ioat_xferlen_to_descs(ioat_chan, len);
1168c2ecf20Sopenharmony_ci	if (likely(num_descs) &&
1178c2ecf20Sopenharmony_ci	    ioat_check_space_lock(ioat_chan, num_descs) == 0)
1188c2ecf20Sopenharmony_ci		idx = ioat_chan->head;
1198c2ecf20Sopenharmony_ci	else
1208c2ecf20Sopenharmony_ci		return NULL;
1218c2ecf20Sopenharmony_ci	i = 0;
1228c2ecf20Sopenharmony_ci	do {
1238c2ecf20Sopenharmony_ci		size_t copy = min_t(size_t, len, 1 << ioat_chan->xfercap_log);
1248c2ecf20Sopenharmony_ci
1258c2ecf20Sopenharmony_ci		desc = ioat_get_ring_ent(ioat_chan, idx + i);
1268c2ecf20Sopenharmony_ci		hw = desc->hw;
1278c2ecf20Sopenharmony_ci
1288c2ecf20Sopenharmony_ci		hw->size = copy;
1298c2ecf20Sopenharmony_ci		hw->ctl = 0;
1308c2ecf20Sopenharmony_ci		hw->src_addr = src;
1318c2ecf20Sopenharmony_ci		hw->dst_addr = dst;
1328c2ecf20Sopenharmony_ci
1338c2ecf20Sopenharmony_ci		len -= copy;
1348c2ecf20Sopenharmony_ci		dst += copy;
1358c2ecf20Sopenharmony_ci		src += copy;
1368c2ecf20Sopenharmony_ci		dump_desc_dbg(ioat_chan, desc);
1378c2ecf20Sopenharmony_ci	} while (++i < num_descs);
1388c2ecf20Sopenharmony_ci
1398c2ecf20Sopenharmony_ci	desc->txd.flags = flags;
1408c2ecf20Sopenharmony_ci	desc->len = total_len;
1418c2ecf20Sopenharmony_ci	hw->ctl_f.int_en = !!(flags & DMA_PREP_INTERRUPT);
1428c2ecf20Sopenharmony_ci	hw->ctl_f.fence = !!(flags & DMA_PREP_FENCE);
1438c2ecf20Sopenharmony_ci	hw->ctl_f.compl_write = 1;
1448c2ecf20Sopenharmony_ci	dump_desc_dbg(ioat_chan, desc);
1458c2ecf20Sopenharmony_ci	/* we leave the channel locked to ensure in order submission */
1468c2ecf20Sopenharmony_ci
1478c2ecf20Sopenharmony_ci	return &desc->txd;
1488c2ecf20Sopenharmony_ci}
1498c2ecf20Sopenharmony_ci
1508c2ecf20Sopenharmony_ci
1518c2ecf20Sopenharmony_cistatic struct dma_async_tx_descriptor *
1528c2ecf20Sopenharmony_ci__ioat_prep_xor_lock(struct dma_chan *c, enum sum_check_flags *result,
1538c2ecf20Sopenharmony_ci		      dma_addr_t dest, dma_addr_t *src, unsigned int src_cnt,
1548c2ecf20Sopenharmony_ci		      size_t len, unsigned long flags)
1558c2ecf20Sopenharmony_ci{
1568c2ecf20Sopenharmony_ci	struct ioatdma_chan *ioat_chan = to_ioat_chan(c);
1578c2ecf20Sopenharmony_ci	struct ioat_ring_ent *compl_desc;
1588c2ecf20Sopenharmony_ci	struct ioat_ring_ent *desc;
1598c2ecf20Sopenharmony_ci	struct ioat_ring_ent *ext;
1608c2ecf20Sopenharmony_ci	size_t total_len = len;
1618c2ecf20Sopenharmony_ci	struct ioat_xor_descriptor *xor;
1628c2ecf20Sopenharmony_ci	struct ioat_xor_ext_descriptor *xor_ex = NULL;
1638c2ecf20Sopenharmony_ci	struct ioat_dma_descriptor *hw;
1648c2ecf20Sopenharmony_ci	int num_descs, with_ext, idx, i;
1658c2ecf20Sopenharmony_ci	u32 offset = 0;
1668c2ecf20Sopenharmony_ci	u8 op = result ? IOAT_OP_XOR_VAL : IOAT_OP_XOR;
1678c2ecf20Sopenharmony_ci
1688c2ecf20Sopenharmony_ci	BUG_ON(src_cnt < 2);
1698c2ecf20Sopenharmony_ci
1708c2ecf20Sopenharmony_ci	num_descs = ioat_xferlen_to_descs(ioat_chan, len);
1718c2ecf20Sopenharmony_ci	/* we need 2x the number of descriptors to cover greater than 5
1728c2ecf20Sopenharmony_ci	 * sources
1738c2ecf20Sopenharmony_ci	 */
1748c2ecf20Sopenharmony_ci	if (src_cnt > 5) {
1758c2ecf20Sopenharmony_ci		with_ext = 1;
1768c2ecf20Sopenharmony_ci		num_descs *= 2;
1778c2ecf20Sopenharmony_ci	} else
1788c2ecf20Sopenharmony_ci		with_ext = 0;
1798c2ecf20Sopenharmony_ci
1808c2ecf20Sopenharmony_ci	/* completion writes from the raid engine may pass completion
1818c2ecf20Sopenharmony_ci	 * writes from the legacy engine, so we need one extra null
1828c2ecf20Sopenharmony_ci	 * (legacy) descriptor to ensure all completion writes arrive in
1838c2ecf20Sopenharmony_ci	 * order.
1848c2ecf20Sopenharmony_ci	 */
1858c2ecf20Sopenharmony_ci	if (likely(num_descs) &&
1868c2ecf20Sopenharmony_ci	    ioat_check_space_lock(ioat_chan, num_descs+1) == 0)
1878c2ecf20Sopenharmony_ci		idx = ioat_chan->head;
1888c2ecf20Sopenharmony_ci	else
1898c2ecf20Sopenharmony_ci		return NULL;
1908c2ecf20Sopenharmony_ci	i = 0;
1918c2ecf20Sopenharmony_ci	do {
1928c2ecf20Sopenharmony_ci		struct ioat_raw_descriptor *descs[2];
1938c2ecf20Sopenharmony_ci		size_t xfer_size = min_t(size_t,
1948c2ecf20Sopenharmony_ci					 len, 1 << ioat_chan->xfercap_log);
1958c2ecf20Sopenharmony_ci		int s;
1968c2ecf20Sopenharmony_ci
1978c2ecf20Sopenharmony_ci		desc = ioat_get_ring_ent(ioat_chan, idx + i);
1988c2ecf20Sopenharmony_ci		xor = desc->xor;
1998c2ecf20Sopenharmony_ci
2008c2ecf20Sopenharmony_ci		/* save a branch by unconditionally retrieving the
2018c2ecf20Sopenharmony_ci		 * extended descriptor xor_set_src() knows to not write
2028c2ecf20Sopenharmony_ci		 * to it in the single descriptor case
2038c2ecf20Sopenharmony_ci		 */
2048c2ecf20Sopenharmony_ci		ext = ioat_get_ring_ent(ioat_chan, idx + i + 1);
2058c2ecf20Sopenharmony_ci		xor_ex = ext->xor_ex;
2068c2ecf20Sopenharmony_ci
2078c2ecf20Sopenharmony_ci		descs[0] = (struct ioat_raw_descriptor *) xor;
2088c2ecf20Sopenharmony_ci		descs[1] = (struct ioat_raw_descriptor *) xor_ex;
2098c2ecf20Sopenharmony_ci		for (s = 0; s < src_cnt; s++)
2108c2ecf20Sopenharmony_ci			xor_set_src(descs, src[s], offset, s);
2118c2ecf20Sopenharmony_ci		xor->size = xfer_size;
2128c2ecf20Sopenharmony_ci		xor->dst_addr = dest + offset;
2138c2ecf20Sopenharmony_ci		xor->ctl = 0;
2148c2ecf20Sopenharmony_ci		xor->ctl_f.op = op;
2158c2ecf20Sopenharmony_ci		xor->ctl_f.src_cnt = src_cnt_to_hw(src_cnt);
2168c2ecf20Sopenharmony_ci
2178c2ecf20Sopenharmony_ci		len -= xfer_size;
2188c2ecf20Sopenharmony_ci		offset += xfer_size;
2198c2ecf20Sopenharmony_ci		dump_desc_dbg(ioat_chan, desc);
2208c2ecf20Sopenharmony_ci	} while ((i += 1 + with_ext) < num_descs);
2218c2ecf20Sopenharmony_ci
2228c2ecf20Sopenharmony_ci	/* last xor descriptor carries the unmap parameters and fence bit */
2238c2ecf20Sopenharmony_ci	desc->txd.flags = flags;
2248c2ecf20Sopenharmony_ci	desc->len = total_len;
2258c2ecf20Sopenharmony_ci	if (result)
2268c2ecf20Sopenharmony_ci		desc->result = result;
2278c2ecf20Sopenharmony_ci	xor->ctl_f.fence = !!(flags & DMA_PREP_FENCE);
2288c2ecf20Sopenharmony_ci
2298c2ecf20Sopenharmony_ci	/* completion descriptor carries interrupt bit */
2308c2ecf20Sopenharmony_ci	compl_desc = ioat_get_ring_ent(ioat_chan, idx + i);
2318c2ecf20Sopenharmony_ci	compl_desc->txd.flags = flags & DMA_PREP_INTERRUPT;
2328c2ecf20Sopenharmony_ci	hw = compl_desc->hw;
2338c2ecf20Sopenharmony_ci	hw->ctl = 0;
2348c2ecf20Sopenharmony_ci	hw->ctl_f.null = 1;
2358c2ecf20Sopenharmony_ci	hw->ctl_f.int_en = !!(flags & DMA_PREP_INTERRUPT);
2368c2ecf20Sopenharmony_ci	hw->ctl_f.compl_write = 1;
2378c2ecf20Sopenharmony_ci	hw->size = NULL_DESC_BUFFER_SIZE;
2388c2ecf20Sopenharmony_ci	dump_desc_dbg(ioat_chan, compl_desc);
2398c2ecf20Sopenharmony_ci
2408c2ecf20Sopenharmony_ci	/* we leave the channel locked to ensure in order submission */
2418c2ecf20Sopenharmony_ci	return &compl_desc->txd;
2428c2ecf20Sopenharmony_ci}
2438c2ecf20Sopenharmony_ci
2448c2ecf20Sopenharmony_cistruct dma_async_tx_descriptor *
2458c2ecf20Sopenharmony_ciioat_prep_xor(struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src,
2468c2ecf20Sopenharmony_ci	       unsigned int src_cnt, size_t len, unsigned long flags)
2478c2ecf20Sopenharmony_ci{
2488c2ecf20Sopenharmony_ci	struct ioatdma_chan *ioat_chan = to_ioat_chan(chan);
2498c2ecf20Sopenharmony_ci
2508c2ecf20Sopenharmony_ci	if (test_bit(IOAT_CHAN_DOWN, &ioat_chan->state))
2518c2ecf20Sopenharmony_ci		return NULL;
2528c2ecf20Sopenharmony_ci
2538c2ecf20Sopenharmony_ci	return __ioat_prep_xor_lock(chan, NULL, dest, src, src_cnt, len, flags);
2548c2ecf20Sopenharmony_ci}
2558c2ecf20Sopenharmony_ci
2568c2ecf20Sopenharmony_cistruct dma_async_tx_descriptor *
2578c2ecf20Sopenharmony_ciioat_prep_xor_val(struct dma_chan *chan, dma_addr_t *src,
2588c2ecf20Sopenharmony_ci		    unsigned int src_cnt, size_t len,
2598c2ecf20Sopenharmony_ci		    enum sum_check_flags *result, unsigned long flags)
2608c2ecf20Sopenharmony_ci{
2618c2ecf20Sopenharmony_ci	struct ioatdma_chan *ioat_chan = to_ioat_chan(chan);
2628c2ecf20Sopenharmony_ci
2638c2ecf20Sopenharmony_ci	if (test_bit(IOAT_CHAN_DOWN, &ioat_chan->state))
2648c2ecf20Sopenharmony_ci		return NULL;
2658c2ecf20Sopenharmony_ci
2668c2ecf20Sopenharmony_ci	/* the cleanup routine only sets bits on validate failure, it
2678c2ecf20Sopenharmony_ci	 * does not clear bits on validate success... so clear it here
2688c2ecf20Sopenharmony_ci	 */
2698c2ecf20Sopenharmony_ci	*result = 0;
2708c2ecf20Sopenharmony_ci
2718c2ecf20Sopenharmony_ci	return __ioat_prep_xor_lock(chan, result, src[0], &src[1],
2728c2ecf20Sopenharmony_ci				     src_cnt - 1, len, flags);
2738c2ecf20Sopenharmony_ci}
2748c2ecf20Sopenharmony_ci
2758c2ecf20Sopenharmony_cistatic void
2768c2ecf20Sopenharmony_cidump_pq_desc_dbg(struct ioatdma_chan *ioat_chan, struct ioat_ring_ent *desc,
2778c2ecf20Sopenharmony_ci		 struct ioat_ring_ent *ext)
2788c2ecf20Sopenharmony_ci{
2798c2ecf20Sopenharmony_ci	struct device *dev = to_dev(ioat_chan);
2808c2ecf20Sopenharmony_ci	struct ioat_pq_descriptor *pq = desc->pq;
2818c2ecf20Sopenharmony_ci	struct ioat_pq_ext_descriptor *pq_ex = ext ? ext->pq_ex : NULL;
2828c2ecf20Sopenharmony_ci	struct ioat_raw_descriptor *descs[] = { (void *) pq, (void *) pq_ex };
2838c2ecf20Sopenharmony_ci	int src_cnt = src_cnt_to_sw(pq->ctl_f.src_cnt);
2848c2ecf20Sopenharmony_ci	int i;
2858c2ecf20Sopenharmony_ci
2868c2ecf20Sopenharmony_ci	dev_dbg(dev, "desc[%d]: (%#llx->%#llx) flags: %#x"
2878c2ecf20Sopenharmony_ci		" sz: %#10.8x ctl: %#x (op: %#x int: %d compl: %d pq: '%s%s'"
2888c2ecf20Sopenharmony_ci		" src_cnt: %d)\n",
2898c2ecf20Sopenharmony_ci		desc_id(desc), (unsigned long long) desc->txd.phys,
2908c2ecf20Sopenharmony_ci		(unsigned long long) (pq_ex ? pq_ex->next : pq->next),
2918c2ecf20Sopenharmony_ci		desc->txd.flags, pq->size, pq->ctl, pq->ctl_f.op,
2928c2ecf20Sopenharmony_ci		pq->ctl_f.int_en, pq->ctl_f.compl_write,
2938c2ecf20Sopenharmony_ci		pq->ctl_f.p_disable ? "" : "p", pq->ctl_f.q_disable ? "" : "q",
2948c2ecf20Sopenharmony_ci		pq->ctl_f.src_cnt);
2958c2ecf20Sopenharmony_ci	for (i = 0; i < src_cnt; i++)
2968c2ecf20Sopenharmony_ci		dev_dbg(dev, "\tsrc[%d]: %#llx coef: %#x\n", i,
2978c2ecf20Sopenharmony_ci			(unsigned long long) pq_get_src(descs, i), pq->coef[i]);
2988c2ecf20Sopenharmony_ci	dev_dbg(dev, "\tP: %#llx\n", pq->p_addr);
2998c2ecf20Sopenharmony_ci	dev_dbg(dev, "\tQ: %#llx\n", pq->q_addr);
3008c2ecf20Sopenharmony_ci	dev_dbg(dev, "\tNEXT: %#llx\n", pq->next);
3018c2ecf20Sopenharmony_ci}
3028c2ecf20Sopenharmony_ci
3038c2ecf20Sopenharmony_cistatic void dump_pq16_desc_dbg(struct ioatdma_chan *ioat_chan,
3048c2ecf20Sopenharmony_ci			       struct ioat_ring_ent *desc)
3058c2ecf20Sopenharmony_ci{
3068c2ecf20Sopenharmony_ci	struct device *dev = to_dev(ioat_chan);
3078c2ecf20Sopenharmony_ci	struct ioat_pq_descriptor *pq = desc->pq;
3088c2ecf20Sopenharmony_ci	struct ioat_raw_descriptor *descs[] = { (void *)pq,
3098c2ecf20Sopenharmony_ci						(void *)pq,
3108c2ecf20Sopenharmony_ci						(void *)pq };
3118c2ecf20Sopenharmony_ci	int src_cnt = src16_cnt_to_sw(pq->ctl_f.src_cnt);
3128c2ecf20Sopenharmony_ci	int i;
3138c2ecf20Sopenharmony_ci
3148c2ecf20Sopenharmony_ci	if (desc->sed) {
3158c2ecf20Sopenharmony_ci		descs[1] = (void *)desc->sed->hw;
3168c2ecf20Sopenharmony_ci		descs[2] = (void *)desc->sed->hw + 64;
3178c2ecf20Sopenharmony_ci	}
3188c2ecf20Sopenharmony_ci
3198c2ecf20Sopenharmony_ci	dev_dbg(dev, "desc[%d]: (%#llx->%#llx) flags: %#x"
3208c2ecf20Sopenharmony_ci		" sz: %#x ctl: %#x (op: %#x int: %d compl: %d pq: '%s%s'"
3218c2ecf20Sopenharmony_ci		" src_cnt: %d)\n",
3228c2ecf20Sopenharmony_ci		desc_id(desc), (unsigned long long) desc->txd.phys,
3238c2ecf20Sopenharmony_ci		(unsigned long long) pq->next,
3248c2ecf20Sopenharmony_ci		desc->txd.flags, pq->size, pq->ctl,
3258c2ecf20Sopenharmony_ci		pq->ctl_f.op, pq->ctl_f.int_en,
3268c2ecf20Sopenharmony_ci		pq->ctl_f.compl_write,
3278c2ecf20Sopenharmony_ci		pq->ctl_f.p_disable ? "" : "p", pq->ctl_f.q_disable ? "" : "q",
3288c2ecf20Sopenharmony_ci		pq->ctl_f.src_cnt);
3298c2ecf20Sopenharmony_ci	for (i = 0; i < src_cnt; i++) {
3308c2ecf20Sopenharmony_ci		dev_dbg(dev, "\tsrc[%d]: %#llx coef: %#x\n", i,
3318c2ecf20Sopenharmony_ci			(unsigned long long) pq16_get_src(descs, i),
3328c2ecf20Sopenharmony_ci			pq->coef[i]);
3338c2ecf20Sopenharmony_ci	}
3348c2ecf20Sopenharmony_ci	dev_dbg(dev, "\tP: %#llx\n", pq->p_addr);
3358c2ecf20Sopenharmony_ci	dev_dbg(dev, "\tQ: %#llx\n", pq->q_addr);
3368c2ecf20Sopenharmony_ci}
3378c2ecf20Sopenharmony_ci
3388c2ecf20Sopenharmony_cistatic struct dma_async_tx_descriptor *
3398c2ecf20Sopenharmony_ci__ioat_prep_pq_lock(struct dma_chan *c, enum sum_check_flags *result,
3408c2ecf20Sopenharmony_ci		     const dma_addr_t *dst, const dma_addr_t *src,
3418c2ecf20Sopenharmony_ci		     unsigned int src_cnt, const unsigned char *scf,
3428c2ecf20Sopenharmony_ci		     size_t len, unsigned long flags)
3438c2ecf20Sopenharmony_ci{
3448c2ecf20Sopenharmony_ci	struct ioatdma_chan *ioat_chan = to_ioat_chan(c);
3458c2ecf20Sopenharmony_ci	struct ioatdma_device *ioat_dma = ioat_chan->ioat_dma;
3468c2ecf20Sopenharmony_ci	struct ioat_ring_ent *compl_desc;
3478c2ecf20Sopenharmony_ci	struct ioat_ring_ent *desc;
3488c2ecf20Sopenharmony_ci	struct ioat_ring_ent *ext;
3498c2ecf20Sopenharmony_ci	size_t total_len = len;
3508c2ecf20Sopenharmony_ci	struct ioat_pq_descriptor *pq;
3518c2ecf20Sopenharmony_ci	struct ioat_pq_ext_descriptor *pq_ex = NULL;
3528c2ecf20Sopenharmony_ci	struct ioat_dma_descriptor *hw;
3538c2ecf20Sopenharmony_ci	u32 offset = 0;
3548c2ecf20Sopenharmony_ci	u8 op = result ? IOAT_OP_PQ_VAL : IOAT_OP_PQ;
3558c2ecf20Sopenharmony_ci	int i, s, idx, with_ext, num_descs;
3568c2ecf20Sopenharmony_ci	int cb32 = (ioat_dma->version < IOAT_VER_3_3) ? 1 : 0;
3578c2ecf20Sopenharmony_ci
3588c2ecf20Sopenharmony_ci	dev_dbg(to_dev(ioat_chan), "%s\n", __func__);
3598c2ecf20Sopenharmony_ci	/* the engine requires at least two sources (we provide
3608c2ecf20Sopenharmony_ci	 * at least 1 implied source in the DMA_PREP_CONTINUE case)
3618c2ecf20Sopenharmony_ci	 */
3628c2ecf20Sopenharmony_ci	BUG_ON(src_cnt + dmaf_continue(flags) < 2);
3638c2ecf20Sopenharmony_ci
3648c2ecf20Sopenharmony_ci	num_descs = ioat_xferlen_to_descs(ioat_chan, len);
3658c2ecf20Sopenharmony_ci	/* we need 2x the number of descriptors to cover greater than 3
3668c2ecf20Sopenharmony_ci	 * sources (we need 1 extra source in the q-only continuation
3678c2ecf20Sopenharmony_ci	 * case and 3 extra sources in the p+q continuation case.
3688c2ecf20Sopenharmony_ci	 */
3698c2ecf20Sopenharmony_ci	if (src_cnt + dmaf_p_disabled_continue(flags) > 3 ||
3708c2ecf20Sopenharmony_ci	    (dmaf_continue(flags) && !dmaf_p_disabled_continue(flags))) {
3718c2ecf20Sopenharmony_ci		with_ext = 1;
3728c2ecf20Sopenharmony_ci		num_descs *= 2;
3738c2ecf20Sopenharmony_ci	} else
3748c2ecf20Sopenharmony_ci		with_ext = 0;
3758c2ecf20Sopenharmony_ci
3768c2ecf20Sopenharmony_ci	/* completion writes from the raid engine may pass completion
3778c2ecf20Sopenharmony_ci	 * writes from the legacy engine, so we need one extra null
3788c2ecf20Sopenharmony_ci	 * (legacy) descriptor to ensure all completion writes arrive in
3798c2ecf20Sopenharmony_ci	 * order.
3808c2ecf20Sopenharmony_ci	 */
3818c2ecf20Sopenharmony_ci	if (likely(num_descs) &&
3828c2ecf20Sopenharmony_ci	    ioat_check_space_lock(ioat_chan, num_descs + cb32) == 0)
3838c2ecf20Sopenharmony_ci		idx = ioat_chan->head;
3848c2ecf20Sopenharmony_ci	else
3858c2ecf20Sopenharmony_ci		return NULL;
3868c2ecf20Sopenharmony_ci	i = 0;
3878c2ecf20Sopenharmony_ci	do {
3888c2ecf20Sopenharmony_ci		struct ioat_raw_descriptor *descs[2];
3898c2ecf20Sopenharmony_ci		size_t xfer_size = min_t(size_t, len,
3908c2ecf20Sopenharmony_ci					 1 << ioat_chan->xfercap_log);
3918c2ecf20Sopenharmony_ci
3928c2ecf20Sopenharmony_ci		desc = ioat_get_ring_ent(ioat_chan, idx + i);
3938c2ecf20Sopenharmony_ci		pq = desc->pq;
3948c2ecf20Sopenharmony_ci
3958c2ecf20Sopenharmony_ci		/* save a branch by unconditionally retrieving the
3968c2ecf20Sopenharmony_ci		 * extended descriptor pq_set_src() knows to not write
3978c2ecf20Sopenharmony_ci		 * to it in the single descriptor case
3988c2ecf20Sopenharmony_ci		 */
3998c2ecf20Sopenharmony_ci		ext = ioat_get_ring_ent(ioat_chan, idx + i + with_ext);
4008c2ecf20Sopenharmony_ci		pq_ex = ext->pq_ex;
4018c2ecf20Sopenharmony_ci
4028c2ecf20Sopenharmony_ci		descs[0] = (struct ioat_raw_descriptor *) pq;
4038c2ecf20Sopenharmony_ci		descs[1] = (struct ioat_raw_descriptor *) pq_ex;
4048c2ecf20Sopenharmony_ci
4058c2ecf20Sopenharmony_ci		for (s = 0; s < src_cnt; s++)
4068c2ecf20Sopenharmony_ci			pq_set_src(descs, src[s], offset, scf[s], s);
4078c2ecf20Sopenharmony_ci
4088c2ecf20Sopenharmony_ci		/* see the comment for dma_maxpq in include/linux/dmaengine.h */
4098c2ecf20Sopenharmony_ci		if (dmaf_p_disabled_continue(flags))
4108c2ecf20Sopenharmony_ci			pq_set_src(descs, dst[1], offset, 1, s++);
4118c2ecf20Sopenharmony_ci		else if (dmaf_continue(flags)) {
4128c2ecf20Sopenharmony_ci			pq_set_src(descs, dst[0], offset, 0, s++);
4138c2ecf20Sopenharmony_ci			pq_set_src(descs, dst[1], offset, 1, s++);
4148c2ecf20Sopenharmony_ci			pq_set_src(descs, dst[1], offset, 0, s++);
4158c2ecf20Sopenharmony_ci		}
4168c2ecf20Sopenharmony_ci		pq->size = xfer_size;
4178c2ecf20Sopenharmony_ci		pq->p_addr = dst[0] + offset;
4188c2ecf20Sopenharmony_ci		pq->q_addr = dst[1] + offset;
4198c2ecf20Sopenharmony_ci		pq->ctl = 0;
4208c2ecf20Sopenharmony_ci		pq->ctl_f.op = op;
4218c2ecf20Sopenharmony_ci		/* we turn on descriptor write back error status */
4228c2ecf20Sopenharmony_ci		if (ioat_dma->cap & IOAT_CAP_DWBES)
4238c2ecf20Sopenharmony_ci			pq->ctl_f.wb_en = result ? 1 : 0;
4248c2ecf20Sopenharmony_ci		pq->ctl_f.src_cnt = src_cnt_to_hw(s);
4258c2ecf20Sopenharmony_ci		pq->ctl_f.p_disable = !!(flags & DMA_PREP_PQ_DISABLE_P);
4268c2ecf20Sopenharmony_ci		pq->ctl_f.q_disable = !!(flags & DMA_PREP_PQ_DISABLE_Q);
4278c2ecf20Sopenharmony_ci
4288c2ecf20Sopenharmony_ci		len -= xfer_size;
4298c2ecf20Sopenharmony_ci		offset += xfer_size;
4308c2ecf20Sopenharmony_ci	} while ((i += 1 + with_ext) < num_descs);
4318c2ecf20Sopenharmony_ci
4328c2ecf20Sopenharmony_ci	/* last pq descriptor carries the unmap parameters and fence bit */
4338c2ecf20Sopenharmony_ci	desc->txd.flags = flags;
4348c2ecf20Sopenharmony_ci	desc->len = total_len;
4358c2ecf20Sopenharmony_ci	if (result)
4368c2ecf20Sopenharmony_ci		desc->result = result;
4378c2ecf20Sopenharmony_ci	pq->ctl_f.fence = !!(flags & DMA_PREP_FENCE);
4388c2ecf20Sopenharmony_ci	dump_pq_desc_dbg(ioat_chan, desc, ext);
4398c2ecf20Sopenharmony_ci
4408c2ecf20Sopenharmony_ci	if (!cb32) {
4418c2ecf20Sopenharmony_ci		pq->ctl_f.int_en = !!(flags & DMA_PREP_INTERRUPT);
4428c2ecf20Sopenharmony_ci		pq->ctl_f.compl_write = 1;
4438c2ecf20Sopenharmony_ci		compl_desc = desc;
4448c2ecf20Sopenharmony_ci	} else {
4458c2ecf20Sopenharmony_ci		/* completion descriptor carries interrupt bit */
4468c2ecf20Sopenharmony_ci		compl_desc = ioat_get_ring_ent(ioat_chan, idx + i);
4478c2ecf20Sopenharmony_ci		compl_desc->txd.flags = flags & DMA_PREP_INTERRUPT;
4488c2ecf20Sopenharmony_ci		hw = compl_desc->hw;
4498c2ecf20Sopenharmony_ci		hw->ctl = 0;
4508c2ecf20Sopenharmony_ci		hw->ctl_f.null = 1;
4518c2ecf20Sopenharmony_ci		hw->ctl_f.int_en = !!(flags & DMA_PREP_INTERRUPT);
4528c2ecf20Sopenharmony_ci		hw->ctl_f.compl_write = 1;
4538c2ecf20Sopenharmony_ci		hw->size = NULL_DESC_BUFFER_SIZE;
4548c2ecf20Sopenharmony_ci		dump_desc_dbg(ioat_chan, compl_desc);
4558c2ecf20Sopenharmony_ci	}
4568c2ecf20Sopenharmony_ci
4578c2ecf20Sopenharmony_ci
4588c2ecf20Sopenharmony_ci	/* we leave the channel locked to ensure in order submission */
4598c2ecf20Sopenharmony_ci	return &compl_desc->txd;
4608c2ecf20Sopenharmony_ci}
4618c2ecf20Sopenharmony_ci
4628c2ecf20Sopenharmony_cistatic struct dma_async_tx_descriptor *
4638c2ecf20Sopenharmony_ci__ioat_prep_pq16_lock(struct dma_chan *c, enum sum_check_flags *result,
4648c2ecf20Sopenharmony_ci		       const dma_addr_t *dst, const dma_addr_t *src,
4658c2ecf20Sopenharmony_ci		       unsigned int src_cnt, const unsigned char *scf,
4668c2ecf20Sopenharmony_ci		       size_t len, unsigned long flags)
4678c2ecf20Sopenharmony_ci{
4688c2ecf20Sopenharmony_ci	struct ioatdma_chan *ioat_chan = to_ioat_chan(c);
4698c2ecf20Sopenharmony_ci	struct ioatdma_device *ioat_dma = ioat_chan->ioat_dma;
4708c2ecf20Sopenharmony_ci	struct ioat_ring_ent *desc;
4718c2ecf20Sopenharmony_ci	size_t total_len = len;
4728c2ecf20Sopenharmony_ci	struct ioat_pq_descriptor *pq;
4738c2ecf20Sopenharmony_ci	u32 offset = 0;
4748c2ecf20Sopenharmony_ci	u8 op;
4758c2ecf20Sopenharmony_ci	int i, s, idx, num_descs;
4768c2ecf20Sopenharmony_ci
4778c2ecf20Sopenharmony_ci	/* this function is only called with 9-16 sources */
4788c2ecf20Sopenharmony_ci	op = result ? IOAT_OP_PQ_VAL_16S : IOAT_OP_PQ_16S;
4798c2ecf20Sopenharmony_ci
4808c2ecf20Sopenharmony_ci	dev_dbg(to_dev(ioat_chan), "%s\n", __func__);
4818c2ecf20Sopenharmony_ci
4828c2ecf20Sopenharmony_ci	num_descs = ioat_xferlen_to_descs(ioat_chan, len);
4838c2ecf20Sopenharmony_ci
4848c2ecf20Sopenharmony_ci	/*
4858c2ecf20Sopenharmony_ci	 * 16 source pq is only available on cb3.3 and has no completion
4868c2ecf20Sopenharmony_ci	 * write hw bug.
4878c2ecf20Sopenharmony_ci	 */
4888c2ecf20Sopenharmony_ci	if (num_descs && ioat_check_space_lock(ioat_chan, num_descs) == 0)
4898c2ecf20Sopenharmony_ci		idx = ioat_chan->head;
4908c2ecf20Sopenharmony_ci	else
4918c2ecf20Sopenharmony_ci		return NULL;
4928c2ecf20Sopenharmony_ci
4938c2ecf20Sopenharmony_ci	i = 0;
4948c2ecf20Sopenharmony_ci
4958c2ecf20Sopenharmony_ci	do {
4968c2ecf20Sopenharmony_ci		struct ioat_raw_descriptor *descs[4];
4978c2ecf20Sopenharmony_ci		size_t xfer_size = min_t(size_t, len,
4988c2ecf20Sopenharmony_ci					 1 << ioat_chan->xfercap_log);
4998c2ecf20Sopenharmony_ci
5008c2ecf20Sopenharmony_ci		desc = ioat_get_ring_ent(ioat_chan, idx + i);
5018c2ecf20Sopenharmony_ci		pq = desc->pq;
5028c2ecf20Sopenharmony_ci
5038c2ecf20Sopenharmony_ci		descs[0] = (struct ioat_raw_descriptor *) pq;
5048c2ecf20Sopenharmony_ci
5058c2ecf20Sopenharmony_ci		desc->sed = ioat3_alloc_sed(ioat_dma, (src_cnt-2) >> 3);
5068c2ecf20Sopenharmony_ci		if (!desc->sed) {
5078c2ecf20Sopenharmony_ci			dev_err(to_dev(ioat_chan),
5088c2ecf20Sopenharmony_ci				"%s: no free sed entries\n", __func__);
5098c2ecf20Sopenharmony_ci			return NULL;
5108c2ecf20Sopenharmony_ci		}
5118c2ecf20Sopenharmony_ci
5128c2ecf20Sopenharmony_ci		pq->sed_addr = desc->sed->dma;
5138c2ecf20Sopenharmony_ci		desc->sed->parent = desc;
5148c2ecf20Sopenharmony_ci
5158c2ecf20Sopenharmony_ci		descs[1] = (struct ioat_raw_descriptor *)desc->sed->hw;
5168c2ecf20Sopenharmony_ci		descs[2] = (void *)descs[1] + 64;
5178c2ecf20Sopenharmony_ci
5188c2ecf20Sopenharmony_ci		for (s = 0; s < src_cnt; s++)
5198c2ecf20Sopenharmony_ci			pq16_set_src(descs, src[s], offset, scf[s], s);
5208c2ecf20Sopenharmony_ci
5218c2ecf20Sopenharmony_ci		/* see the comment for dma_maxpq in include/linux/dmaengine.h */
5228c2ecf20Sopenharmony_ci		if (dmaf_p_disabled_continue(flags))
5238c2ecf20Sopenharmony_ci			pq16_set_src(descs, dst[1], offset, 1, s++);
5248c2ecf20Sopenharmony_ci		else if (dmaf_continue(flags)) {
5258c2ecf20Sopenharmony_ci			pq16_set_src(descs, dst[0], offset, 0, s++);
5268c2ecf20Sopenharmony_ci			pq16_set_src(descs, dst[1], offset, 1, s++);
5278c2ecf20Sopenharmony_ci			pq16_set_src(descs, dst[1], offset, 0, s++);
5288c2ecf20Sopenharmony_ci		}
5298c2ecf20Sopenharmony_ci
5308c2ecf20Sopenharmony_ci		pq->size = xfer_size;
5318c2ecf20Sopenharmony_ci		pq->p_addr = dst[0] + offset;
5328c2ecf20Sopenharmony_ci		pq->q_addr = dst[1] + offset;
5338c2ecf20Sopenharmony_ci		pq->ctl = 0;
5348c2ecf20Sopenharmony_ci		pq->ctl_f.op = op;
5358c2ecf20Sopenharmony_ci		pq->ctl_f.src_cnt = src16_cnt_to_hw(s);
5368c2ecf20Sopenharmony_ci		/* we turn on descriptor write back error status */
5378c2ecf20Sopenharmony_ci		if (ioat_dma->cap & IOAT_CAP_DWBES)
5388c2ecf20Sopenharmony_ci			pq->ctl_f.wb_en = result ? 1 : 0;
5398c2ecf20Sopenharmony_ci		pq->ctl_f.p_disable = !!(flags & DMA_PREP_PQ_DISABLE_P);
5408c2ecf20Sopenharmony_ci		pq->ctl_f.q_disable = !!(flags & DMA_PREP_PQ_DISABLE_Q);
5418c2ecf20Sopenharmony_ci
5428c2ecf20Sopenharmony_ci		len -= xfer_size;
5438c2ecf20Sopenharmony_ci		offset += xfer_size;
5448c2ecf20Sopenharmony_ci	} while (++i < num_descs);
5458c2ecf20Sopenharmony_ci
5468c2ecf20Sopenharmony_ci	/* last pq descriptor carries the unmap parameters and fence bit */
5478c2ecf20Sopenharmony_ci	desc->txd.flags = flags;
5488c2ecf20Sopenharmony_ci	desc->len = total_len;
5498c2ecf20Sopenharmony_ci	if (result)
5508c2ecf20Sopenharmony_ci		desc->result = result;
5518c2ecf20Sopenharmony_ci	pq->ctl_f.fence = !!(flags & DMA_PREP_FENCE);
5528c2ecf20Sopenharmony_ci
5538c2ecf20Sopenharmony_ci	/* with cb3.3 we should be able to do completion w/o a null desc */
5548c2ecf20Sopenharmony_ci	pq->ctl_f.int_en = !!(flags & DMA_PREP_INTERRUPT);
5558c2ecf20Sopenharmony_ci	pq->ctl_f.compl_write = 1;
5568c2ecf20Sopenharmony_ci
5578c2ecf20Sopenharmony_ci	dump_pq16_desc_dbg(ioat_chan, desc);
5588c2ecf20Sopenharmony_ci
5598c2ecf20Sopenharmony_ci	/* we leave the channel locked to ensure in order submission */
5608c2ecf20Sopenharmony_ci	return &desc->txd;
5618c2ecf20Sopenharmony_ci}
5628c2ecf20Sopenharmony_ci
5638c2ecf20Sopenharmony_cistatic int src_cnt_flags(unsigned int src_cnt, unsigned long flags)
5648c2ecf20Sopenharmony_ci{
5658c2ecf20Sopenharmony_ci	if (dmaf_p_disabled_continue(flags))
5668c2ecf20Sopenharmony_ci		return src_cnt + 1;
5678c2ecf20Sopenharmony_ci	else if (dmaf_continue(flags))
5688c2ecf20Sopenharmony_ci		return src_cnt + 3;
5698c2ecf20Sopenharmony_ci	else
5708c2ecf20Sopenharmony_ci		return src_cnt;
5718c2ecf20Sopenharmony_ci}
5728c2ecf20Sopenharmony_ci
5738c2ecf20Sopenharmony_cistruct dma_async_tx_descriptor *
5748c2ecf20Sopenharmony_ciioat_prep_pq(struct dma_chan *chan, dma_addr_t *dst, dma_addr_t *src,
5758c2ecf20Sopenharmony_ci	      unsigned int src_cnt, const unsigned char *scf, size_t len,
5768c2ecf20Sopenharmony_ci	      unsigned long flags)
5778c2ecf20Sopenharmony_ci{
5788c2ecf20Sopenharmony_ci	struct ioatdma_chan *ioat_chan = to_ioat_chan(chan);
5798c2ecf20Sopenharmony_ci
5808c2ecf20Sopenharmony_ci	if (test_bit(IOAT_CHAN_DOWN, &ioat_chan->state))
5818c2ecf20Sopenharmony_ci		return NULL;
5828c2ecf20Sopenharmony_ci
5838c2ecf20Sopenharmony_ci	/* specify valid address for disabled result */
5848c2ecf20Sopenharmony_ci	if (flags & DMA_PREP_PQ_DISABLE_P)
5858c2ecf20Sopenharmony_ci		dst[0] = dst[1];
5868c2ecf20Sopenharmony_ci	if (flags & DMA_PREP_PQ_DISABLE_Q)
5878c2ecf20Sopenharmony_ci		dst[1] = dst[0];
5888c2ecf20Sopenharmony_ci
5898c2ecf20Sopenharmony_ci	/* handle the single source multiply case from the raid6
5908c2ecf20Sopenharmony_ci	 * recovery path
5918c2ecf20Sopenharmony_ci	 */
5928c2ecf20Sopenharmony_ci	if ((flags & DMA_PREP_PQ_DISABLE_P) && src_cnt == 1) {
5938c2ecf20Sopenharmony_ci		dma_addr_t single_source[2];
5948c2ecf20Sopenharmony_ci		unsigned char single_source_coef[2];
5958c2ecf20Sopenharmony_ci
5968c2ecf20Sopenharmony_ci		BUG_ON(flags & DMA_PREP_PQ_DISABLE_Q);
5978c2ecf20Sopenharmony_ci		single_source[0] = src[0];
5988c2ecf20Sopenharmony_ci		single_source[1] = src[0];
5998c2ecf20Sopenharmony_ci		single_source_coef[0] = scf[0];
6008c2ecf20Sopenharmony_ci		single_source_coef[1] = 0;
6018c2ecf20Sopenharmony_ci
6028c2ecf20Sopenharmony_ci		return src_cnt_flags(src_cnt, flags) > 8 ?
6038c2ecf20Sopenharmony_ci			__ioat_prep_pq16_lock(chan, NULL, dst, single_source,
6048c2ecf20Sopenharmony_ci					       2, single_source_coef, len,
6058c2ecf20Sopenharmony_ci					       flags) :
6068c2ecf20Sopenharmony_ci			__ioat_prep_pq_lock(chan, NULL, dst, single_source, 2,
6078c2ecf20Sopenharmony_ci					     single_source_coef, len, flags);
6088c2ecf20Sopenharmony_ci
6098c2ecf20Sopenharmony_ci	} else {
6108c2ecf20Sopenharmony_ci		return src_cnt_flags(src_cnt, flags) > 8 ?
6118c2ecf20Sopenharmony_ci			__ioat_prep_pq16_lock(chan, NULL, dst, src, src_cnt,
6128c2ecf20Sopenharmony_ci					       scf, len, flags) :
6138c2ecf20Sopenharmony_ci			__ioat_prep_pq_lock(chan, NULL, dst, src, src_cnt,
6148c2ecf20Sopenharmony_ci					     scf, len, flags);
6158c2ecf20Sopenharmony_ci	}
6168c2ecf20Sopenharmony_ci}
6178c2ecf20Sopenharmony_ci
6188c2ecf20Sopenharmony_cistruct dma_async_tx_descriptor *
6198c2ecf20Sopenharmony_ciioat_prep_pq_val(struct dma_chan *chan, dma_addr_t *pq, dma_addr_t *src,
6208c2ecf20Sopenharmony_ci		  unsigned int src_cnt, const unsigned char *scf, size_t len,
6218c2ecf20Sopenharmony_ci		  enum sum_check_flags *pqres, unsigned long flags)
6228c2ecf20Sopenharmony_ci{
6238c2ecf20Sopenharmony_ci	struct ioatdma_chan *ioat_chan = to_ioat_chan(chan);
6248c2ecf20Sopenharmony_ci
6258c2ecf20Sopenharmony_ci	if (test_bit(IOAT_CHAN_DOWN, &ioat_chan->state))
6268c2ecf20Sopenharmony_ci		return NULL;
6278c2ecf20Sopenharmony_ci
6288c2ecf20Sopenharmony_ci	/* specify valid address for disabled result */
6298c2ecf20Sopenharmony_ci	if (flags & DMA_PREP_PQ_DISABLE_P)
6308c2ecf20Sopenharmony_ci		pq[0] = pq[1];
6318c2ecf20Sopenharmony_ci	if (flags & DMA_PREP_PQ_DISABLE_Q)
6328c2ecf20Sopenharmony_ci		pq[1] = pq[0];
6338c2ecf20Sopenharmony_ci
6348c2ecf20Sopenharmony_ci	/* the cleanup routine only sets bits on validate failure, it
6358c2ecf20Sopenharmony_ci	 * does not clear bits on validate success... so clear it here
6368c2ecf20Sopenharmony_ci	 */
6378c2ecf20Sopenharmony_ci	*pqres = 0;
6388c2ecf20Sopenharmony_ci
6398c2ecf20Sopenharmony_ci	return src_cnt_flags(src_cnt, flags) > 8 ?
6408c2ecf20Sopenharmony_ci		__ioat_prep_pq16_lock(chan, pqres, pq, src, src_cnt, scf, len,
6418c2ecf20Sopenharmony_ci				       flags) :
6428c2ecf20Sopenharmony_ci		__ioat_prep_pq_lock(chan, pqres, pq, src, src_cnt, scf, len,
6438c2ecf20Sopenharmony_ci				     flags);
6448c2ecf20Sopenharmony_ci}
6458c2ecf20Sopenharmony_ci
6468c2ecf20Sopenharmony_cistruct dma_async_tx_descriptor *
6478c2ecf20Sopenharmony_ciioat_prep_pqxor(struct dma_chan *chan, dma_addr_t dst, dma_addr_t *src,
6488c2ecf20Sopenharmony_ci		 unsigned int src_cnt, size_t len, unsigned long flags)
6498c2ecf20Sopenharmony_ci{
6508c2ecf20Sopenharmony_ci	unsigned char scf[MAX_SCF];
6518c2ecf20Sopenharmony_ci	dma_addr_t pq[2];
6528c2ecf20Sopenharmony_ci	struct ioatdma_chan *ioat_chan = to_ioat_chan(chan);
6538c2ecf20Sopenharmony_ci
6548c2ecf20Sopenharmony_ci	if (test_bit(IOAT_CHAN_DOWN, &ioat_chan->state))
6558c2ecf20Sopenharmony_ci		return NULL;
6568c2ecf20Sopenharmony_ci
6578c2ecf20Sopenharmony_ci	if (src_cnt > MAX_SCF)
6588c2ecf20Sopenharmony_ci		return NULL;
6598c2ecf20Sopenharmony_ci
6608c2ecf20Sopenharmony_ci	memset(scf, 0, src_cnt);
6618c2ecf20Sopenharmony_ci	pq[0] = dst;
6628c2ecf20Sopenharmony_ci	flags |= DMA_PREP_PQ_DISABLE_Q;
6638c2ecf20Sopenharmony_ci	pq[1] = dst; /* specify valid address for disabled result */
6648c2ecf20Sopenharmony_ci
6658c2ecf20Sopenharmony_ci	return src_cnt_flags(src_cnt, flags) > 8 ?
6668c2ecf20Sopenharmony_ci		__ioat_prep_pq16_lock(chan, NULL, pq, src, src_cnt, scf, len,
6678c2ecf20Sopenharmony_ci				       flags) :
6688c2ecf20Sopenharmony_ci		__ioat_prep_pq_lock(chan, NULL, pq, src, src_cnt, scf, len,
6698c2ecf20Sopenharmony_ci				     flags);
6708c2ecf20Sopenharmony_ci}
6718c2ecf20Sopenharmony_ci
6728c2ecf20Sopenharmony_cistruct dma_async_tx_descriptor *
6738c2ecf20Sopenharmony_ciioat_prep_pqxor_val(struct dma_chan *chan, dma_addr_t *src,
6748c2ecf20Sopenharmony_ci		     unsigned int src_cnt, size_t len,
6758c2ecf20Sopenharmony_ci		     enum sum_check_flags *result, unsigned long flags)
6768c2ecf20Sopenharmony_ci{
6778c2ecf20Sopenharmony_ci	unsigned char scf[MAX_SCF];
6788c2ecf20Sopenharmony_ci	dma_addr_t pq[2];
6798c2ecf20Sopenharmony_ci	struct ioatdma_chan *ioat_chan = to_ioat_chan(chan);
6808c2ecf20Sopenharmony_ci
6818c2ecf20Sopenharmony_ci	if (test_bit(IOAT_CHAN_DOWN, &ioat_chan->state))
6828c2ecf20Sopenharmony_ci		return NULL;
6838c2ecf20Sopenharmony_ci
6848c2ecf20Sopenharmony_ci	if (src_cnt > MAX_SCF)
6858c2ecf20Sopenharmony_ci		return NULL;
6868c2ecf20Sopenharmony_ci
6878c2ecf20Sopenharmony_ci	/* the cleanup routine only sets bits on validate failure, it
6888c2ecf20Sopenharmony_ci	 * does not clear bits on validate success... so clear it here
6898c2ecf20Sopenharmony_ci	 */
6908c2ecf20Sopenharmony_ci	*result = 0;
6918c2ecf20Sopenharmony_ci
6928c2ecf20Sopenharmony_ci	memset(scf, 0, src_cnt);
6938c2ecf20Sopenharmony_ci	pq[0] = src[0];
6948c2ecf20Sopenharmony_ci	flags |= DMA_PREP_PQ_DISABLE_Q;
6958c2ecf20Sopenharmony_ci	pq[1] = pq[0]; /* specify valid address for disabled result */
6968c2ecf20Sopenharmony_ci
6978c2ecf20Sopenharmony_ci	return src_cnt_flags(src_cnt, flags) > 8 ?
6988c2ecf20Sopenharmony_ci		__ioat_prep_pq16_lock(chan, result, pq, &src[1], src_cnt - 1,
6998c2ecf20Sopenharmony_ci				       scf, len, flags) :
7008c2ecf20Sopenharmony_ci		__ioat_prep_pq_lock(chan, result, pq, &src[1], src_cnt - 1,
7018c2ecf20Sopenharmony_ci				     scf, len, flags);
7028c2ecf20Sopenharmony_ci}
7038c2ecf20Sopenharmony_ci
7048c2ecf20Sopenharmony_cistruct dma_async_tx_descriptor *
7058c2ecf20Sopenharmony_ciioat_prep_interrupt_lock(struct dma_chan *c, unsigned long flags)
7068c2ecf20Sopenharmony_ci{
7078c2ecf20Sopenharmony_ci	struct ioatdma_chan *ioat_chan = to_ioat_chan(c);
7088c2ecf20Sopenharmony_ci	struct ioat_ring_ent *desc;
7098c2ecf20Sopenharmony_ci	struct ioat_dma_descriptor *hw;
7108c2ecf20Sopenharmony_ci
7118c2ecf20Sopenharmony_ci	if (test_bit(IOAT_CHAN_DOWN, &ioat_chan->state))
7128c2ecf20Sopenharmony_ci		return NULL;
7138c2ecf20Sopenharmony_ci
7148c2ecf20Sopenharmony_ci	if (ioat_check_space_lock(ioat_chan, 1) == 0)
7158c2ecf20Sopenharmony_ci		desc = ioat_get_ring_ent(ioat_chan, ioat_chan->head);
7168c2ecf20Sopenharmony_ci	else
7178c2ecf20Sopenharmony_ci		return NULL;
7188c2ecf20Sopenharmony_ci
7198c2ecf20Sopenharmony_ci	hw = desc->hw;
7208c2ecf20Sopenharmony_ci	hw->ctl = 0;
7218c2ecf20Sopenharmony_ci	hw->ctl_f.null = 1;
7228c2ecf20Sopenharmony_ci	hw->ctl_f.int_en = 1;
7238c2ecf20Sopenharmony_ci	hw->ctl_f.fence = !!(flags & DMA_PREP_FENCE);
7248c2ecf20Sopenharmony_ci	hw->ctl_f.compl_write = 1;
7258c2ecf20Sopenharmony_ci	hw->size = NULL_DESC_BUFFER_SIZE;
7268c2ecf20Sopenharmony_ci	hw->src_addr = 0;
7278c2ecf20Sopenharmony_ci	hw->dst_addr = 0;
7288c2ecf20Sopenharmony_ci
7298c2ecf20Sopenharmony_ci	desc->txd.flags = flags;
7308c2ecf20Sopenharmony_ci	desc->len = 1;
7318c2ecf20Sopenharmony_ci
7328c2ecf20Sopenharmony_ci	dump_desc_dbg(ioat_chan, desc);
7338c2ecf20Sopenharmony_ci
7348c2ecf20Sopenharmony_ci	/* we leave the channel locked to ensure in order submission */
7358c2ecf20Sopenharmony_ci	return &desc->txd;
7368c2ecf20Sopenharmony_ci}
7378c2ecf20Sopenharmony_ci
738