18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * PCI driver for the High Speed UART DMA
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * Copyright (C) 2015 Intel Corporation
68c2ecf20Sopenharmony_ci * Author: Andy Shevchenko <andriy.shevchenko@linux.intel.com>
78c2ecf20Sopenharmony_ci *
88c2ecf20Sopenharmony_ci * Partially based on the bits found in drivers/tty/serial/mfd.c.
98c2ecf20Sopenharmony_ci */
108c2ecf20Sopenharmony_ci
118c2ecf20Sopenharmony_ci#include <linux/bitops.h>
128c2ecf20Sopenharmony_ci#include <linux/device.h>
138c2ecf20Sopenharmony_ci#include <linux/module.h>
148c2ecf20Sopenharmony_ci#include <linux/pci.h>
158c2ecf20Sopenharmony_ci
168c2ecf20Sopenharmony_ci#include "hsu.h"
178c2ecf20Sopenharmony_ci
188c2ecf20Sopenharmony_ci#define HSU_PCI_DMASR		0x00
198c2ecf20Sopenharmony_ci#define HSU_PCI_DMAISR		0x04
208c2ecf20Sopenharmony_ci
218c2ecf20Sopenharmony_ci#define HSU_PCI_CHAN_OFFSET	0x100
228c2ecf20Sopenharmony_ci
238c2ecf20Sopenharmony_ci#define PCI_DEVICE_ID_INTEL_MFLD_HSU_DMA	0x081e
248c2ecf20Sopenharmony_ci#define PCI_DEVICE_ID_INTEL_MRFLD_HSU_DMA	0x1192
258c2ecf20Sopenharmony_ci
268c2ecf20Sopenharmony_cistatic irqreturn_t hsu_pci_irq(int irq, void *dev)
278c2ecf20Sopenharmony_ci{
288c2ecf20Sopenharmony_ci	struct hsu_dma_chip *chip = dev;
298c2ecf20Sopenharmony_ci	u32 dmaisr;
308c2ecf20Sopenharmony_ci	u32 status;
318c2ecf20Sopenharmony_ci	unsigned short i;
328c2ecf20Sopenharmony_ci	int ret = 0;
338c2ecf20Sopenharmony_ci	int err;
348c2ecf20Sopenharmony_ci
358c2ecf20Sopenharmony_ci	dmaisr = readl(chip->regs + HSU_PCI_DMAISR);
368c2ecf20Sopenharmony_ci	for (i = 0; i < chip->hsu->nr_channels; i++) {
378c2ecf20Sopenharmony_ci		if (dmaisr & 0x1) {
388c2ecf20Sopenharmony_ci			err = hsu_dma_get_status(chip, i, &status);
398c2ecf20Sopenharmony_ci			if (err > 0)
408c2ecf20Sopenharmony_ci				ret |= 1;
418c2ecf20Sopenharmony_ci			else if (err == 0)
428c2ecf20Sopenharmony_ci				ret |= hsu_dma_do_irq(chip, i, status);
438c2ecf20Sopenharmony_ci		}
448c2ecf20Sopenharmony_ci		dmaisr >>= 1;
458c2ecf20Sopenharmony_ci	}
468c2ecf20Sopenharmony_ci
478c2ecf20Sopenharmony_ci	return IRQ_RETVAL(ret);
488c2ecf20Sopenharmony_ci}
498c2ecf20Sopenharmony_ci
508c2ecf20Sopenharmony_cistatic int hsu_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id)
518c2ecf20Sopenharmony_ci{
528c2ecf20Sopenharmony_ci	struct hsu_dma_chip *chip;
538c2ecf20Sopenharmony_ci	int ret;
548c2ecf20Sopenharmony_ci
558c2ecf20Sopenharmony_ci	ret = pcim_enable_device(pdev);
568c2ecf20Sopenharmony_ci	if (ret)
578c2ecf20Sopenharmony_ci		return ret;
588c2ecf20Sopenharmony_ci
598c2ecf20Sopenharmony_ci	ret = pcim_iomap_regions(pdev, BIT(0), pci_name(pdev));
608c2ecf20Sopenharmony_ci	if (ret) {
618c2ecf20Sopenharmony_ci		dev_err(&pdev->dev, "I/O memory remapping failed\n");
628c2ecf20Sopenharmony_ci		return ret;
638c2ecf20Sopenharmony_ci	}
648c2ecf20Sopenharmony_ci
658c2ecf20Sopenharmony_ci	pci_set_master(pdev);
668c2ecf20Sopenharmony_ci	pci_try_set_mwi(pdev);
678c2ecf20Sopenharmony_ci
688c2ecf20Sopenharmony_ci	ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
698c2ecf20Sopenharmony_ci	if (ret)
708c2ecf20Sopenharmony_ci		return ret;
718c2ecf20Sopenharmony_ci
728c2ecf20Sopenharmony_ci	ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
738c2ecf20Sopenharmony_ci	if (ret)
748c2ecf20Sopenharmony_ci		return ret;
758c2ecf20Sopenharmony_ci
768c2ecf20Sopenharmony_ci	chip = devm_kzalloc(&pdev->dev, sizeof(*chip), GFP_KERNEL);
778c2ecf20Sopenharmony_ci	if (!chip)
788c2ecf20Sopenharmony_ci		return -ENOMEM;
798c2ecf20Sopenharmony_ci
808c2ecf20Sopenharmony_ci	ret = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
818c2ecf20Sopenharmony_ci	if (ret < 0)
828c2ecf20Sopenharmony_ci		return ret;
838c2ecf20Sopenharmony_ci
848c2ecf20Sopenharmony_ci	chip->dev = &pdev->dev;
858c2ecf20Sopenharmony_ci	chip->regs = pcim_iomap_table(pdev)[0];
868c2ecf20Sopenharmony_ci	chip->length = pci_resource_len(pdev, 0);
878c2ecf20Sopenharmony_ci	chip->offset = HSU_PCI_CHAN_OFFSET;
888c2ecf20Sopenharmony_ci	chip->irq = pci_irq_vector(pdev, 0);
898c2ecf20Sopenharmony_ci
908c2ecf20Sopenharmony_ci	ret = hsu_dma_probe(chip);
918c2ecf20Sopenharmony_ci	if (ret)
928c2ecf20Sopenharmony_ci		return ret;
938c2ecf20Sopenharmony_ci
948c2ecf20Sopenharmony_ci	ret = request_irq(chip->irq, hsu_pci_irq, 0, "hsu_dma_pci", chip);
958c2ecf20Sopenharmony_ci	if (ret)
968c2ecf20Sopenharmony_ci		goto err_register_irq;
978c2ecf20Sopenharmony_ci
988c2ecf20Sopenharmony_ci	/*
998c2ecf20Sopenharmony_ci	 * On Intel Tangier B0 and Anniedale the interrupt line, disregarding
1008c2ecf20Sopenharmony_ci	 * to have different numbers, is shared between HSU DMA and UART IPs.
1018c2ecf20Sopenharmony_ci	 * Thus on such SoCs we are expecting that IRQ handler is called in
1028c2ecf20Sopenharmony_ci	 * UART driver only. Instead of handling the spurious interrupt
1038c2ecf20Sopenharmony_ci	 * from HSU DMA here and waste CPU time and delay HSU UART interrupt
1048c2ecf20Sopenharmony_ci	 * handling, disable the interrupt entirely.
1058c2ecf20Sopenharmony_ci	 */
1068c2ecf20Sopenharmony_ci	if (pdev->device == PCI_DEVICE_ID_INTEL_MRFLD_HSU_DMA)
1078c2ecf20Sopenharmony_ci		disable_irq_nosync(chip->irq);
1088c2ecf20Sopenharmony_ci
1098c2ecf20Sopenharmony_ci	pci_set_drvdata(pdev, chip);
1108c2ecf20Sopenharmony_ci
1118c2ecf20Sopenharmony_ci	return 0;
1128c2ecf20Sopenharmony_ci
1138c2ecf20Sopenharmony_cierr_register_irq:
1148c2ecf20Sopenharmony_ci	hsu_dma_remove(chip);
1158c2ecf20Sopenharmony_ci	return ret;
1168c2ecf20Sopenharmony_ci}
1178c2ecf20Sopenharmony_ci
1188c2ecf20Sopenharmony_cistatic void hsu_pci_remove(struct pci_dev *pdev)
1198c2ecf20Sopenharmony_ci{
1208c2ecf20Sopenharmony_ci	struct hsu_dma_chip *chip = pci_get_drvdata(pdev);
1218c2ecf20Sopenharmony_ci
1228c2ecf20Sopenharmony_ci	free_irq(chip->irq, chip);
1238c2ecf20Sopenharmony_ci	hsu_dma_remove(chip);
1248c2ecf20Sopenharmony_ci}
1258c2ecf20Sopenharmony_ci
1268c2ecf20Sopenharmony_cistatic const struct pci_device_id hsu_pci_id_table[] = {
1278c2ecf20Sopenharmony_ci	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_MFLD_HSU_DMA), 0 },
1288c2ecf20Sopenharmony_ci	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_MRFLD_HSU_DMA), 0 },
1298c2ecf20Sopenharmony_ci	{ }
1308c2ecf20Sopenharmony_ci};
1318c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(pci, hsu_pci_id_table);
1328c2ecf20Sopenharmony_ci
1338c2ecf20Sopenharmony_cistatic struct pci_driver hsu_pci_driver = {
1348c2ecf20Sopenharmony_ci	.name		= "hsu_dma_pci",
1358c2ecf20Sopenharmony_ci	.id_table	= hsu_pci_id_table,
1368c2ecf20Sopenharmony_ci	.probe		= hsu_pci_probe,
1378c2ecf20Sopenharmony_ci	.remove		= hsu_pci_remove,
1388c2ecf20Sopenharmony_ci};
1398c2ecf20Sopenharmony_ci
1408c2ecf20Sopenharmony_cimodule_pci_driver(hsu_pci_driver);
1418c2ecf20Sopenharmony_ci
1428c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2");
1438c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("High Speed UART DMA PCI driver");
1448c2ecf20Sopenharmony_ciMODULE_AUTHOR("Andy Shevchenko <andriy.shevchenko@linux.intel.com>");
145