18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 28c2ecf20Sopenharmony_ci#include <linux/delay.h> 38c2ecf20Sopenharmony_ci 48c2ecf20Sopenharmony_ci#include "nitrox_dev.h" 58c2ecf20Sopenharmony_ci#include "nitrox_csr.h" 68c2ecf20Sopenharmony_ci 78c2ecf20Sopenharmony_ci#define PLL_REF_CLK 50 88c2ecf20Sopenharmony_ci#define MAX_CSR_RETRIES 10 98c2ecf20Sopenharmony_ci 108c2ecf20Sopenharmony_ci/** 118c2ecf20Sopenharmony_ci * emu_enable_cores - Enable EMU cluster cores. 128c2ecf20Sopenharmony_ci * @ndev: NITROX device 138c2ecf20Sopenharmony_ci */ 148c2ecf20Sopenharmony_cistatic void emu_enable_cores(struct nitrox_device *ndev) 158c2ecf20Sopenharmony_ci{ 168c2ecf20Sopenharmony_ci union emu_se_enable emu_se; 178c2ecf20Sopenharmony_ci union emu_ae_enable emu_ae; 188c2ecf20Sopenharmony_ci int i; 198c2ecf20Sopenharmony_ci 208c2ecf20Sopenharmony_ci /* AE cores 20 per cluster */ 218c2ecf20Sopenharmony_ci emu_ae.value = 0; 228c2ecf20Sopenharmony_ci emu_ae.s.enable = 0xfffff; 238c2ecf20Sopenharmony_ci 248c2ecf20Sopenharmony_ci /* SE cores 16 per cluster */ 258c2ecf20Sopenharmony_ci emu_se.value = 0; 268c2ecf20Sopenharmony_ci emu_se.s.enable = 0xffff; 278c2ecf20Sopenharmony_ci 288c2ecf20Sopenharmony_ci /* enable per cluster cores */ 298c2ecf20Sopenharmony_ci for (i = 0; i < NR_CLUSTERS; i++) { 308c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, EMU_AE_ENABLEX(i), emu_ae.value); 318c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, EMU_SE_ENABLEX(i), emu_se.value); 328c2ecf20Sopenharmony_ci } 338c2ecf20Sopenharmony_ci} 348c2ecf20Sopenharmony_ci 358c2ecf20Sopenharmony_ci/** 368c2ecf20Sopenharmony_ci * nitrox_config_emu_unit - configure EMU unit. 378c2ecf20Sopenharmony_ci * @ndev: NITROX device 388c2ecf20Sopenharmony_ci */ 398c2ecf20Sopenharmony_civoid nitrox_config_emu_unit(struct nitrox_device *ndev) 408c2ecf20Sopenharmony_ci{ 418c2ecf20Sopenharmony_ci union emu_wd_int_ena_w1s emu_wd_int; 428c2ecf20Sopenharmony_ci union emu_ge_int_ena_w1s emu_ge_int; 438c2ecf20Sopenharmony_ci u64 offset; 448c2ecf20Sopenharmony_ci int i; 458c2ecf20Sopenharmony_ci 468c2ecf20Sopenharmony_ci /* enable cores */ 478c2ecf20Sopenharmony_ci emu_enable_cores(ndev); 488c2ecf20Sopenharmony_ci 498c2ecf20Sopenharmony_ci /* enable general error and watch dog interrupts */ 508c2ecf20Sopenharmony_ci emu_ge_int.value = 0; 518c2ecf20Sopenharmony_ci emu_ge_int.s.se_ge = 0xffff; 528c2ecf20Sopenharmony_ci emu_ge_int.s.ae_ge = 0xfffff; 538c2ecf20Sopenharmony_ci emu_wd_int.value = 0; 548c2ecf20Sopenharmony_ci emu_wd_int.s.se_wd = 1; 558c2ecf20Sopenharmony_ci 568c2ecf20Sopenharmony_ci for (i = 0; i < NR_CLUSTERS; i++) { 578c2ecf20Sopenharmony_ci offset = EMU_WD_INT_ENA_W1SX(i); 588c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, offset, emu_wd_int.value); 598c2ecf20Sopenharmony_ci offset = EMU_GE_INT_ENA_W1SX(i); 608c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, offset, emu_ge_int.value); 618c2ecf20Sopenharmony_ci } 628c2ecf20Sopenharmony_ci} 638c2ecf20Sopenharmony_ci 648c2ecf20Sopenharmony_cistatic void reset_pkt_input_ring(struct nitrox_device *ndev, int ring) 658c2ecf20Sopenharmony_ci{ 668c2ecf20Sopenharmony_ci union nps_pkt_in_instr_ctl pkt_in_ctl; 678c2ecf20Sopenharmony_ci union nps_pkt_in_done_cnts pkt_in_cnts; 688c2ecf20Sopenharmony_ci int max_retries = MAX_CSR_RETRIES; 698c2ecf20Sopenharmony_ci u64 offset; 708c2ecf20Sopenharmony_ci 718c2ecf20Sopenharmony_ci /* step 1: disable the ring, clear enable bit */ 728c2ecf20Sopenharmony_ci offset = NPS_PKT_IN_INSTR_CTLX(ring); 738c2ecf20Sopenharmony_ci pkt_in_ctl.value = nitrox_read_csr(ndev, offset); 748c2ecf20Sopenharmony_ci pkt_in_ctl.s.enb = 0; 758c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, offset, pkt_in_ctl.value); 768c2ecf20Sopenharmony_ci 778c2ecf20Sopenharmony_ci /* step 2: wait to clear [ENB] */ 788c2ecf20Sopenharmony_ci usleep_range(100, 150); 798c2ecf20Sopenharmony_ci do { 808c2ecf20Sopenharmony_ci pkt_in_ctl.value = nitrox_read_csr(ndev, offset); 818c2ecf20Sopenharmony_ci if (!pkt_in_ctl.s.enb) 828c2ecf20Sopenharmony_ci break; 838c2ecf20Sopenharmony_ci udelay(50); 848c2ecf20Sopenharmony_ci } while (max_retries--); 858c2ecf20Sopenharmony_ci 868c2ecf20Sopenharmony_ci /* step 3: clear done counts */ 878c2ecf20Sopenharmony_ci offset = NPS_PKT_IN_DONE_CNTSX(ring); 888c2ecf20Sopenharmony_ci pkt_in_cnts.value = nitrox_read_csr(ndev, offset); 898c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, offset, pkt_in_cnts.value); 908c2ecf20Sopenharmony_ci usleep_range(50, 100); 918c2ecf20Sopenharmony_ci} 928c2ecf20Sopenharmony_ci 938c2ecf20Sopenharmony_civoid enable_pkt_input_ring(struct nitrox_device *ndev, int ring) 948c2ecf20Sopenharmony_ci{ 958c2ecf20Sopenharmony_ci union nps_pkt_in_instr_ctl pkt_in_ctl; 968c2ecf20Sopenharmony_ci int max_retries = MAX_CSR_RETRIES; 978c2ecf20Sopenharmony_ci u64 offset; 988c2ecf20Sopenharmony_ci 998c2ecf20Sopenharmony_ci /* 64-byte instruction size */ 1008c2ecf20Sopenharmony_ci offset = NPS_PKT_IN_INSTR_CTLX(ring); 1018c2ecf20Sopenharmony_ci pkt_in_ctl.value = nitrox_read_csr(ndev, offset); 1028c2ecf20Sopenharmony_ci pkt_in_ctl.s.is64b = 1; 1038c2ecf20Sopenharmony_ci pkt_in_ctl.s.enb = 1; 1048c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, offset, pkt_in_ctl.value); 1058c2ecf20Sopenharmony_ci 1068c2ecf20Sopenharmony_ci /* wait for set [ENB] */ 1078c2ecf20Sopenharmony_ci do { 1088c2ecf20Sopenharmony_ci pkt_in_ctl.value = nitrox_read_csr(ndev, offset); 1098c2ecf20Sopenharmony_ci if (pkt_in_ctl.s.enb) 1108c2ecf20Sopenharmony_ci break; 1118c2ecf20Sopenharmony_ci udelay(50); 1128c2ecf20Sopenharmony_ci } while (max_retries--); 1138c2ecf20Sopenharmony_ci} 1148c2ecf20Sopenharmony_ci 1158c2ecf20Sopenharmony_ci/** 1168c2ecf20Sopenharmony_ci * nitrox_config_pkt_input_rings - configure Packet Input Rings 1178c2ecf20Sopenharmony_ci * @ndev: NITROX device 1188c2ecf20Sopenharmony_ci */ 1198c2ecf20Sopenharmony_civoid nitrox_config_pkt_input_rings(struct nitrox_device *ndev) 1208c2ecf20Sopenharmony_ci{ 1218c2ecf20Sopenharmony_ci int i; 1228c2ecf20Sopenharmony_ci 1238c2ecf20Sopenharmony_ci for (i = 0; i < ndev->nr_queues; i++) { 1248c2ecf20Sopenharmony_ci struct nitrox_cmdq *cmdq = &ndev->pkt_inq[i]; 1258c2ecf20Sopenharmony_ci union nps_pkt_in_instr_rsize pkt_in_rsize; 1268c2ecf20Sopenharmony_ci union nps_pkt_in_instr_baoff_dbell pkt_in_dbell; 1278c2ecf20Sopenharmony_ci u64 offset; 1288c2ecf20Sopenharmony_ci 1298c2ecf20Sopenharmony_ci reset_pkt_input_ring(ndev, i); 1308c2ecf20Sopenharmony_ci 1318c2ecf20Sopenharmony_ci /** 1328c2ecf20Sopenharmony_ci * step 4: 1338c2ecf20Sopenharmony_ci * configure ring base address 16-byte aligned, 1348c2ecf20Sopenharmony_ci * size and interrupt threshold. 1358c2ecf20Sopenharmony_ci */ 1368c2ecf20Sopenharmony_ci offset = NPS_PKT_IN_INSTR_BADDRX(i); 1378c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, offset, cmdq->dma); 1388c2ecf20Sopenharmony_ci 1398c2ecf20Sopenharmony_ci /* configure ring size */ 1408c2ecf20Sopenharmony_ci offset = NPS_PKT_IN_INSTR_RSIZEX(i); 1418c2ecf20Sopenharmony_ci pkt_in_rsize.value = 0; 1428c2ecf20Sopenharmony_ci pkt_in_rsize.s.rsize = ndev->qlen; 1438c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, offset, pkt_in_rsize.value); 1448c2ecf20Sopenharmony_ci 1458c2ecf20Sopenharmony_ci /* set high threshold for pkt input ring interrupts */ 1468c2ecf20Sopenharmony_ci offset = NPS_PKT_IN_INT_LEVELSX(i); 1478c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, offset, 0xffffffff); 1488c2ecf20Sopenharmony_ci 1498c2ecf20Sopenharmony_ci /* step 5: clear off door bell counts */ 1508c2ecf20Sopenharmony_ci offset = NPS_PKT_IN_INSTR_BAOFF_DBELLX(i); 1518c2ecf20Sopenharmony_ci pkt_in_dbell.value = 0; 1528c2ecf20Sopenharmony_ci pkt_in_dbell.s.dbell = 0xffffffff; 1538c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, offset, pkt_in_dbell.value); 1548c2ecf20Sopenharmony_ci 1558c2ecf20Sopenharmony_ci /* enable the ring */ 1568c2ecf20Sopenharmony_ci enable_pkt_input_ring(ndev, i); 1578c2ecf20Sopenharmony_ci } 1588c2ecf20Sopenharmony_ci} 1598c2ecf20Sopenharmony_ci 1608c2ecf20Sopenharmony_cistatic void reset_pkt_solicit_port(struct nitrox_device *ndev, int port) 1618c2ecf20Sopenharmony_ci{ 1628c2ecf20Sopenharmony_ci union nps_pkt_slc_ctl pkt_slc_ctl; 1638c2ecf20Sopenharmony_ci union nps_pkt_slc_cnts pkt_slc_cnts; 1648c2ecf20Sopenharmony_ci int max_retries = MAX_CSR_RETRIES; 1658c2ecf20Sopenharmony_ci u64 offset; 1668c2ecf20Sopenharmony_ci 1678c2ecf20Sopenharmony_ci /* step 1: disable slc port */ 1688c2ecf20Sopenharmony_ci offset = NPS_PKT_SLC_CTLX(port); 1698c2ecf20Sopenharmony_ci pkt_slc_ctl.value = nitrox_read_csr(ndev, offset); 1708c2ecf20Sopenharmony_ci pkt_slc_ctl.s.enb = 0; 1718c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, offset, pkt_slc_ctl.value); 1728c2ecf20Sopenharmony_ci 1738c2ecf20Sopenharmony_ci /* step 2 */ 1748c2ecf20Sopenharmony_ci usleep_range(100, 150); 1758c2ecf20Sopenharmony_ci /* wait to clear [ENB] */ 1768c2ecf20Sopenharmony_ci do { 1778c2ecf20Sopenharmony_ci pkt_slc_ctl.value = nitrox_read_csr(ndev, offset); 1788c2ecf20Sopenharmony_ci if (!pkt_slc_ctl.s.enb) 1798c2ecf20Sopenharmony_ci break; 1808c2ecf20Sopenharmony_ci udelay(50); 1818c2ecf20Sopenharmony_ci } while (max_retries--); 1828c2ecf20Sopenharmony_ci 1838c2ecf20Sopenharmony_ci /* step 3: clear slc counters */ 1848c2ecf20Sopenharmony_ci offset = NPS_PKT_SLC_CNTSX(port); 1858c2ecf20Sopenharmony_ci pkt_slc_cnts.value = nitrox_read_csr(ndev, offset); 1868c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, offset, pkt_slc_cnts.value); 1878c2ecf20Sopenharmony_ci usleep_range(50, 100); 1888c2ecf20Sopenharmony_ci} 1898c2ecf20Sopenharmony_ci 1908c2ecf20Sopenharmony_civoid enable_pkt_solicit_port(struct nitrox_device *ndev, int port) 1918c2ecf20Sopenharmony_ci{ 1928c2ecf20Sopenharmony_ci union nps_pkt_slc_ctl pkt_slc_ctl; 1938c2ecf20Sopenharmony_ci int max_retries = MAX_CSR_RETRIES; 1948c2ecf20Sopenharmony_ci u64 offset; 1958c2ecf20Sopenharmony_ci 1968c2ecf20Sopenharmony_ci offset = NPS_PKT_SLC_CTLX(port); 1978c2ecf20Sopenharmony_ci pkt_slc_ctl.value = 0; 1988c2ecf20Sopenharmony_ci pkt_slc_ctl.s.enb = 1; 1998c2ecf20Sopenharmony_ci /* 2008c2ecf20Sopenharmony_ci * 8 trailing 0x00 bytes will be added 2018c2ecf20Sopenharmony_ci * to the end of the outgoing packet. 2028c2ecf20Sopenharmony_ci */ 2038c2ecf20Sopenharmony_ci pkt_slc_ctl.s.z = 1; 2048c2ecf20Sopenharmony_ci /* enable response header */ 2058c2ecf20Sopenharmony_ci pkt_slc_ctl.s.rh = 1; 2068c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, offset, pkt_slc_ctl.value); 2078c2ecf20Sopenharmony_ci 2088c2ecf20Sopenharmony_ci /* wait to set [ENB] */ 2098c2ecf20Sopenharmony_ci do { 2108c2ecf20Sopenharmony_ci pkt_slc_ctl.value = nitrox_read_csr(ndev, offset); 2118c2ecf20Sopenharmony_ci if (pkt_slc_ctl.s.enb) 2128c2ecf20Sopenharmony_ci break; 2138c2ecf20Sopenharmony_ci udelay(50); 2148c2ecf20Sopenharmony_ci } while (max_retries--); 2158c2ecf20Sopenharmony_ci} 2168c2ecf20Sopenharmony_ci 2178c2ecf20Sopenharmony_cistatic void config_pkt_solicit_port(struct nitrox_device *ndev, int port) 2188c2ecf20Sopenharmony_ci{ 2198c2ecf20Sopenharmony_ci union nps_pkt_slc_int_levels pkt_slc_int; 2208c2ecf20Sopenharmony_ci u64 offset; 2218c2ecf20Sopenharmony_ci 2228c2ecf20Sopenharmony_ci reset_pkt_solicit_port(ndev, port); 2238c2ecf20Sopenharmony_ci 2248c2ecf20Sopenharmony_ci /* step 4: configure interrupt levels */ 2258c2ecf20Sopenharmony_ci offset = NPS_PKT_SLC_INT_LEVELSX(port); 2268c2ecf20Sopenharmony_ci pkt_slc_int.value = 0; 2278c2ecf20Sopenharmony_ci /* time interrupt threshold */ 2288c2ecf20Sopenharmony_ci pkt_slc_int.s.timet = 0x3fffff; 2298c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, offset, pkt_slc_int.value); 2308c2ecf20Sopenharmony_ci 2318c2ecf20Sopenharmony_ci /* enable the solicit port */ 2328c2ecf20Sopenharmony_ci enable_pkt_solicit_port(ndev, port); 2338c2ecf20Sopenharmony_ci} 2348c2ecf20Sopenharmony_ci 2358c2ecf20Sopenharmony_civoid nitrox_config_pkt_solicit_ports(struct nitrox_device *ndev) 2368c2ecf20Sopenharmony_ci{ 2378c2ecf20Sopenharmony_ci int i; 2388c2ecf20Sopenharmony_ci 2398c2ecf20Sopenharmony_ci for (i = 0; i < ndev->nr_queues; i++) 2408c2ecf20Sopenharmony_ci config_pkt_solicit_port(ndev, i); 2418c2ecf20Sopenharmony_ci} 2428c2ecf20Sopenharmony_ci 2438c2ecf20Sopenharmony_ci/** 2448c2ecf20Sopenharmony_ci * enable_nps_core_interrupts - enable NPS core interrutps 2458c2ecf20Sopenharmony_ci * @ndev: NITROX device. 2468c2ecf20Sopenharmony_ci * 2478c2ecf20Sopenharmony_ci * This includes NPS core interrupts. 2488c2ecf20Sopenharmony_ci */ 2498c2ecf20Sopenharmony_cistatic void enable_nps_core_interrupts(struct nitrox_device *ndev) 2508c2ecf20Sopenharmony_ci{ 2518c2ecf20Sopenharmony_ci union nps_core_int_ena_w1s core_int; 2528c2ecf20Sopenharmony_ci 2538c2ecf20Sopenharmony_ci /* NPS core interrutps */ 2548c2ecf20Sopenharmony_ci core_int.value = 0; 2558c2ecf20Sopenharmony_ci core_int.s.host_wr_err = 1; 2568c2ecf20Sopenharmony_ci core_int.s.host_wr_timeout = 1; 2578c2ecf20Sopenharmony_ci core_int.s.exec_wr_timeout = 1; 2588c2ecf20Sopenharmony_ci core_int.s.npco_dma_malform = 1; 2598c2ecf20Sopenharmony_ci core_int.s.host_nps_wr_err = 1; 2608c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, NPS_CORE_INT_ENA_W1S, core_int.value); 2618c2ecf20Sopenharmony_ci} 2628c2ecf20Sopenharmony_ci 2638c2ecf20Sopenharmony_civoid nitrox_config_nps_core_unit(struct nitrox_device *ndev) 2648c2ecf20Sopenharmony_ci{ 2658c2ecf20Sopenharmony_ci union nps_core_gbl_vfcfg core_gbl_vfcfg; 2668c2ecf20Sopenharmony_ci 2678c2ecf20Sopenharmony_ci /* endian control information */ 2688c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, NPS_CORE_CONTROL, 1ULL); 2698c2ecf20Sopenharmony_ci 2708c2ecf20Sopenharmony_ci /* disable ILK interface */ 2718c2ecf20Sopenharmony_ci core_gbl_vfcfg.value = 0; 2728c2ecf20Sopenharmony_ci core_gbl_vfcfg.s.ilk_disable = 1; 2738c2ecf20Sopenharmony_ci core_gbl_vfcfg.s.cfg = __NDEV_MODE_PF; 2748c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, NPS_CORE_GBL_VFCFG, core_gbl_vfcfg.value); 2758c2ecf20Sopenharmony_ci 2768c2ecf20Sopenharmony_ci /* enable nps core interrupts */ 2778c2ecf20Sopenharmony_ci enable_nps_core_interrupts(ndev); 2788c2ecf20Sopenharmony_ci} 2798c2ecf20Sopenharmony_ci 2808c2ecf20Sopenharmony_ci/** 2818c2ecf20Sopenharmony_ci * enable_nps_pkt_interrupts - enable NPS packet interrutps 2828c2ecf20Sopenharmony_ci * @ndev: NITROX device. 2838c2ecf20Sopenharmony_ci * 2848c2ecf20Sopenharmony_ci * This includes NPS packet in and slc interrupts. 2858c2ecf20Sopenharmony_ci */ 2868c2ecf20Sopenharmony_cistatic void enable_nps_pkt_interrupts(struct nitrox_device *ndev) 2878c2ecf20Sopenharmony_ci{ 2888c2ecf20Sopenharmony_ci /* NPS packet in ring interrupts */ 2898c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, NPS_PKT_IN_RERR_LO_ENA_W1S, (~0ULL)); 2908c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, NPS_PKT_IN_RERR_HI_ENA_W1S, (~0ULL)); 2918c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, NPS_PKT_IN_ERR_TYPE_ENA_W1S, (~0ULL)); 2928c2ecf20Sopenharmony_ci /* NPS packet slc port interrupts */ 2938c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, NPS_PKT_SLC_RERR_HI_ENA_W1S, (~0ULL)); 2948c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, NPS_PKT_SLC_RERR_LO_ENA_W1S, (~0ULL)); 2958c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, NPS_PKT_SLC_ERR_TYPE_ENA_W1S, (~0uLL)); 2968c2ecf20Sopenharmony_ci} 2978c2ecf20Sopenharmony_ci 2988c2ecf20Sopenharmony_civoid nitrox_config_nps_pkt_unit(struct nitrox_device *ndev) 2998c2ecf20Sopenharmony_ci{ 3008c2ecf20Sopenharmony_ci /* config input and solicit ports */ 3018c2ecf20Sopenharmony_ci nitrox_config_pkt_input_rings(ndev); 3028c2ecf20Sopenharmony_ci nitrox_config_pkt_solicit_ports(ndev); 3038c2ecf20Sopenharmony_ci 3048c2ecf20Sopenharmony_ci /* enable nps packet interrupts */ 3058c2ecf20Sopenharmony_ci enable_nps_pkt_interrupts(ndev); 3068c2ecf20Sopenharmony_ci} 3078c2ecf20Sopenharmony_ci 3088c2ecf20Sopenharmony_cistatic void reset_aqm_ring(struct nitrox_device *ndev, int ring) 3098c2ecf20Sopenharmony_ci{ 3108c2ecf20Sopenharmony_ci union aqmq_en aqmq_en_reg; 3118c2ecf20Sopenharmony_ci union aqmq_activity_stat activity_stat; 3128c2ecf20Sopenharmony_ci union aqmq_cmp_cnt cmp_cnt; 3138c2ecf20Sopenharmony_ci int max_retries = MAX_CSR_RETRIES; 3148c2ecf20Sopenharmony_ci u64 offset; 3158c2ecf20Sopenharmony_ci 3168c2ecf20Sopenharmony_ci /* step 1: disable the queue */ 3178c2ecf20Sopenharmony_ci offset = AQMQ_ENX(ring); 3188c2ecf20Sopenharmony_ci aqmq_en_reg.value = 0; 3198c2ecf20Sopenharmony_ci aqmq_en_reg.queue_enable = 0; 3208c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, offset, aqmq_en_reg.value); 3218c2ecf20Sopenharmony_ci 3228c2ecf20Sopenharmony_ci /* step 2: wait for AQMQ_ACTIVITY_STATX[QUEUE_ACTIVE] to clear */ 3238c2ecf20Sopenharmony_ci usleep_range(100, 150); 3248c2ecf20Sopenharmony_ci offset = AQMQ_ACTIVITY_STATX(ring); 3258c2ecf20Sopenharmony_ci do { 3268c2ecf20Sopenharmony_ci activity_stat.value = nitrox_read_csr(ndev, offset); 3278c2ecf20Sopenharmony_ci if (!activity_stat.queue_active) 3288c2ecf20Sopenharmony_ci break; 3298c2ecf20Sopenharmony_ci udelay(50); 3308c2ecf20Sopenharmony_ci } while (max_retries--); 3318c2ecf20Sopenharmony_ci 3328c2ecf20Sopenharmony_ci /* step 3: clear commands completed count */ 3338c2ecf20Sopenharmony_ci offset = AQMQ_CMP_CNTX(ring); 3348c2ecf20Sopenharmony_ci cmp_cnt.value = nitrox_read_csr(ndev, offset); 3358c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, offset, cmp_cnt.value); 3368c2ecf20Sopenharmony_ci usleep_range(50, 100); 3378c2ecf20Sopenharmony_ci} 3388c2ecf20Sopenharmony_ci 3398c2ecf20Sopenharmony_civoid enable_aqm_ring(struct nitrox_device *ndev, int ring) 3408c2ecf20Sopenharmony_ci{ 3418c2ecf20Sopenharmony_ci union aqmq_en aqmq_en_reg; 3428c2ecf20Sopenharmony_ci u64 offset; 3438c2ecf20Sopenharmony_ci 3448c2ecf20Sopenharmony_ci offset = AQMQ_ENX(ring); 3458c2ecf20Sopenharmony_ci aqmq_en_reg.value = 0; 3468c2ecf20Sopenharmony_ci aqmq_en_reg.queue_enable = 1; 3478c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, offset, aqmq_en_reg.value); 3488c2ecf20Sopenharmony_ci usleep_range(50, 100); 3498c2ecf20Sopenharmony_ci} 3508c2ecf20Sopenharmony_ci 3518c2ecf20Sopenharmony_civoid nitrox_config_aqm_rings(struct nitrox_device *ndev) 3528c2ecf20Sopenharmony_ci{ 3538c2ecf20Sopenharmony_ci int ring; 3548c2ecf20Sopenharmony_ci 3558c2ecf20Sopenharmony_ci for (ring = 0; ring < ndev->nr_queues; ring++) { 3568c2ecf20Sopenharmony_ci struct nitrox_cmdq *cmdq = ndev->aqmq[ring]; 3578c2ecf20Sopenharmony_ci union aqmq_drbl drbl; 3588c2ecf20Sopenharmony_ci union aqmq_qsz qsize; 3598c2ecf20Sopenharmony_ci union aqmq_cmp_thr cmp_thr; 3608c2ecf20Sopenharmony_ci u64 offset; 3618c2ecf20Sopenharmony_ci 3628c2ecf20Sopenharmony_ci /* steps 1 - 3 */ 3638c2ecf20Sopenharmony_ci reset_aqm_ring(ndev, ring); 3648c2ecf20Sopenharmony_ci 3658c2ecf20Sopenharmony_ci /* step 4: clear doorbell count of ring */ 3668c2ecf20Sopenharmony_ci offset = AQMQ_DRBLX(ring); 3678c2ecf20Sopenharmony_ci drbl.value = 0; 3688c2ecf20Sopenharmony_ci drbl.dbell_count = 0xFFFFFFFF; 3698c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, offset, drbl.value); 3708c2ecf20Sopenharmony_ci 3718c2ecf20Sopenharmony_ci /* step 5: configure host ring details */ 3728c2ecf20Sopenharmony_ci 3738c2ecf20Sopenharmony_ci /* set host address for next command of ring */ 3748c2ecf20Sopenharmony_ci offset = AQMQ_NXT_CMDX(ring); 3758c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, offset, 0ULL); 3768c2ecf20Sopenharmony_ci 3778c2ecf20Sopenharmony_ci /* set host address of ring base */ 3788c2ecf20Sopenharmony_ci offset = AQMQ_BADRX(ring); 3798c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, offset, cmdq->dma); 3808c2ecf20Sopenharmony_ci 3818c2ecf20Sopenharmony_ci /* set ring size */ 3828c2ecf20Sopenharmony_ci offset = AQMQ_QSZX(ring); 3838c2ecf20Sopenharmony_ci qsize.value = 0; 3848c2ecf20Sopenharmony_ci qsize.host_queue_size = ndev->qlen; 3858c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, offset, qsize.value); 3868c2ecf20Sopenharmony_ci 3878c2ecf20Sopenharmony_ci /* set command completion threshold */ 3888c2ecf20Sopenharmony_ci offset = AQMQ_CMP_THRX(ring); 3898c2ecf20Sopenharmony_ci cmp_thr.value = 0; 3908c2ecf20Sopenharmony_ci cmp_thr.commands_completed_threshold = 1; 3918c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, offset, cmp_thr.value); 3928c2ecf20Sopenharmony_ci 3938c2ecf20Sopenharmony_ci /* step 6: enable the queue */ 3948c2ecf20Sopenharmony_ci enable_aqm_ring(ndev, ring); 3958c2ecf20Sopenharmony_ci } 3968c2ecf20Sopenharmony_ci} 3978c2ecf20Sopenharmony_ci 3988c2ecf20Sopenharmony_cistatic void enable_aqm_interrupts(struct nitrox_device *ndev) 3998c2ecf20Sopenharmony_ci{ 4008c2ecf20Sopenharmony_ci /* clear interrupt enable bits */ 4018c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, AQM_DBELL_OVF_LO_ENA_W1S, (~0ULL)); 4028c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, AQM_DBELL_OVF_HI_ENA_W1S, (~0ULL)); 4038c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, AQM_DMA_RD_ERR_LO_ENA_W1S, (~0ULL)); 4048c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, AQM_DMA_RD_ERR_HI_ENA_W1S, (~0ULL)); 4058c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, AQM_EXEC_NA_LO_ENA_W1S, (~0ULL)); 4068c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, AQM_EXEC_NA_HI_ENA_W1S, (~0ULL)); 4078c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, AQM_EXEC_ERR_LO_ENA_W1S, (~0ULL)); 4088c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, AQM_EXEC_ERR_HI_ENA_W1S, (~0ULL)); 4098c2ecf20Sopenharmony_ci} 4108c2ecf20Sopenharmony_ci 4118c2ecf20Sopenharmony_civoid nitrox_config_aqm_unit(struct nitrox_device *ndev) 4128c2ecf20Sopenharmony_ci{ 4138c2ecf20Sopenharmony_ci /* config aqm command queues */ 4148c2ecf20Sopenharmony_ci nitrox_config_aqm_rings(ndev); 4158c2ecf20Sopenharmony_ci 4168c2ecf20Sopenharmony_ci /* enable aqm interrupts */ 4178c2ecf20Sopenharmony_ci enable_aqm_interrupts(ndev); 4188c2ecf20Sopenharmony_ci} 4198c2ecf20Sopenharmony_ci 4208c2ecf20Sopenharmony_civoid nitrox_config_pom_unit(struct nitrox_device *ndev) 4218c2ecf20Sopenharmony_ci{ 4228c2ecf20Sopenharmony_ci union pom_int_ena_w1s pom_int; 4238c2ecf20Sopenharmony_ci int i; 4248c2ecf20Sopenharmony_ci 4258c2ecf20Sopenharmony_ci /* enable pom interrupts */ 4268c2ecf20Sopenharmony_ci pom_int.value = 0; 4278c2ecf20Sopenharmony_ci pom_int.s.illegal_dport = 1; 4288c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, POM_INT_ENA_W1S, pom_int.value); 4298c2ecf20Sopenharmony_ci 4308c2ecf20Sopenharmony_ci /* enable perf counters */ 4318c2ecf20Sopenharmony_ci for (i = 0; i < ndev->hw.se_cores; i++) 4328c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, POM_PERF_CTL, BIT_ULL(i)); 4338c2ecf20Sopenharmony_ci} 4348c2ecf20Sopenharmony_ci 4358c2ecf20Sopenharmony_ci/** 4368c2ecf20Sopenharmony_ci * nitrox_config_rand_unit - enable NITROX random number unit 4378c2ecf20Sopenharmony_ci * @ndev: NITROX device 4388c2ecf20Sopenharmony_ci */ 4398c2ecf20Sopenharmony_civoid nitrox_config_rand_unit(struct nitrox_device *ndev) 4408c2ecf20Sopenharmony_ci{ 4418c2ecf20Sopenharmony_ci union efl_rnm_ctl_status efl_rnm_ctl; 4428c2ecf20Sopenharmony_ci u64 offset; 4438c2ecf20Sopenharmony_ci 4448c2ecf20Sopenharmony_ci offset = EFL_RNM_CTL_STATUS; 4458c2ecf20Sopenharmony_ci efl_rnm_ctl.value = nitrox_read_csr(ndev, offset); 4468c2ecf20Sopenharmony_ci efl_rnm_ctl.s.ent_en = 1; 4478c2ecf20Sopenharmony_ci efl_rnm_ctl.s.rng_en = 1; 4488c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, offset, efl_rnm_ctl.value); 4498c2ecf20Sopenharmony_ci} 4508c2ecf20Sopenharmony_ci 4518c2ecf20Sopenharmony_civoid nitrox_config_efl_unit(struct nitrox_device *ndev) 4528c2ecf20Sopenharmony_ci{ 4538c2ecf20Sopenharmony_ci int i; 4548c2ecf20Sopenharmony_ci 4558c2ecf20Sopenharmony_ci for (i = 0; i < NR_CLUSTERS; i++) { 4568c2ecf20Sopenharmony_ci union efl_core_int_ena_w1s efl_core_int; 4578c2ecf20Sopenharmony_ci u64 offset; 4588c2ecf20Sopenharmony_ci 4598c2ecf20Sopenharmony_ci /* EFL core interrupts */ 4608c2ecf20Sopenharmony_ci offset = EFL_CORE_INT_ENA_W1SX(i); 4618c2ecf20Sopenharmony_ci efl_core_int.value = 0; 4628c2ecf20Sopenharmony_ci efl_core_int.s.len_ovr = 1; 4638c2ecf20Sopenharmony_ci efl_core_int.s.d_left = 1; 4648c2ecf20Sopenharmony_ci efl_core_int.s.epci_decode_err = 1; 4658c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, offset, efl_core_int.value); 4668c2ecf20Sopenharmony_ci 4678c2ecf20Sopenharmony_ci offset = EFL_CORE_VF_ERR_INT0_ENA_W1SX(i); 4688c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, offset, (~0ULL)); 4698c2ecf20Sopenharmony_ci offset = EFL_CORE_VF_ERR_INT1_ENA_W1SX(i); 4708c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, offset, (~0ULL)); 4718c2ecf20Sopenharmony_ci } 4728c2ecf20Sopenharmony_ci} 4738c2ecf20Sopenharmony_ci 4748c2ecf20Sopenharmony_civoid nitrox_config_bmi_unit(struct nitrox_device *ndev) 4758c2ecf20Sopenharmony_ci{ 4768c2ecf20Sopenharmony_ci union bmi_ctl bmi_ctl; 4778c2ecf20Sopenharmony_ci union bmi_int_ena_w1s bmi_int_ena; 4788c2ecf20Sopenharmony_ci u64 offset; 4798c2ecf20Sopenharmony_ci 4808c2ecf20Sopenharmony_ci /* no threshold limits for PCIe */ 4818c2ecf20Sopenharmony_ci offset = BMI_CTL; 4828c2ecf20Sopenharmony_ci bmi_ctl.value = nitrox_read_csr(ndev, offset); 4838c2ecf20Sopenharmony_ci bmi_ctl.s.max_pkt_len = 0xff; 4848c2ecf20Sopenharmony_ci bmi_ctl.s.nps_free_thrsh = 0xff; 4858c2ecf20Sopenharmony_ci bmi_ctl.s.nps_hdrq_thrsh = 0x7a; 4868c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, offset, bmi_ctl.value); 4878c2ecf20Sopenharmony_ci 4888c2ecf20Sopenharmony_ci /* enable interrupts */ 4898c2ecf20Sopenharmony_ci offset = BMI_INT_ENA_W1S; 4908c2ecf20Sopenharmony_ci bmi_int_ena.value = 0; 4918c2ecf20Sopenharmony_ci bmi_int_ena.s.max_len_err_nps = 1; 4928c2ecf20Sopenharmony_ci bmi_int_ena.s.pkt_rcv_err_nps = 1; 4938c2ecf20Sopenharmony_ci bmi_int_ena.s.fpf_undrrn = 1; 4948c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, offset, bmi_int_ena.value); 4958c2ecf20Sopenharmony_ci} 4968c2ecf20Sopenharmony_ci 4978c2ecf20Sopenharmony_civoid nitrox_config_bmo_unit(struct nitrox_device *ndev) 4988c2ecf20Sopenharmony_ci{ 4998c2ecf20Sopenharmony_ci union bmo_ctl2 bmo_ctl2; 5008c2ecf20Sopenharmony_ci u64 offset; 5018c2ecf20Sopenharmony_ci 5028c2ecf20Sopenharmony_ci /* no threshold limits for PCIe */ 5038c2ecf20Sopenharmony_ci offset = BMO_CTL2; 5048c2ecf20Sopenharmony_ci bmo_ctl2.value = nitrox_read_csr(ndev, offset); 5058c2ecf20Sopenharmony_ci bmo_ctl2.s.nps_slc_buf_thrsh = 0xff; 5068c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, offset, bmo_ctl2.value); 5078c2ecf20Sopenharmony_ci} 5088c2ecf20Sopenharmony_ci 5098c2ecf20Sopenharmony_civoid invalidate_lbc(struct nitrox_device *ndev) 5108c2ecf20Sopenharmony_ci{ 5118c2ecf20Sopenharmony_ci union lbc_inval_ctl lbc_ctl; 5128c2ecf20Sopenharmony_ci union lbc_inval_status lbc_stat; 5138c2ecf20Sopenharmony_ci int max_retries = MAX_CSR_RETRIES; 5148c2ecf20Sopenharmony_ci u64 offset; 5158c2ecf20Sopenharmony_ci 5168c2ecf20Sopenharmony_ci /* invalidate LBC */ 5178c2ecf20Sopenharmony_ci offset = LBC_INVAL_CTL; 5188c2ecf20Sopenharmony_ci lbc_ctl.value = nitrox_read_csr(ndev, offset); 5198c2ecf20Sopenharmony_ci lbc_ctl.s.cam_inval_start = 1; 5208c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, offset, lbc_ctl.value); 5218c2ecf20Sopenharmony_ci 5228c2ecf20Sopenharmony_ci offset = LBC_INVAL_STATUS; 5238c2ecf20Sopenharmony_ci do { 5248c2ecf20Sopenharmony_ci lbc_stat.value = nitrox_read_csr(ndev, offset); 5258c2ecf20Sopenharmony_ci if (lbc_stat.s.done) 5268c2ecf20Sopenharmony_ci break; 5278c2ecf20Sopenharmony_ci udelay(50); 5288c2ecf20Sopenharmony_ci } while (max_retries--); 5298c2ecf20Sopenharmony_ci} 5308c2ecf20Sopenharmony_ci 5318c2ecf20Sopenharmony_civoid nitrox_config_lbc_unit(struct nitrox_device *ndev) 5328c2ecf20Sopenharmony_ci{ 5338c2ecf20Sopenharmony_ci union lbc_int_ena_w1s lbc_int_ena; 5348c2ecf20Sopenharmony_ci u64 offset; 5358c2ecf20Sopenharmony_ci 5368c2ecf20Sopenharmony_ci invalidate_lbc(ndev); 5378c2ecf20Sopenharmony_ci 5388c2ecf20Sopenharmony_ci /* enable interrupts */ 5398c2ecf20Sopenharmony_ci offset = LBC_INT_ENA_W1S; 5408c2ecf20Sopenharmony_ci lbc_int_ena.value = 0; 5418c2ecf20Sopenharmony_ci lbc_int_ena.s.dma_rd_err = 1; 5428c2ecf20Sopenharmony_ci lbc_int_ena.s.over_fetch_err = 1; 5438c2ecf20Sopenharmony_ci lbc_int_ena.s.cam_inval_abort = 1; 5448c2ecf20Sopenharmony_ci lbc_int_ena.s.cam_hard_err = 1; 5458c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, offset, lbc_int_ena.value); 5468c2ecf20Sopenharmony_ci 5478c2ecf20Sopenharmony_ci offset = LBC_PLM_VF1_64_INT_ENA_W1S; 5488c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, offset, (~0ULL)); 5498c2ecf20Sopenharmony_ci offset = LBC_PLM_VF65_128_INT_ENA_W1S; 5508c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, offset, (~0ULL)); 5518c2ecf20Sopenharmony_ci 5528c2ecf20Sopenharmony_ci offset = LBC_ELM_VF1_64_INT_ENA_W1S; 5538c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, offset, (~0ULL)); 5548c2ecf20Sopenharmony_ci offset = LBC_ELM_VF65_128_INT_ENA_W1S; 5558c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, offset, (~0ULL)); 5568c2ecf20Sopenharmony_ci} 5578c2ecf20Sopenharmony_ci 5588c2ecf20Sopenharmony_civoid config_nps_core_vfcfg_mode(struct nitrox_device *ndev, enum vf_mode mode) 5598c2ecf20Sopenharmony_ci{ 5608c2ecf20Sopenharmony_ci union nps_core_gbl_vfcfg vfcfg; 5618c2ecf20Sopenharmony_ci 5628c2ecf20Sopenharmony_ci vfcfg.value = nitrox_read_csr(ndev, NPS_CORE_GBL_VFCFG); 5638c2ecf20Sopenharmony_ci vfcfg.s.cfg = mode & 0x7; 5648c2ecf20Sopenharmony_ci 5658c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, NPS_CORE_GBL_VFCFG, vfcfg.value); 5668c2ecf20Sopenharmony_ci} 5678c2ecf20Sopenharmony_ci 5688c2ecf20Sopenharmony_cistatic const char *get_core_option(u8 se_cores, u8 ae_cores) 5698c2ecf20Sopenharmony_ci{ 5708c2ecf20Sopenharmony_ci const char *option = ""; 5718c2ecf20Sopenharmony_ci 5728c2ecf20Sopenharmony_ci if (ae_cores == AE_MAX_CORES) { 5738c2ecf20Sopenharmony_ci switch (se_cores) { 5748c2ecf20Sopenharmony_ci case SE_MAX_CORES: 5758c2ecf20Sopenharmony_ci option = "60"; 5768c2ecf20Sopenharmony_ci break; 5778c2ecf20Sopenharmony_ci case 40: 5788c2ecf20Sopenharmony_ci option = "60s"; 5798c2ecf20Sopenharmony_ci break; 5808c2ecf20Sopenharmony_ci } 5818c2ecf20Sopenharmony_ci } else if (ae_cores == (AE_MAX_CORES / 2)) { 5828c2ecf20Sopenharmony_ci option = "30"; 5838c2ecf20Sopenharmony_ci } else { 5848c2ecf20Sopenharmony_ci option = "60i"; 5858c2ecf20Sopenharmony_ci } 5868c2ecf20Sopenharmony_ci 5878c2ecf20Sopenharmony_ci return option; 5888c2ecf20Sopenharmony_ci} 5898c2ecf20Sopenharmony_ci 5908c2ecf20Sopenharmony_cistatic const char *get_feature_option(u8 zip_cores, int core_freq) 5918c2ecf20Sopenharmony_ci{ 5928c2ecf20Sopenharmony_ci if (zip_cores == 0) 5938c2ecf20Sopenharmony_ci return ""; 5948c2ecf20Sopenharmony_ci else if (zip_cores < ZIP_MAX_CORES) 5958c2ecf20Sopenharmony_ci return "-C15"; 5968c2ecf20Sopenharmony_ci 5978c2ecf20Sopenharmony_ci if (core_freq >= 850) 5988c2ecf20Sopenharmony_ci return "-C45"; 5998c2ecf20Sopenharmony_ci else if (core_freq >= 750) 6008c2ecf20Sopenharmony_ci return "-C35"; 6018c2ecf20Sopenharmony_ci else if (core_freq >= 550) 6028c2ecf20Sopenharmony_ci return "-C25"; 6038c2ecf20Sopenharmony_ci 6048c2ecf20Sopenharmony_ci return ""; 6058c2ecf20Sopenharmony_ci} 6068c2ecf20Sopenharmony_ci 6078c2ecf20Sopenharmony_civoid nitrox_get_hwinfo(struct nitrox_device *ndev) 6088c2ecf20Sopenharmony_ci{ 6098c2ecf20Sopenharmony_ci union emu_fuse_map emu_fuse; 6108c2ecf20Sopenharmony_ci union rst_boot rst_boot; 6118c2ecf20Sopenharmony_ci union fus_dat1 fus_dat1; 6128c2ecf20Sopenharmony_ci unsigned char name[IFNAMSIZ * 2] = {}; 6138c2ecf20Sopenharmony_ci int i, dead_cores; 6148c2ecf20Sopenharmony_ci u64 offset; 6158c2ecf20Sopenharmony_ci 6168c2ecf20Sopenharmony_ci /* get core frequency */ 6178c2ecf20Sopenharmony_ci offset = RST_BOOT; 6188c2ecf20Sopenharmony_ci rst_boot.value = nitrox_read_csr(ndev, offset); 6198c2ecf20Sopenharmony_ci ndev->hw.freq = (rst_boot.pnr_mul + 3) * PLL_REF_CLK; 6208c2ecf20Sopenharmony_ci 6218c2ecf20Sopenharmony_ci for (i = 0; i < NR_CLUSTERS; i++) { 6228c2ecf20Sopenharmony_ci offset = EMU_FUSE_MAPX(i); 6238c2ecf20Sopenharmony_ci emu_fuse.value = nitrox_read_csr(ndev, offset); 6248c2ecf20Sopenharmony_ci if (emu_fuse.s.valid) { 6258c2ecf20Sopenharmony_ci dead_cores = hweight32(emu_fuse.s.ae_fuse); 6268c2ecf20Sopenharmony_ci ndev->hw.ae_cores += AE_CORES_PER_CLUSTER - dead_cores; 6278c2ecf20Sopenharmony_ci dead_cores = hweight16(emu_fuse.s.se_fuse); 6288c2ecf20Sopenharmony_ci ndev->hw.se_cores += SE_CORES_PER_CLUSTER - dead_cores; 6298c2ecf20Sopenharmony_ci } 6308c2ecf20Sopenharmony_ci } 6318c2ecf20Sopenharmony_ci /* find zip hardware availability */ 6328c2ecf20Sopenharmony_ci offset = FUS_DAT1; 6338c2ecf20Sopenharmony_ci fus_dat1.value = nitrox_read_csr(ndev, offset); 6348c2ecf20Sopenharmony_ci if (!fus_dat1.nozip) { 6358c2ecf20Sopenharmony_ci dead_cores = hweight8(fus_dat1.zip_info); 6368c2ecf20Sopenharmony_ci ndev->hw.zip_cores = ZIP_MAX_CORES - dead_cores; 6378c2ecf20Sopenharmony_ci } 6388c2ecf20Sopenharmony_ci 6398c2ecf20Sopenharmony_ci /* determine the partname 6408c2ecf20Sopenharmony_ci * CNN55<core option>-<freq><pincount>-<feature option>-<rev> 6418c2ecf20Sopenharmony_ci */ 6428c2ecf20Sopenharmony_ci snprintf(name, sizeof(name), "CNN55%s-%3dBG676%s-1.%u", 6438c2ecf20Sopenharmony_ci get_core_option(ndev->hw.se_cores, ndev->hw.ae_cores), 6448c2ecf20Sopenharmony_ci ndev->hw.freq, 6458c2ecf20Sopenharmony_ci get_feature_option(ndev->hw.zip_cores, ndev->hw.freq), 6468c2ecf20Sopenharmony_ci ndev->hw.revision_id); 6478c2ecf20Sopenharmony_ci 6488c2ecf20Sopenharmony_ci /* copy partname */ 6498c2ecf20Sopenharmony_ci strncpy(ndev->hw.partname, name, sizeof(ndev->hw.partname)); 6508c2ecf20Sopenharmony_ci} 6518c2ecf20Sopenharmony_ci 6528c2ecf20Sopenharmony_civoid enable_pf2vf_mbox_interrupts(struct nitrox_device *ndev) 6538c2ecf20Sopenharmony_ci{ 6548c2ecf20Sopenharmony_ci u64 value = ~0ULL; 6558c2ecf20Sopenharmony_ci u64 reg_addr; 6568c2ecf20Sopenharmony_ci 6578c2ecf20Sopenharmony_ci /* Mailbox interrupt low enable set register */ 6588c2ecf20Sopenharmony_ci reg_addr = NPS_PKT_MBOX_INT_LO_ENA_W1S; 6598c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, reg_addr, value); 6608c2ecf20Sopenharmony_ci 6618c2ecf20Sopenharmony_ci /* Mailbox interrupt high enable set register */ 6628c2ecf20Sopenharmony_ci reg_addr = NPS_PKT_MBOX_INT_HI_ENA_W1S; 6638c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, reg_addr, value); 6648c2ecf20Sopenharmony_ci} 6658c2ecf20Sopenharmony_ci 6668c2ecf20Sopenharmony_civoid disable_pf2vf_mbox_interrupts(struct nitrox_device *ndev) 6678c2ecf20Sopenharmony_ci{ 6688c2ecf20Sopenharmony_ci u64 value = ~0ULL; 6698c2ecf20Sopenharmony_ci u64 reg_addr; 6708c2ecf20Sopenharmony_ci 6718c2ecf20Sopenharmony_ci /* Mailbox interrupt low enable clear register */ 6728c2ecf20Sopenharmony_ci reg_addr = NPS_PKT_MBOX_INT_LO_ENA_W1C; 6738c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, reg_addr, value); 6748c2ecf20Sopenharmony_ci 6758c2ecf20Sopenharmony_ci /* Mailbox interrupt high enable clear register */ 6768c2ecf20Sopenharmony_ci reg_addr = NPS_PKT_MBOX_INT_HI_ENA_W1C; 6778c2ecf20Sopenharmony_ci nitrox_write_csr(ndev, reg_addr, value); 6788c2ecf20Sopenharmony_ci} 679