18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Copyright (c) 2018, The Linux Foundation. All rights reserved. 48c2ecf20Sopenharmony_ci */ 58c2ecf20Sopenharmony_ci 68c2ecf20Sopenharmony_ci#include <linux/bitfield.h> 78c2ecf20Sopenharmony_ci#include <linux/cpufreq.h> 88c2ecf20Sopenharmony_ci#include <linux/init.h> 98c2ecf20Sopenharmony_ci#include <linux/interconnect.h> 108c2ecf20Sopenharmony_ci#include <linux/kernel.h> 118c2ecf20Sopenharmony_ci#include <linux/module.h> 128c2ecf20Sopenharmony_ci#include <linux/of_address.h> 138c2ecf20Sopenharmony_ci#include <linux/of_platform.h> 148c2ecf20Sopenharmony_ci#include <linux/pm_opp.h> 158c2ecf20Sopenharmony_ci#include <linux/slab.h> 168c2ecf20Sopenharmony_ci 178c2ecf20Sopenharmony_ci#define LUT_MAX_ENTRIES 40U 188c2ecf20Sopenharmony_ci#define LUT_SRC GENMASK(31, 30) 198c2ecf20Sopenharmony_ci#define LUT_L_VAL GENMASK(7, 0) 208c2ecf20Sopenharmony_ci#define LUT_CORE_COUNT GENMASK(18, 16) 218c2ecf20Sopenharmony_ci#define LUT_VOLT GENMASK(11, 0) 228c2ecf20Sopenharmony_ci#define CLK_HW_DIV 2 238c2ecf20Sopenharmony_ci#define LUT_TURBO_IND 1 248c2ecf20Sopenharmony_ci 258c2ecf20Sopenharmony_cistruct qcom_cpufreq_soc_data { 268c2ecf20Sopenharmony_ci u32 reg_enable; 278c2ecf20Sopenharmony_ci u32 reg_freq_lut; 288c2ecf20Sopenharmony_ci u32 reg_volt_lut; 298c2ecf20Sopenharmony_ci u32 reg_perf_state; 308c2ecf20Sopenharmony_ci u8 lut_row_size; 318c2ecf20Sopenharmony_ci}; 328c2ecf20Sopenharmony_ci 338c2ecf20Sopenharmony_cistruct qcom_cpufreq_data { 348c2ecf20Sopenharmony_ci void __iomem *base; 358c2ecf20Sopenharmony_ci struct resource *res; 368c2ecf20Sopenharmony_ci const struct qcom_cpufreq_soc_data *soc_data; 378c2ecf20Sopenharmony_ci}; 388c2ecf20Sopenharmony_ci 398c2ecf20Sopenharmony_cistatic unsigned long cpu_hw_rate, xo_rate; 408c2ecf20Sopenharmony_cistatic bool icc_scaling_enabled; 418c2ecf20Sopenharmony_ci 428c2ecf20Sopenharmony_cistatic int qcom_cpufreq_set_bw(struct cpufreq_policy *policy, 438c2ecf20Sopenharmony_ci unsigned long freq_khz) 448c2ecf20Sopenharmony_ci{ 458c2ecf20Sopenharmony_ci unsigned long freq_hz = freq_khz * 1000; 468c2ecf20Sopenharmony_ci struct dev_pm_opp *opp; 478c2ecf20Sopenharmony_ci struct device *dev; 488c2ecf20Sopenharmony_ci int ret; 498c2ecf20Sopenharmony_ci 508c2ecf20Sopenharmony_ci dev = get_cpu_device(policy->cpu); 518c2ecf20Sopenharmony_ci if (!dev) 528c2ecf20Sopenharmony_ci return -ENODEV; 538c2ecf20Sopenharmony_ci 548c2ecf20Sopenharmony_ci opp = dev_pm_opp_find_freq_exact(dev, freq_hz, true); 558c2ecf20Sopenharmony_ci if (IS_ERR(opp)) 568c2ecf20Sopenharmony_ci return PTR_ERR(opp); 578c2ecf20Sopenharmony_ci 588c2ecf20Sopenharmony_ci ret = dev_pm_opp_set_bw(dev, opp); 598c2ecf20Sopenharmony_ci dev_pm_opp_put(opp); 608c2ecf20Sopenharmony_ci return ret; 618c2ecf20Sopenharmony_ci} 628c2ecf20Sopenharmony_ci 638c2ecf20Sopenharmony_cistatic int qcom_cpufreq_update_opp(struct device *cpu_dev, 648c2ecf20Sopenharmony_ci unsigned long freq_khz, 658c2ecf20Sopenharmony_ci unsigned long volt) 668c2ecf20Sopenharmony_ci{ 678c2ecf20Sopenharmony_ci unsigned long freq_hz = freq_khz * 1000; 688c2ecf20Sopenharmony_ci int ret; 698c2ecf20Sopenharmony_ci 708c2ecf20Sopenharmony_ci /* Skip voltage update if the opp table is not available */ 718c2ecf20Sopenharmony_ci if (!icc_scaling_enabled) 728c2ecf20Sopenharmony_ci return dev_pm_opp_add(cpu_dev, freq_hz, volt); 738c2ecf20Sopenharmony_ci 748c2ecf20Sopenharmony_ci ret = dev_pm_opp_adjust_voltage(cpu_dev, freq_hz, volt, volt, volt); 758c2ecf20Sopenharmony_ci if (ret) { 768c2ecf20Sopenharmony_ci dev_err(cpu_dev, "Voltage update failed freq=%ld\n", freq_khz); 778c2ecf20Sopenharmony_ci return ret; 788c2ecf20Sopenharmony_ci } 798c2ecf20Sopenharmony_ci 808c2ecf20Sopenharmony_ci return dev_pm_opp_enable(cpu_dev, freq_hz); 818c2ecf20Sopenharmony_ci} 828c2ecf20Sopenharmony_ci 838c2ecf20Sopenharmony_cistatic int qcom_cpufreq_hw_target_index(struct cpufreq_policy *policy, 848c2ecf20Sopenharmony_ci unsigned int index) 858c2ecf20Sopenharmony_ci{ 868c2ecf20Sopenharmony_ci struct qcom_cpufreq_data *data = policy->driver_data; 878c2ecf20Sopenharmony_ci const struct qcom_cpufreq_soc_data *soc_data = data->soc_data; 888c2ecf20Sopenharmony_ci unsigned long freq = policy->freq_table[index].frequency; 898c2ecf20Sopenharmony_ci 908c2ecf20Sopenharmony_ci writel_relaxed(index, data->base + soc_data->reg_perf_state); 918c2ecf20Sopenharmony_ci 928c2ecf20Sopenharmony_ci if (icc_scaling_enabled) 938c2ecf20Sopenharmony_ci qcom_cpufreq_set_bw(policy, freq); 948c2ecf20Sopenharmony_ci 958c2ecf20Sopenharmony_ci return 0; 968c2ecf20Sopenharmony_ci} 978c2ecf20Sopenharmony_ci 988c2ecf20Sopenharmony_cistatic unsigned int qcom_cpufreq_hw_get(unsigned int cpu) 998c2ecf20Sopenharmony_ci{ 1008c2ecf20Sopenharmony_ci struct qcom_cpufreq_data *data; 1018c2ecf20Sopenharmony_ci const struct qcom_cpufreq_soc_data *soc_data; 1028c2ecf20Sopenharmony_ci struct cpufreq_policy *policy; 1038c2ecf20Sopenharmony_ci unsigned int index; 1048c2ecf20Sopenharmony_ci 1058c2ecf20Sopenharmony_ci policy = cpufreq_cpu_get_raw(cpu); 1068c2ecf20Sopenharmony_ci if (!policy) 1078c2ecf20Sopenharmony_ci return 0; 1088c2ecf20Sopenharmony_ci 1098c2ecf20Sopenharmony_ci data = policy->driver_data; 1108c2ecf20Sopenharmony_ci soc_data = data->soc_data; 1118c2ecf20Sopenharmony_ci 1128c2ecf20Sopenharmony_ci index = readl_relaxed(data->base + soc_data->reg_perf_state); 1138c2ecf20Sopenharmony_ci index = min(index, LUT_MAX_ENTRIES - 1); 1148c2ecf20Sopenharmony_ci 1158c2ecf20Sopenharmony_ci return policy->freq_table[index].frequency; 1168c2ecf20Sopenharmony_ci} 1178c2ecf20Sopenharmony_ci 1188c2ecf20Sopenharmony_cistatic unsigned int qcom_cpufreq_hw_fast_switch(struct cpufreq_policy *policy, 1198c2ecf20Sopenharmony_ci unsigned int target_freq) 1208c2ecf20Sopenharmony_ci{ 1218c2ecf20Sopenharmony_ci struct qcom_cpufreq_data *data = policy->driver_data; 1228c2ecf20Sopenharmony_ci const struct qcom_cpufreq_soc_data *soc_data = data->soc_data; 1238c2ecf20Sopenharmony_ci unsigned int index; 1248c2ecf20Sopenharmony_ci 1258c2ecf20Sopenharmony_ci index = policy->cached_resolved_idx; 1268c2ecf20Sopenharmony_ci writel_relaxed(index, data->base + soc_data->reg_perf_state); 1278c2ecf20Sopenharmony_ci 1288c2ecf20Sopenharmony_ci return policy->freq_table[index].frequency; 1298c2ecf20Sopenharmony_ci} 1308c2ecf20Sopenharmony_ci 1318c2ecf20Sopenharmony_cistatic int qcom_cpufreq_hw_read_lut(struct device *cpu_dev, 1328c2ecf20Sopenharmony_ci struct cpufreq_policy *policy) 1338c2ecf20Sopenharmony_ci{ 1348c2ecf20Sopenharmony_ci u32 data, src, lval, i, core_count, prev_freq = 0, freq; 1358c2ecf20Sopenharmony_ci u32 volt; 1368c2ecf20Sopenharmony_ci struct cpufreq_frequency_table *table; 1378c2ecf20Sopenharmony_ci struct dev_pm_opp *opp; 1388c2ecf20Sopenharmony_ci unsigned long rate; 1398c2ecf20Sopenharmony_ci int ret; 1408c2ecf20Sopenharmony_ci struct qcom_cpufreq_data *drv_data = policy->driver_data; 1418c2ecf20Sopenharmony_ci const struct qcom_cpufreq_soc_data *soc_data = drv_data->soc_data; 1428c2ecf20Sopenharmony_ci 1438c2ecf20Sopenharmony_ci table = kcalloc(LUT_MAX_ENTRIES + 1, sizeof(*table), GFP_KERNEL); 1448c2ecf20Sopenharmony_ci if (!table) 1458c2ecf20Sopenharmony_ci return -ENOMEM; 1468c2ecf20Sopenharmony_ci 1478c2ecf20Sopenharmony_ci ret = dev_pm_opp_of_add_table(cpu_dev); 1488c2ecf20Sopenharmony_ci if (!ret) { 1498c2ecf20Sopenharmony_ci /* Disable all opps and cross-validate against LUT later */ 1508c2ecf20Sopenharmony_ci icc_scaling_enabled = true; 1518c2ecf20Sopenharmony_ci for (rate = 0; ; rate++) { 1528c2ecf20Sopenharmony_ci opp = dev_pm_opp_find_freq_ceil(cpu_dev, &rate); 1538c2ecf20Sopenharmony_ci if (IS_ERR(opp)) 1548c2ecf20Sopenharmony_ci break; 1558c2ecf20Sopenharmony_ci 1568c2ecf20Sopenharmony_ci dev_pm_opp_put(opp); 1578c2ecf20Sopenharmony_ci dev_pm_opp_disable(cpu_dev, rate); 1588c2ecf20Sopenharmony_ci } 1598c2ecf20Sopenharmony_ci } else if (ret != -ENODEV) { 1608c2ecf20Sopenharmony_ci dev_err(cpu_dev, "Invalid opp table in device tree\n"); 1618c2ecf20Sopenharmony_ci kfree(table); 1628c2ecf20Sopenharmony_ci return ret; 1638c2ecf20Sopenharmony_ci } else { 1648c2ecf20Sopenharmony_ci policy->fast_switch_possible = true; 1658c2ecf20Sopenharmony_ci icc_scaling_enabled = false; 1668c2ecf20Sopenharmony_ci } 1678c2ecf20Sopenharmony_ci 1688c2ecf20Sopenharmony_ci for (i = 0; i < LUT_MAX_ENTRIES; i++) { 1698c2ecf20Sopenharmony_ci data = readl_relaxed(drv_data->base + soc_data->reg_freq_lut + 1708c2ecf20Sopenharmony_ci i * soc_data->lut_row_size); 1718c2ecf20Sopenharmony_ci src = FIELD_GET(LUT_SRC, data); 1728c2ecf20Sopenharmony_ci lval = FIELD_GET(LUT_L_VAL, data); 1738c2ecf20Sopenharmony_ci core_count = FIELD_GET(LUT_CORE_COUNT, data); 1748c2ecf20Sopenharmony_ci 1758c2ecf20Sopenharmony_ci data = readl_relaxed(drv_data->base + soc_data->reg_volt_lut + 1768c2ecf20Sopenharmony_ci i * soc_data->lut_row_size); 1778c2ecf20Sopenharmony_ci volt = FIELD_GET(LUT_VOLT, data) * 1000; 1788c2ecf20Sopenharmony_ci 1798c2ecf20Sopenharmony_ci if (src) 1808c2ecf20Sopenharmony_ci freq = xo_rate * lval / 1000; 1818c2ecf20Sopenharmony_ci else 1828c2ecf20Sopenharmony_ci freq = cpu_hw_rate / 1000; 1838c2ecf20Sopenharmony_ci 1848c2ecf20Sopenharmony_ci if (freq != prev_freq && core_count != LUT_TURBO_IND) { 1858c2ecf20Sopenharmony_ci if (!qcom_cpufreq_update_opp(cpu_dev, freq, volt)) { 1868c2ecf20Sopenharmony_ci table[i].frequency = freq; 1878c2ecf20Sopenharmony_ci dev_dbg(cpu_dev, "index=%d freq=%d, core_count %d\n", i, 1888c2ecf20Sopenharmony_ci freq, core_count); 1898c2ecf20Sopenharmony_ci } else { 1908c2ecf20Sopenharmony_ci dev_warn(cpu_dev, "failed to update OPP for freq=%d\n", freq); 1918c2ecf20Sopenharmony_ci table[i].frequency = CPUFREQ_ENTRY_INVALID; 1928c2ecf20Sopenharmony_ci } 1938c2ecf20Sopenharmony_ci 1948c2ecf20Sopenharmony_ci } else if (core_count == LUT_TURBO_IND) { 1958c2ecf20Sopenharmony_ci table[i].frequency = CPUFREQ_ENTRY_INVALID; 1968c2ecf20Sopenharmony_ci } 1978c2ecf20Sopenharmony_ci 1988c2ecf20Sopenharmony_ci /* 1998c2ecf20Sopenharmony_ci * Two of the same frequencies with the same core counts means 2008c2ecf20Sopenharmony_ci * end of table 2018c2ecf20Sopenharmony_ci */ 2028c2ecf20Sopenharmony_ci if (i > 0 && prev_freq == freq) { 2038c2ecf20Sopenharmony_ci struct cpufreq_frequency_table *prev = &table[i - 1]; 2048c2ecf20Sopenharmony_ci 2058c2ecf20Sopenharmony_ci /* 2068c2ecf20Sopenharmony_ci * Only treat the last frequency that might be a boost 2078c2ecf20Sopenharmony_ci * as the boost frequency 2088c2ecf20Sopenharmony_ci */ 2098c2ecf20Sopenharmony_ci if (prev->frequency == CPUFREQ_ENTRY_INVALID) { 2108c2ecf20Sopenharmony_ci if (!qcom_cpufreq_update_opp(cpu_dev, prev_freq, volt)) { 2118c2ecf20Sopenharmony_ci prev->frequency = prev_freq; 2128c2ecf20Sopenharmony_ci prev->flags = CPUFREQ_BOOST_FREQ; 2138c2ecf20Sopenharmony_ci } else { 2148c2ecf20Sopenharmony_ci dev_warn(cpu_dev, "failed to update OPP for freq=%d\n", 2158c2ecf20Sopenharmony_ci freq); 2168c2ecf20Sopenharmony_ci } 2178c2ecf20Sopenharmony_ci } 2188c2ecf20Sopenharmony_ci 2198c2ecf20Sopenharmony_ci break; 2208c2ecf20Sopenharmony_ci } 2218c2ecf20Sopenharmony_ci 2228c2ecf20Sopenharmony_ci prev_freq = freq; 2238c2ecf20Sopenharmony_ci } 2248c2ecf20Sopenharmony_ci 2258c2ecf20Sopenharmony_ci table[i].frequency = CPUFREQ_TABLE_END; 2268c2ecf20Sopenharmony_ci policy->freq_table = table; 2278c2ecf20Sopenharmony_ci dev_pm_opp_set_sharing_cpus(cpu_dev, policy->cpus); 2288c2ecf20Sopenharmony_ci 2298c2ecf20Sopenharmony_ci return 0; 2308c2ecf20Sopenharmony_ci} 2318c2ecf20Sopenharmony_ci 2328c2ecf20Sopenharmony_cistatic void qcom_get_related_cpus(int index, struct cpumask *m) 2338c2ecf20Sopenharmony_ci{ 2348c2ecf20Sopenharmony_ci struct device_node *cpu_np; 2358c2ecf20Sopenharmony_ci struct of_phandle_args args; 2368c2ecf20Sopenharmony_ci int cpu, ret; 2378c2ecf20Sopenharmony_ci 2388c2ecf20Sopenharmony_ci for_each_possible_cpu(cpu) { 2398c2ecf20Sopenharmony_ci cpu_np = of_cpu_device_node_get(cpu); 2408c2ecf20Sopenharmony_ci if (!cpu_np) 2418c2ecf20Sopenharmony_ci continue; 2428c2ecf20Sopenharmony_ci 2438c2ecf20Sopenharmony_ci ret = of_parse_phandle_with_args(cpu_np, "qcom,freq-domain", 2448c2ecf20Sopenharmony_ci "#freq-domain-cells", 0, 2458c2ecf20Sopenharmony_ci &args); 2468c2ecf20Sopenharmony_ci of_node_put(cpu_np); 2478c2ecf20Sopenharmony_ci if (ret < 0) 2488c2ecf20Sopenharmony_ci continue; 2498c2ecf20Sopenharmony_ci 2508c2ecf20Sopenharmony_ci if (index == args.args[0]) 2518c2ecf20Sopenharmony_ci cpumask_set_cpu(cpu, m); 2528c2ecf20Sopenharmony_ci } 2538c2ecf20Sopenharmony_ci} 2548c2ecf20Sopenharmony_ci 2558c2ecf20Sopenharmony_cistatic const struct qcom_cpufreq_soc_data qcom_soc_data = { 2568c2ecf20Sopenharmony_ci .reg_enable = 0x0, 2578c2ecf20Sopenharmony_ci .reg_freq_lut = 0x110, 2588c2ecf20Sopenharmony_ci .reg_volt_lut = 0x114, 2598c2ecf20Sopenharmony_ci .reg_perf_state = 0x920, 2608c2ecf20Sopenharmony_ci .lut_row_size = 32, 2618c2ecf20Sopenharmony_ci}; 2628c2ecf20Sopenharmony_ci 2638c2ecf20Sopenharmony_cistatic const struct qcom_cpufreq_soc_data epss_soc_data = { 2648c2ecf20Sopenharmony_ci .reg_enable = 0x0, 2658c2ecf20Sopenharmony_ci .reg_freq_lut = 0x100, 2668c2ecf20Sopenharmony_ci .reg_volt_lut = 0x200, 2678c2ecf20Sopenharmony_ci .reg_perf_state = 0x320, 2688c2ecf20Sopenharmony_ci .lut_row_size = 4, 2698c2ecf20Sopenharmony_ci}; 2708c2ecf20Sopenharmony_ci 2718c2ecf20Sopenharmony_cistatic const struct of_device_id qcom_cpufreq_hw_match[] = { 2728c2ecf20Sopenharmony_ci { .compatible = "qcom,cpufreq-hw", .data = &qcom_soc_data }, 2738c2ecf20Sopenharmony_ci { .compatible = "qcom,cpufreq-epss", .data = &epss_soc_data }, 2748c2ecf20Sopenharmony_ci {} 2758c2ecf20Sopenharmony_ci}; 2768c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, qcom_cpufreq_hw_match); 2778c2ecf20Sopenharmony_ci 2788c2ecf20Sopenharmony_cistatic int qcom_cpufreq_hw_cpu_init(struct cpufreq_policy *policy) 2798c2ecf20Sopenharmony_ci{ 2808c2ecf20Sopenharmony_ci struct platform_device *pdev = cpufreq_get_driver_data(); 2818c2ecf20Sopenharmony_ci struct device *dev = &pdev->dev; 2828c2ecf20Sopenharmony_ci struct of_phandle_args args; 2838c2ecf20Sopenharmony_ci struct device_node *cpu_np; 2848c2ecf20Sopenharmony_ci struct device *cpu_dev; 2858c2ecf20Sopenharmony_ci struct resource *res; 2868c2ecf20Sopenharmony_ci void __iomem *base; 2878c2ecf20Sopenharmony_ci struct qcom_cpufreq_data *data; 2888c2ecf20Sopenharmony_ci int ret, index; 2898c2ecf20Sopenharmony_ci 2908c2ecf20Sopenharmony_ci cpu_dev = get_cpu_device(policy->cpu); 2918c2ecf20Sopenharmony_ci if (!cpu_dev) { 2928c2ecf20Sopenharmony_ci pr_err("%s: failed to get cpu%d device\n", __func__, 2938c2ecf20Sopenharmony_ci policy->cpu); 2948c2ecf20Sopenharmony_ci return -ENODEV; 2958c2ecf20Sopenharmony_ci } 2968c2ecf20Sopenharmony_ci 2978c2ecf20Sopenharmony_ci cpu_np = of_cpu_device_node_get(policy->cpu); 2988c2ecf20Sopenharmony_ci if (!cpu_np) 2998c2ecf20Sopenharmony_ci return -EINVAL; 3008c2ecf20Sopenharmony_ci 3018c2ecf20Sopenharmony_ci ret = of_parse_phandle_with_args(cpu_np, "qcom,freq-domain", 3028c2ecf20Sopenharmony_ci "#freq-domain-cells", 0, &args); 3038c2ecf20Sopenharmony_ci of_node_put(cpu_np); 3048c2ecf20Sopenharmony_ci if (ret) 3058c2ecf20Sopenharmony_ci return ret; 3068c2ecf20Sopenharmony_ci 3078c2ecf20Sopenharmony_ci index = args.args[0]; 3088c2ecf20Sopenharmony_ci 3098c2ecf20Sopenharmony_ci res = platform_get_resource(pdev, IORESOURCE_MEM, index); 3108c2ecf20Sopenharmony_ci if (!res) { 3118c2ecf20Sopenharmony_ci dev_err(dev, "failed to get mem resource %d\n", index); 3128c2ecf20Sopenharmony_ci return -ENODEV; 3138c2ecf20Sopenharmony_ci } 3148c2ecf20Sopenharmony_ci 3158c2ecf20Sopenharmony_ci if (!request_mem_region(res->start, resource_size(res), res->name)) { 3168c2ecf20Sopenharmony_ci dev_err(dev, "failed to request resource %pR\n", res); 3178c2ecf20Sopenharmony_ci return -EBUSY; 3188c2ecf20Sopenharmony_ci } 3198c2ecf20Sopenharmony_ci 3208c2ecf20Sopenharmony_ci base = ioremap(res->start, resource_size(res)); 3218c2ecf20Sopenharmony_ci if (!base) { 3228c2ecf20Sopenharmony_ci dev_err(dev, "failed to map resource %pR\n", res); 3238c2ecf20Sopenharmony_ci ret = -ENOMEM; 3248c2ecf20Sopenharmony_ci goto release_region; 3258c2ecf20Sopenharmony_ci } 3268c2ecf20Sopenharmony_ci 3278c2ecf20Sopenharmony_ci data = kzalloc(sizeof(*data), GFP_KERNEL); 3288c2ecf20Sopenharmony_ci if (!data) { 3298c2ecf20Sopenharmony_ci ret = -ENOMEM; 3308c2ecf20Sopenharmony_ci goto unmap_base; 3318c2ecf20Sopenharmony_ci } 3328c2ecf20Sopenharmony_ci 3338c2ecf20Sopenharmony_ci data->soc_data = of_device_get_match_data(&pdev->dev); 3348c2ecf20Sopenharmony_ci data->base = base; 3358c2ecf20Sopenharmony_ci data->res = res; 3368c2ecf20Sopenharmony_ci 3378c2ecf20Sopenharmony_ci /* HW should be in enabled state to proceed */ 3388c2ecf20Sopenharmony_ci if (!(readl_relaxed(base + data->soc_data->reg_enable) & 0x1)) { 3398c2ecf20Sopenharmony_ci dev_err(dev, "Domain-%d cpufreq hardware not enabled\n", index); 3408c2ecf20Sopenharmony_ci ret = -ENODEV; 3418c2ecf20Sopenharmony_ci goto error; 3428c2ecf20Sopenharmony_ci } 3438c2ecf20Sopenharmony_ci 3448c2ecf20Sopenharmony_ci qcom_get_related_cpus(index, policy->cpus); 3458c2ecf20Sopenharmony_ci if (!cpumask_weight(policy->cpus)) { 3468c2ecf20Sopenharmony_ci dev_err(dev, "Domain-%d failed to get related CPUs\n", index); 3478c2ecf20Sopenharmony_ci ret = -ENOENT; 3488c2ecf20Sopenharmony_ci goto error; 3498c2ecf20Sopenharmony_ci } 3508c2ecf20Sopenharmony_ci 3518c2ecf20Sopenharmony_ci policy->driver_data = data; 3528c2ecf20Sopenharmony_ci 3538c2ecf20Sopenharmony_ci ret = qcom_cpufreq_hw_read_lut(cpu_dev, policy); 3548c2ecf20Sopenharmony_ci if (ret) { 3558c2ecf20Sopenharmony_ci dev_err(dev, "Domain-%d failed to read LUT\n", index); 3568c2ecf20Sopenharmony_ci goto error; 3578c2ecf20Sopenharmony_ci } 3588c2ecf20Sopenharmony_ci 3598c2ecf20Sopenharmony_ci ret = dev_pm_opp_get_opp_count(cpu_dev); 3608c2ecf20Sopenharmony_ci if (ret <= 0) { 3618c2ecf20Sopenharmony_ci dev_err(cpu_dev, "Failed to add OPPs\n"); 3628c2ecf20Sopenharmony_ci ret = -ENODEV; 3638c2ecf20Sopenharmony_ci goto error; 3648c2ecf20Sopenharmony_ci } 3658c2ecf20Sopenharmony_ci 3668c2ecf20Sopenharmony_ci dev_pm_opp_of_register_em(cpu_dev, policy->cpus); 3678c2ecf20Sopenharmony_ci 3688c2ecf20Sopenharmony_ci return 0; 3698c2ecf20Sopenharmony_cierror: 3708c2ecf20Sopenharmony_ci kfree(data); 3718c2ecf20Sopenharmony_ciunmap_base: 3728c2ecf20Sopenharmony_ci iounmap(base); 3738c2ecf20Sopenharmony_cirelease_region: 3748c2ecf20Sopenharmony_ci release_mem_region(res->start, resource_size(res)); 3758c2ecf20Sopenharmony_ci return ret; 3768c2ecf20Sopenharmony_ci} 3778c2ecf20Sopenharmony_ci 3788c2ecf20Sopenharmony_cistatic int qcom_cpufreq_hw_cpu_exit(struct cpufreq_policy *policy) 3798c2ecf20Sopenharmony_ci{ 3808c2ecf20Sopenharmony_ci struct device *cpu_dev = get_cpu_device(policy->cpu); 3818c2ecf20Sopenharmony_ci struct qcom_cpufreq_data *data = policy->driver_data; 3828c2ecf20Sopenharmony_ci struct resource *res = data->res; 3838c2ecf20Sopenharmony_ci void __iomem *base = data->base; 3848c2ecf20Sopenharmony_ci 3858c2ecf20Sopenharmony_ci dev_pm_opp_remove_all_dynamic(cpu_dev); 3868c2ecf20Sopenharmony_ci dev_pm_opp_of_cpumask_remove_table(policy->related_cpus); 3878c2ecf20Sopenharmony_ci kfree(policy->freq_table); 3888c2ecf20Sopenharmony_ci kfree(data); 3898c2ecf20Sopenharmony_ci iounmap(base); 3908c2ecf20Sopenharmony_ci release_mem_region(res->start, resource_size(res)); 3918c2ecf20Sopenharmony_ci 3928c2ecf20Sopenharmony_ci return 0; 3938c2ecf20Sopenharmony_ci} 3948c2ecf20Sopenharmony_ci 3958c2ecf20Sopenharmony_cistatic struct freq_attr *qcom_cpufreq_hw_attr[] = { 3968c2ecf20Sopenharmony_ci &cpufreq_freq_attr_scaling_available_freqs, 3978c2ecf20Sopenharmony_ci &cpufreq_freq_attr_scaling_boost_freqs, 3988c2ecf20Sopenharmony_ci NULL 3998c2ecf20Sopenharmony_ci}; 4008c2ecf20Sopenharmony_ci 4018c2ecf20Sopenharmony_cistatic struct cpufreq_driver cpufreq_qcom_hw_driver = { 4028c2ecf20Sopenharmony_ci .flags = CPUFREQ_STICKY | CPUFREQ_NEED_INITIAL_FREQ_CHECK | 4038c2ecf20Sopenharmony_ci CPUFREQ_HAVE_GOVERNOR_PER_POLICY | 4048c2ecf20Sopenharmony_ci CPUFREQ_IS_COOLING_DEV, 4058c2ecf20Sopenharmony_ci .verify = cpufreq_generic_frequency_table_verify, 4068c2ecf20Sopenharmony_ci .target_index = qcom_cpufreq_hw_target_index, 4078c2ecf20Sopenharmony_ci .get = qcom_cpufreq_hw_get, 4088c2ecf20Sopenharmony_ci .init = qcom_cpufreq_hw_cpu_init, 4098c2ecf20Sopenharmony_ci .exit = qcom_cpufreq_hw_cpu_exit, 4108c2ecf20Sopenharmony_ci .fast_switch = qcom_cpufreq_hw_fast_switch, 4118c2ecf20Sopenharmony_ci .name = "qcom-cpufreq-hw", 4128c2ecf20Sopenharmony_ci .attr = qcom_cpufreq_hw_attr, 4138c2ecf20Sopenharmony_ci}; 4148c2ecf20Sopenharmony_ci 4158c2ecf20Sopenharmony_cistatic int qcom_cpufreq_hw_driver_probe(struct platform_device *pdev) 4168c2ecf20Sopenharmony_ci{ 4178c2ecf20Sopenharmony_ci struct device *cpu_dev; 4188c2ecf20Sopenharmony_ci struct clk *clk; 4198c2ecf20Sopenharmony_ci int ret; 4208c2ecf20Sopenharmony_ci 4218c2ecf20Sopenharmony_ci clk = clk_get(&pdev->dev, "xo"); 4228c2ecf20Sopenharmony_ci if (IS_ERR(clk)) 4238c2ecf20Sopenharmony_ci return PTR_ERR(clk); 4248c2ecf20Sopenharmony_ci 4258c2ecf20Sopenharmony_ci xo_rate = clk_get_rate(clk); 4268c2ecf20Sopenharmony_ci clk_put(clk); 4278c2ecf20Sopenharmony_ci 4288c2ecf20Sopenharmony_ci clk = clk_get(&pdev->dev, "alternate"); 4298c2ecf20Sopenharmony_ci if (IS_ERR(clk)) 4308c2ecf20Sopenharmony_ci return PTR_ERR(clk); 4318c2ecf20Sopenharmony_ci 4328c2ecf20Sopenharmony_ci cpu_hw_rate = clk_get_rate(clk) / CLK_HW_DIV; 4338c2ecf20Sopenharmony_ci clk_put(clk); 4348c2ecf20Sopenharmony_ci 4358c2ecf20Sopenharmony_ci cpufreq_qcom_hw_driver.driver_data = pdev; 4368c2ecf20Sopenharmony_ci 4378c2ecf20Sopenharmony_ci /* Check for optional interconnect paths on CPU0 */ 4388c2ecf20Sopenharmony_ci cpu_dev = get_cpu_device(0); 4398c2ecf20Sopenharmony_ci if (!cpu_dev) 4408c2ecf20Sopenharmony_ci return -EPROBE_DEFER; 4418c2ecf20Sopenharmony_ci 4428c2ecf20Sopenharmony_ci ret = dev_pm_opp_of_find_icc_paths(cpu_dev, NULL); 4438c2ecf20Sopenharmony_ci if (ret) 4448c2ecf20Sopenharmony_ci return ret; 4458c2ecf20Sopenharmony_ci 4468c2ecf20Sopenharmony_ci ret = cpufreq_register_driver(&cpufreq_qcom_hw_driver); 4478c2ecf20Sopenharmony_ci if (ret) 4488c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "CPUFreq HW driver failed to register\n"); 4498c2ecf20Sopenharmony_ci else 4508c2ecf20Sopenharmony_ci dev_dbg(&pdev->dev, "QCOM CPUFreq HW driver initialized\n"); 4518c2ecf20Sopenharmony_ci 4528c2ecf20Sopenharmony_ci return ret; 4538c2ecf20Sopenharmony_ci} 4548c2ecf20Sopenharmony_ci 4558c2ecf20Sopenharmony_cistatic int qcom_cpufreq_hw_driver_remove(struct platform_device *pdev) 4568c2ecf20Sopenharmony_ci{ 4578c2ecf20Sopenharmony_ci return cpufreq_unregister_driver(&cpufreq_qcom_hw_driver); 4588c2ecf20Sopenharmony_ci} 4598c2ecf20Sopenharmony_ci 4608c2ecf20Sopenharmony_cistatic struct platform_driver qcom_cpufreq_hw_driver = { 4618c2ecf20Sopenharmony_ci .probe = qcom_cpufreq_hw_driver_probe, 4628c2ecf20Sopenharmony_ci .remove = qcom_cpufreq_hw_driver_remove, 4638c2ecf20Sopenharmony_ci .driver = { 4648c2ecf20Sopenharmony_ci .name = "qcom-cpufreq-hw", 4658c2ecf20Sopenharmony_ci .of_match_table = qcom_cpufreq_hw_match, 4668c2ecf20Sopenharmony_ci }, 4678c2ecf20Sopenharmony_ci}; 4688c2ecf20Sopenharmony_ci 4698c2ecf20Sopenharmony_cistatic int __init qcom_cpufreq_hw_init(void) 4708c2ecf20Sopenharmony_ci{ 4718c2ecf20Sopenharmony_ci return platform_driver_register(&qcom_cpufreq_hw_driver); 4728c2ecf20Sopenharmony_ci} 4738c2ecf20Sopenharmony_cipostcore_initcall(qcom_cpufreq_hw_init); 4748c2ecf20Sopenharmony_ci 4758c2ecf20Sopenharmony_cistatic void __exit qcom_cpufreq_hw_exit(void) 4768c2ecf20Sopenharmony_ci{ 4778c2ecf20Sopenharmony_ci platform_driver_unregister(&qcom_cpufreq_hw_driver); 4788c2ecf20Sopenharmony_ci} 4798c2ecf20Sopenharmony_cimodule_exit(qcom_cpufreq_hw_exit); 4808c2ecf20Sopenharmony_ci 4818c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("QCOM CPUFREQ HW Driver"); 4828c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2"); 483