18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Copyright (C) 2012 Altera Corporation
48c2ecf20Sopenharmony_ci * Copyright (c) 2011 Picochip Ltd., Jamie Iles
58c2ecf20Sopenharmony_ci *
68c2ecf20Sopenharmony_ci * Modified from mach-picoxcell/time.c
78c2ecf20Sopenharmony_ci */
88c2ecf20Sopenharmony_ci#include <linux/delay.h>
98c2ecf20Sopenharmony_ci#include <linux/dw_apb_timer.h>
108c2ecf20Sopenharmony_ci#include <linux/of.h>
118c2ecf20Sopenharmony_ci#include <linux/of_address.h>
128c2ecf20Sopenharmony_ci#include <linux/of_irq.h>
138c2ecf20Sopenharmony_ci#include <linux/clk.h>
148c2ecf20Sopenharmony_ci#include <linux/reset.h>
158c2ecf20Sopenharmony_ci#include <linux/sched_clock.h>
168c2ecf20Sopenharmony_ci
178c2ecf20Sopenharmony_cistatic void __init timer_get_base_and_rate(struct device_node *np,
188c2ecf20Sopenharmony_ci				    void __iomem **base, u32 *rate)
198c2ecf20Sopenharmony_ci{
208c2ecf20Sopenharmony_ci	struct clk *timer_clk;
218c2ecf20Sopenharmony_ci	struct clk *pclk;
228c2ecf20Sopenharmony_ci	struct reset_control *rstc;
238c2ecf20Sopenharmony_ci
248c2ecf20Sopenharmony_ci	*base = of_iomap(np, 0);
258c2ecf20Sopenharmony_ci
268c2ecf20Sopenharmony_ci	if (!*base)
278c2ecf20Sopenharmony_ci		panic("Unable to map regs for %pOFn", np);
288c2ecf20Sopenharmony_ci
298c2ecf20Sopenharmony_ci	/*
308c2ecf20Sopenharmony_ci	 * Reset the timer if the reset control is available, wiping
318c2ecf20Sopenharmony_ci	 * out the state the firmware may have left it
328c2ecf20Sopenharmony_ci	 */
338c2ecf20Sopenharmony_ci	rstc = of_reset_control_get(np, NULL);
348c2ecf20Sopenharmony_ci	if (!IS_ERR(rstc)) {
358c2ecf20Sopenharmony_ci		reset_control_assert(rstc);
368c2ecf20Sopenharmony_ci		reset_control_deassert(rstc);
378c2ecf20Sopenharmony_ci	}
388c2ecf20Sopenharmony_ci
398c2ecf20Sopenharmony_ci	/*
408c2ecf20Sopenharmony_ci	 * Not all implementations use a periphal clock, so don't panic
418c2ecf20Sopenharmony_ci	 * if it's not present
428c2ecf20Sopenharmony_ci	 */
438c2ecf20Sopenharmony_ci	pclk = of_clk_get_by_name(np, "pclk");
448c2ecf20Sopenharmony_ci	if (!IS_ERR(pclk))
458c2ecf20Sopenharmony_ci		if (clk_prepare_enable(pclk))
468c2ecf20Sopenharmony_ci			pr_warn("pclk for %pOFn is present, but could not be activated\n",
478c2ecf20Sopenharmony_ci				np);
488c2ecf20Sopenharmony_ci
498c2ecf20Sopenharmony_ci	timer_clk = of_clk_get_by_name(np, "timer");
508c2ecf20Sopenharmony_ci	if (IS_ERR(timer_clk))
518c2ecf20Sopenharmony_ci		goto try_clock_freq;
528c2ecf20Sopenharmony_ci
538c2ecf20Sopenharmony_ci	if (!clk_prepare_enable(timer_clk)) {
548c2ecf20Sopenharmony_ci		*rate = clk_get_rate(timer_clk);
558c2ecf20Sopenharmony_ci		return;
568c2ecf20Sopenharmony_ci	}
578c2ecf20Sopenharmony_ci
588c2ecf20Sopenharmony_citry_clock_freq:
598c2ecf20Sopenharmony_ci	if (of_property_read_u32(np, "clock-freq", rate) &&
608c2ecf20Sopenharmony_ci	    of_property_read_u32(np, "clock-frequency", rate))
618c2ecf20Sopenharmony_ci		panic("No clock nor clock-frequency property for %pOFn", np);
628c2ecf20Sopenharmony_ci}
638c2ecf20Sopenharmony_ci
648c2ecf20Sopenharmony_cistatic void __init add_clockevent(struct device_node *event_timer)
658c2ecf20Sopenharmony_ci{
668c2ecf20Sopenharmony_ci	void __iomem *iobase;
678c2ecf20Sopenharmony_ci	struct dw_apb_clock_event_device *ced;
688c2ecf20Sopenharmony_ci	u32 irq, rate;
698c2ecf20Sopenharmony_ci
708c2ecf20Sopenharmony_ci	irq = irq_of_parse_and_map(event_timer, 0);
718c2ecf20Sopenharmony_ci	if (irq == 0)
728c2ecf20Sopenharmony_ci		panic("No IRQ for clock event timer");
738c2ecf20Sopenharmony_ci
748c2ecf20Sopenharmony_ci	timer_get_base_and_rate(event_timer, &iobase, &rate);
758c2ecf20Sopenharmony_ci
768c2ecf20Sopenharmony_ci	ced = dw_apb_clockevent_init(-1, event_timer->name, 300, iobase, irq,
778c2ecf20Sopenharmony_ci				     rate);
788c2ecf20Sopenharmony_ci	if (!ced)
798c2ecf20Sopenharmony_ci		panic("Unable to initialise clockevent device");
808c2ecf20Sopenharmony_ci
818c2ecf20Sopenharmony_ci	dw_apb_clockevent_register(ced);
828c2ecf20Sopenharmony_ci}
838c2ecf20Sopenharmony_ci
848c2ecf20Sopenharmony_cistatic void __iomem *sched_io_base;
858c2ecf20Sopenharmony_cistatic u32 sched_rate;
868c2ecf20Sopenharmony_ci
878c2ecf20Sopenharmony_cistatic void __init add_clocksource(struct device_node *source_timer)
888c2ecf20Sopenharmony_ci{
898c2ecf20Sopenharmony_ci	void __iomem *iobase;
908c2ecf20Sopenharmony_ci	struct dw_apb_clocksource *cs;
918c2ecf20Sopenharmony_ci	u32 rate;
928c2ecf20Sopenharmony_ci
938c2ecf20Sopenharmony_ci	timer_get_base_and_rate(source_timer, &iobase, &rate);
948c2ecf20Sopenharmony_ci
958c2ecf20Sopenharmony_ci	cs = dw_apb_clocksource_init(300, source_timer->name, iobase, rate);
968c2ecf20Sopenharmony_ci	if (!cs)
978c2ecf20Sopenharmony_ci		panic("Unable to initialise clocksource device");
988c2ecf20Sopenharmony_ci
998c2ecf20Sopenharmony_ci	dw_apb_clocksource_start(cs);
1008c2ecf20Sopenharmony_ci	dw_apb_clocksource_register(cs);
1018c2ecf20Sopenharmony_ci
1028c2ecf20Sopenharmony_ci	/*
1038c2ecf20Sopenharmony_ci	 * Fallback to use the clocksource as sched_clock if no separate
1048c2ecf20Sopenharmony_ci	 * timer is found. sched_io_base then points to the current_value
1058c2ecf20Sopenharmony_ci	 * register of the clocksource timer.
1068c2ecf20Sopenharmony_ci	 */
1078c2ecf20Sopenharmony_ci	sched_io_base = iobase + 0x04;
1088c2ecf20Sopenharmony_ci	sched_rate = rate;
1098c2ecf20Sopenharmony_ci}
1108c2ecf20Sopenharmony_ci
1118c2ecf20Sopenharmony_cistatic u64 notrace read_sched_clock(void)
1128c2ecf20Sopenharmony_ci{
1138c2ecf20Sopenharmony_ci	return ~readl_relaxed(sched_io_base);
1148c2ecf20Sopenharmony_ci}
1158c2ecf20Sopenharmony_ci
1168c2ecf20Sopenharmony_cistatic const struct of_device_id sptimer_ids[] __initconst = {
1178c2ecf20Sopenharmony_ci	{ .compatible = "picochip,pc3x2-rtc" },
1188c2ecf20Sopenharmony_ci	{ /* Sentinel */ },
1198c2ecf20Sopenharmony_ci};
1208c2ecf20Sopenharmony_ci
1218c2ecf20Sopenharmony_cistatic void __init init_sched_clock(void)
1228c2ecf20Sopenharmony_ci{
1238c2ecf20Sopenharmony_ci	struct device_node *sched_timer;
1248c2ecf20Sopenharmony_ci
1258c2ecf20Sopenharmony_ci	sched_timer = of_find_matching_node(NULL, sptimer_ids);
1268c2ecf20Sopenharmony_ci	if (sched_timer) {
1278c2ecf20Sopenharmony_ci		timer_get_base_and_rate(sched_timer, &sched_io_base,
1288c2ecf20Sopenharmony_ci					&sched_rate);
1298c2ecf20Sopenharmony_ci		of_node_put(sched_timer);
1308c2ecf20Sopenharmony_ci	}
1318c2ecf20Sopenharmony_ci
1328c2ecf20Sopenharmony_ci	sched_clock_register(read_sched_clock, 32, sched_rate);
1338c2ecf20Sopenharmony_ci}
1348c2ecf20Sopenharmony_ci
1358c2ecf20Sopenharmony_ci#ifdef CONFIG_ARM
1368c2ecf20Sopenharmony_cistatic unsigned long dw_apb_delay_timer_read(void)
1378c2ecf20Sopenharmony_ci{
1388c2ecf20Sopenharmony_ci	return ~readl_relaxed(sched_io_base);
1398c2ecf20Sopenharmony_ci}
1408c2ecf20Sopenharmony_ci
1418c2ecf20Sopenharmony_cistatic struct delay_timer dw_apb_delay_timer = {
1428c2ecf20Sopenharmony_ci	.read_current_timer	= dw_apb_delay_timer_read,
1438c2ecf20Sopenharmony_ci};
1448c2ecf20Sopenharmony_ci#endif
1458c2ecf20Sopenharmony_ci
1468c2ecf20Sopenharmony_cistatic int num_called;
1478c2ecf20Sopenharmony_cistatic int __init dw_apb_timer_init(struct device_node *timer)
1488c2ecf20Sopenharmony_ci{
1498c2ecf20Sopenharmony_ci	switch (num_called) {
1508c2ecf20Sopenharmony_ci	case 1:
1518c2ecf20Sopenharmony_ci		pr_debug("%s: found clocksource timer\n", __func__);
1528c2ecf20Sopenharmony_ci		add_clocksource(timer);
1538c2ecf20Sopenharmony_ci		init_sched_clock();
1548c2ecf20Sopenharmony_ci#ifdef CONFIG_ARM
1558c2ecf20Sopenharmony_ci		dw_apb_delay_timer.freq = sched_rate;
1568c2ecf20Sopenharmony_ci		register_current_timer_delay(&dw_apb_delay_timer);
1578c2ecf20Sopenharmony_ci#endif
1588c2ecf20Sopenharmony_ci		break;
1598c2ecf20Sopenharmony_ci	default:
1608c2ecf20Sopenharmony_ci		pr_debug("%s: found clockevent timer\n", __func__);
1618c2ecf20Sopenharmony_ci		add_clockevent(timer);
1628c2ecf20Sopenharmony_ci		break;
1638c2ecf20Sopenharmony_ci	}
1648c2ecf20Sopenharmony_ci
1658c2ecf20Sopenharmony_ci	num_called++;
1668c2ecf20Sopenharmony_ci
1678c2ecf20Sopenharmony_ci	return 0;
1688c2ecf20Sopenharmony_ci}
1698c2ecf20Sopenharmony_ciTIMER_OF_DECLARE(pc3x2_timer, "picochip,pc3x2-timer", dw_apb_timer_init);
1708c2ecf20Sopenharmony_ciTIMER_OF_DECLARE(apb_timer_osc, "snps,dw-apb-timer-osc", dw_apb_timer_init);
1718c2ecf20Sopenharmony_ciTIMER_OF_DECLARE(apb_timer_sp, "snps,dw-apb-timer-sp", dw_apb_timer_init);
1728c2ecf20Sopenharmony_ciTIMER_OF_DECLARE(apb_timer, "snps,dw-apb-timer", dw_apb_timer_init);
173