18c2ecf20Sopenharmony_ci/* 28c2ecf20Sopenharmony_ci * AM43XX Clock init 38c2ecf20Sopenharmony_ci * 48c2ecf20Sopenharmony_ci * Copyright (C) 2013 Texas Instruments, Inc 58c2ecf20Sopenharmony_ci * Tero Kristo (t-kristo@ti.com) 68c2ecf20Sopenharmony_ci * 78c2ecf20Sopenharmony_ci * This program is free software; you can redistribute it and/or 88c2ecf20Sopenharmony_ci * modify it under the terms of the GNU General Public License as 98c2ecf20Sopenharmony_ci * published by the Free Software Foundation version 2. 108c2ecf20Sopenharmony_ci * 118c2ecf20Sopenharmony_ci * This program is distributed "as is" WITHOUT ANY WARRANTY of any 128c2ecf20Sopenharmony_ci * kind, whether express or implied; without even the implied warranty 138c2ecf20Sopenharmony_ci * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 148c2ecf20Sopenharmony_ci * GNU General Public License for more details. 158c2ecf20Sopenharmony_ci */ 168c2ecf20Sopenharmony_ci 178c2ecf20Sopenharmony_ci#include <linux/kernel.h> 188c2ecf20Sopenharmony_ci#include <linux/list.h> 198c2ecf20Sopenharmony_ci#include <linux/clk.h> 208c2ecf20Sopenharmony_ci#include <linux/clk-provider.h> 218c2ecf20Sopenharmony_ci#include <linux/clk/ti.h> 228c2ecf20Sopenharmony_ci#include <dt-bindings/clock/am4.h> 238c2ecf20Sopenharmony_ci 248c2ecf20Sopenharmony_ci#include "clock.h" 258c2ecf20Sopenharmony_ci 268c2ecf20Sopenharmony_cistatic const char * const am4_synctimer_32kclk_parents[] __initconst = { 278c2ecf20Sopenharmony_ci "mux_synctimer32k_ck", 288c2ecf20Sopenharmony_ci NULL, 298c2ecf20Sopenharmony_ci}; 308c2ecf20Sopenharmony_ci 318c2ecf20Sopenharmony_cistatic const struct omap_clkctrl_bit_data am4_counter_32k_bit_data[] __initconst = { 328c2ecf20Sopenharmony_ci { 8, TI_CLK_GATE, am4_synctimer_32kclk_parents, NULL }, 338c2ecf20Sopenharmony_ci { 0 }, 348c2ecf20Sopenharmony_ci}; 358c2ecf20Sopenharmony_ci 368c2ecf20Sopenharmony_cistatic const char * const am4_gpio0_dbclk_parents[] __initconst = { 378c2ecf20Sopenharmony_ci "gpio0_dbclk_mux_ck", 388c2ecf20Sopenharmony_ci NULL, 398c2ecf20Sopenharmony_ci}; 408c2ecf20Sopenharmony_ci 418c2ecf20Sopenharmony_cistatic const struct omap_clkctrl_bit_data am4_gpio1_bit_data[] __initconst = { 428c2ecf20Sopenharmony_ci { 8, TI_CLK_GATE, am4_gpio0_dbclk_parents, NULL }, 438c2ecf20Sopenharmony_ci { 0 }, 448c2ecf20Sopenharmony_ci}; 458c2ecf20Sopenharmony_ci 468c2ecf20Sopenharmony_cistatic const struct omap_clkctrl_reg_data am4_l4_wkup_clkctrl_regs[] __initconst = { 478c2ecf20Sopenharmony_ci { AM4_ADC_TSC_CLKCTRL, NULL, CLKF_SW_SUP, "adc_tsc_fck", "l3s_tsc_clkdm" }, 488c2ecf20Sopenharmony_ci { AM4_L4_WKUP_CLKCTRL, NULL, CLKF_SW_SUP, "sys_clkin_ck", "l4_wkup_clkdm" }, 498c2ecf20Sopenharmony_ci { AM4_WKUP_M3_CLKCTRL, NULL, CLKF_NO_IDLEST, "sys_clkin_ck" }, 508c2ecf20Sopenharmony_ci { AM4_COUNTER_32K_CLKCTRL, am4_counter_32k_bit_data, CLKF_SW_SUP, "l4_wkup_cm:clk:0210:8" }, 518c2ecf20Sopenharmony_ci { AM4_TIMER1_CLKCTRL, NULL, CLKF_SW_SUP, "timer1_fck", "l4_wkup_clkdm" }, 528c2ecf20Sopenharmony_ci { AM4_WD_TIMER2_CLKCTRL, NULL, CLKF_SW_SUP, "wdt1_fck", "l4_wkup_clkdm" }, 538c2ecf20Sopenharmony_ci { AM4_I2C1_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_wkupdm_ck", "l4_wkup_clkdm" }, 548c2ecf20Sopenharmony_ci { AM4_UART1_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_wkupdm_ck", "l4_wkup_clkdm" }, 558c2ecf20Sopenharmony_ci { AM4_SMARTREFLEX0_CLKCTRL, NULL, CLKF_SW_SUP, "smartreflex0_fck", "l4_wkup_clkdm" }, 568c2ecf20Sopenharmony_ci { AM4_SMARTREFLEX1_CLKCTRL, NULL, CLKF_SW_SUP, "smartreflex1_fck", "l4_wkup_clkdm" }, 578c2ecf20Sopenharmony_ci { AM4_CONTROL_CLKCTRL, NULL, CLKF_SW_SUP, "sys_clkin_ck", "l4_wkup_clkdm" }, 588c2ecf20Sopenharmony_ci { AM4_GPIO1_CLKCTRL, am4_gpio1_bit_data, CLKF_SW_SUP, "sys_clkin_ck", "l4_wkup_clkdm" }, 598c2ecf20Sopenharmony_ci { 0 }, 608c2ecf20Sopenharmony_ci}; 618c2ecf20Sopenharmony_ci 628c2ecf20Sopenharmony_cistatic const struct omap_clkctrl_reg_data am4_mpu_clkctrl_regs[] __initconst = { 638c2ecf20Sopenharmony_ci { AM4_MPU_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_mpu_m2_ck" }, 648c2ecf20Sopenharmony_ci { 0 }, 658c2ecf20Sopenharmony_ci}; 668c2ecf20Sopenharmony_ci 678c2ecf20Sopenharmony_cistatic const struct omap_clkctrl_reg_data am4_gfx_l3_clkctrl_regs[] __initconst = { 688c2ecf20Sopenharmony_ci { AM4_GFX_CLKCTRL, NULL, CLKF_SW_SUP, "gfx_fck_div_ck" }, 698c2ecf20Sopenharmony_ci { 0 }, 708c2ecf20Sopenharmony_ci}; 718c2ecf20Sopenharmony_ci 728c2ecf20Sopenharmony_cistatic const struct omap_clkctrl_reg_data am4_l4_rtc_clkctrl_regs[] __initconst = { 738c2ecf20Sopenharmony_ci { AM4_RTC_CLKCTRL, NULL, CLKF_SW_SUP, "clk_32768_ck" }, 748c2ecf20Sopenharmony_ci { 0 }, 758c2ecf20Sopenharmony_ci}; 768c2ecf20Sopenharmony_ci 778c2ecf20Sopenharmony_cistatic const char * const am4_usb_otg_ss0_refclk960m_parents[] __initconst = { 788c2ecf20Sopenharmony_ci "dpll_per_clkdcoldo", 798c2ecf20Sopenharmony_ci NULL, 808c2ecf20Sopenharmony_ci}; 818c2ecf20Sopenharmony_ci 828c2ecf20Sopenharmony_cistatic const struct omap_clkctrl_bit_data am4_usb_otg_ss0_bit_data[] __initconst = { 838c2ecf20Sopenharmony_ci { 8, TI_CLK_GATE, am4_usb_otg_ss0_refclk960m_parents, NULL }, 848c2ecf20Sopenharmony_ci { 0 }, 858c2ecf20Sopenharmony_ci}; 868c2ecf20Sopenharmony_ci 878c2ecf20Sopenharmony_cistatic const struct omap_clkctrl_bit_data am4_usb_otg_ss1_bit_data[] __initconst = { 888c2ecf20Sopenharmony_ci { 8, TI_CLK_GATE, am4_usb_otg_ss0_refclk960m_parents, NULL }, 898c2ecf20Sopenharmony_ci { 0 }, 908c2ecf20Sopenharmony_ci}; 918c2ecf20Sopenharmony_ci 928c2ecf20Sopenharmony_cistatic const char * const am4_gpio1_dbclk_parents[] __initconst = { 938c2ecf20Sopenharmony_ci "clkdiv32k_ick", 948c2ecf20Sopenharmony_ci NULL, 958c2ecf20Sopenharmony_ci}; 968c2ecf20Sopenharmony_ci 978c2ecf20Sopenharmony_cistatic const struct omap_clkctrl_bit_data am4_gpio2_bit_data[] __initconst = { 988c2ecf20Sopenharmony_ci { 8, TI_CLK_GATE, am4_gpio1_dbclk_parents, NULL }, 998c2ecf20Sopenharmony_ci { 0 }, 1008c2ecf20Sopenharmony_ci}; 1018c2ecf20Sopenharmony_ci 1028c2ecf20Sopenharmony_cistatic const struct omap_clkctrl_bit_data am4_gpio3_bit_data[] __initconst = { 1038c2ecf20Sopenharmony_ci { 8, TI_CLK_GATE, am4_gpio1_dbclk_parents, NULL }, 1048c2ecf20Sopenharmony_ci { 0 }, 1058c2ecf20Sopenharmony_ci}; 1068c2ecf20Sopenharmony_ci 1078c2ecf20Sopenharmony_cistatic const struct omap_clkctrl_bit_data am4_gpio4_bit_data[] __initconst = { 1088c2ecf20Sopenharmony_ci { 8, TI_CLK_GATE, am4_gpio1_dbclk_parents, NULL }, 1098c2ecf20Sopenharmony_ci { 0 }, 1108c2ecf20Sopenharmony_ci}; 1118c2ecf20Sopenharmony_ci 1128c2ecf20Sopenharmony_cistatic const struct omap_clkctrl_bit_data am4_gpio5_bit_data[] __initconst = { 1138c2ecf20Sopenharmony_ci { 8, TI_CLK_GATE, am4_gpio1_dbclk_parents, NULL }, 1148c2ecf20Sopenharmony_ci { 0 }, 1158c2ecf20Sopenharmony_ci}; 1168c2ecf20Sopenharmony_ci 1178c2ecf20Sopenharmony_cistatic const struct omap_clkctrl_bit_data am4_gpio6_bit_data[] __initconst = { 1188c2ecf20Sopenharmony_ci { 8, TI_CLK_GATE, am4_gpio1_dbclk_parents, NULL }, 1198c2ecf20Sopenharmony_ci { 0 }, 1208c2ecf20Sopenharmony_ci}; 1218c2ecf20Sopenharmony_ci 1228c2ecf20Sopenharmony_cistatic const struct omap_clkctrl_reg_data am4_l4_per_clkctrl_regs[] __initconst = { 1238c2ecf20Sopenharmony_ci { AM4_L3_MAIN_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk", "l3_clkdm" }, 1248c2ecf20Sopenharmony_ci { AM4_AES_CLKCTRL, NULL, CLKF_SW_SUP, "aes0_fck", "l3_clkdm" }, 1258c2ecf20Sopenharmony_ci { AM4_DES_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk", "l3_clkdm" }, 1268c2ecf20Sopenharmony_ci { AM4_L3_INSTR_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk", "l3_clkdm" }, 1278c2ecf20Sopenharmony_ci { AM4_OCMCRAM_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk", "l3_clkdm" }, 1288c2ecf20Sopenharmony_ci { AM4_SHAM_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk", "l3_clkdm" }, 1298c2ecf20Sopenharmony_ci { AM4_VPFE0_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk", "l3s_clkdm" }, 1308c2ecf20Sopenharmony_ci { AM4_VPFE1_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk", "l3s_clkdm" }, 1318c2ecf20Sopenharmony_ci { AM4_TPCC_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk", "l3_clkdm" }, 1328c2ecf20Sopenharmony_ci { AM4_TPTC0_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk", "l3_clkdm" }, 1338c2ecf20Sopenharmony_ci { AM4_TPTC1_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk", "l3_clkdm" }, 1348c2ecf20Sopenharmony_ci { AM4_TPTC2_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk", "l3_clkdm" }, 1358c2ecf20Sopenharmony_ci { AM4_L4_HS_CLKCTRL, NULL, CLKF_SW_SUP, "l4hs_gclk", "l3_clkdm" }, 1368c2ecf20Sopenharmony_ci { AM4_GPMC_CLKCTRL, NULL, CLKF_SW_SUP, "l3s_gclk", "l3s_clkdm" }, 1378c2ecf20Sopenharmony_ci { AM4_MCASP0_CLKCTRL, NULL, CLKF_SW_SUP, "mcasp0_fck", "l3s_clkdm" }, 1388c2ecf20Sopenharmony_ci { AM4_MCASP1_CLKCTRL, NULL, CLKF_SW_SUP, "mcasp1_fck", "l3s_clkdm" }, 1398c2ecf20Sopenharmony_ci { AM4_MMC3_CLKCTRL, NULL, CLKF_SW_SUP, "mmc_clk", "l3s_clkdm" }, 1408c2ecf20Sopenharmony_ci { AM4_QSPI_CLKCTRL, NULL, CLKF_SW_SUP, "l3s_gclk", "l3s_clkdm" }, 1418c2ecf20Sopenharmony_ci { AM4_USB_OTG_SS0_CLKCTRL, am4_usb_otg_ss0_bit_data, CLKF_SW_SUP, "l3s_gclk", "l3s_clkdm" }, 1428c2ecf20Sopenharmony_ci { AM4_USB_OTG_SS1_CLKCTRL, am4_usb_otg_ss1_bit_data, CLKF_SW_SUP, "l3s_gclk", "l3s_clkdm" }, 1438c2ecf20Sopenharmony_ci { AM4_PRUSS_CLKCTRL, NULL, CLKF_SW_SUP, "pruss_ocp_gclk", "pruss_ocp_clkdm" }, 1448c2ecf20Sopenharmony_ci { AM4_L4_LS_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" }, 1458c2ecf20Sopenharmony_ci { AM4_D_CAN0_CLKCTRL, NULL, CLKF_SW_SUP, "dcan0_fck" }, 1468c2ecf20Sopenharmony_ci { AM4_D_CAN1_CLKCTRL, NULL, CLKF_SW_SUP, "dcan1_fck" }, 1478c2ecf20Sopenharmony_ci { AM4_EPWMSS0_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" }, 1488c2ecf20Sopenharmony_ci { AM4_EPWMSS1_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" }, 1498c2ecf20Sopenharmony_ci { AM4_EPWMSS2_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" }, 1508c2ecf20Sopenharmony_ci { AM4_EPWMSS3_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" }, 1518c2ecf20Sopenharmony_ci { AM4_EPWMSS4_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" }, 1528c2ecf20Sopenharmony_ci { AM4_EPWMSS5_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" }, 1538c2ecf20Sopenharmony_ci { AM4_ELM_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" }, 1548c2ecf20Sopenharmony_ci { AM4_GPIO2_CLKCTRL, am4_gpio2_bit_data, CLKF_SW_SUP, "l4ls_gclk" }, 1558c2ecf20Sopenharmony_ci { AM4_GPIO3_CLKCTRL, am4_gpio3_bit_data, CLKF_SW_SUP, "l4ls_gclk" }, 1568c2ecf20Sopenharmony_ci { AM4_GPIO4_CLKCTRL, am4_gpio4_bit_data, CLKF_SW_SUP, "l4ls_gclk" }, 1578c2ecf20Sopenharmony_ci { AM4_GPIO5_CLKCTRL, am4_gpio5_bit_data, CLKF_SW_SUP, "l4ls_gclk" }, 1588c2ecf20Sopenharmony_ci { AM4_GPIO6_CLKCTRL, am4_gpio6_bit_data, CLKF_SW_SUP, "l4ls_gclk" }, 1598c2ecf20Sopenharmony_ci { AM4_HDQ1W_CLKCTRL, NULL, CLKF_SW_SUP, "func_12m_clk" }, 1608c2ecf20Sopenharmony_ci { AM4_I2C2_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" }, 1618c2ecf20Sopenharmony_ci { AM4_I2C3_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" }, 1628c2ecf20Sopenharmony_ci { AM4_MAILBOX_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" }, 1638c2ecf20Sopenharmony_ci { AM4_MMC1_CLKCTRL, NULL, CLKF_SW_SUP, "mmc_clk" }, 1648c2ecf20Sopenharmony_ci { AM4_MMC2_CLKCTRL, NULL, CLKF_SW_SUP, "mmc_clk" }, 1658c2ecf20Sopenharmony_ci { AM4_RNG_CLKCTRL, NULL, CLKF_SW_SUP, "rng_fck" }, 1668c2ecf20Sopenharmony_ci { AM4_SPI0_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" }, 1678c2ecf20Sopenharmony_ci { AM4_SPI1_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" }, 1688c2ecf20Sopenharmony_ci { AM4_SPI2_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" }, 1698c2ecf20Sopenharmony_ci { AM4_SPI3_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" }, 1708c2ecf20Sopenharmony_ci { AM4_SPI4_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" }, 1718c2ecf20Sopenharmony_ci { AM4_SPINLOCK_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" }, 1728c2ecf20Sopenharmony_ci { AM4_TIMER2_CLKCTRL, NULL, CLKF_SW_SUP, "timer2_fck" }, 1738c2ecf20Sopenharmony_ci { AM4_TIMER3_CLKCTRL, NULL, CLKF_SW_SUP, "timer3_fck" }, 1748c2ecf20Sopenharmony_ci { AM4_TIMER4_CLKCTRL, NULL, CLKF_SW_SUP, "timer4_fck" }, 1758c2ecf20Sopenharmony_ci { AM4_TIMER5_CLKCTRL, NULL, CLKF_SW_SUP, "timer5_fck" }, 1768c2ecf20Sopenharmony_ci { AM4_TIMER6_CLKCTRL, NULL, CLKF_SW_SUP, "timer6_fck" }, 1778c2ecf20Sopenharmony_ci { AM4_TIMER7_CLKCTRL, NULL, CLKF_SW_SUP, "timer7_fck" }, 1788c2ecf20Sopenharmony_ci { AM4_TIMER8_CLKCTRL, NULL, CLKF_SW_SUP, "timer8_fck" }, 1798c2ecf20Sopenharmony_ci { AM4_TIMER9_CLKCTRL, NULL, CLKF_SW_SUP, "timer9_fck" }, 1808c2ecf20Sopenharmony_ci { AM4_TIMER10_CLKCTRL, NULL, CLKF_SW_SUP, "timer10_fck" }, 1818c2ecf20Sopenharmony_ci { AM4_TIMER11_CLKCTRL, NULL, CLKF_SW_SUP, "timer11_fck" }, 1828c2ecf20Sopenharmony_ci { AM4_UART2_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" }, 1838c2ecf20Sopenharmony_ci { AM4_UART3_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" }, 1848c2ecf20Sopenharmony_ci { AM4_UART4_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" }, 1858c2ecf20Sopenharmony_ci { AM4_UART5_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" }, 1868c2ecf20Sopenharmony_ci { AM4_UART6_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" }, 1878c2ecf20Sopenharmony_ci { AM4_OCP2SCP0_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" }, 1888c2ecf20Sopenharmony_ci { AM4_OCP2SCP1_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" }, 1898c2ecf20Sopenharmony_ci { AM4_EMIF_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_ddr_m2_ck", "emif_clkdm" }, 1908c2ecf20Sopenharmony_ci { AM4_DSS_CORE_CLKCTRL, NULL, CLKF_SW_SUP | CLKF_SET_RATE_PARENT, "disp_clk", "dss_clkdm" }, 1918c2ecf20Sopenharmony_ci { AM4_CPGMAC0_CLKCTRL, NULL, CLKF_SW_SUP, "cpsw_125mhz_gclk", "cpsw_125mhz_clkdm" }, 1928c2ecf20Sopenharmony_ci { 0 }, 1938c2ecf20Sopenharmony_ci}; 1948c2ecf20Sopenharmony_ci 1958c2ecf20Sopenharmony_ciconst struct omap_clkctrl_data am4_clkctrl_compat_data[] __initconst = { 1968c2ecf20Sopenharmony_ci { 0x44df2820, am4_l4_wkup_clkctrl_regs }, 1978c2ecf20Sopenharmony_ci { 0x44df8320, am4_mpu_clkctrl_regs }, 1988c2ecf20Sopenharmony_ci { 0x44df8420, am4_gfx_l3_clkctrl_regs }, 1998c2ecf20Sopenharmony_ci { 0x44df8520, am4_l4_rtc_clkctrl_regs }, 2008c2ecf20Sopenharmony_ci { 0x44df8820, am4_l4_per_clkctrl_regs }, 2018c2ecf20Sopenharmony_ci { 0 }, 2028c2ecf20Sopenharmony_ci}; 2038c2ecf20Sopenharmony_ci 2048c2ecf20Sopenharmony_ciconst struct omap_clkctrl_data am438x_clkctrl_compat_data[] __initconst = { 2058c2ecf20Sopenharmony_ci { 0x44df2820, am4_l4_wkup_clkctrl_regs }, 2068c2ecf20Sopenharmony_ci { 0x44df8320, am4_mpu_clkctrl_regs }, 2078c2ecf20Sopenharmony_ci { 0x44df8420, am4_gfx_l3_clkctrl_regs }, 2088c2ecf20Sopenharmony_ci { 0x44df8820, am4_l4_per_clkctrl_regs }, 2098c2ecf20Sopenharmony_ci { 0 }, 2108c2ecf20Sopenharmony_ci}; 2118c2ecf20Sopenharmony_ci 2128c2ecf20Sopenharmony_cistruct ti_dt_clk am43xx_compat_clks[] = { 2138c2ecf20Sopenharmony_ci DT_CLK(NULL, "timer_32k_ck", "clkdiv32k_ick"), 2148c2ecf20Sopenharmony_ci DT_CLK(NULL, "timer_sys_ck", "sys_clkin_ck"), 2158c2ecf20Sopenharmony_ci DT_CLK(NULL, "gpio0_dbclk", "l4_wkup_cm:0348:8"), 2168c2ecf20Sopenharmony_ci DT_CLK(NULL, "gpio1_dbclk", "l4_per_cm:0458:8"), 2178c2ecf20Sopenharmony_ci DT_CLK(NULL, "gpio2_dbclk", "l4_per_cm:0460:8"), 2188c2ecf20Sopenharmony_ci DT_CLK(NULL, "gpio3_dbclk", "l4_per_cm:0468:8"), 2198c2ecf20Sopenharmony_ci DT_CLK(NULL, "gpio4_dbclk", "l4_per_cm:0470:8"), 2208c2ecf20Sopenharmony_ci DT_CLK(NULL, "gpio5_dbclk", "l4_per_cm:0478:8"), 2218c2ecf20Sopenharmony_ci DT_CLK(NULL, "synctimer_32kclk", "l4_wkup_cm:0210:8"), 2228c2ecf20Sopenharmony_ci DT_CLK(NULL, "usb_otg_ss0_refclk960m", "l4_per_cm:0240:8"), 2238c2ecf20Sopenharmony_ci DT_CLK(NULL, "usb_otg_ss1_refclk960m", "l4_per_cm:0248:8"), 2248c2ecf20Sopenharmony_ci { .node_name = NULL }, 2258c2ecf20Sopenharmony_ci}; 226