18c2ecf20Sopenharmony_ci/* 28c2ecf20Sopenharmony_ci * AM33XX Clock init 38c2ecf20Sopenharmony_ci * 48c2ecf20Sopenharmony_ci * Copyright (C) 2013 Texas Instruments, Inc 58c2ecf20Sopenharmony_ci * Tero Kristo (t-kristo@ti.com) 68c2ecf20Sopenharmony_ci * 78c2ecf20Sopenharmony_ci * This program is free software; you can redistribute it and/or 88c2ecf20Sopenharmony_ci * modify it under the terms of the GNU General Public License as 98c2ecf20Sopenharmony_ci * published by the Free Software Foundation version 2. 108c2ecf20Sopenharmony_ci * 118c2ecf20Sopenharmony_ci * This program is distributed "as is" WITHOUT ANY WARRANTY of any 128c2ecf20Sopenharmony_ci * kind, whether express or implied; without even the implied warranty 138c2ecf20Sopenharmony_ci * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 148c2ecf20Sopenharmony_ci * GNU General Public License for more details. 158c2ecf20Sopenharmony_ci */ 168c2ecf20Sopenharmony_ci 178c2ecf20Sopenharmony_ci#include <linux/kernel.h> 188c2ecf20Sopenharmony_ci#include <linux/list.h> 198c2ecf20Sopenharmony_ci#include <linux/clk.h> 208c2ecf20Sopenharmony_ci#include <linux/clk-provider.h> 218c2ecf20Sopenharmony_ci#include <linux/clk/ti.h> 228c2ecf20Sopenharmony_ci#include <dt-bindings/clock/am3.h> 238c2ecf20Sopenharmony_ci 248c2ecf20Sopenharmony_ci#include "clock.h" 258c2ecf20Sopenharmony_ci 268c2ecf20Sopenharmony_cistatic const char * const am3_gpio1_dbclk_parents[] __initconst = { 278c2ecf20Sopenharmony_ci "l4_per_cm:clk:0138:0", 288c2ecf20Sopenharmony_ci NULL, 298c2ecf20Sopenharmony_ci}; 308c2ecf20Sopenharmony_ci 318c2ecf20Sopenharmony_cistatic const struct omap_clkctrl_bit_data am3_gpio2_bit_data[] __initconst = { 328c2ecf20Sopenharmony_ci { 18, TI_CLK_GATE, am3_gpio1_dbclk_parents, NULL }, 338c2ecf20Sopenharmony_ci { 0 }, 348c2ecf20Sopenharmony_ci}; 358c2ecf20Sopenharmony_ci 368c2ecf20Sopenharmony_cistatic const struct omap_clkctrl_bit_data am3_gpio3_bit_data[] __initconst = { 378c2ecf20Sopenharmony_ci { 18, TI_CLK_GATE, am3_gpio1_dbclk_parents, NULL }, 388c2ecf20Sopenharmony_ci { 0 }, 398c2ecf20Sopenharmony_ci}; 408c2ecf20Sopenharmony_ci 418c2ecf20Sopenharmony_cistatic const struct omap_clkctrl_bit_data am3_gpio4_bit_data[] __initconst = { 428c2ecf20Sopenharmony_ci { 18, TI_CLK_GATE, am3_gpio1_dbclk_parents, NULL }, 438c2ecf20Sopenharmony_ci { 0 }, 448c2ecf20Sopenharmony_ci}; 458c2ecf20Sopenharmony_ci 468c2ecf20Sopenharmony_cistatic const struct omap_clkctrl_reg_data am3_l4_per_clkctrl_regs[] __initconst = { 478c2ecf20Sopenharmony_ci { AM3_CPGMAC0_CLKCTRL, NULL, CLKF_SW_SUP, "cpsw_125mhz_gclk", "cpsw_125mhz_clkdm" }, 488c2ecf20Sopenharmony_ci { AM3_LCDC_CLKCTRL, NULL, CLKF_SW_SUP | CLKF_SET_RATE_PARENT, "lcd_gclk", "lcdc_clkdm" }, 498c2ecf20Sopenharmony_ci { AM3_USB_OTG_HS_CLKCTRL, NULL, CLKF_SW_SUP, "usbotg_fck", "l3s_clkdm" }, 508c2ecf20Sopenharmony_ci { AM3_TPTC0_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk", "l3_clkdm" }, 518c2ecf20Sopenharmony_ci { AM3_EMIF_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_ddr_m2_div2_ck", "l3_clkdm" }, 528c2ecf20Sopenharmony_ci { AM3_OCMCRAM_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk", "l3_clkdm" }, 538c2ecf20Sopenharmony_ci { AM3_GPMC_CLKCTRL, NULL, CLKF_SW_SUP, "l3s_gclk", "l3s_clkdm" }, 548c2ecf20Sopenharmony_ci { AM3_MCASP0_CLKCTRL, NULL, CLKF_SW_SUP, "mcasp0_fck", "l3s_clkdm" }, 558c2ecf20Sopenharmony_ci { AM3_UART6_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" }, 568c2ecf20Sopenharmony_ci { AM3_MMC1_CLKCTRL, NULL, CLKF_SW_SUP, "mmc_clk" }, 578c2ecf20Sopenharmony_ci { AM3_ELM_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" }, 588c2ecf20Sopenharmony_ci { AM3_I2C3_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" }, 598c2ecf20Sopenharmony_ci { AM3_I2C2_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" }, 608c2ecf20Sopenharmony_ci { AM3_SPI0_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" }, 618c2ecf20Sopenharmony_ci { AM3_SPI1_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" }, 628c2ecf20Sopenharmony_ci { AM3_L4_LS_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" }, 638c2ecf20Sopenharmony_ci { AM3_MCASP1_CLKCTRL, NULL, CLKF_SW_SUP, "mcasp1_fck", "l3s_clkdm" }, 648c2ecf20Sopenharmony_ci { AM3_UART2_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" }, 658c2ecf20Sopenharmony_ci { AM3_UART3_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" }, 668c2ecf20Sopenharmony_ci { AM3_UART4_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" }, 678c2ecf20Sopenharmony_ci { AM3_UART5_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" }, 688c2ecf20Sopenharmony_ci { AM3_TIMER7_CLKCTRL, NULL, CLKF_SW_SUP, "timer7_fck" }, 698c2ecf20Sopenharmony_ci { AM3_TIMER2_CLKCTRL, NULL, CLKF_SW_SUP, "timer2_fck" }, 708c2ecf20Sopenharmony_ci { AM3_TIMER3_CLKCTRL, NULL, CLKF_SW_SUP, "timer3_fck" }, 718c2ecf20Sopenharmony_ci { AM3_TIMER4_CLKCTRL, NULL, CLKF_SW_SUP, "timer4_fck" }, 728c2ecf20Sopenharmony_ci { AM3_RNG_CLKCTRL, NULL, CLKF_SW_SUP, "rng_fck" }, 738c2ecf20Sopenharmony_ci { AM3_AES_CLKCTRL, NULL, CLKF_SW_SUP, "aes0_fck", "l3_clkdm" }, 748c2ecf20Sopenharmony_ci { AM3_SHAM_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk", "l3_clkdm" }, 758c2ecf20Sopenharmony_ci { AM3_GPIO2_CLKCTRL, am3_gpio2_bit_data, CLKF_SW_SUP, "l4ls_gclk" }, 768c2ecf20Sopenharmony_ci { AM3_GPIO3_CLKCTRL, am3_gpio3_bit_data, CLKF_SW_SUP, "l4ls_gclk" }, 778c2ecf20Sopenharmony_ci { AM3_GPIO4_CLKCTRL, am3_gpio4_bit_data, CLKF_SW_SUP, "l4ls_gclk" }, 788c2ecf20Sopenharmony_ci { AM3_TPCC_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk", "l3_clkdm" }, 798c2ecf20Sopenharmony_ci { AM3_D_CAN0_CLKCTRL, NULL, CLKF_SW_SUP, "dcan0_fck" }, 808c2ecf20Sopenharmony_ci { AM3_D_CAN1_CLKCTRL, NULL, CLKF_SW_SUP, "dcan1_fck" }, 818c2ecf20Sopenharmony_ci { AM3_EPWMSS1_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" }, 828c2ecf20Sopenharmony_ci { AM3_EPWMSS0_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" }, 838c2ecf20Sopenharmony_ci { AM3_EPWMSS2_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" }, 848c2ecf20Sopenharmony_ci { AM3_L3_INSTR_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk", "l3_clkdm" }, 858c2ecf20Sopenharmony_ci { AM3_L3_MAIN_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk", "l3_clkdm" }, 868c2ecf20Sopenharmony_ci { AM3_PRUSS_CLKCTRL, NULL, CLKF_SW_SUP, "pruss_ocp_gclk", "pruss_ocp_clkdm" }, 878c2ecf20Sopenharmony_ci { AM3_TIMER5_CLKCTRL, NULL, CLKF_SW_SUP, "timer5_fck" }, 888c2ecf20Sopenharmony_ci { AM3_TIMER6_CLKCTRL, NULL, CLKF_SW_SUP, "timer6_fck" }, 898c2ecf20Sopenharmony_ci { AM3_MMC2_CLKCTRL, NULL, CLKF_SW_SUP, "mmc_clk" }, 908c2ecf20Sopenharmony_ci { AM3_MMC3_CLKCTRL, NULL, CLKF_SW_SUP, "mmc_clk", "l3s_clkdm" }, 918c2ecf20Sopenharmony_ci { AM3_TPTC1_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk", "l3_clkdm" }, 928c2ecf20Sopenharmony_ci { AM3_TPTC2_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk", "l3_clkdm" }, 938c2ecf20Sopenharmony_ci { AM3_SPINLOCK_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" }, 948c2ecf20Sopenharmony_ci { AM3_MAILBOX_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" }, 958c2ecf20Sopenharmony_ci { AM3_L4_HS_CLKCTRL, NULL, CLKF_SW_SUP, "l4hs_gclk", "l4hs_clkdm" }, 968c2ecf20Sopenharmony_ci { AM3_OCPWP_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" }, 978c2ecf20Sopenharmony_ci { AM3_CLKDIV32K_CLKCTRL, NULL, CLKF_SW_SUP, "clkdiv32k_ck", "clk_24mhz_clkdm" }, 988c2ecf20Sopenharmony_ci { 0 }, 998c2ecf20Sopenharmony_ci}; 1008c2ecf20Sopenharmony_ci 1018c2ecf20Sopenharmony_cistatic const char * const am3_gpio0_dbclk_parents[] __initconst = { 1028c2ecf20Sopenharmony_ci "gpio0_dbclk_mux_ck", 1038c2ecf20Sopenharmony_ci NULL, 1048c2ecf20Sopenharmony_ci}; 1058c2ecf20Sopenharmony_ci 1068c2ecf20Sopenharmony_cistatic const struct omap_clkctrl_bit_data am3_gpio1_bit_data[] __initconst = { 1078c2ecf20Sopenharmony_ci { 18, TI_CLK_GATE, am3_gpio0_dbclk_parents, NULL }, 1088c2ecf20Sopenharmony_ci { 0 }, 1098c2ecf20Sopenharmony_ci}; 1108c2ecf20Sopenharmony_ci 1118c2ecf20Sopenharmony_cistatic const char * const am3_dbg_sysclk_ck_parents[] __initconst = { 1128c2ecf20Sopenharmony_ci "sys_clkin_ck", 1138c2ecf20Sopenharmony_ci NULL, 1148c2ecf20Sopenharmony_ci}; 1158c2ecf20Sopenharmony_ci 1168c2ecf20Sopenharmony_cistatic const char * const am3_trace_pmd_clk_mux_ck_parents[] __initconst = { 1178c2ecf20Sopenharmony_ci "l4_wkup_cm:clk:0010:19", 1188c2ecf20Sopenharmony_ci "l4_wkup_cm:clk:0010:30", 1198c2ecf20Sopenharmony_ci NULL, 1208c2ecf20Sopenharmony_ci}; 1218c2ecf20Sopenharmony_ci 1228c2ecf20Sopenharmony_cistatic const char * const am3_trace_clk_div_ck_parents[] __initconst = { 1238c2ecf20Sopenharmony_ci "l4_wkup_cm:clk:0010:20", 1248c2ecf20Sopenharmony_ci NULL, 1258c2ecf20Sopenharmony_ci}; 1268c2ecf20Sopenharmony_ci 1278c2ecf20Sopenharmony_cistatic const struct omap_clkctrl_div_data am3_trace_clk_div_ck_data __initconst = { 1288c2ecf20Sopenharmony_ci .max_div = 64, 1298c2ecf20Sopenharmony_ci .flags = CLK_DIVIDER_POWER_OF_TWO, 1308c2ecf20Sopenharmony_ci}; 1318c2ecf20Sopenharmony_ci 1328c2ecf20Sopenharmony_cistatic const char * const am3_stm_clk_div_ck_parents[] __initconst = { 1338c2ecf20Sopenharmony_ci "l4_wkup_cm:clk:0010:22", 1348c2ecf20Sopenharmony_ci NULL, 1358c2ecf20Sopenharmony_ci}; 1368c2ecf20Sopenharmony_ci 1378c2ecf20Sopenharmony_cistatic const struct omap_clkctrl_div_data am3_stm_clk_div_ck_data __initconst = { 1388c2ecf20Sopenharmony_ci .max_div = 64, 1398c2ecf20Sopenharmony_ci .flags = CLK_DIVIDER_POWER_OF_TWO, 1408c2ecf20Sopenharmony_ci}; 1418c2ecf20Sopenharmony_ci 1428c2ecf20Sopenharmony_cistatic const char * const am3_dbg_clka_ck_parents[] __initconst = { 1438c2ecf20Sopenharmony_ci "dpll_core_m4_ck", 1448c2ecf20Sopenharmony_ci NULL, 1458c2ecf20Sopenharmony_ci}; 1468c2ecf20Sopenharmony_ci 1478c2ecf20Sopenharmony_cistatic const struct omap_clkctrl_bit_data am3_debugss_bit_data[] __initconst = { 1488c2ecf20Sopenharmony_ci { 19, TI_CLK_GATE, am3_dbg_sysclk_ck_parents, NULL }, 1498c2ecf20Sopenharmony_ci { 20, TI_CLK_MUX, am3_trace_pmd_clk_mux_ck_parents, NULL }, 1508c2ecf20Sopenharmony_ci { 22, TI_CLK_MUX, am3_trace_pmd_clk_mux_ck_parents, NULL }, 1518c2ecf20Sopenharmony_ci { 24, TI_CLK_DIVIDER, am3_trace_clk_div_ck_parents, &am3_trace_clk_div_ck_data }, 1528c2ecf20Sopenharmony_ci { 27, TI_CLK_DIVIDER, am3_stm_clk_div_ck_parents, &am3_stm_clk_div_ck_data }, 1538c2ecf20Sopenharmony_ci { 30, TI_CLK_GATE, am3_dbg_clka_ck_parents, NULL }, 1548c2ecf20Sopenharmony_ci { 0 }, 1558c2ecf20Sopenharmony_ci}; 1568c2ecf20Sopenharmony_ci 1578c2ecf20Sopenharmony_cistatic const struct omap_clkctrl_reg_data am3_l4_wkup_clkctrl_regs[] __initconst = { 1588c2ecf20Sopenharmony_ci { AM3_CONTROL_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_core_m4_div2_ck" }, 1598c2ecf20Sopenharmony_ci { AM3_GPIO1_CLKCTRL, am3_gpio1_bit_data, CLKF_SW_SUP, "dpll_core_m4_div2_ck" }, 1608c2ecf20Sopenharmony_ci { AM3_L4_WKUP_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_core_m4_div2_ck" }, 1618c2ecf20Sopenharmony_ci { AM3_DEBUGSS_CLKCTRL, am3_debugss_bit_data, CLKF_SW_SUP, "l4_wkup_cm:clk:0010:24", "l3_aon_clkdm" }, 1628c2ecf20Sopenharmony_ci { AM3_WKUP_M3_CLKCTRL, NULL, CLKF_NO_IDLEST, "dpll_core_m4_div2_ck", "l4_wkup_aon_clkdm" }, 1638c2ecf20Sopenharmony_ci { AM3_UART1_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_wkupdm_ck" }, 1648c2ecf20Sopenharmony_ci { AM3_I2C1_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_wkupdm_ck" }, 1658c2ecf20Sopenharmony_ci { AM3_ADC_TSC_CLKCTRL, NULL, CLKF_SW_SUP, "adc_tsc_fck" }, 1668c2ecf20Sopenharmony_ci { AM3_SMARTREFLEX0_CLKCTRL, NULL, CLKF_SW_SUP, "smartreflex0_fck" }, 1678c2ecf20Sopenharmony_ci { AM3_TIMER1_CLKCTRL, NULL, CLKF_SW_SUP, "timer1_fck" }, 1688c2ecf20Sopenharmony_ci { AM3_SMARTREFLEX1_CLKCTRL, NULL, CLKF_SW_SUP, "smartreflex1_fck" }, 1698c2ecf20Sopenharmony_ci { AM3_WD_TIMER2_CLKCTRL, NULL, CLKF_SW_SUP, "wdt1_fck" }, 1708c2ecf20Sopenharmony_ci { 0 }, 1718c2ecf20Sopenharmony_ci}; 1728c2ecf20Sopenharmony_ci 1738c2ecf20Sopenharmony_cistatic const struct omap_clkctrl_reg_data am3_mpu_clkctrl_regs[] __initconst = { 1748c2ecf20Sopenharmony_ci { AM3_MPU_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_mpu_m2_ck" }, 1758c2ecf20Sopenharmony_ci { 0 }, 1768c2ecf20Sopenharmony_ci}; 1778c2ecf20Sopenharmony_ci 1788c2ecf20Sopenharmony_cistatic const struct omap_clkctrl_reg_data am3_l4_rtc_clkctrl_regs[] __initconst = { 1798c2ecf20Sopenharmony_ci { AM3_RTC_CLKCTRL, NULL, CLKF_SW_SUP, "clk_32768_ck" }, 1808c2ecf20Sopenharmony_ci { 0 }, 1818c2ecf20Sopenharmony_ci}; 1828c2ecf20Sopenharmony_ci 1838c2ecf20Sopenharmony_cistatic const struct omap_clkctrl_reg_data am3_gfx_l3_clkctrl_regs[] __initconst = { 1848c2ecf20Sopenharmony_ci { AM3_GFX_CLKCTRL, NULL, CLKF_SW_SUP, "gfx_fck_div_ck" }, 1858c2ecf20Sopenharmony_ci { 0 }, 1868c2ecf20Sopenharmony_ci}; 1878c2ecf20Sopenharmony_ci 1888c2ecf20Sopenharmony_cistatic const struct omap_clkctrl_reg_data am3_l4_cefuse_clkctrl_regs[] __initconst = { 1898c2ecf20Sopenharmony_ci { AM3_CEFUSE_CLKCTRL, NULL, CLKF_SW_SUP, "sys_clkin_ck" }, 1908c2ecf20Sopenharmony_ci { 0 }, 1918c2ecf20Sopenharmony_ci}; 1928c2ecf20Sopenharmony_ci 1938c2ecf20Sopenharmony_ciconst struct omap_clkctrl_data am3_clkctrl_compat_data[] __initconst = { 1948c2ecf20Sopenharmony_ci { 0x44e00014, am3_l4_per_clkctrl_regs }, 1958c2ecf20Sopenharmony_ci { 0x44e00404, am3_l4_wkup_clkctrl_regs }, 1968c2ecf20Sopenharmony_ci { 0x44e00604, am3_mpu_clkctrl_regs }, 1978c2ecf20Sopenharmony_ci { 0x44e00800, am3_l4_rtc_clkctrl_regs }, 1988c2ecf20Sopenharmony_ci { 0x44e00904, am3_gfx_l3_clkctrl_regs }, 1998c2ecf20Sopenharmony_ci { 0x44e00a20, am3_l4_cefuse_clkctrl_regs }, 2008c2ecf20Sopenharmony_ci { 0 }, 2018c2ecf20Sopenharmony_ci}; 2028c2ecf20Sopenharmony_ci 2038c2ecf20Sopenharmony_cistruct ti_dt_clk am33xx_compat_clks[] = { 2048c2ecf20Sopenharmony_ci DT_CLK(NULL, "timer_32k_ck", "l4_per_cm:0138:0"), 2058c2ecf20Sopenharmony_ci DT_CLK(NULL, "timer_sys_ck", "sys_clkin_ck"), 2068c2ecf20Sopenharmony_ci DT_CLK(NULL, "clkdiv32k_ick", "l4_per_cm:0138:0"), 2078c2ecf20Sopenharmony_ci DT_CLK(NULL, "dbg_clka_ck", "l4_wkup_cm:0010:30"), 2088c2ecf20Sopenharmony_ci DT_CLK(NULL, "dbg_sysclk_ck", "l4_wkup_cm:0010:19"), 2098c2ecf20Sopenharmony_ci DT_CLK(NULL, "gpio0_dbclk", "l4_wkup_cm:0004:18"), 2108c2ecf20Sopenharmony_ci DT_CLK(NULL, "gpio1_dbclk", "l4_per_cm:0098:18"), 2118c2ecf20Sopenharmony_ci DT_CLK(NULL, "gpio2_dbclk", "l4_per_cm:009c:18"), 2128c2ecf20Sopenharmony_ci DT_CLK(NULL, "gpio3_dbclk", "l4_per_cm:00a0:18"), 2138c2ecf20Sopenharmony_ci DT_CLK(NULL, "stm_clk_div_ck", "l4_wkup_cm:0010:27"), 2148c2ecf20Sopenharmony_ci DT_CLK(NULL, "stm_pmd_clock_mux_ck", "l4_wkup_cm:0010:22"), 2158c2ecf20Sopenharmony_ci DT_CLK(NULL, "trace_clk_div_ck", "l4_wkup_cm:0010:24"), 2168c2ecf20Sopenharmony_ci DT_CLK(NULL, "trace_pmd_clk_mux_ck", "l4_wkup_cm:0010:20"), 2178c2ecf20Sopenharmony_ci { .node_name = NULL }, 2188c2ecf20Sopenharmony_ci}; 219