18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Copyright (C) 2015 Altera Corporation. All rights reserved
48c2ecf20Sopenharmony_ci */
58c2ecf20Sopenharmony_ci#include <linux/slab.h>
68c2ecf20Sopenharmony_ci#include <linux/clk-provider.h>
78c2ecf20Sopenharmony_ci#include <linux/io.h>
88c2ecf20Sopenharmony_ci#include <linux/of.h>
98c2ecf20Sopenharmony_ci
108c2ecf20Sopenharmony_ci#include "clk.h"
118c2ecf20Sopenharmony_ci
128c2ecf20Sopenharmony_ci#define CLK_MGR_FREE_SHIFT		16
138c2ecf20Sopenharmony_ci#define CLK_MGR_FREE_MASK		0x7
148c2ecf20Sopenharmony_ci
158c2ecf20Sopenharmony_ci#define SOCFPGA_MPU_FREE_CLK		"mpu_free_clk"
168c2ecf20Sopenharmony_ci#define SOCFPGA_NOC_FREE_CLK		"noc_free_clk"
178c2ecf20Sopenharmony_ci#define SOCFPGA_SDMMC_FREE_CLK		"sdmmc_free_clk"
188c2ecf20Sopenharmony_ci#define to_socfpga_periph_clk(p) container_of(p, struct socfpga_periph_clk, hw.hw)
198c2ecf20Sopenharmony_ci
208c2ecf20Sopenharmony_cistatic unsigned long clk_periclk_recalc_rate(struct clk_hw *hwclk,
218c2ecf20Sopenharmony_ci					     unsigned long parent_rate)
228c2ecf20Sopenharmony_ci{
238c2ecf20Sopenharmony_ci	struct socfpga_periph_clk *socfpgaclk = to_socfpga_periph_clk(hwclk);
248c2ecf20Sopenharmony_ci	u32 div;
258c2ecf20Sopenharmony_ci
268c2ecf20Sopenharmony_ci	if (socfpgaclk->fixed_div) {
278c2ecf20Sopenharmony_ci		div = socfpgaclk->fixed_div;
288c2ecf20Sopenharmony_ci	} else if (socfpgaclk->div_reg) {
298c2ecf20Sopenharmony_ci		div = readl(socfpgaclk->div_reg) >> socfpgaclk->shift;
308c2ecf20Sopenharmony_ci		div &= GENMASK(socfpgaclk->width - 1, 0);
318c2ecf20Sopenharmony_ci		div += 1;
328c2ecf20Sopenharmony_ci	} else {
338c2ecf20Sopenharmony_ci		div = ((readl(socfpgaclk->hw.reg) & 0x7ff) + 1);
348c2ecf20Sopenharmony_ci	}
358c2ecf20Sopenharmony_ci
368c2ecf20Sopenharmony_ci	return parent_rate / div;
378c2ecf20Sopenharmony_ci}
388c2ecf20Sopenharmony_ci
398c2ecf20Sopenharmony_cistatic u8 clk_periclk_get_parent(struct clk_hw *hwclk)
408c2ecf20Sopenharmony_ci{
418c2ecf20Sopenharmony_ci	struct socfpga_periph_clk *socfpgaclk = to_socfpga_periph_clk(hwclk);
428c2ecf20Sopenharmony_ci	u32 clk_src;
438c2ecf20Sopenharmony_ci	const char *name = clk_hw_get_name(hwclk);
448c2ecf20Sopenharmony_ci
458c2ecf20Sopenharmony_ci	clk_src = readl(socfpgaclk->hw.reg);
468c2ecf20Sopenharmony_ci	if (streq(name, SOCFPGA_MPU_FREE_CLK) ||
478c2ecf20Sopenharmony_ci	    streq(name, SOCFPGA_NOC_FREE_CLK) ||
488c2ecf20Sopenharmony_ci	    streq(name, SOCFPGA_SDMMC_FREE_CLK))
498c2ecf20Sopenharmony_ci		return (clk_src >> CLK_MGR_FREE_SHIFT) &
508c2ecf20Sopenharmony_ci			CLK_MGR_FREE_MASK;
518c2ecf20Sopenharmony_ci	else
528c2ecf20Sopenharmony_ci		return 0;
538c2ecf20Sopenharmony_ci}
548c2ecf20Sopenharmony_ci
558c2ecf20Sopenharmony_cistatic const struct clk_ops periclk_ops = {
568c2ecf20Sopenharmony_ci	.recalc_rate = clk_periclk_recalc_rate,
578c2ecf20Sopenharmony_ci	.get_parent = clk_periclk_get_parent,
588c2ecf20Sopenharmony_ci};
598c2ecf20Sopenharmony_ci
608c2ecf20Sopenharmony_cistatic __init void __socfpga_periph_init(struct device_node *node,
618c2ecf20Sopenharmony_ci	const struct clk_ops *ops)
628c2ecf20Sopenharmony_ci{
638c2ecf20Sopenharmony_ci	u32 reg;
648c2ecf20Sopenharmony_ci	struct clk *clk;
658c2ecf20Sopenharmony_ci	struct socfpga_periph_clk *periph_clk;
668c2ecf20Sopenharmony_ci	const char *clk_name = node->name;
678c2ecf20Sopenharmony_ci	const char *parent_name[SOCFPGA_MAX_PARENTS];
688c2ecf20Sopenharmony_ci	struct clk_init_data init;
698c2ecf20Sopenharmony_ci	int rc;
708c2ecf20Sopenharmony_ci	u32 fixed_div;
718c2ecf20Sopenharmony_ci	u32 div_reg[3];
728c2ecf20Sopenharmony_ci
738c2ecf20Sopenharmony_ci	of_property_read_u32(node, "reg", &reg);
748c2ecf20Sopenharmony_ci
758c2ecf20Sopenharmony_ci	periph_clk = kzalloc(sizeof(*periph_clk), GFP_KERNEL);
768c2ecf20Sopenharmony_ci	if (WARN_ON(!periph_clk))
778c2ecf20Sopenharmony_ci		return;
788c2ecf20Sopenharmony_ci
798c2ecf20Sopenharmony_ci	periph_clk->hw.reg = clk_mgr_a10_base_addr + reg;
808c2ecf20Sopenharmony_ci
818c2ecf20Sopenharmony_ci	rc = of_property_read_u32_array(node, "div-reg", div_reg, 3);
828c2ecf20Sopenharmony_ci	if (!rc) {
838c2ecf20Sopenharmony_ci		periph_clk->div_reg = clk_mgr_a10_base_addr + div_reg[0];
848c2ecf20Sopenharmony_ci		periph_clk->shift = div_reg[1];
858c2ecf20Sopenharmony_ci		periph_clk->width = div_reg[2];
868c2ecf20Sopenharmony_ci	} else {
878c2ecf20Sopenharmony_ci		periph_clk->div_reg = NULL;
888c2ecf20Sopenharmony_ci	}
898c2ecf20Sopenharmony_ci
908c2ecf20Sopenharmony_ci	rc = of_property_read_u32(node, "fixed-divider", &fixed_div);
918c2ecf20Sopenharmony_ci	if (rc)
928c2ecf20Sopenharmony_ci		periph_clk->fixed_div = 0;
938c2ecf20Sopenharmony_ci	else
948c2ecf20Sopenharmony_ci		periph_clk->fixed_div = fixed_div;
958c2ecf20Sopenharmony_ci
968c2ecf20Sopenharmony_ci	of_property_read_string(node, "clock-output-names", &clk_name);
978c2ecf20Sopenharmony_ci
988c2ecf20Sopenharmony_ci	init.name = clk_name;
998c2ecf20Sopenharmony_ci	init.ops = ops;
1008c2ecf20Sopenharmony_ci	init.flags = 0;
1018c2ecf20Sopenharmony_ci
1028c2ecf20Sopenharmony_ci	init.num_parents = of_clk_parent_fill(node, parent_name, SOCFPGA_MAX_PARENTS);
1038c2ecf20Sopenharmony_ci	init.parent_names = parent_name;
1048c2ecf20Sopenharmony_ci
1058c2ecf20Sopenharmony_ci	periph_clk->hw.hw.init = &init;
1068c2ecf20Sopenharmony_ci
1078c2ecf20Sopenharmony_ci	clk = clk_register(NULL, &periph_clk->hw.hw);
1088c2ecf20Sopenharmony_ci	if (WARN_ON(IS_ERR(clk))) {
1098c2ecf20Sopenharmony_ci		kfree(periph_clk);
1108c2ecf20Sopenharmony_ci		return;
1118c2ecf20Sopenharmony_ci	}
1128c2ecf20Sopenharmony_ci	rc = of_clk_add_provider(node, of_clk_src_simple_get, clk);
1138c2ecf20Sopenharmony_ci	if (rc < 0) {
1148c2ecf20Sopenharmony_ci		pr_err("Could not register clock provider for node:%s\n",
1158c2ecf20Sopenharmony_ci		       clk_name);
1168c2ecf20Sopenharmony_ci		goto err_clk;
1178c2ecf20Sopenharmony_ci	}
1188c2ecf20Sopenharmony_ci
1198c2ecf20Sopenharmony_ci	return;
1208c2ecf20Sopenharmony_ci
1218c2ecf20Sopenharmony_cierr_clk:
1228c2ecf20Sopenharmony_ci	clk_unregister(clk);
1238c2ecf20Sopenharmony_ci}
1248c2ecf20Sopenharmony_ci
1258c2ecf20Sopenharmony_civoid __init socfpga_a10_periph_init(struct device_node *node)
1268c2ecf20Sopenharmony_ci{
1278c2ecf20Sopenharmony_ci	__socfpga_periph_init(node, &periclk_ops);
1288c2ecf20Sopenharmony_ci}
129