18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Copyright (c) 2015 Heiko Stuebner <heiko@sntech.de>
48c2ecf20Sopenharmony_ci */
58c2ecf20Sopenharmony_ci
68c2ecf20Sopenharmony_ci#include <linux/clk-provider.h>
78c2ecf20Sopenharmony_ci#include <linux/io.h>
88c2ecf20Sopenharmony_ci#include <linux/of.h>
98c2ecf20Sopenharmony_ci#include <linux/of_address.h>
108c2ecf20Sopenharmony_ci#include <linux/platform_device.h>
118c2ecf20Sopenharmony_ci#include <dt-bindings/clock/rk3368-cru.h>
128c2ecf20Sopenharmony_ci#include "clk.h"
138c2ecf20Sopenharmony_ci
148c2ecf20Sopenharmony_ci#define RK3368_GRF_SOC_STATUS0	0x480
158c2ecf20Sopenharmony_ci
168c2ecf20Sopenharmony_cienum rk3368_plls {
178c2ecf20Sopenharmony_ci	apllb, aplll, dpll, cpll, gpll, npll,
188c2ecf20Sopenharmony_ci};
198c2ecf20Sopenharmony_ci
208c2ecf20Sopenharmony_cistatic struct rockchip_pll_rate_table rk3368_pll_rates[] = {
218c2ecf20Sopenharmony_ci	RK3066_PLL_RATE(2208000000, 1, 92, 1),
228c2ecf20Sopenharmony_ci	RK3066_PLL_RATE(2184000000, 1, 91, 1),
238c2ecf20Sopenharmony_ci	RK3066_PLL_RATE(2160000000, 1, 90, 1),
248c2ecf20Sopenharmony_ci	RK3066_PLL_RATE(2136000000, 1, 89, 1),
258c2ecf20Sopenharmony_ci	RK3066_PLL_RATE(2112000000, 1, 88, 1),
268c2ecf20Sopenharmony_ci	RK3066_PLL_RATE(2088000000, 1, 87, 1),
278c2ecf20Sopenharmony_ci	RK3066_PLL_RATE(2064000000, 1, 86, 1),
288c2ecf20Sopenharmony_ci	RK3066_PLL_RATE(2040000000, 1, 85, 1),
298c2ecf20Sopenharmony_ci	RK3066_PLL_RATE(2016000000, 1, 84, 1),
308c2ecf20Sopenharmony_ci	RK3066_PLL_RATE(1992000000, 1, 83, 1),
318c2ecf20Sopenharmony_ci	RK3066_PLL_RATE(1968000000, 1, 82, 1),
328c2ecf20Sopenharmony_ci	RK3066_PLL_RATE(1944000000, 1, 81, 1),
338c2ecf20Sopenharmony_ci	RK3066_PLL_RATE(1920000000, 1, 80, 1),
348c2ecf20Sopenharmony_ci	RK3066_PLL_RATE(1896000000, 1, 79, 1),
358c2ecf20Sopenharmony_ci	RK3066_PLL_RATE(1872000000, 1, 78, 1),
368c2ecf20Sopenharmony_ci	RK3066_PLL_RATE(1848000000, 1, 77, 1),
378c2ecf20Sopenharmony_ci	RK3066_PLL_RATE(1824000000, 1, 76, 1),
388c2ecf20Sopenharmony_ci	RK3066_PLL_RATE(1800000000, 1, 75, 1),
398c2ecf20Sopenharmony_ci	RK3066_PLL_RATE(1776000000, 1, 74, 1),
408c2ecf20Sopenharmony_ci	RK3066_PLL_RATE(1752000000, 1, 73, 1),
418c2ecf20Sopenharmony_ci	RK3066_PLL_RATE(1728000000, 1, 72, 1),
428c2ecf20Sopenharmony_ci	RK3066_PLL_RATE(1704000000, 1, 71, 1),
438c2ecf20Sopenharmony_ci	RK3066_PLL_RATE(1680000000, 1, 70, 1),
448c2ecf20Sopenharmony_ci	RK3066_PLL_RATE(1656000000, 1, 69, 1),
458c2ecf20Sopenharmony_ci	RK3066_PLL_RATE(1632000000, 1, 68, 1),
468c2ecf20Sopenharmony_ci	RK3066_PLL_RATE(1608000000, 1, 67, 1),
478c2ecf20Sopenharmony_ci	RK3066_PLL_RATE(1560000000, 1, 65, 1),
488c2ecf20Sopenharmony_ci	RK3066_PLL_RATE(1512000000, 1, 63, 1),
498c2ecf20Sopenharmony_ci	RK3066_PLL_RATE(1488000000, 1, 62, 1),
508c2ecf20Sopenharmony_ci	RK3066_PLL_RATE(1464000000, 1, 61, 1),
518c2ecf20Sopenharmony_ci	RK3066_PLL_RATE(1440000000, 1, 60, 1),
528c2ecf20Sopenharmony_ci	RK3066_PLL_RATE(1416000000, 1, 59, 1),
538c2ecf20Sopenharmony_ci	RK3066_PLL_RATE(1392000000, 1, 58, 1),
548c2ecf20Sopenharmony_ci	RK3066_PLL_RATE(1368000000, 1, 57, 1),
558c2ecf20Sopenharmony_ci	RK3066_PLL_RATE(1344000000, 1, 56, 1),
568c2ecf20Sopenharmony_ci	RK3066_PLL_RATE(1320000000, 1, 55, 1),
578c2ecf20Sopenharmony_ci	RK3066_PLL_RATE(1296000000, 1, 54, 1),
588c2ecf20Sopenharmony_ci	RK3066_PLL_RATE(1272000000, 1, 53, 1),
598c2ecf20Sopenharmony_ci	RK3066_PLL_RATE(1248000000, 1, 52, 1),
608c2ecf20Sopenharmony_ci	RK3066_PLL_RATE(1224000000, 1, 51, 1),
618c2ecf20Sopenharmony_ci	RK3066_PLL_RATE(1200000000, 1, 50, 1),
628c2ecf20Sopenharmony_ci	RK3066_PLL_RATE(1176000000, 1, 49, 1),
638c2ecf20Sopenharmony_ci	RK3066_PLL_RATE(1128000000, 1, 47, 1),
648c2ecf20Sopenharmony_ci	RK3066_PLL_RATE(1104000000, 1, 46, 1),
658c2ecf20Sopenharmony_ci	RK3066_PLL_RATE(1008000000, 1, 84, 2),
668c2ecf20Sopenharmony_ci	RK3066_PLL_RATE( 912000000, 1, 76, 2),
678c2ecf20Sopenharmony_ci	RK3066_PLL_RATE( 888000000, 1, 74, 2),
688c2ecf20Sopenharmony_ci	RK3066_PLL_RATE( 816000000, 1, 68, 2),
698c2ecf20Sopenharmony_ci	RK3066_PLL_RATE( 792000000, 1, 66, 2),
708c2ecf20Sopenharmony_ci	RK3066_PLL_RATE( 696000000, 1, 58, 2),
718c2ecf20Sopenharmony_ci	RK3066_PLL_RATE( 672000000, 1, 56, 2),
728c2ecf20Sopenharmony_ci	RK3066_PLL_RATE( 648000000, 1, 54, 2),
738c2ecf20Sopenharmony_ci	RK3066_PLL_RATE( 624000000, 1, 52, 2),
748c2ecf20Sopenharmony_ci	RK3066_PLL_RATE( 600000000, 1, 50, 2),
758c2ecf20Sopenharmony_ci	RK3066_PLL_RATE( 576000000, 1, 48, 2),
768c2ecf20Sopenharmony_ci	RK3066_PLL_RATE( 552000000, 1, 46, 2),
778c2ecf20Sopenharmony_ci	RK3066_PLL_RATE( 528000000, 1, 88, 4),
788c2ecf20Sopenharmony_ci	RK3066_PLL_RATE( 504000000, 1, 84, 4),
798c2ecf20Sopenharmony_ci	RK3066_PLL_RATE( 480000000, 1, 80, 4),
808c2ecf20Sopenharmony_ci	RK3066_PLL_RATE( 456000000, 1, 76, 4),
818c2ecf20Sopenharmony_ci	RK3066_PLL_RATE( 408000000, 1, 68, 4),
828c2ecf20Sopenharmony_ci	RK3066_PLL_RATE( 312000000, 1, 52, 4),
838c2ecf20Sopenharmony_ci	RK3066_PLL_RATE( 252000000, 1, 84, 8),
848c2ecf20Sopenharmony_ci	RK3066_PLL_RATE( 216000000, 1, 72, 8),
858c2ecf20Sopenharmony_ci	RK3066_PLL_RATE( 126000000, 2, 84, 8),
868c2ecf20Sopenharmony_ci	RK3066_PLL_RATE(  48000000, 2, 32, 8),
878c2ecf20Sopenharmony_ci	{ /* sentinel */ },
888c2ecf20Sopenharmony_ci};
898c2ecf20Sopenharmony_ci
908c2ecf20Sopenharmony_ciPNAME(mux_pll_p)		= { "xin24m", "xin32k" };
918c2ecf20Sopenharmony_ciPNAME(mux_armclkb_p)		= { "apllb_core", "gpllb_core" };
928c2ecf20Sopenharmony_ciPNAME(mux_armclkl_p)		= { "aplll_core", "gplll_core" };
938c2ecf20Sopenharmony_ciPNAME(mux_ddrphy_p)		= { "dpll_ddr", "gpll_ddr" };
948c2ecf20Sopenharmony_ciPNAME(mux_cs_src_p)		= { "apllb_cs", "aplll_cs", "gpll_cs"};
958c2ecf20Sopenharmony_ciPNAME(mux_aclk_bus_src_p)	= { "cpll_aclk_bus", "gpll_aclk_bus" };
968c2ecf20Sopenharmony_ci
978c2ecf20Sopenharmony_ciPNAME(mux_pll_src_cpll_gpll_p)		= { "cpll", "gpll" };
988c2ecf20Sopenharmony_ciPNAME(mux_pll_src_cpll_gpll_npll_p)	= { "cpll", "gpll", "npll" };
998c2ecf20Sopenharmony_ciPNAME(mux_pll_src_npll_cpll_gpll_p)	= { "npll", "cpll", "gpll" };
1008c2ecf20Sopenharmony_ciPNAME(mux_pll_src_cpll_gpll_usb_p)	= { "cpll", "gpll", "usbphy_480m" };
1018c2ecf20Sopenharmony_ciPNAME(mux_pll_src_cpll_gpll_usb_usb_p)	= { "cpll", "gpll", "usbphy_480m",
1028c2ecf20Sopenharmony_ci					    "usbphy_480m" };
1038c2ecf20Sopenharmony_ciPNAME(mux_pll_src_cpll_gpll_usb_npll_p)	= { "cpll", "gpll", "usbphy_480m",
1048c2ecf20Sopenharmony_ci					    "npll" };
1058c2ecf20Sopenharmony_ciPNAME(mux_pll_src_cpll_gpll_npll_npll_p) = { "cpll", "gpll", "npll", "npll" };
1068c2ecf20Sopenharmony_ciPNAME(mux_pll_src_cpll_gpll_npll_usb_p) = { "cpll", "gpll", "npll",
1078c2ecf20Sopenharmony_ci					    "usbphy_480m" };
1088c2ecf20Sopenharmony_ci
1098c2ecf20Sopenharmony_ciPNAME(mux_i2s_8ch_pre_p)	= { "i2s_8ch_src", "i2s_8ch_frac",
1108c2ecf20Sopenharmony_ci				    "ext_i2s", "xin12m" };
1118c2ecf20Sopenharmony_ciPNAME(mux_i2s_8ch_clkout_p)	= { "i2s_8ch_pre", "xin12m" };
1128c2ecf20Sopenharmony_ciPNAME(mux_i2s_2ch_p)		= { "i2s_2ch_src", "i2s_2ch_frac",
1138c2ecf20Sopenharmony_ci				    "dummy", "xin12m" };
1148c2ecf20Sopenharmony_ciPNAME(mux_spdif_8ch_p)		= { "spdif_8ch_pre", "spdif_8ch_frac",
1158c2ecf20Sopenharmony_ci				    "ext_i2s", "xin12m" };
1168c2ecf20Sopenharmony_ciPNAME(mux_edp_24m_p)		= { "xin24m", "dummy" };
1178c2ecf20Sopenharmony_ciPNAME(mux_vip_out_p)		= { "vip_src", "xin24m" };
1188c2ecf20Sopenharmony_ciPNAME(mux_usbphy480m_p)		= { "usbotg_out", "xin24m" };
1198c2ecf20Sopenharmony_ciPNAME(mux_hsic_usbphy480m_p)	= { "usbotg_out", "dummy" };
1208c2ecf20Sopenharmony_ciPNAME(mux_hsicphy480m_p)	= { "cpll", "gpll", "usbphy_480m" };
1218c2ecf20Sopenharmony_ciPNAME(mux_uart0_p)		= { "uart0_src", "uart0_frac", "xin24m" };
1228c2ecf20Sopenharmony_ciPNAME(mux_uart1_p)		= { "uart1_src", "uart1_frac", "xin24m" };
1238c2ecf20Sopenharmony_ciPNAME(mux_uart2_p)		= { "uart2_src", "xin24m" };
1248c2ecf20Sopenharmony_ciPNAME(mux_uart3_p)		= { "uart3_src", "uart3_frac", "xin24m" };
1258c2ecf20Sopenharmony_ciPNAME(mux_uart4_p)		= { "uart4_src", "uart4_frac", "xin24m" };
1268c2ecf20Sopenharmony_ciPNAME(mux_mac_p)		= { "mac_pll_src", "ext_gmac" };
1278c2ecf20Sopenharmony_ciPNAME(mux_mmc_src_p)		= { "cpll", "gpll", "usbphy_480m", "xin24m" };
1288c2ecf20Sopenharmony_ci
1298c2ecf20Sopenharmony_cistatic struct rockchip_pll_clock rk3368_pll_clks[] __initdata = {
1308c2ecf20Sopenharmony_ci	[apllb] = PLL(pll_rk3066, PLL_APLLB, "apllb", mux_pll_p, 0, RK3368_PLL_CON(0),
1318c2ecf20Sopenharmony_ci		     RK3368_PLL_CON(3), 8, 1, 0, rk3368_pll_rates),
1328c2ecf20Sopenharmony_ci	[aplll] = PLL(pll_rk3066, PLL_APLLL, "aplll", mux_pll_p, 0, RK3368_PLL_CON(4),
1338c2ecf20Sopenharmony_ci		     RK3368_PLL_CON(7), 8, 0, 0, rk3368_pll_rates),
1348c2ecf20Sopenharmony_ci	[dpll] = PLL(pll_rk3066, PLL_DPLL, "dpll", mux_pll_p, 0, RK3368_PLL_CON(8),
1358c2ecf20Sopenharmony_ci		     RK3368_PLL_CON(11), 8, 2, 0, NULL),
1368c2ecf20Sopenharmony_ci	[cpll] = PLL(pll_rk3066, PLL_CPLL, "cpll", mux_pll_p, 0, RK3368_PLL_CON(12),
1378c2ecf20Sopenharmony_ci		     RK3368_PLL_CON(15), 8, 3, ROCKCHIP_PLL_SYNC_RATE, rk3368_pll_rates),
1388c2ecf20Sopenharmony_ci	[gpll] = PLL(pll_rk3066, PLL_GPLL, "gpll", mux_pll_p, 0, RK3368_PLL_CON(16),
1398c2ecf20Sopenharmony_ci		     RK3368_PLL_CON(19), 8, 4, ROCKCHIP_PLL_SYNC_RATE, rk3368_pll_rates),
1408c2ecf20Sopenharmony_ci	[npll] = PLL(pll_rk3066, PLL_NPLL, "npll",  mux_pll_p, 0, RK3368_PLL_CON(20),
1418c2ecf20Sopenharmony_ci		     RK3368_PLL_CON(23), 8, 5, ROCKCHIP_PLL_SYNC_RATE, rk3368_pll_rates),
1428c2ecf20Sopenharmony_ci};
1438c2ecf20Sopenharmony_ci
1448c2ecf20Sopenharmony_cistatic struct clk_div_table div_ddrphy_t[] = {
1458c2ecf20Sopenharmony_ci	{ .val = 0, .div = 1 },
1468c2ecf20Sopenharmony_ci	{ .val = 1, .div = 2 },
1478c2ecf20Sopenharmony_ci	{ .val = 3, .div = 4 },
1488c2ecf20Sopenharmony_ci	{ /* sentinel */ },
1498c2ecf20Sopenharmony_ci};
1508c2ecf20Sopenharmony_ci
1518c2ecf20Sopenharmony_ci#define MFLAGS CLK_MUX_HIWORD_MASK
1528c2ecf20Sopenharmony_ci#define DFLAGS CLK_DIVIDER_HIWORD_MASK
1538c2ecf20Sopenharmony_ci#define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE)
1548c2ecf20Sopenharmony_ci#define IFLAGS ROCKCHIP_INVERTER_HIWORD_MASK
1558c2ecf20Sopenharmony_ci
1568c2ecf20Sopenharmony_cistatic const struct rockchip_cpuclk_reg_data rk3368_cpuclkb_data = {
1578c2ecf20Sopenharmony_ci	.core_reg = RK3368_CLKSEL_CON(0),
1588c2ecf20Sopenharmony_ci	.div_core_shift = 0,
1598c2ecf20Sopenharmony_ci	.div_core_mask = 0x1f,
1608c2ecf20Sopenharmony_ci	.mux_core_alt = 1,
1618c2ecf20Sopenharmony_ci	.mux_core_main = 0,
1628c2ecf20Sopenharmony_ci	.mux_core_shift = 7,
1638c2ecf20Sopenharmony_ci	.mux_core_mask = 0x1,
1648c2ecf20Sopenharmony_ci};
1658c2ecf20Sopenharmony_ci
1668c2ecf20Sopenharmony_cistatic const struct rockchip_cpuclk_reg_data rk3368_cpuclkl_data = {
1678c2ecf20Sopenharmony_ci	.core_reg = RK3368_CLKSEL_CON(2),
1688c2ecf20Sopenharmony_ci	.div_core_shift = 0,
1698c2ecf20Sopenharmony_ci	.mux_core_alt = 1,
1708c2ecf20Sopenharmony_ci	.mux_core_main = 0,
1718c2ecf20Sopenharmony_ci	.div_core_mask = 0x1f,
1728c2ecf20Sopenharmony_ci	.mux_core_shift = 7,
1738c2ecf20Sopenharmony_ci	.mux_core_mask = 0x1,
1748c2ecf20Sopenharmony_ci};
1758c2ecf20Sopenharmony_ci
1768c2ecf20Sopenharmony_ci#define RK3368_DIV_ACLKM_MASK		0x1f
1778c2ecf20Sopenharmony_ci#define RK3368_DIV_ACLKM_SHIFT		8
1788c2ecf20Sopenharmony_ci#define RK3368_DIV_ATCLK_MASK		0x1f
1798c2ecf20Sopenharmony_ci#define RK3368_DIV_ATCLK_SHIFT		0
1808c2ecf20Sopenharmony_ci#define RK3368_DIV_PCLK_DBG_MASK	0x1f
1818c2ecf20Sopenharmony_ci#define RK3368_DIV_PCLK_DBG_SHIFT	8
1828c2ecf20Sopenharmony_ci
1838c2ecf20Sopenharmony_ci#define RK3368_CLKSEL0(_offs, _aclkm)					\
1848c2ecf20Sopenharmony_ci	{								\
1858c2ecf20Sopenharmony_ci		.reg = RK3368_CLKSEL_CON(0 + _offs),			\
1868c2ecf20Sopenharmony_ci		.val = HIWORD_UPDATE(_aclkm, RK3368_DIV_ACLKM_MASK,	\
1878c2ecf20Sopenharmony_ci				RK3368_DIV_ACLKM_SHIFT),		\
1888c2ecf20Sopenharmony_ci	}
1898c2ecf20Sopenharmony_ci#define RK3368_CLKSEL1(_offs, _atclk, _pdbg)				\
1908c2ecf20Sopenharmony_ci	{								\
1918c2ecf20Sopenharmony_ci		.reg = RK3368_CLKSEL_CON(1 + _offs),			\
1928c2ecf20Sopenharmony_ci		.val = HIWORD_UPDATE(_atclk, RK3368_DIV_ATCLK_MASK,	\
1938c2ecf20Sopenharmony_ci				RK3368_DIV_ATCLK_SHIFT) |		\
1948c2ecf20Sopenharmony_ci		       HIWORD_UPDATE(_pdbg, RK3368_DIV_PCLK_DBG_MASK,	\
1958c2ecf20Sopenharmony_ci				RK3368_DIV_PCLK_DBG_SHIFT),		\
1968c2ecf20Sopenharmony_ci	}
1978c2ecf20Sopenharmony_ci
1988c2ecf20Sopenharmony_ci/* cluster_b: aclkm in clksel0, rest in clksel1 */
1998c2ecf20Sopenharmony_ci#define RK3368_CPUCLKB_RATE(_prate, _aclkm, _atclk, _pdbg)		\
2008c2ecf20Sopenharmony_ci	{								\
2018c2ecf20Sopenharmony_ci		.prate = _prate,					\
2028c2ecf20Sopenharmony_ci		.divs = {						\
2038c2ecf20Sopenharmony_ci			RK3368_CLKSEL0(0, _aclkm),			\
2048c2ecf20Sopenharmony_ci			RK3368_CLKSEL1(0, _atclk, _pdbg),		\
2058c2ecf20Sopenharmony_ci		},							\
2068c2ecf20Sopenharmony_ci	}
2078c2ecf20Sopenharmony_ci
2088c2ecf20Sopenharmony_ci/* cluster_l: aclkm in clksel2, rest in clksel3 */
2098c2ecf20Sopenharmony_ci#define RK3368_CPUCLKL_RATE(_prate, _aclkm, _atclk, _pdbg)		\
2108c2ecf20Sopenharmony_ci	{								\
2118c2ecf20Sopenharmony_ci		.prate = _prate,					\
2128c2ecf20Sopenharmony_ci		.divs = {						\
2138c2ecf20Sopenharmony_ci			RK3368_CLKSEL0(2, _aclkm),			\
2148c2ecf20Sopenharmony_ci			RK3368_CLKSEL1(2, _atclk, _pdbg),		\
2158c2ecf20Sopenharmony_ci		},							\
2168c2ecf20Sopenharmony_ci	}
2178c2ecf20Sopenharmony_ci
2188c2ecf20Sopenharmony_cistatic struct rockchip_cpuclk_rate_table rk3368_cpuclkb_rates[] __initdata = {
2198c2ecf20Sopenharmony_ci	RK3368_CPUCLKB_RATE(1512000000, 1, 5, 5),
2208c2ecf20Sopenharmony_ci	RK3368_CPUCLKB_RATE(1488000000, 1, 4, 4),
2218c2ecf20Sopenharmony_ci	RK3368_CPUCLKB_RATE(1416000000, 1, 4, 4),
2228c2ecf20Sopenharmony_ci	RK3368_CPUCLKB_RATE(1200000000, 1, 3, 3),
2238c2ecf20Sopenharmony_ci	RK3368_CPUCLKB_RATE(1008000000, 1, 3, 3),
2248c2ecf20Sopenharmony_ci	RK3368_CPUCLKB_RATE( 816000000, 1, 2, 2),
2258c2ecf20Sopenharmony_ci	RK3368_CPUCLKB_RATE( 696000000, 1, 2, 2),
2268c2ecf20Sopenharmony_ci	RK3368_CPUCLKB_RATE( 600000000, 1, 1, 1),
2278c2ecf20Sopenharmony_ci	RK3368_CPUCLKB_RATE( 408000000, 1, 1, 1),
2288c2ecf20Sopenharmony_ci	RK3368_CPUCLKB_RATE( 312000000, 1, 1, 1),
2298c2ecf20Sopenharmony_ci};
2308c2ecf20Sopenharmony_ci
2318c2ecf20Sopenharmony_cistatic struct rockchip_cpuclk_rate_table rk3368_cpuclkl_rates[] __initdata = {
2328c2ecf20Sopenharmony_ci	RK3368_CPUCLKL_RATE(1512000000, 1, 6, 6),
2338c2ecf20Sopenharmony_ci	RK3368_CPUCLKL_RATE(1488000000, 1, 5, 5),
2348c2ecf20Sopenharmony_ci	RK3368_CPUCLKL_RATE(1416000000, 1, 5, 5),
2358c2ecf20Sopenharmony_ci	RK3368_CPUCLKL_RATE(1200000000, 1, 4, 4),
2368c2ecf20Sopenharmony_ci	RK3368_CPUCLKL_RATE(1008000000, 1, 4, 4),
2378c2ecf20Sopenharmony_ci	RK3368_CPUCLKL_RATE( 816000000, 1, 3, 3),
2388c2ecf20Sopenharmony_ci	RK3368_CPUCLKL_RATE( 696000000, 1, 2, 2),
2398c2ecf20Sopenharmony_ci	RK3368_CPUCLKL_RATE( 600000000, 1, 2, 2),
2408c2ecf20Sopenharmony_ci	RK3368_CPUCLKL_RATE( 408000000, 1, 1, 1),
2418c2ecf20Sopenharmony_ci	RK3368_CPUCLKL_RATE( 312000000, 1, 1, 1),
2428c2ecf20Sopenharmony_ci};
2438c2ecf20Sopenharmony_ci
2448c2ecf20Sopenharmony_cistatic struct rockchip_clk_branch rk3368_i2s_8ch_fracmux __initdata =
2458c2ecf20Sopenharmony_ci	MUX(0, "i2s_8ch_pre", mux_i2s_8ch_pre_p, CLK_SET_RATE_PARENT,
2468c2ecf20Sopenharmony_ci	    RK3368_CLKSEL_CON(27), 8, 2, MFLAGS);
2478c2ecf20Sopenharmony_ci
2488c2ecf20Sopenharmony_cistatic struct rockchip_clk_branch rk3368_spdif_8ch_fracmux __initdata =
2498c2ecf20Sopenharmony_ci	MUX(0, "spdif_8ch_pre", mux_spdif_8ch_p, CLK_SET_RATE_PARENT,
2508c2ecf20Sopenharmony_ci	    RK3368_CLKSEL_CON(31), 8, 2, MFLAGS);
2518c2ecf20Sopenharmony_ci
2528c2ecf20Sopenharmony_cistatic struct rockchip_clk_branch rk3368_i2s_2ch_fracmux __initdata =
2538c2ecf20Sopenharmony_ci	MUX(0, "i2s_2ch_pre", mux_i2s_2ch_p, CLK_SET_RATE_PARENT,
2548c2ecf20Sopenharmony_ci	    RK3368_CLKSEL_CON(53), 8, 2, MFLAGS);
2558c2ecf20Sopenharmony_ci
2568c2ecf20Sopenharmony_cistatic struct rockchip_clk_branch rk3368_uart0_fracmux __initdata =
2578c2ecf20Sopenharmony_ci	MUX(SCLK_UART0, "sclk_uart0", mux_uart0_p, CLK_SET_RATE_PARENT,
2588c2ecf20Sopenharmony_ci	    RK3368_CLKSEL_CON(33), 8, 2, MFLAGS);
2598c2ecf20Sopenharmony_ci
2608c2ecf20Sopenharmony_cistatic struct rockchip_clk_branch rk3368_uart1_fracmux __initdata =
2618c2ecf20Sopenharmony_ci	MUX(SCLK_UART1, "sclk_uart1", mux_uart1_p, CLK_SET_RATE_PARENT,
2628c2ecf20Sopenharmony_ci	    RK3368_CLKSEL_CON(35), 8, 2, MFLAGS);
2638c2ecf20Sopenharmony_ci
2648c2ecf20Sopenharmony_cistatic struct rockchip_clk_branch rk3368_uart3_fracmux __initdata =
2658c2ecf20Sopenharmony_ci	MUX(SCLK_UART3, "sclk_uart3", mux_uart3_p, CLK_SET_RATE_PARENT,
2668c2ecf20Sopenharmony_ci	    RK3368_CLKSEL_CON(39), 8, 2, MFLAGS);
2678c2ecf20Sopenharmony_ci
2688c2ecf20Sopenharmony_cistatic struct rockchip_clk_branch rk3368_uart4_fracmux __initdata =
2698c2ecf20Sopenharmony_ci	MUX(SCLK_UART4, "sclk_uart4", mux_uart4_p, CLK_SET_RATE_PARENT,
2708c2ecf20Sopenharmony_ci	    RK3368_CLKSEL_CON(41), 8, 2, MFLAGS);
2718c2ecf20Sopenharmony_ci
2728c2ecf20Sopenharmony_cistatic struct rockchip_clk_branch rk3368_clk_branches[] __initdata = {
2738c2ecf20Sopenharmony_ci	/*
2748c2ecf20Sopenharmony_ci	 * Clock-Architecture Diagram 2
2758c2ecf20Sopenharmony_ci	 */
2768c2ecf20Sopenharmony_ci
2778c2ecf20Sopenharmony_ci	FACTOR(0, "xin12m", "xin24m", 0, 1, 2),
2788c2ecf20Sopenharmony_ci
2798c2ecf20Sopenharmony_ci	MUX(SCLK_USBPHY480M, "usbphy_480m", mux_usbphy480m_p, CLK_SET_RATE_PARENT,
2808c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(13), 8, 1, MFLAGS),
2818c2ecf20Sopenharmony_ci
2828c2ecf20Sopenharmony_ci	GATE(0, "apllb_core", "apllb", CLK_IGNORE_UNUSED,
2838c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(0), 0, GFLAGS),
2848c2ecf20Sopenharmony_ci	GATE(0, "gpllb_core", "gpll", CLK_IGNORE_UNUSED,
2858c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(0), 1, GFLAGS),
2868c2ecf20Sopenharmony_ci
2878c2ecf20Sopenharmony_ci	GATE(0, "aplll_core", "aplll", CLK_IGNORE_UNUSED,
2888c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(0), 4, GFLAGS),
2898c2ecf20Sopenharmony_ci	GATE(0, "gplll_core", "gpll", CLK_IGNORE_UNUSED,
2908c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(0), 5, GFLAGS),
2918c2ecf20Sopenharmony_ci
2928c2ecf20Sopenharmony_ci	DIV(0, "aclkm_core_b", "armclkb", 0,
2938c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(0), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY),
2948c2ecf20Sopenharmony_ci	DIV(0, "atclk_core_b", "armclkb", 0,
2958c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(1), 0, 5, DFLAGS | CLK_DIVIDER_READ_ONLY),
2968c2ecf20Sopenharmony_ci	DIV(0, "pclk_dbg_b", "armclkb", 0,
2978c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(1), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY),
2988c2ecf20Sopenharmony_ci
2998c2ecf20Sopenharmony_ci	DIV(0, "aclkm_core_l", "armclkl", 0,
3008c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(2), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY),
3018c2ecf20Sopenharmony_ci	DIV(0, "atclk_core_l", "armclkl", 0,
3028c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(3), 0, 5, DFLAGS | CLK_DIVIDER_READ_ONLY),
3038c2ecf20Sopenharmony_ci	DIV(0, "pclk_dbg_l", "armclkl", 0,
3048c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(3), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY),
3058c2ecf20Sopenharmony_ci
3068c2ecf20Sopenharmony_ci	GATE(0, "apllb_cs", "apllb", CLK_IGNORE_UNUSED,
3078c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(0), 9, GFLAGS),
3088c2ecf20Sopenharmony_ci	GATE(0, "aplll_cs", "aplll", CLK_IGNORE_UNUSED,
3098c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(0), 10, GFLAGS),
3108c2ecf20Sopenharmony_ci	GATE(0, "gpll_cs", "gpll", CLK_IGNORE_UNUSED,
3118c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(0), 8, GFLAGS),
3128c2ecf20Sopenharmony_ci	COMPOSITE_NOGATE(0, "sclk_cs_pre", mux_cs_src_p, CLK_IGNORE_UNUSED,
3138c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(4), 6, 2, MFLAGS, 0, 5, DFLAGS),
3148c2ecf20Sopenharmony_ci	COMPOSITE_NOMUX(0, "clkin_trace", "sclk_cs_pre", CLK_IGNORE_UNUSED,
3158c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(4), 8, 5, DFLAGS,
3168c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(0), 13, GFLAGS),
3178c2ecf20Sopenharmony_ci
3188c2ecf20Sopenharmony_ci	COMPOSITE(0, "aclk_cci_pre", mux_pll_src_cpll_gpll_usb_npll_p, CLK_IGNORE_UNUSED,
3198c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(5), 6, 2, MFLAGS, 0, 7, DFLAGS,
3208c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(0), 12, GFLAGS),
3218c2ecf20Sopenharmony_ci	GATE(SCLK_PVTM_CORE, "sclk_pvtm_core", "xin24m", 0, RK3368_CLKGATE_CON(7), 10, GFLAGS),
3228c2ecf20Sopenharmony_ci
3238c2ecf20Sopenharmony_ci	GATE(0, "dpll_ddr", "dpll", CLK_IGNORE_UNUSED,
3248c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(1), 8, GFLAGS),
3258c2ecf20Sopenharmony_ci	GATE(0, "gpll_ddr", "gpll", 0,
3268c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(1), 9, GFLAGS),
3278c2ecf20Sopenharmony_ci	COMPOSITE_NOGATE_DIVTBL(0, "ddrphy_src", mux_ddrphy_p, CLK_IGNORE_UNUSED,
3288c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(13), 4, 1, MFLAGS, 0, 2, DFLAGS, div_ddrphy_t),
3298c2ecf20Sopenharmony_ci
3308c2ecf20Sopenharmony_ci	FACTOR_GATE(0, "sclk_ddr", "ddrphy_src", CLK_IGNORE_UNUSED, 1, 4,
3318c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(6), 14, GFLAGS),
3328c2ecf20Sopenharmony_ci	GATE(0, "sclk_ddr4x", "ddrphy_src", CLK_IGNORE_UNUSED,
3338c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(6), 15, GFLAGS),
3348c2ecf20Sopenharmony_ci
3358c2ecf20Sopenharmony_ci	GATE(0, "gpll_aclk_bus", "gpll", CLK_IGNORE_UNUSED,
3368c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(1), 10, GFLAGS),
3378c2ecf20Sopenharmony_ci	GATE(0, "cpll_aclk_bus", "cpll", CLK_IGNORE_UNUSED,
3388c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(1), 11, GFLAGS),
3398c2ecf20Sopenharmony_ci	COMPOSITE_NOGATE(0, "aclk_bus_src", mux_aclk_bus_src_p, CLK_IGNORE_UNUSED,
3408c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(8), 7, 1, MFLAGS, 0, 5, DFLAGS),
3418c2ecf20Sopenharmony_ci
3428c2ecf20Sopenharmony_ci	GATE(ACLK_BUS, "aclk_bus", "aclk_bus_src", CLK_IGNORE_UNUSED,
3438c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(1), 0, GFLAGS),
3448c2ecf20Sopenharmony_ci	COMPOSITE_NOMUX(PCLK_BUS, "pclk_bus", "aclk_bus_src", CLK_IGNORE_UNUSED,
3458c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(8), 12, 3, DFLAGS,
3468c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(1), 2, GFLAGS),
3478c2ecf20Sopenharmony_ci	COMPOSITE_NOMUX(HCLK_BUS, "hclk_bus", "aclk_bus_src", CLK_IGNORE_UNUSED,
3488c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(8), 8, 2, DFLAGS,
3498c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(1), 1, GFLAGS),
3508c2ecf20Sopenharmony_ci	COMPOSITE_NOMUX(0, "sclk_crypto", "aclk_bus_src", 0,
3518c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(10), 14, 2, DFLAGS,
3528c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(7), 2, GFLAGS),
3538c2ecf20Sopenharmony_ci
3548c2ecf20Sopenharmony_ci	COMPOSITE(0, "fclk_mcu_src", mux_pll_src_cpll_gpll_p, CLK_IGNORE_UNUSED,
3558c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(12), 7, 1, MFLAGS, 0, 5, DFLAGS,
3568c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(1), 3, GFLAGS),
3578c2ecf20Sopenharmony_ci	/*
3588c2ecf20Sopenharmony_ci	 * stclk_mcu is listed as child of fclk_mcu_src in diagram 5,
3598c2ecf20Sopenharmony_ci	 * but stclk_mcu has an additional own divider in diagram 2
3608c2ecf20Sopenharmony_ci	 */
3618c2ecf20Sopenharmony_ci	COMPOSITE_NOMUX(0, "stclk_mcu", "fclk_mcu_src", 0,
3628c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(12), 8, 3, DFLAGS,
3638c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(13), 13, GFLAGS),
3648c2ecf20Sopenharmony_ci
3658c2ecf20Sopenharmony_ci	COMPOSITE(0, "i2s_8ch_src", mux_pll_src_cpll_gpll_p, 0,
3668c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(27), 12, 1, MFLAGS, 0, 7, DFLAGS,
3678c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(6), 1, GFLAGS),
3688c2ecf20Sopenharmony_ci	COMPOSITE_FRACMUX(0, "i2s_8ch_frac", "i2s_8ch_src", CLK_SET_RATE_PARENT,
3698c2ecf20Sopenharmony_ci			  RK3368_CLKSEL_CON(28), 0,
3708c2ecf20Sopenharmony_ci			  RK3368_CLKGATE_CON(6), 2, GFLAGS,
3718c2ecf20Sopenharmony_ci			  &rk3368_i2s_8ch_fracmux),
3728c2ecf20Sopenharmony_ci	COMPOSITE_NODIV(SCLK_I2S_8CH_OUT, "i2s_8ch_clkout", mux_i2s_8ch_clkout_p, 0,
3738c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(27), 15, 1, MFLAGS,
3748c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(6), 0, GFLAGS),
3758c2ecf20Sopenharmony_ci	GATE(SCLK_I2S_8CH, "sclk_i2s_8ch", "i2s_8ch_pre", CLK_SET_RATE_PARENT,
3768c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(6), 3, GFLAGS),
3778c2ecf20Sopenharmony_ci	COMPOSITE(0, "spdif_8ch_src", mux_pll_src_cpll_gpll_p, 0,
3788c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(31), 12, 1, MFLAGS, 0, 7, DFLAGS,
3798c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(6), 4, GFLAGS),
3808c2ecf20Sopenharmony_ci	COMPOSITE_FRACMUX(0, "spdif_8ch_frac", "spdif_8ch_src", CLK_SET_RATE_PARENT,
3818c2ecf20Sopenharmony_ci			  RK3368_CLKSEL_CON(32), 0,
3828c2ecf20Sopenharmony_ci			  RK3368_CLKGATE_CON(6), 5, GFLAGS,
3838c2ecf20Sopenharmony_ci			  &rk3368_spdif_8ch_fracmux),
3848c2ecf20Sopenharmony_ci	GATE(SCLK_SPDIF_8CH, "sclk_spdif_8ch", "spdif_8ch_pre", CLK_SET_RATE_PARENT,
3858c2ecf20Sopenharmony_ci	     RK3368_CLKGATE_CON(6), 6, GFLAGS),
3868c2ecf20Sopenharmony_ci	COMPOSITE(0, "i2s_2ch_src", mux_pll_src_cpll_gpll_p, 0,
3878c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(53), 12, 1, MFLAGS, 0, 7, DFLAGS,
3888c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(5), 13, GFLAGS),
3898c2ecf20Sopenharmony_ci	COMPOSITE_FRACMUX(0, "i2s_2ch_frac", "i2s_2ch_src", CLK_SET_RATE_PARENT,
3908c2ecf20Sopenharmony_ci			  RK3368_CLKSEL_CON(54), 0,
3918c2ecf20Sopenharmony_ci			  RK3368_CLKGATE_CON(5), 14, GFLAGS,
3928c2ecf20Sopenharmony_ci			  &rk3368_i2s_2ch_fracmux),
3938c2ecf20Sopenharmony_ci	GATE(SCLK_I2S_2CH, "sclk_i2s_2ch", "i2s_2ch_pre", CLK_SET_RATE_PARENT,
3948c2ecf20Sopenharmony_ci	     RK3368_CLKGATE_CON(5), 15, GFLAGS),
3958c2ecf20Sopenharmony_ci
3968c2ecf20Sopenharmony_ci	COMPOSITE(0, "sclk_tsp", mux_pll_src_cpll_gpll_npll_p, 0,
3978c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(46), 6, 2, MFLAGS, 0, 5, DFLAGS,
3988c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(6), 12, GFLAGS),
3998c2ecf20Sopenharmony_ci	GATE(0, "sclk_hsadc_tsp", "ext_hsadc_tsp", 0,
4008c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(13), 7, GFLAGS),
4018c2ecf20Sopenharmony_ci
4028c2ecf20Sopenharmony_ci	MUX(0, "uart_src", mux_pll_src_cpll_gpll_p, 0,
4038c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(35), 12, 1, MFLAGS),
4048c2ecf20Sopenharmony_ci	COMPOSITE_NOMUX(0, "uart2_src", "uart_src", 0,
4058c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(37), 0, 7, DFLAGS,
4068c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(2), 4, GFLAGS),
4078c2ecf20Sopenharmony_ci	MUX(SCLK_UART2, "sclk_uart2", mux_uart2_p, CLK_SET_RATE_PARENT,
4088c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(37), 8, 1, MFLAGS),
4098c2ecf20Sopenharmony_ci
4108c2ecf20Sopenharmony_ci	/*
4118c2ecf20Sopenharmony_ci	 * Clock-Architecture Diagram 3
4128c2ecf20Sopenharmony_ci	 */
4138c2ecf20Sopenharmony_ci
4148c2ecf20Sopenharmony_ci	COMPOSITE(0, "aclk_vepu", mux_pll_src_cpll_gpll_npll_usb_p, 0,
4158c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(15), 6, 2, MFLAGS, 0, 5, DFLAGS,
4168c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(4), 6, GFLAGS),
4178c2ecf20Sopenharmony_ci	COMPOSITE(0, "aclk_vdpu", mux_pll_src_cpll_gpll_npll_usb_p, 0,
4188c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(15), 14, 2, MFLAGS, 8, 5, DFLAGS,
4198c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(4), 7, GFLAGS),
4208c2ecf20Sopenharmony_ci
4218c2ecf20Sopenharmony_ci	/*
4228c2ecf20Sopenharmony_ci	 * We use aclk_vdpu by default ---GRF_SOC_CON0[7] setting in system,
4238c2ecf20Sopenharmony_ci	 * so we ignore the mux and make clocks nodes as following,
4248c2ecf20Sopenharmony_ci	 */
4258c2ecf20Sopenharmony_ci	FACTOR_GATE(0, "hclk_video_pre", "aclk_vdpu", 0, 1, 4,
4268c2ecf20Sopenharmony_ci		RK3368_CLKGATE_CON(4), 8, GFLAGS),
4278c2ecf20Sopenharmony_ci
4288c2ecf20Sopenharmony_ci	COMPOSITE(0, "sclk_hevc_cabac_src", mux_pll_src_cpll_gpll_npll_usb_p, 0,
4298c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(17), 6, 2, MFLAGS, 0, 5, DFLAGS,
4308c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(5), 1, GFLAGS),
4318c2ecf20Sopenharmony_ci	COMPOSITE(0, "sclk_hevc_core_src", mux_pll_src_cpll_gpll_npll_usb_p, 0,
4328c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(17), 14, 2, MFLAGS, 8, 5, DFLAGS,
4338c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(5), 2, GFLAGS),
4348c2ecf20Sopenharmony_ci
4358c2ecf20Sopenharmony_ci	COMPOSITE(0, "aclk_vio0", mux_pll_src_cpll_gpll_usb_p, CLK_IGNORE_UNUSED,
4368c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(19), 6, 2, MFLAGS, 0, 5, DFLAGS,
4378c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(4), 0, GFLAGS),
4388c2ecf20Sopenharmony_ci	DIV(0, "hclk_vio", "aclk_vio0", 0,
4398c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(21), 0, 5, DFLAGS),
4408c2ecf20Sopenharmony_ci
4418c2ecf20Sopenharmony_ci	COMPOSITE(0, "aclk_rga_pre", mux_pll_src_cpll_gpll_usb_p, 0,
4428c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(18), 14, 2, MFLAGS, 8, 5, DFLAGS,
4438c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(4), 3, GFLAGS),
4448c2ecf20Sopenharmony_ci	COMPOSITE(SCLK_RGA, "sclk_rga", mux_pll_src_cpll_gpll_usb_p, 0,
4458c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(18), 6, 2, MFLAGS, 0, 5, DFLAGS,
4468c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(4), 4, GFLAGS),
4478c2ecf20Sopenharmony_ci
4488c2ecf20Sopenharmony_ci	COMPOSITE(DCLK_VOP, "dclk_vop", mux_pll_src_cpll_gpll_npll_p, 0,
4498c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(20), 8, 2, MFLAGS, 0, 8, DFLAGS,
4508c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(4), 1, GFLAGS),
4518c2ecf20Sopenharmony_ci
4528c2ecf20Sopenharmony_ci	GATE(SCLK_VOP0_PWM, "sclk_vop0_pwm", "xin24m", 0,
4538c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(4), 2, GFLAGS),
4548c2ecf20Sopenharmony_ci
4558c2ecf20Sopenharmony_ci	COMPOSITE(SCLK_ISP, "sclk_isp", mux_pll_src_cpll_gpll_npll_npll_p, 0,
4568c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(22), 6, 2, MFLAGS, 0, 6, DFLAGS,
4578c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(4), 9, GFLAGS),
4588c2ecf20Sopenharmony_ci
4598c2ecf20Sopenharmony_ci	GATE(0, "pclk_isp_in", "ext_isp", 0,
4608c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(17), 2, GFLAGS),
4618c2ecf20Sopenharmony_ci	INVERTER(PCLK_ISP, "pclk_isp", "pclk_isp_in",
4628c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(21), 6, IFLAGS),
4638c2ecf20Sopenharmony_ci
4648c2ecf20Sopenharmony_ci	GATE(0, "pclk_vip_in", "ext_vip", 0,
4658c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(16), 13, GFLAGS),
4668c2ecf20Sopenharmony_ci	INVERTER(PCLK_VIP, "pclk_vip", "pclk_vip_in",
4678c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(21), 13, IFLAGS),
4688c2ecf20Sopenharmony_ci
4698c2ecf20Sopenharmony_ci	GATE(SCLK_HDMI_HDCP, "sclk_hdmi_hdcp", "xin24m", 0,
4708c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(4), 13, GFLAGS),
4718c2ecf20Sopenharmony_ci	GATE(SCLK_HDMI_CEC, "sclk_hdmi_cec", "xin32k", 0,
4728c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(4), 12, GFLAGS),
4738c2ecf20Sopenharmony_ci
4748c2ecf20Sopenharmony_ci	COMPOSITE_NODIV(0, "vip_src", mux_pll_src_cpll_gpll_p, 0,
4758c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(21), 15, 1, MFLAGS,
4768c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(4), 5, GFLAGS),
4778c2ecf20Sopenharmony_ci	COMPOSITE_NOGATE(0, "sclk_vip_out", mux_vip_out_p, 0,
4788c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(21), 14, 1, MFLAGS, 8, 5, DFLAGS),
4798c2ecf20Sopenharmony_ci
4808c2ecf20Sopenharmony_ci	COMPOSITE_NODIV(SCLK_EDP_24M, "sclk_edp_24m", mux_edp_24m_p, 0,
4818c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(23), 8, 1, MFLAGS,
4828c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(5), 4, GFLAGS),
4838c2ecf20Sopenharmony_ci	COMPOSITE(SCLK_EDP, "sclk_edp", mux_pll_src_cpll_gpll_npll_npll_p, 0,
4848c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(23), 6, 2, MFLAGS, 0, 6, DFLAGS,
4858c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(5), 3, GFLAGS),
4868c2ecf20Sopenharmony_ci
4878c2ecf20Sopenharmony_ci	COMPOSITE(SCLK_HDCP, "sclk_hdcp", mux_pll_src_cpll_gpll_npll_npll_p, 0,
4888c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(55), 6, 2, MFLAGS, 0, 6, DFLAGS,
4898c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(5), 5, GFLAGS),
4908c2ecf20Sopenharmony_ci
4918c2ecf20Sopenharmony_ci	DIV(0, "pclk_pd_alive", "gpll", 0,
4928c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(10), 8, 5, DFLAGS),
4938c2ecf20Sopenharmony_ci
4948c2ecf20Sopenharmony_ci	/* sclk_timer has a gate in the sgrf */
4958c2ecf20Sopenharmony_ci
4968c2ecf20Sopenharmony_ci	COMPOSITE_NOMUX(0, "pclk_pd_pmu", "gpll", CLK_IGNORE_UNUSED,
4978c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(10), 0, 5, DFLAGS,
4988c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(7), 9, GFLAGS),
4998c2ecf20Sopenharmony_ci	GATE(SCLK_PVTM_PMU, "sclk_pvtm_pmu", "xin24m", 0,
5008c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(7), 3, GFLAGS),
5018c2ecf20Sopenharmony_ci	COMPOSITE(0, "sclk_gpu_core_src", mux_pll_src_cpll_gpll_usb_npll_p, 0,
5028c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(14), 6, 2, MFLAGS, 0, 5, DFLAGS,
5038c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(4), 11, GFLAGS),
5048c2ecf20Sopenharmony_ci	MUX(0, "aclk_gpu_src", mux_pll_src_cpll_gpll_p, 0,
5058c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(14), 14, 1, MFLAGS),
5068c2ecf20Sopenharmony_ci	COMPOSITE_NOMUX(0, "aclk_gpu_mem_pre", "aclk_gpu_src", 0,
5078c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(14), 8, 5, DFLAGS,
5088c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(5), 8, GFLAGS),
5098c2ecf20Sopenharmony_ci	COMPOSITE_NOMUX(0, "aclk_gpu_cfg_pre", "aclk_gpu_src", 0,
5108c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(16), 8, 5, DFLAGS,
5118c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(5), 9, GFLAGS),
5128c2ecf20Sopenharmony_ci	GATE(SCLK_PVTM_GPU, "sclk_pvtm_gpu", "xin24m", 0,
5138c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(7), 11, GFLAGS),
5148c2ecf20Sopenharmony_ci
5158c2ecf20Sopenharmony_ci	COMPOSITE(0, "aclk_peri_src", mux_pll_src_cpll_gpll_p, CLK_IGNORE_UNUSED,
5168c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(9), 7, 1, MFLAGS, 0, 5, DFLAGS,
5178c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(3), 0, GFLAGS),
5188c2ecf20Sopenharmony_ci	COMPOSITE_NOMUX(PCLK_PERI, "pclk_peri", "aclk_peri_src", 0,
5198c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(9), 12, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO,
5208c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(3), 3, GFLAGS),
5218c2ecf20Sopenharmony_ci	COMPOSITE_NOMUX(HCLK_PERI, "hclk_peri", "aclk_peri_src", CLK_IGNORE_UNUSED,
5228c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(9), 8, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO,
5238c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(3), 2, GFLAGS),
5248c2ecf20Sopenharmony_ci	GATE(ACLK_PERI, "aclk_peri", "aclk_peri_src", CLK_IGNORE_UNUSED,
5258c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(3), 1, GFLAGS),
5268c2ecf20Sopenharmony_ci
5278c2ecf20Sopenharmony_ci	GATE(0, "sclk_mipidsi_24m", "xin24m", 0, RK3368_CLKGATE_CON(4), 14, GFLAGS),
5288c2ecf20Sopenharmony_ci
5298c2ecf20Sopenharmony_ci	/*
5308c2ecf20Sopenharmony_ci	 * Clock-Architecture Diagram 4
5318c2ecf20Sopenharmony_ci	 */
5328c2ecf20Sopenharmony_ci
5338c2ecf20Sopenharmony_ci	COMPOSITE(SCLK_SPI0, "sclk_spi0", mux_pll_src_cpll_gpll_p, 0,
5348c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(45), 7, 1, MFLAGS, 0, 7, DFLAGS,
5358c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(3), 7, GFLAGS),
5368c2ecf20Sopenharmony_ci	COMPOSITE(SCLK_SPI1, "sclk_spi1", mux_pll_src_cpll_gpll_p, 0,
5378c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(45), 15, 1, MFLAGS, 8, 7, DFLAGS,
5388c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(3), 8, GFLAGS),
5398c2ecf20Sopenharmony_ci	COMPOSITE(SCLK_SPI2, "sclk_spi2", mux_pll_src_cpll_gpll_p, 0,
5408c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(46), 15, 1, MFLAGS, 8, 7, DFLAGS,
5418c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(3), 9, GFLAGS),
5428c2ecf20Sopenharmony_ci
5438c2ecf20Sopenharmony_ci
5448c2ecf20Sopenharmony_ci	COMPOSITE(SCLK_SDMMC, "sclk_sdmmc", mux_mmc_src_p, 0,
5458c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(50), 8, 2, MFLAGS, 0, 7, DFLAGS,
5468c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(7), 12, GFLAGS),
5478c2ecf20Sopenharmony_ci	COMPOSITE(SCLK_SDIO0, "sclk_sdio0", mux_mmc_src_p, 0,
5488c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(48), 8, 2, MFLAGS, 0, 7, DFLAGS,
5498c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(7), 13, GFLAGS),
5508c2ecf20Sopenharmony_ci	COMPOSITE(SCLK_EMMC, "sclk_emmc", mux_mmc_src_p, 0,
5518c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(51), 8, 2, MFLAGS, 0, 7, DFLAGS,
5528c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(7), 15, GFLAGS),
5538c2ecf20Sopenharmony_ci
5548c2ecf20Sopenharmony_ci	MMC(SCLK_SDMMC_DRV,    "sdmmc_drv",    "sclk_sdmmc", RK3368_SDMMC_CON0, 1),
5558c2ecf20Sopenharmony_ci	MMC(SCLK_SDMMC_SAMPLE, "sdmmc_sample", "sclk_sdmmc", RK3368_SDMMC_CON1, 0),
5568c2ecf20Sopenharmony_ci
5578c2ecf20Sopenharmony_ci	MMC(SCLK_SDIO0_DRV,    "sdio0_drv",    "sclk_sdio0", RK3368_SDIO0_CON0, 1),
5588c2ecf20Sopenharmony_ci	MMC(SCLK_SDIO0_SAMPLE, "sdio0_sample", "sclk_sdio0", RK3368_SDIO0_CON1, 0),
5598c2ecf20Sopenharmony_ci
5608c2ecf20Sopenharmony_ci	MMC(SCLK_EMMC_DRV,     "emmc_drv",     "sclk_emmc",  RK3368_EMMC_CON0,  1),
5618c2ecf20Sopenharmony_ci	MMC(SCLK_EMMC_SAMPLE,  "emmc_sample",  "sclk_emmc",  RK3368_EMMC_CON1,  0),
5628c2ecf20Sopenharmony_ci
5638c2ecf20Sopenharmony_ci	GATE(SCLK_OTGPHY0, "sclk_otgphy0", "xin24m", CLK_IGNORE_UNUSED,
5648c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(8), 1, GFLAGS),
5658c2ecf20Sopenharmony_ci
5668c2ecf20Sopenharmony_ci	/* pmu_grf_soc_con0[6] allows to select between xin32k and pvtm_pmu */
5678c2ecf20Sopenharmony_ci	GATE(SCLK_OTG_ADP, "sclk_otg_adp", "xin32k", CLK_IGNORE_UNUSED,
5688c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(8), 4, GFLAGS),
5698c2ecf20Sopenharmony_ci
5708c2ecf20Sopenharmony_ci	/* pmu_grf_soc_con0[6] allows to select between xin32k and pvtm_pmu */
5718c2ecf20Sopenharmony_ci	COMPOSITE_NOMUX(SCLK_TSADC, "sclk_tsadc", "xin32k", 0,
5728c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(25), 0, 6, DFLAGS,
5738c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(3), 5, GFLAGS),
5748c2ecf20Sopenharmony_ci
5758c2ecf20Sopenharmony_ci	COMPOSITE_NOMUX(SCLK_SARADC, "sclk_saradc", "xin24m", 0,
5768c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(25), 8, 8, DFLAGS,
5778c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(3), 6, GFLAGS),
5788c2ecf20Sopenharmony_ci
5798c2ecf20Sopenharmony_ci	COMPOSITE(SCLK_NANDC0, "sclk_nandc0", mux_pll_src_cpll_gpll_p, 0,
5808c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(47), 7, 1, MFLAGS, 0, 5, DFLAGS,
5818c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(7), 8, GFLAGS),
5828c2ecf20Sopenharmony_ci
5838c2ecf20Sopenharmony_ci	COMPOSITE(SCLK_SFC, "sclk_sfc", mux_pll_src_cpll_gpll_p, 0,
5848c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(52), 7, 1, MFLAGS, 0, 5, DFLAGS,
5858c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(6), 7, GFLAGS),
5868c2ecf20Sopenharmony_ci
5878c2ecf20Sopenharmony_ci	COMPOSITE(0, "uart0_src", mux_pll_src_cpll_gpll_usb_usb_p, 0,
5888c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(33), 12, 2, MFLAGS, 0, 7, DFLAGS,
5898c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(2), 0, GFLAGS),
5908c2ecf20Sopenharmony_ci	COMPOSITE_FRACMUX(0, "uart0_frac", "uart0_src", CLK_SET_RATE_PARENT,
5918c2ecf20Sopenharmony_ci			  RK3368_CLKSEL_CON(34), 0,
5928c2ecf20Sopenharmony_ci			  RK3368_CLKGATE_CON(2), 1, GFLAGS,
5938c2ecf20Sopenharmony_ci			  &rk3368_uart0_fracmux),
5948c2ecf20Sopenharmony_ci
5958c2ecf20Sopenharmony_ci	COMPOSITE_NOMUX(0, "uart1_src", "uart_src", 0,
5968c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(35), 0, 7, DFLAGS,
5978c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(2), 2, GFLAGS),
5988c2ecf20Sopenharmony_ci	COMPOSITE_FRACMUX(0, "uart1_frac", "uart1_src", CLK_SET_RATE_PARENT,
5998c2ecf20Sopenharmony_ci			  RK3368_CLKSEL_CON(36), 0,
6008c2ecf20Sopenharmony_ci			  RK3368_CLKGATE_CON(2), 3, GFLAGS,
6018c2ecf20Sopenharmony_ci			  &rk3368_uart1_fracmux),
6028c2ecf20Sopenharmony_ci
6038c2ecf20Sopenharmony_ci	COMPOSITE_NOMUX(0, "uart3_src", "uart_src", 0,
6048c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(39), 0, 7, DFLAGS,
6058c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(2), 6, GFLAGS),
6068c2ecf20Sopenharmony_ci	COMPOSITE_FRACMUX(0, "uart3_frac", "uart3_src", CLK_SET_RATE_PARENT,
6078c2ecf20Sopenharmony_ci			  RK3368_CLKSEL_CON(40), 0,
6088c2ecf20Sopenharmony_ci			  RK3368_CLKGATE_CON(2), 7, GFLAGS,
6098c2ecf20Sopenharmony_ci			  &rk3368_uart3_fracmux),
6108c2ecf20Sopenharmony_ci
6118c2ecf20Sopenharmony_ci	COMPOSITE_NOMUX(0, "uart4_src", "uart_src", 0,
6128c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(41), 0, 7, DFLAGS,
6138c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(2), 8, GFLAGS),
6148c2ecf20Sopenharmony_ci	COMPOSITE_FRACMUX(0, "uart4_frac", "uart4_src", CLK_SET_RATE_PARENT,
6158c2ecf20Sopenharmony_ci			  RK3368_CLKSEL_CON(42), 0,
6168c2ecf20Sopenharmony_ci			  RK3368_CLKGATE_CON(2), 9, GFLAGS,
6178c2ecf20Sopenharmony_ci			  &rk3368_uart4_fracmux),
6188c2ecf20Sopenharmony_ci
6198c2ecf20Sopenharmony_ci	COMPOSITE(0, "mac_pll_src", mux_pll_src_npll_cpll_gpll_p, 0,
6208c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(43), 6, 2, MFLAGS, 0, 5, DFLAGS,
6218c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(3), 4, GFLAGS),
6228c2ecf20Sopenharmony_ci	MUX(SCLK_MAC, "mac_clk", mux_mac_p, CLK_SET_RATE_PARENT,
6238c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(43), 8, 1, MFLAGS),
6248c2ecf20Sopenharmony_ci	GATE(SCLK_MACREF_OUT, "sclk_macref_out", "mac_clk", 0,
6258c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(7), 7, GFLAGS),
6268c2ecf20Sopenharmony_ci	GATE(SCLK_MACREF, "sclk_macref", "mac_clk", 0,
6278c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(7), 6, GFLAGS),
6288c2ecf20Sopenharmony_ci	GATE(SCLK_MAC_RX, "sclk_mac_rx", "mac_clk", 0,
6298c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(7), 4, GFLAGS),
6308c2ecf20Sopenharmony_ci	GATE(SCLK_MAC_TX, "sclk_mac_tx", "mac_clk", 0,
6318c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(7), 5, GFLAGS),
6328c2ecf20Sopenharmony_ci
6338c2ecf20Sopenharmony_ci	GATE(0, "jtag", "ext_jtag", CLK_IGNORE_UNUSED,
6348c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(7), 0, GFLAGS),
6358c2ecf20Sopenharmony_ci
6368c2ecf20Sopenharmony_ci	COMPOSITE_NODIV(0, "hsic_usbphy_480m", mux_hsic_usbphy480m_p, 0,
6378c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(26), 8, 2, MFLAGS,
6388c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(8), 0, GFLAGS),
6398c2ecf20Sopenharmony_ci	COMPOSITE_NODIV(SCLK_HSICPHY480M, "sclk_hsicphy480m", mux_hsicphy480m_p, 0,
6408c2ecf20Sopenharmony_ci			RK3368_CLKSEL_CON(26), 12, 2, MFLAGS,
6418c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(8), 7, GFLAGS),
6428c2ecf20Sopenharmony_ci	GATE(SCLK_HSICPHY12M, "sclk_hsicphy12m", "xin12m", 0,
6438c2ecf20Sopenharmony_ci			RK3368_CLKGATE_CON(8), 6, GFLAGS),
6448c2ecf20Sopenharmony_ci
6458c2ecf20Sopenharmony_ci	/*
6468c2ecf20Sopenharmony_ci	 * Clock-Architecture Diagram 5
6478c2ecf20Sopenharmony_ci	 */
6488c2ecf20Sopenharmony_ci
6498c2ecf20Sopenharmony_ci	/* aclk_cci_pre gates */
6508c2ecf20Sopenharmony_ci	GATE(0, "aclk_core_niu_cpup", "aclk_cci_pre", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(11), 4, GFLAGS),
6518c2ecf20Sopenharmony_ci	GATE(0, "aclk_core_niu_cci", "aclk_cci_pre", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(11), 3, GFLAGS),
6528c2ecf20Sopenharmony_ci	GATE(0, "aclk_cci400", "aclk_cci_pre", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(11), 2, GFLAGS),
6538c2ecf20Sopenharmony_ci	GATE(0, "aclk_adb400m_pd_core_b", "aclk_cci_pre", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(11), 1, GFLAGS),
6548c2ecf20Sopenharmony_ci	GATE(0, "aclk_adb400m_pd_core_l", "aclk_cci_pre", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(11), 0, GFLAGS),
6558c2ecf20Sopenharmony_ci
6568c2ecf20Sopenharmony_ci	/* aclkm_core_* gates */
6578c2ecf20Sopenharmony_ci	GATE(0, "aclk_adb400s_pd_core_b", "aclkm_core_b", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(10), 0, GFLAGS),
6588c2ecf20Sopenharmony_ci	GATE(0, "aclk_adb400s_pd_core_l", "aclkm_core_l", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(9), 0, GFLAGS),
6598c2ecf20Sopenharmony_ci
6608c2ecf20Sopenharmony_ci	/* armclk* gates */
6618c2ecf20Sopenharmony_ci	GATE(0, "sclk_dbg_pd_core_b", "armclkb", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(10), 1, GFLAGS),
6628c2ecf20Sopenharmony_ci	GATE(0, "sclk_dbg_pd_core_l", "armclkl", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(9), 1, GFLAGS),
6638c2ecf20Sopenharmony_ci
6648c2ecf20Sopenharmony_ci	/* sclk_cs_pre gates */
6658c2ecf20Sopenharmony_ci	GATE(0, "sclk_dbg", "sclk_cs_pre", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(11), 7, GFLAGS),
6668c2ecf20Sopenharmony_ci	GATE(0, "pclk_core_niu_sdbg", "sclk_cs_pre", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(11), 6, GFLAGS),
6678c2ecf20Sopenharmony_ci	GATE(0, "hclk_core_niu_dbg", "sclk_cs_pre", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(11), 5, GFLAGS),
6688c2ecf20Sopenharmony_ci
6698c2ecf20Sopenharmony_ci	/* aclk_bus gates */
6708c2ecf20Sopenharmony_ci	GATE(0, "aclk_strc_sys", "aclk_bus", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(12), 12, GFLAGS),
6718c2ecf20Sopenharmony_ci	GATE(ACLK_DMAC_BUS, "aclk_dmac_bus", "aclk_bus", 0, RK3368_CLKGATE_CON(12), 11, GFLAGS),
6728c2ecf20Sopenharmony_ci	GATE(0, "sclk_intmem1", "aclk_bus", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(12), 6, GFLAGS),
6738c2ecf20Sopenharmony_ci	GATE(0, "sclk_intmem0", "aclk_bus", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(12), 5, GFLAGS),
6748c2ecf20Sopenharmony_ci	GATE(0, "aclk_intmem", "aclk_bus", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(12), 4, GFLAGS),
6758c2ecf20Sopenharmony_ci	GATE(0, "aclk_gic400", "aclk_bus", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(13), 9, GFLAGS),
6768c2ecf20Sopenharmony_ci
6778c2ecf20Sopenharmony_ci	/* sclk_ddr gates */
6788c2ecf20Sopenharmony_ci	GATE(0, "nclk_ddrupctl", "sclk_ddr", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(13), 2, GFLAGS),
6798c2ecf20Sopenharmony_ci
6808c2ecf20Sopenharmony_ci	/* clk_hsadc_tsp is part of diagram2 */
6818c2ecf20Sopenharmony_ci
6828c2ecf20Sopenharmony_ci	/* fclk_mcu_src gates */
6838c2ecf20Sopenharmony_ci	GATE(0, "hclk_noc_mcu", "fclk_mcu_src", 0, RK3368_CLKGATE_CON(13), 14, GFLAGS),
6848c2ecf20Sopenharmony_ci	GATE(0, "fclk_mcu", "fclk_mcu_src", 0, RK3368_CLKGATE_CON(13), 12, GFLAGS),
6858c2ecf20Sopenharmony_ci	GATE(0, "hclk_mcu", "fclk_mcu_src", 0, RK3368_CLKGATE_CON(13), 11, GFLAGS),
6868c2ecf20Sopenharmony_ci
6878c2ecf20Sopenharmony_ci	/* hclk_cpu gates */
6888c2ecf20Sopenharmony_ci	GATE(HCLK_SPDIF, "hclk_spdif", "hclk_bus", 0, RK3368_CLKGATE_CON(12), 10, GFLAGS),
6898c2ecf20Sopenharmony_ci	GATE(HCLK_ROM, "hclk_rom", "hclk_bus", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(12), 9, GFLAGS),
6908c2ecf20Sopenharmony_ci	GATE(HCLK_I2S_2CH, "hclk_i2s_2ch", "hclk_bus", 0, RK3368_CLKGATE_CON(12), 8, GFLAGS),
6918c2ecf20Sopenharmony_ci	GATE(HCLK_I2S_8CH, "hclk_i2s_8ch", "hclk_bus", 0, RK3368_CLKGATE_CON(12), 7, GFLAGS),
6928c2ecf20Sopenharmony_ci	GATE(HCLK_TSP, "hclk_tsp", "hclk_bus", 0, RK3368_CLKGATE_CON(13), 10, GFLAGS),
6938c2ecf20Sopenharmony_ci	GATE(HCLK_CRYPTO, "hclk_crypto", "hclk_bus", 0, RK3368_CLKGATE_CON(13), 4, GFLAGS),
6948c2ecf20Sopenharmony_ci	GATE(MCLK_CRYPTO, "mclk_crypto", "hclk_bus", 0, RK3368_CLKGATE_CON(13), 3, GFLAGS),
6958c2ecf20Sopenharmony_ci
6968c2ecf20Sopenharmony_ci	/* pclk_cpu gates */
6978c2ecf20Sopenharmony_ci	GATE(PCLK_DDRPHY, "pclk_ddrphy", "pclk_bus", 0, RK3368_CLKGATE_CON(12), 14, GFLAGS),
6988c2ecf20Sopenharmony_ci	GATE(PCLK_DDRUPCTL, "pclk_ddrupctl", "pclk_bus", 0, RK3368_CLKGATE_CON(12), 13, GFLAGS),
6998c2ecf20Sopenharmony_ci	GATE(PCLK_I2C1, "pclk_i2c1", "pclk_bus", 0, RK3368_CLKGATE_CON(12), 3, GFLAGS),
7008c2ecf20Sopenharmony_ci	GATE(PCLK_I2C0, "pclk_i2c0", "pclk_bus", 0, RK3368_CLKGATE_CON(12), 2, GFLAGS),
7018c2ecf20Sopenharmony_ci	GATE(PCLK_MAILBOX, "pclk_mailbox", "pclk_bus", 0, RK3368_CLKGATE_CON(12), 1, GFLAGS),
7028c2ecf20Sopenharmony_ci	GATE(PCLK_PWM0, "pclk_pwm0", "pclk_bus", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(12), 0, GFLAGS),
7038c2ecf20Sopenharmony_ci	GATE(PCLK_SIM, "pclk_sim", "pclk_bus", 0, RK3368_CLKGATE_CON(13), 8, GFLAGS),
7048c2ecf20Sopenharmony_ci	GATE(PCLK_PWM1, "pclk_pwm1", "pclk_bus", 0, RK3368_CLKGATE_CON(13), 6, GFLAGS),
7058c2ecf20Sopenharmony_ci	GATE(PCLK_UART2, "pclk_uart2", "pclk_bus", 0, RK3368_CLKGATE_CON(13), 5, GFLAGS),
7068c2ecf20Sopenharmony_ci	GATE(PCLK_EFUSE256, "pclk_efuse_256", "pclk_bus", 0, RK3368_CLKGATE_CON(13), 1, GFLAGS),
7078c2ecf20Sopenharmony_ci	GATE(0, "pclk_efuse_1024", "pclk_bus", 0, RK3368_CLKGATE_CON(13), 0, GFLAGS),
7088c2ecf20Sopenharmony_ci
7098c2ecf20Sopenharmony_ci	/*
7108c2ecf20Sopenharmony_ci	 * video clk gates
7118c2ecf20Sopenharmony_ci	 * aclk_video(_pre) can actually select between parents of aclk_vdpu
7128c2ecf20Sopenharmony_ci	 * and aclk_vepu by setting bit GRF_SOC_CON0[7].
7138c2ecf20Sopenharmony_ci	 */
7148c2ecf20Sopenharmony_ci	GATE(ACLK_VIDEO, "aclk_video", "aclk_vdpu", 0, RK3368_CLKGATE_CON(15), 0, GFLAGS),
7158c2ecf20Sopenharmony_ci	GATE(SCLK_HEVC_CABAC, "sclk_hevc_cabac", "sclk_hevc_cabac_src", 0, RK3368_CLKGATE_CON(15), 3, GFLAGS),
7168c2ecf20Sopenharmony_ci	GATE(SCLK_HEVC_CORE, "sclk_hevc_core", "sclk_hevc_core_src", 0, RK3368_CLKGATE_CON(15), 2, GFLAGS),
7178c2ecf20Sopenharmony_ci	GATE(HCLK_VIDEO, "hclk_video", "hclk_video_pre", 0, RK3368_CLKGATE_CON(15), 1, GFLAGS),
7188c2ecf20Sopenharmony_ci
7198c2ecf20Sopenharmony_ci	/* aclk_rga_pre gates */
7208c2ecf20Sopenharmony_ci	GATE(ACLK_VIO1_NOC, "aclk_vio1_noc", "aclk_rga_pre", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(16), 10, GFLAGS),
7218c2ecf20Sopenharmony_ci	GATE(ACLK_RGA, "aclk_rga", "aclk_rga_pre", 0, RK3368_CLKGATE_CON(16), 0, GFLAGS),
7228c2ecf20Sopenharmony_ci	GATE(ACLK_HDCP, "aclk_hdcp", "aclk_rga_pre", 0, RK3368_CLKGATE_CON(17), 10, GFLAGS),
7238c2ecf20Sopenharmony_ci
7248c2ecf20Sopenharmony_ci	/* aclk_vio0 gates */
7258c2ecf20Sopenharmony_ci	GATE(ACLK_VIP, "aclk_vip", "aclk_vio0", 0, RK3368_CLKGATE_CON(16), 11, GFLAGS),
7268c2ecf20Sopenharmony_ci	GATE(ACLK_VIO0_NOC, "aclk_vio0_noc", "aclk_vio0", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(16), 9, GFLAGS),
7278c2ecf20Sopenharmony_ci	GATE(ACLK_VOP, "aclk_vop", "aclk_vio0", 0, RK3368_CLKGATE_CON(16), 5, GFLAGS),
7288c2ecf20Sopenharmony_ci	GATE(ACLK_VOP_IEP, "aclk_vop_iep", "aclk_vio0", 0, RK3368_CLKGATE_CON(16), 4, GFLAGS),
7298c2ecf20Sopenharmony_ci	GATE(ACLK_IEP, "aclk_iep", "aclk_vio0", 0, RK3368_CLKGATE_CON(16), 2, GFLAGS),
7308c2ecf20Sopenharmony_ci
7318c2ecf20Sopenharmony_ci	/* sclk_isp gates */
7328c2ecf20Sopenharmony_ci	GATE(HCLK_ISP, "hclk_isp", "sclk_isp", 0, RK3368_CLKGATE_CON(16), 14, GFLAGS),
7338c2ecf20Sopenharmony_ci	GATE(ACLK_ISP, "aclk_isp", "sclk_isp", 0, RK3368_CLKGATE_CON(17), 0, GFLAGS),
7348c2ecf20Sopenharmony_ci
7358c2ecf20Sopenharmony_ci	/* hclk_vio gates */
7368c2ecf20Sopenharmony_ci	GATE(HCLK_VIP, "hclk_vip", "hclk_vio", 0, RK3368_CLKGATE_CON(16), 12, GFLAGS),
7378c2ecf20Sopenharmony_ci	GATE(HCLK_VIO_NOC, "hclk_vio_noc", "hclk_vio", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(16), 8, GFLAGS),
7388c2ecf20Sopenharmony_ci	GATE(HCLK_VIO_AHB_ARBI, "hclk_vio_ahb_arbi", "hclk_vio", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(16), 7, GFLAGS),
7398c2ecf20Sopenharmony_ci	GATE(HCLK_VOP, "hclk_vop", "hclk_vio", 0, RK3368_CLKGATE_CON(16), 6, GFLAGS),
7408c2ecf20Sopenharmony_ci	GATE(HCLK_IEP, "hclk_iep", "hclk_vio", 0, RK3368_CLKGATE_CON(16), 3, GFLAGS),
7418c2ecf20Sopenharmony_ci	GATE(HCLK_RGA, "hclk_rga", "hclk_vio", 0, RK3368_CLKGATE_CON(16), 1, GFLAGS),
7428c2ecf20Sopenharmony_ci	GATE(HCLK_VIO_HDCPMMU, "hclk_hdcpmmu", "hclk_vio", 0, RK3368_CLKGATE_CON(17), 12, GFLAGS),
7438c2ecf20Sopenharmony_ci	GATE(HCLK_VIO_H2P, "hclk_vio_h2p", "hclk_vio", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(17), 7, GFLAGS),
7448c2ecf20Sopenharmony_ci
7458c2ecf20Sopenharmony_ci	/*
7468c2ecf20Sopenharmony_ci	 * pclk_vio gates
7478c2ecf20Sopenharmony_ci	 * pclk_vio comes from the exactly same source as hclk_vio
7488c2ecf20Sopenharmony_ci	 */
7498c2ecf20Sopenharmony_ci	GATE(PCLK_HDCP, "pclk_hdcp", "hclk_vio", 0, RK3368_CLKGATE_CON(17), 11, GFLAGS),
7508c2ecf20Sopenharmony_ci	GATE(PCLK_EDP_CTRL, "pclk_edp_ctrl", "hclk_vio", 0, RK3368_CLKGATE_CON(17), 9, GFLAGS),
7518c2ecf20Sopenharmony_ci	GATE(PCLK_VIO_H2P, "pclk_vio_h2p", "hclk_vio", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(17), 8, GFLAGS),
7528c2ecf20Sopenharmony_ci	GATE(PCLK_HDMI_CTRL, "pclk_hdmi_ctrl", "hclk_vio", 0, RK3368_CLKGATE_CON(17), 6, GFLAGS),
7538c2ecf20Sopenharmony_ci	GATE(PCLK_MIPI_CSI, "pclk_mipi_csi", "hclk_vio", 0, RK3368_CLKGATE_CON(17), 4, GFLAGS),
7548c2ecf20Sopenharmony_ci	GATE(PCLK_MIPI_DSI0, "pclk_mipi_dsi0", "hclk_vio", 0, RK3368_CLKGATE_CON(17), 3, GFLAGS),
7558c2ecf20Sopenharmony_ci
7568c2ecf20Sopenharmony_ci	/* ext_vip gates in diagram3 */
7578c2ecf20Sopenharmony_ci
7588c2ecf20Sopenharmony_ci	/* gpu gates */
7598c2ecf20Sopenharmony_ci	GATE(SCLK_GPU_CORE, "sclk_gpu_core", "sclk_gpu_core_src", 0, RK3368_CLKGATE_CON(18), 2, GFLAGS),
7608c2ecf20Sopenharmony_ci	GATE(ACLK_GPU_MEM, "aclk_gpu_mem", "aclk_gpu_mem_pre", 0, RK3368_CLKGATE_CON(18), 1, GFLAGS),
7618c2ecf20Sopenharmony_ci	GATE(ACLK_GPU_CFG, "aclk_gpu_cfg", "aclk_gpu_cfg_pre", 0, RK3368_CLKGATE_CON(18), 0, GFLAGS),
7628c2ecf20Sopenharmony_ci
7638c2ecf20Sopenharmony_ci	/* aclk_peri gates */
7648c2ecf20Sopenharmony_ci	GATE(ACLK_DMAC_PERI, "aclk_dmac_peri", "aclk_peri", 0, RK3368_CLKGATE_CON(19), 3, GFLAGS),
7658c2ecf20Sopenharmony_ci	GATE(0, "aclk_peri_axi_matrix", "aclk_peri", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(19), 2, GFLAGS),
7668c2ecf20Sopenharmony_ci	GATE(HCLK_SFC, "hclk_sfc", "aclk_peri", 0, RK3368_CLKGATE_CON(20), 15, GFLAGS),
7678c2ecf20Sopenharmony_ci	GATE(ACLK_GMAC, "aclk_gmac", "aclk_peri", 0, RK3368_CLKGATE_CON(20), 13, GFLAGS),
7688c2ecf20Sopenharmony_ci	GATE(0, "aclk_peri_niu", "aclk_peri", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(20), 8, GFLAGS),
7698c2ecf20Sopenharmony_ci	GATE(ACLK_PERI_MMU, "aclk_peri_mmu", "aclk_peri", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(21), 4, GFLAGS),
7708c2ecf20Sopenharmony_ci
7718c2ecf20Sopenharmony_ci	/* hclk_peri gates */
7728c2ecf20Sopenharmony_ci	GATE(0, "hclk_peri_axi_matrix", "hclk_peri", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(19), 0, GFLAGS),
7738c2ecf20Sopenharmony_ci	GATE(HCLK_NANDC0, "hclk_nandc0", "hclk_peri", 0, RK3368_CLKGATE_CON(20), 11, GFLAGS),
7748c2ecf20Sopenharmony_ci	GATE(0, "hclk_mmc_peri", "hclk_peri", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(20), 10, GFLAGS),
7758c2ecf20Sopenharmony_ci	GATE(0, "hclk_emem_peri", "hclk_peri", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(20), 9, GFLAGS),
7768c2ecf20Sopenharmony_ci	GATE(0, "hclk_peri_ahb_arbi", "hclk_peri", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(20), 7, GFLAGS),
7778c2ecf20Sopenharmony_ci	GATE(0, "hclk_usb_peri", "hclk_peri", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(20), 6, GFLAGS),
7788c2ecf20Sopenharmony_ci	GATE(HCLK_HSIC, "hclk_hsic", "hclk_peri", 0, RK3368_CLKGATE_CON(20), 5, GFLAGS),
7798c2ecf20Sopenharmony_ci	GATE(HCLK_HOST1, "hclk_host1", "hclk_peri", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(20), 4, GFLAGS),
7808c2ecf20Sopenharmony_ci	GATE(HCLK_HOST0, "hclk_host0", "hclk_peri", 0, RK3368_CLKGATE_CON(20), 3, GFLAGS),
7818c2ecf20Sopenharmony_ci	GATE(0, "pmu_hclk_otg0", "hclk_peri", 0, RK3368_CLKGATE_CON(20), 2, GFLAGS),
7828c2ecf20Sopenharmony_ci	GATE(HCLK_OTG0, "hclk_otg0", "hclk_peri", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(20), 1, GFLAGS),
7838c2ecf20Sopenharmony_ci	GATE(HCLK_HSADC, "hclk_hsadc", "hclk_peri", 0, RK3368_CLKGATE_CON(21), 3, GFLAGS),
7848c2ecf20Sopenharmony_ci	GATE(HCLK_EMMC, "hclk_emmc", "hclk_peri", 0, RK3368_CLKGATE_CON(21), 2, GFLAGS),
7858c2ecf20Sopenharmony_ci	GATE(HCLK_SDIO0, "hclk_sdio0", "hclk_peri", 0, RK3368_CLKGATE_CON(21), 1, GFLAGS),
7868c2ecf20Sopenharmony_ci	GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_peri", 0, RK3368_CLKGATE_CON(21), 0, GFLAGS),
7878c2ecf20Sopenharmony_ci
7888c2ecf20Sopenharmony_ci	/* pclk_peri gates */
7898c2ecf20Sopenharmony_ci	GATE(PCLK_SARADC, "pclk_saradc", "pclk_peri", 0, RK3368_CLKGATE_CON(19), 15, GFLAGS),
7908c2ecf20Sopenharmony_ci	GATE(PCLK_I2C5, "pclk_i2c5", "pclk_peri", 0, RK3368_CLKGATE_CON(19), 14, GFLAGS),
7918c2ecf20Sopenharmony_ci	GATE(PCLK_I2C4, "pclk_i2c4", "pclk_peri", 0, RK3368_CLKGATE_CON(19), 13, GFLAGS),
7928c2ecf20Sopenharmony_ci	GATE(PCLK_I2C3, "pclk_i2c3", "pclk_peri", 0, RK3368_CLKGATE_CON(19), 12, GFLAGS),
7938c2ecf20Sopenharmony_ci	GATE(PCLK_I2C2, "pclk_i2c2", "pclk_peri", 0, RK3368_CLKGATE_CON(19), 11, GFLAGS),
7948c2ecf20Sopenharmony_ci	GATE(PCLK_UART4, "pclk_uart4", "pclk_peri", 0, RK3368_CLKGATE_CON(19), 10, GFLAGS),
7958c2ecf20Sopenharmony_ci	GATE(PCLK_UART3, "pclk_uart3", "pclk_peri", 0, RK3368_CLKGATE_CON(19), 9, GFLAGS),
7968c2ecf20Sopenharmony_ci	GATE(PCLK_UART1, "pclk_uart1", "pclk_peri", 0, RK3368_CLKGATE_CON(19), 8, GFLAGS),
7978c2ecf20Sopenharmony_ci	GATE(PCLK_UART0, "pclk_uart0", "pclk_peri", 0, RK3368_CLKGATE_CON(19), 7, GFLAGS),
7988c2ecf20Sopenharmony_ci	GATE(PCLK_SPI2, "pclk_spi2", "pclk_peri", 0, RK3368_CLKGATE_CON(19), 6, GFLAGS),
7998c2ecf20Sopenharmony_ci	GATE(PCLK_SPI1, "pclk_spi1", "pclk_peri", 0, RK3368_CLKGATE_CON(19), 5, GFLAGS),
8008c2ecf20Sopenharmony_ci	GATE(PCLK_SPI0, "pclk_spi0", "pclk_peri", 0, RK3368_CLKGATE_CON(19), 4, GFLAGS),
8018c2ecf20Sopenharmony_ci	GATE(0, "pclk_peri_axi_matrix", "pclk_peri", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(19), 1, GFLAGS),
8028c2ecf20Sopenharmony_ci	GATE(PCLK_GMAC, "pclk_gmac", "pclk_peri", 0, RK3368_CLKGATE_CON(20), 14, GFLAGS),
8038c2ecf20Sopenharmony_ci	GATE(PCLK_TSADC, "pclk_tsadc", "pclk_peri", 0, RK3368_CLKGATE_CON(20), 0, GFLAGS),
8048c2ecf20Sopenharmony_ci
8058c2ecf20Sopenharmony_ci	/* pclk_pd_alive gates */
8068c2ecf20Sopenharmony_ci	GATE(PCLK_TIMER1, "pclk_timer1", "pclk_pd_alive", 0, RK3368_CLKGATE_CON(22), 13, GFLAGS),
8078c2ecf20Sopenharmony_ci	GATE(PCLK_TIMER0, "pclk_timer0", "pclk_pd_alive", 0, RK3368_CLKGATE_CON(22), 12, GFLAGS),
8088c2ecf20Sopenharmony_ci	GATE(0, "pclk_alive_niu", "pclk_pd_alive", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(22), 9, GFLAGS),
8098c2ecf20Sopenharmony_ci	GATE(PCLK_GRF, "pclk_grf", "pclk_pd_alive", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(22), 8, GFLAGS),
8108c2ecf20Sopenharmony_ci	GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_pd_alive", 0, RK3368_CLKGATE_CON(22), 3, GFLAGS),
8118c2ecf20Sopenharmony_ci	GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_pd_alive", 0, RK3368_CLKGATE_CON(22), 2, GFLAGS),
8128c2ecf20Sopenharmony_ci	GATE(PCLK_GPIO1, "pclk_gpio1", "pclk_pd_alive", 0, RK3368_CLKGATE_CON(22), 1, GFLAGS),
8138c2ecf20Sopenharmony_ci
8148c2ecf20Sopenharmony_ci	/* Watchdog pclk is controlled by sgrf_soc_con3[7]. */
8158c2ecf20Sopenharmony_ci	SGRF_GATE(PCLK_WDT, "pclk_wdt", "pclk_pd_alive"),
8168c2ecf20Sopenharmony_ci
8178c2ecf20Sopenharmony_ci	/*
8188c2ecf20Sopenharmony_ci	 * pclk_vio gates
8198c2ecf20Sopenharmony_ci	 * pclk_vio comes from the exactly same source as hclk_vio
8208c2ecf20Sopenharmony_ci	 */
8218c2ecf20Sopenharmony_ci	GATE(0, "pclk_dphyrx", "hclk_vio", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(14), 8, GFLAGS),
8228c2ecf20Sopenharmony_ci	GATE(0, "pclk_dphytx", "hclk_vio", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(14), 8, GFLAGS),
8238c2ecf20Sopenharmony_ci
8248c2ecf20Sopenharmony_ci	/* pclk_pd_pmu gates */
8258c2ecf20Sopenharmony_ci	GATE(PCLK_PMUGRF, "pclk_pmugrf", "pclk_pd_pmu", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(23), 5, GFLAGS),
8268c2ecf20Sopenharmony_ci	GATE(PCLK_GPIO0, "pclk_gpio0", "pclk_pd_pmu", 0, RK3368_CLKGATE_CON(23), 4, GFLAGS),
8278c2ecf20Sopenharmony_ci	GATE(PCLK_SGRF, "pclk_sgrf", "pclk_pd_pmu", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(23), 3, GFLAGS),
8288c2ecf20Sopenharmony_ci	GATE(0, "pclk_pmu_noc", "pclk_pd_pmu", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(23), 2, GFLAGS),
8298c2ecf20Sopenharmony_ci	GATE(0, "pclk_intmem1", "pclk_pd_pmu", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(23), 1, GFLAGS),
8308c2ecf20Sopenharmony_ci	GATE(PCLK_PMU, "pclk_pmu", "pclk_pd_pmu", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(23), 0, GFLAGS),
8318c2ecf20Sopenharmony_ci
8328c2ecf20Sopenharmony_ci	/* timer gates */
8338c2ecf20Sopenharmony_ci	GATE(SCLK_TIMER15, "sclk_timer15", "xin24m", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(24), 11, GFLAGS),
8348c2ecf20Sopenharmony_ci	GATE(SCLK_TIMER14, "sclk_timer14", "xin24m", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(24), 10, GFLAGS),
8358c2ecf20Sopenharmony_ci	GATE(SCLK_TIMER13, "sclk_timer13", "xin24m", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(24), 9, GFLAGS),
8368c2ecf20Sopenharmony_ci	GATE(SCLK_TIMER12, "sclk_timer12", "xin24m", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(24), 8, GFLAGS),
8378c2ecf20Sopenharmony_ci	GATE(SCLK_TIMER11, "sclk_timer11", "xin24m", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(24), 7, GFLAGS),
8388c2ecf20Sopenharmony_ci	GATE(SCLK_TIMER10, "sclk_timer10", "xin24m", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(24), 6, GFLAGS),
8398c2ecf20Sopenharmony_ci	GATE(SCLK_TIMER05, "sclk_timer05", "xin24m", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(24), 5, GFLAGS),
8408c2ecf20Sopenharmony_ci	GATE(SCLK_TIMER04, "sclk_timer04", "xin24m", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(24), 4, GFLAGS),
8418c2ecf20Sopenharmony_ci	GATE(SCLK_TIMER03, "sclk_timer03", "xin24m", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(24), 3, GFLAGS),
8428c2ecf20Sopenharmony_ci	GATE(SCLK_TIMER02, "sclk_timer02", "xin24m", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(24), 2, GFLAGS),
8438c2ecf20Sopenharmony_ci	GATE(SCLK_TIMER01, "sclk_timer01", "xin24m", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(24), 1, GFLAGS),
8448c2ecf20Sopenharmony_ci	GATE(SCLK_TIMER00, "sclk_timer00", "xin24m", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(24), 0, GFLAGS),
8458c2ecf20Sopenharmony_ci};
8468c2ecf20Sopenharmony_ci
8478c2ecf20Sopenharmony_cistatic const char *const rk3368_critical_clocks[] __initconst = {
8488c2ecf20Sopenharmony_ci	"aclk_bus",
8498c2ecf20Sopenharmony_ci	"aclk_peri",
8508c2ecf20Sopenharmony_ci	/*
8518c2ecf20Sopenharmony_ci	 * pwm1 supplies vdd_logic on a lot of boards, is currently unhandled
8528c2ecf20Sopenharmony_ci	 * but needs to stay enabled there (including its parents) at all times.
8538c2ecf20Sopenharmony_ci	 */
8548c2ecf20Sopenharmony_ci	"pclk_pwm1",
8558c2ecf20Sopenharmony_ci	"pclk_pd_pmu",
8568c2ecf20Sopenharmony_ci	"pclk_pd_alive",
8578c2ecf20Sopenharmony_ci	"pclk_peri",
8588c2ecf20Sopenharmony_ci	"hclk_peri",
8598c2ecf20Sopenharmony_ci	"pclk_ddrphy",
8608c2ecf20Sopenharmony_ci	"pclk_ddrupctl",
8618c2ecf20Sopenharmony_ci	"pmu_hclk_otg0",
8628c2ecf20Sopenharmony_ci};
8638c2ecf20Sopenharmony_ci
8648c2ecf20Sopenharmony_cistatic void __init rk3368_clk_init(struct device_node *np)
8658c2ecf20Sopenharmony_ci{
8668c2ecf20Sopenharmony_ci	struct rockchip_clk_provider *ctx;
8678c2ecf20Sopenharmony_ci	void __iomem *reg_base;
8688c2ecf20Sopenharmony_ci
8698c2ecf20Sopenharmony_ci	reg_base = of_iomap(np, 0);
8708c2ecf20Sopenharmony_ci	if (!reg_base) {
8718c2ecf20Sopenharmony_ci		pr_err("%s: could not map cru region\n", __func__);
8728c2ecf20Sopenharmony_ci		return;
8738c2ecf20Sopenharmony_ci	}
8748c2ecf20Sopenharmony_ci
8758c2ecf20Sopenharmony_ci	ctx = rockchip_clk_init(np, reg_base, CLK_NR_CLKS);
8768c2ecf20Sopenharmony_ci	if (IS_ERR(ctx)) {
8778c2ecf20Sopenharmony_ci		pr_err("%s: rockchip clk init failed\n", __func__);
8788c2ecf20Sopenharmony_ci		iounmap(reg_base);
8798c2ecf20Sopenharmony_ci		return;
8808c2ecf20Sopenharmony_ci	}
8818c2ecf20Sopenharmony_ci
8828c2ecf20Sopenharmony_ci	rockchip_clk_register_plls(ctx, rk3368_pll_clks,
8838c2ecf20Sopenharmony_ci				   ARRAY_SIZE(rk3368_pll_clks),
8848c2ecf20Sopenharmony_ci				   RK3368_GRF_SOC_STATUS0);
8858c2ecf20Sopenharmony_ci	rockchip_clk_register_branches(ctx, rk3368_clk_branches,
8868c2ecf20Sopenharmony_ci				  ARRAY_SIZE(rk3368_clk_branches));
8878c2ecf20Sopenharmony_ci	rockchip_clk_protect_critical(rk3368_critical_clocks,
8888c2ecf20Sopenharmony_ci				      ARRAY_SIZE(rk3368_critical_clocks));
8898c2ecf20Sopenharmony_ci
8908c2ecf20Sopenharmony_ci	rockchip_clk_register_armclk(ctx, ARMCLKB, "armclkb",
8918c2ecf20Sopenharmony_ci			mux_armclkb_p, ARRAY_SIZE(mux_armclkb_p),
8928c2ecf20Sopenharmony_ci			&rk3368_cpuclkb_data, rk3368_cpuclkb_rates,
8938c2ecf20Sopenharmony_ci			ARRAY_SIZE(rk3368_cpuclkb_rates));
8948c2ecf20Sopenharmony_ci
8958c2ecf20Sopenharmony_ci	rockchip_clk_register_armclk(ctx, ARMCLKL, "armclkl",
8968c2ecf20Sopenharmony_ci			mux_armclkl_p, ARRAY_SIZE(mux_armclkl_p),
8978c2ecf20Sopenharmony_ci			&rk3368_cpuclkl_data, rk3368_cpuclkl_rates,
8988c2ecf20Sopenharmony_ci			ARRAY_SIZE(rk3368_cpuclkl_rates));
8998c2ecf20Sopenharmony_ci
9008c2ecf20Sopenharmony_ci	rockchip_register_softrst(np, 15, reg_base + RK3368_SOFTRST_CON(0),
9018c2ecf20Sopenharmony_ci				  ROCKCHIP_SOFTRST_HIWORD_MASK);
9028c2ecf20Sopenharmony_ci
9038c2ecf20Sopenharmony_ci	rockchip_register_restart_notifier(ctx, RK3368_GLB_SRST_FST, NULL);
9048c2ecf20Sopenharmony_ci
9058c2ecf20Sopenharmony_ci	rockchip_clk_of_add_provider(np, ctx);
9068c2ecf20Sopenharmony_ci}
9078c2ecf20Sopenharmony_ciCLK_OF_DECLARE(rk3368_cru, "rockchip,rk3368-cru", rk3368_clk_init);
908