18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Copyright (c) 2014 MundoReader S.L. 48c2ecf20Sopenharmony_ci * Author: Heiko Stuebner <heiko@sntech.de> 58c2ecf20Sopenharmony_ci */ 68c2ecf20Sopenharmony_ci 78c2ecf20Sopenharmony_ci#include <linux/clk-provider.h> 88c2ecf20Sopenharmony_ci#include <linux/io.h> 98c2ecf20Sopenharmony_ci#include <linux/of.h> 108c2ecf20Sopenharmony_ci#include <linux/of_address.h> 118c2ecf20Sopenharmony_ci#include <linux/syscore_ops.h> 128c2ecf20Sopenharmony_ci#include <dt-bindings/clock/rk3288-cru.h> 138c2ecf20Sopenharmony_ci#include "clk.h" 148c2ecf20Sopenharmony_ci 158c2ecf20Sopenharmony_ci#define RK3288_GRF_SOC_CON(x) (0x244 + x * 4) 168c2ecf20Sopenharmony_ci#define RK3288_GRF_SOC_STATUS1 0x284 178c2ecf20Sopenharmony_ci 188c2ecf20Sopenharmony_cienum rk3288_variant { 198c2ecf20Sopenharmony_ci RK3288_CRU, 208c2ecf20Sopenharmony_ci RK3288W_CRU, 218c2ecf20Sopenharmony_ci}; 228c2ecf20Sopenharmony_ci 238c2ecf20Sopenharmony_cienum rk3288_plls { 248c2ecf20Sopenharmony_ci apll, dpll, cpll, gpll, npll, 258c2ecf20Sopenharmony_ci}; 268c2ecf20Sopenharmony_ci 278c2ecf20Sopenharmony_cistatic struct rockchip_pll_rate_table rk3288_pll_rates[] = { 288c2ecf20Sopenharmony_ci RK3066_PLL_RATE(2208000000, 1, 92, 1), 298c2ecf20Sopenharmony_ci RK3066_PLL_RATE(2184000000, 1, 91, 1), 308c2ecf20Sopenharmony_ci RK3066_PLL_RATE(2160000000, 1, 90, 1), 318c2ecf20Sopenharmony_ci RK3066_PLL_RATE(2136000000, 1, 89, 1), 328c2ecf20Sopenharmony_ci RK3066_PLL_RATE(2112000000, 1, 88, 1), 338c2ecf20Sopenharmony_ci RK3066_PLL_RATE(2088000000, 1, 87, 1), 348c2ecf20Sopenharmony_ci RK3066_PLL_RATE(2064000000, 1, 86, 1), 358c2ecf20Sopenharmony_ci RK3066_PLL_RATE(2040000000, 1, 85, 1), 368c2ecf20Sopenharmony_ci RK3066_PLL_RATE(2016000000, 1, 84, 1), 378c2ecf20Sopenharmony_ci RK3066_PLL_RATE(1992000000, 1, 83, 1), 388c2ecf20Sopenharmony_ci RK3066_PLL_RATE(1968000000, 1, 82, 1), 398c2ecf20Sopenharmony_ci RK3066_PLL_RATE(1944000000, 1, 81, 1), 408c2ecf20Sopenharmony_ci RK3066_PLL_RATE(1920000000, 1, 80, 1), 418c2ecf20Sopenharmony_ci RK3066_PLL_RATE(1896000000, 1, 79, 1), 428c2ecf20Sopenharmony_ci RK3066_PLL_RATE(1872000000, 1, 78, 1), 438c2ecf20Sopenharmony_ci RK3066_PLL_RATE(1848000000, 1, 77, 1), 448c2ecf20Sopenharmony_ci RK3066_PLL_RATE(1824000000, 1, 76, 1), 458c2ecf20Sopenharmony_ci RK3066_PLL_RATE(1800000000, 1, 75, 1), 468c2ecf20Sopenharmony_ci RK3066_PLL_RATE(1776000000, 1, 74, 1), 478c2ecf20Sopenharmony_ci RK3066_PLL_RATE(1752000000, 1, 73, 1), 488c2ecf20Sopenharmony_ci RK3066_PLL_RATE(1728000000, 1, 72, 1), 498c2ecf20Sopenharmony_ci RK3066_PLL_RATE(1704000000, 1, 71, 1), 508c2ecf20Sopenharmony_ci RK3066_PLL_RATE(1680000000, 1, 70, 1), 518c2ecf20Sopenharmony_ci RK3066_PLL_RATE(1656000000, 1, 69, 1), 528c2ecf20Sopenharmony_ci RK3066_PLL_RATE(1632000000, 1, 68, 1), 538c2ecf20Sopenharmony_ci RK3066_PLL_RATE(1608000000, 1, 67, 1), 548c2ecf20Sopenharmony_ci RK3066_PLL_RATE(1560000000, 1, 65, 1), 558c2ecf20Sopenharmony_ci RK3066_PLL_RATE(1512000000, 1, 63, 1), 568c2ecf20Sopenharmony_ci RK3066_PLL_RATE(1488000000, 1, 62, 1), 578c2ecf20Sopenharmony_ci RK3066_PLL_RATE(1464000000, 1, 61, 1), 588c2ecf20Sopenharmony_ci RK3066_PLL_RATE(1440000000, 1, 60, 1), 598c2ecf20Sopenharmony_ci RK3066_PLL_RATE(1416000000, 1, 59, 1), 608c2ecf20Sopenharmony_ci RK3066_PLL_RATE(1392000000, 1, 58, 1), 618c2ecf20Sopenharmony_ci RK3066_PLL_RATE(1368000000, 1, 57, 1), 628c2ecf20Sopenharmony_ci RK3066_PLL_RATE(1344000000, 1, 56, 1), 638c2ecf20Sopenharmony_ci RK3066_PLL_RATE(1320000000, 1, 55, 1), 648c2ecf20Sopenharmony_ci RK3066_PLL_RATE(1296000000, 1, 54, 1), 658c2ecf20Sopenharmony_ci RK3066_PLL_RATE(1272000000, 1, 53, 1), 668c2ecf20Sopenharmony_ci RK3066_PLL_RATE(1248000000, 1, 52, 1), 678c2ecf20Sopenharmony_ci RK3066_PLL_RATE(1224000000, 1, 51, 1), 688c2ecf20Sopenharmony_ci RK3066_PLL_RATE(1200000000, 1, 50, 1), 698c2ecf20Sopenharmony_ci RK3066_PLL_RATE(1188000000, 2, 99, 1), 708c2ecf20Sopenharmony_ci RK3066_PLL_RATE(1176000000, 1, 49, 1), 718c2ecf20Sopenharmony_ci RK3066_PLL_RATE(1128000000, 1, 47, 1), 728c2ecf20Sopenharmony_ci RK3066_PLL_RATE(1104000000, 1, 46, 1), 738c2ecf20Sopenharmony_ci RK3066_PLL_RATE(1008000000, 1, 84, 2), 748c2ecf20Sopenharmony_ci RK3066_PLL_RATE( 912000000, 1, 76, 2), 758c2ecf20Sopenharmony_ci RK3066_PLL_RATE( 891000000, 8, 594, 2), 768c2ecf20Sopenharmony_ci RK3066_PLL_RATE( 888000000, 1, 74, 2), 778c2ecf20Sopenharmony_ci RK3066_PLL_RATE( 816000000, 1, 68, 2), 788c2ecf20Sopenharmony_ci RK3066_PLL_RATE( 798000000, 2, 133, 2), 798c2ecf20Sopenharmony_ci RK3066_PLL_RATE( 792000000, 1, 66, 2), 808c2ecf20Sopenharmony_ci RK3066_PLL_RATE( 768000000, 1, 64, 2), 818c2ecf20Sopenharmony_ci RK3066_PLL_RATE( 742500000, 8, 495, 2), 828c2ecf20Sopenharmony_ci RK3066_PLL_RATE( 696000000, 1, 58, 2), 838c2ecf20Sopenharmony_ci RK3066_PLL_RATE_NB(621000000, 1, 207, 8, 1), 848c2ecf20Sopenharmony_ci RK3066_PLL_RATE( 600000000, 1, 50, 2), 858c2ecf20Sopenharmony_ci RK3066_PLL_RATE_NB(594000000, 1, 198, 8, 1), 868c2ecf20Sopenharmony_ci RK3066_PLL_RATE( 552000000, 1, 46, 2), 878c2ecf20Sopenharmony_ci RK3066_PLL_RATE( 504000000, 1, 84, 4), 888c2ecf20Sopenharmony_ci RK3066_PLL_RATE( 500000000, 3, 125, 2), 898c2ecf20Sopenharmony_ci RK3066_PLL_RATE( 456000000, 1, 76, 4), 908c2ecf20Sopenharmony_ci RK3066_PLL_RATE( 428000000, 1, 107, 6), 918c2ecf20Sopenharmony_ci RK3066_PLL_RATE( 408000000, 1, 68, 4), 928c2ecf20Sopenharmony_ci RK3066_PLL_RATE( 400000000, 3, 100, 2), 938c2ecf20Sopenharmony_ci RK3066_PLL_RATE_NB( 394000000, 1, 197, 12, 1), 948c2ecf20Sopenharmony_ci RK3066_PLL_RATE( 384000000, 2, 128, 4), 958c2ecf20Sopenharmony_ci RK3066_PLL_RATE( 360000000, 1, 60, 4), 968c2ecf20Sopenharmony_ci RK3066_PLL_RATE_NB( 356000000, 1, 178, 12, 1), 978c2ecf20Sopenharmony_ci RK3066_PLL_RATE_NB( 324000000, 1, 189, 14, 1), 988c2ecf20Sopenharmony_ci RK3066_PLL_RATE( 312000000, 1, 52, 4), 998c2ecf20Sopenharmony_ci RK3066_PLL_RATE_NB( 308000000, 1, 154, 12, 1), 1008c2ecf20Sopenharmony_ci RK3066_PLL_RATE_NB( 303000000, 1, 202, 16, 1), 1018c2ecf20Sopenharmony_ci RK3066_PLL_RATE( 300000000, 1, 75, 6), 1028c2ecf20Sopenharmony_ci RK3066_PLL_RATE_NB( 297750000, 2, 397, 16, 1), 1038c2ecf20Sopenharmony_ci RK3066_PLL_RATE_NB( 293250000, 2, 391, 16, 1), 1048c2ecf20Sopenharmony_ci RK3066_PLL_RATE_NB( 292500000, 1, 195, 16, 1), 1058c2ecf20Sopenharmony_ci RK3066_PLL_RATE( 273600000, 1, 114, 10), 1068c2ecf20Sopenharmony_ci RK3066_PLL_RATE_NB( 273000000, 1, 182, 16, 1), 1078c2ecf20Sopenharmony_ci RK3066_PLL_RATE_NB( 270000000, 1, 180, 16, 1), 1088c2ecf20Sopenharmony_ci RK3066_PLL_RATE_NB( 266250000, 2, 355, 16, 1), 1098c2ecf20Sopenharmony_ci RK3066_PLL_RATE_NB( 256500000, 1, 171, 16, 1), 1108c2ecf20Sopenharmony_ci RK3066_PLL_RATE( 252000000, 1, 84, 8), 1118c2ecf20Sopenharmony_ci RK3066_PLL_RATE_NB( 250500000, 1, 167, 16, 1), 1128c2ecf20Sopenharmony_ci RK3066_PLL_RATE_NB( 243428571, 1, 142, 14, 1), 1138c2ecf20Sopenharmony_ci RK3066_PLL_RATE( 238000000, 1, 119, 12), 1148c2ecf20Sopenharmony_ci RK3066_PLL_RATE_NB( 219750000, 2, 293, 16, 1), 1158c2ecf20Sopenharmony_ci RK3066_PLL_RATE_NB( 216000000, 1, 144, 16, 1), 1168c2ecf20Sopenharmony_ci RK3066_PLL_RATE_NB( 213000000, 1, 142, 16, 1), 1178c2ecf20Sopenharmony_ci RK3066_PLL_RATE( 195428571, 1, 114, 14), 1188c2ecf20Sopenharmony_ci RK3066_PLL_RATE( 160000000, 1, 80, 12), 1198c2ecf20Sopenharmony_ci RK3066_PLL_RATE( 157500000, 1, 105, 16), 1208c2ecf20Sopenharmony_ci RK3066_PLL_RATE( 126000000, 1, 84, 16), 1218c2ecf20Sopenharmony_ci { /* sentinel */ }, 1228c2ecf20Sopenharmony_ci}; 1238c2ecf20Sopenharmony_ci 1248c2ecf20Sopenharmony_ci#define RK3288_DIV_ACLK_CORE_M0_MASK 0xf 1258c2ecf20Sopenharmony_ci#define RK3288_DIV_ACLK_CORE_M0_SHIFT 0 1268c2ecf20Sopenharmony_ci#define RK3288_DIV_ACLK_CORE_MP_MASK 0xf 1278c2ecf20Sopenharmony_ci#define RK3288_DIV_ACLK_CORE_MP_SHIFT 4 1288c2ecf20Sopenharmony_ci#define RK3288_DIV_L2RAM_MASK 0x7 1298c2ecf20Sopenharmony_ci#define RK3288_DIV_L2RAM_SHIFT 0 1308c2ecf20Sopenharmony_ci#define RK3288_DIV_ATCLK_MASK 0x1f 1318c2ecf20Sopenharmony_ci#define RK3288_DIV_ATCLK_SHIFT 4 1328c2ecf20Sopenharmony_ci#define RK3288_DIV_PCLK_DBGPRE_MASK 0x1f 1338c2ecf20Sopenharmony_ci#define RK3288_DIV_PCLK_DBGPRE_SHIFT 9 1348c2ecf20Sopenharmony_ci 1358c2ecf20Sopenharmony_ci#define RK3288_CLKSEL0(_core_m0, _core_mp) \ 1368c2ecf20Sopenharmony_ci { \ 1378c2ecf20Sopenharmony_ci .reg = RK3288_CLKSEL_CON(0), \ 1388c2ecf20Sopenharmony_ci .val = HIWORD_UPDATE(_core_m0, RK3288_DIV_ACLK_CORE_M0_MASK, \ 1398c2ecf20Sopenharmony_ci RK3288_DIV_ACLK_CORE_M0_SHIFT) | \ 1408c2ecf20Sopenharmony_ci HIWORD_UPDATE(_core_mp, RK3288_DIV_ACLK_CORE_MP_MASK, \ 1418c2ecf20Sopenharmony_ci RK3288_DIV_ACLK_CORE_MP_SHIFT), \ 1428c2ecf20Sopenharmony_ci } 1438c2ecf20Sopenharmony_ci#define RK3288_CLKSEL37(_l2ram, _atclk, _pclk_dbg_pre) \ 1448c2ecf20Sopenharmony_ci { \ 1458c2ecf20Sopenharmony_ci .reg = RK3288_CLKSEL_CON(37), \ 1468c2ecf20Sopenharmony_ci .val = HIWORD_UPDATE(_l2ram, RK3288_DIV_L2RAM_MASK, \ 1478c2ecf20Sopenharmony_ci RK3288_DIV_L2RAM_SHIFT) | \ 1488c2ecf20Sopenharmony_ci HIWORD_UPDATE(_atclk, RK3288_DIV_ATCLK_MASK, \ 1498c2ecf20Sopenharmony_ci RK3288_DIV_ATCLK_SHIFT) | \ 1508c2ecf20Sopenharmony_ci HIWORD_UPDATE(_pclk_dbg_pre, \ 1518c2ecf20Sopenharmony_ci RK3288_DIV_PCLK_DBGPRE_MASK, \ 1528c2ecf20Sopenharmony_ci RK3288_DIV_PCLK_DBGPRE_SHIFT), \ 1538c2ecf20Sopenharmony_ci } 1548c2ecf20Sopenharmony_ci 1558c2ecf20Sopenharmony_ci#define RK3288_CPUCLK_RATE(_prate, _core_m0, _core_mp, _l2ram, _atclk, _pdbg) \ 1568c2ecf20Sopenharmony_ci { \ 1578c2ecf20Sopenharmony_ci .prate = _prate, \ 1588c2ecf20Sopenharmony_ci .divs = { \ 1598c2ecf20Sopenharmony_ci RK3288_CLKSEL0(_core_m0, _core_mp), \ 1608c2ecf20Sopenharmony_ci RK3288_CLKSEL37(_l2ram, _atclk, _pdbg), \ 1618c2ecf20Sopenharmony_ci }, \ 1628c2ecf20Sopenharmony_ci } 1638c2ecf20Sopenharmony_ci 1648c2ecf20Sopenharmony_cistatic struct rockchip_cpuclk_rate_table rk3288_cpuclk_rates[] __initdata = { 1658c2ecf20Sopenharmony_ci RK3288_CPUCLK_RATE(1800000000, 1, 3, 1, 3, 3), 1668c2ecf20Sopenharmony_ci RK3288_CPUCLK_RATE(1704000000, 1, 3, 1, 3, 3), 1678c2ecf20Sopenharmony_ci RK3288_CPUCLK_RATE(1608000000, 1, 3, 1, 3, 3), 1688c2ecf20Sopenharmony_ci RK3288_CPUCLK_RATE(1512000000, 1, 3, 1, 3, 3), 1698c2ecf20Sopenharmony_ci RK3288_CPUCLK_RATE(1416000000, 1, 3, 1, 3, 3), 1708c2ecf20Sopenharmony_ci RK3288_CPUCLK_RATE(1200000000, 1, 3, 1, 3, 3), 1718c2ecf20Sopenharmony_ci RK3288_CPUCLK_RATE(1008000000, 1, 3, 1, 3, 3), 1728c2ecf20Sopenharmony_ci RK3288_CPUCLK_RATE( 816000000, 1, 3, 1, 3, 3), 1738c2ecf20Sopenharmony_ci RK3288_CPUCLK_RATE( 696000000, 1, 3, 1, 3, 3), 1748c2ecf20Sopenharmony_ci RK3288_CPUCLK_RATE( 600000000, 1, 3, 1, 3, 3), 1758c2ecf20Sopenharmony_ci RK3288_CPUCLK_RATE( 408000000, 1, 3, 1, 3, 3), 1768c2ecf20Sopenharmony_ci RK3288_CPUCLK_RATE( 312000000, 1, 3, 1, 3, 3), 1778c2ecf20Sopenharmony_ci RK3288_CPUCLK_RATE( 216000000, 1, 3, 1, 3, 3), 1788c2ecf20Sopenharmony_ci RK3288_CPUCLK_RATE( 126000000, 1, 3, 1, 3, 3), 1798c2ecf20Sopenharmony_ci}; 1808c2ecf20Sopenharmony_ci 1818c2ecf20Sopenharmony_cistatic const struct rockchip_cpuclk_reg_data rk3288_cpuclk_data = { 1828c2ecf20Sopenharmony_ci .core_reg = RK3288_CLKSEL_CON(0), 1838c2ecf20Sopenharmony_ci .div_core_shift = 8, 1848c2ecf20Sopenharmony_ci .div_core_mask = 0x1f, 1858c2ecf20Sopenharmony_ci .mux_core_alt = 1, 1868c2ecf20Sopenharmony_ci .mux_core_main = 0, 1878c2ecf20Sopenharmony_ci .mux_core_shift = 15, 1888c2ecf20Sopenharmony_ci .mux_core_mask = 0x1, 1898c2ecf20Sopenharmony_ci}; 1908c2ecf20Sopenharmony_ci 1918c2ecf20Sopenharmony_ciPNAME(mux_pll_p) = { "xin24m", "xin32k" }; 1928c2ecf20Sopenharmony_ciPNAME(mux_armclk_p) = { "apll_core", "gpll_core" }; 1938c2ecf20Sopenharmony_ciPNAME(mux_ddrphy_p) = { "dpll_ddr", "gpll_ddr" }; 1948c2ecf20Sopenharmony_ciPNAME(mux_aclk_cpu_src_p) = { "cpll_aclk_cpu", "gpll_aclk_cpu" }; 1958c2ecf20Sopenharmony_ci 1968c2ecf20Sopenharmony_ciPNAME(mux_pll_src_cpll_gpll_p) = { "cpll", "gpll" }; 1978c2ecf20Sopenharmony_ciPNAME(mux_pll_src_npll_cpll_gpll_p) = { "npll", "cpll", "gpll" }; 1988c2ecf20Sopenharmony_ciPNAME(mux_pll_src_cpll_gpll_npll_p) = { "cpll", "gpll", "npll" }; 1998c2ecf20Sopenharmony_ciPNAME(mux_pll_src_cpll_gpll_usb480m_p) = { "cpll", "gpll", "unstable:usbphy480m_src" }; 2008c2ecf20Sopenharmony_ciPNAME(mux_pll_src_cpll_gll_usb_npll_p) = { "cpll", "gpll", "unstable:usbphy480m_src", "npll" }; 2018c2ecf20Sopenharmony_ci 2028c2ecf20Sopenharmony_ciPNAME(mux_mmc_src_p) = { "cpll", "gpll", "xin24m", "xin24m" }; 2038c2ecf20Sopenharmony_ciPNAME(mux_i2s_pre_p) = { "i2s_src", "i2s_frac", "ext_i2s", "xin12m" }; 2048c2ecf20Sopenharmony_ciPNAME(mux_i2s_clkout_p) = { "i2s_pre", "xin12m" }; 2058c2ecf20Sopenharmony_ciPNAME(mux_spdif_p) = { "spdif_pre", "spdif_frac", "xin12m" }; 2068c2ecf20Sopenharmony_ciPNAME(mux_spdif_8ch_p) = { "spdif_8ch_pre", "spdif_8ch_frac", "xin12m" }; 2078c2ecf20Sopenharmony_ciPNAME(mux_uart0_p) = { "uart0_src", "uart0_frac", "xin24m" }; 2088c2ecf20Sopenharmony_ciPNAME(mux_uart1_p) = { "uart1_src", "uart1_frac", "xin24m" }; 2098c2ecf20Sopenharmony_ciPNAME(mux_uart2_p) = { "uart2_src", "uart2_frac", "xin24m" }; 2108c2ecf20Sopenharmony_ciPNAME(mux_uart3_p) = { "uart3_src", "uart3_frac", "xin24m" }; 2118c2ecf20Sopenharmony_ciPNAME(mux_uart4_p) = { "uart4_src", "uart4_frac", "xin24m" }; 2128c2ecf20Sopenharmony_ciPNAME(mux_vip_out_p) = { "vip_src", "xin24m" }; 2138c2ecf20Sopenharmony_ciPNAME(mux_mac_p) = { "mac_pll_src", "ext_gmac" }; 2148c2ecf20Sopenharmony_ciPNAME(mux_hsadcout_p) = { "hsadc_src", "ext_hsadc" }; 2158c2ecf20Sopenharmony_ciPNAME(mux_edp_24m_p) = { "ext_edp_24m", "xin24m" }; 2168c2ecf20Sopenharmony_ciPNAME(mux_tspout_p) = { "cpll", "gpll", "npll", "xin27m" }; 2178c2ecf20Sopenharmony_ci 2188c2ecf20Sopenharmony_ciPNAME(mux_aclk_vcodec_pre_p) = { "aclk_vdpu", "aclk_vepu" }; 2198c2ecf20Sopenharmony_ciPNAME(mux_usbphy480m_p) = { "sclk_otgphy1_480m", "sclk_otgphy2_480m", 2208c2ecf20Sopenharmony_ci "sclk_otgphy0_480m" }; 2218c2ecf20Sopenharmony_ciPNAME(mux_hsicphy480m_p) = { "cpll", "gpll", "usbphy480m_src" }; 2228c2ecf20Sopenharmony_ciPNAME(mux_hsicphy12m_p) = { "hsicphy12m_xin12m", "hsicphy12m_usbphy" }; 2238c2ecf20Sopenharmony_ci 2248c2ecf20Sopenharmony_cistatic struct rockchip_pll_clock rk3288_pll_clks[] __initdata = { 2258c2ecf20Sopenharmony_ci [apll] = PLL(pll_rk3066, PLL_APLL, "apll", mux_pll_p, 0, RK3288_PLL_CON(0), 2268c2ecf20Sopenharmony_ci RK3288_MODE_CON, 0, 6, 0, rk3288_pll_rates), 2278c2ecf20Sopenharmony_ci [dpll] = PLL(pll_rk3066, PLL_DPLL, "dpll", mux_pll_p, 0, RK3288_PLL_CON(4), 2288c2ecf20Sopenharmony_ci RK3288_MODE_CON, 4, 5, 0, NULL), 2298c2ecf20Sopenharmony_ci [cpll] = PLL(pll_rk3066, PLL_CPLL, "cpll", mux_pll_p, 0, RK3288_PLL_CON(8), 2308c2ecf20Sopenharmony_ci RK3288_MODE_CON, 8, 7, ROCKCHIP_PLL_SYNC_RATE, rk3288_pll_rates), 2318c2ecf20Sopenharmony_ci [gpll] = PLL(pll_rk3066, PLL_GPLL, "gpll", mux_pll_p, 0, RK3288_PLL_CON(12), 2328c2ecf20Sopenharmony_ci RK3288_MODE_CON, 12, 8, ROCKCHIP_PLL_SYNC_RATE, rk3288_pll_rates), 2338c2ecf20Sopenharmony_ci [npll] = PLL(pll_rk3066, PLL_NPLL, "npll", mux_pll_p, 0, RK3288_PLL_CON(16), 2348c2ecf20Sopenharmony_ci RK3288_MODE_CON, 14, 9, ROCKCHIP_PLL_SYNC_RATE, rk3288_pll_rates), 2358c2ecf20Sopenharmony_ci}; 2368c2ecf20Sopenharmony_ci 2378c2ecf20Sopenharmony_cistatic struct clk_div_table div_hclk_cpu_t[] = { 2388c2ecf20Sopenharmony_ci { .val = 0, .div = 1 }, 2398c2ecf20Sopenharmony_ci { .val = 1, .div = 2 }, 2408c2ecf20Sopenharmony_ci { .val = 3, .div = 4 }, 2418c2ecf20Sopenharmony_ci { /* sentinel */}, 2428c2ecf20Sopenharmony_ci}; 2438c2ecf20Sopenharmony_ci 2448c2ecf20Sopenharmony_ci#define MFLAGS CLK_MUX_HIWORD_MASK 2458c2ecf20Sopenharmony_ci#define DFLAGS CLK_DIVIDER_HIWORD_MASK 2468c2ecf20Sopenharmony_ci#define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE) 2478c2ecf20Sopenharmony_ci#define IFLAGS ROCKCHIP_INVERTER_HIWORD_MASK 2488c2ecf20Sopenharmony_ci 2498c2ecf20Sopenharmony_cistatic struct rockchip_clk_branch rk3288_i2s_fracmux __initdata = 2508c2ecf20Sopenharmony_ci MUX(0, "i2s_pre", mux_i2s_pre_p, CLK_SET_RATE_PARENT, 2518c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(4), 8, 2, MFLAGS); 2528c2ecf20Sopenharmony_ci 2538c2ecf20Sopenharmony_cistatic struct rockchip_clk_branch rk3288_spdif_fracmux __initdata = 2548c2ecf20Sopenharmony_ci MUX(0, "spdif_mux", mux_spdif_p, CLK_SET_RATE_PARENT, 2558c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(5), 8, 2, MFLAGS); 2568c2ecf20Sopenharmony_ci 2578c2ecf20Sopenharmony_cistatic struct rockchip_clk_branch rk3288_spdif_8ch_fracmux __initdata = 2588c2ecf20Sopenharmony_ci MUX(0, "spdif_8ch_mux", mux_spdif_8ch_p, CLK_SET_RATE_PARENT, 2598c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(40), 8, 2, MFLAGS); 2608c2ecf20Sopenharmony_ci 2618c2ecf20Sopenharmony_cistatic struct rockchip_clk_branch rk3288_uart0_fracmux __initdata = 2628c2ecf20Sopenharmony_ci MUX(SCLK_UART0, "sclk_uart0", mux_uart0_p, CLK_SET_RATE_PARENT, 2638c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(13), 8, 2, MFLAGS); 2648c2ecf20Sopenharmony_ci 2658c2ecf20Sopenharmony_cistatic struct rockchip_clk_branch rk3288_uart1_fracmux __initdata = 2668c2ecf20Sopenharmony_ci MUX(SCLK_UART1, "sclk_uart1", mux_uart1_p, CLK_SET_RATE_PARENT, 2678c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(14), 8, 2, MFLAGS); 2688c2ecf20Sopenharmony_ci 2698c2ecf20Sopenharmony_cistatic struct rockchip_clk_branch rk3288_uart2_fracmux __initdata = 2708c2ecf20Sopenharmony_ci MUX(SCLK_UART2, "sclk_uart2", mux_uart2_p, CLK_SET_RATE_PARENT, 2718c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(15), 8, 2, MFLAGS); 2728c2ecf20Sopenharmony_ci 2738c2ecf20Sopenharmony_cistatic struct rockchip_clk_branch rk3288_uart3_fracmux __initdata = 2748c2ecf20Sopenharmony_ci MUX(SCLK_UART3, "sclk_uart3", mux_uart3_p, CLK_SET_RATE_PARENT, 2758c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(16), 8, 2, MFLAGS); 2768c2ecf20Sopenharmony_ci 2778c2ecf20Sopenharmony_cistatic struct rockchip_clk_branch rk3288_uart4_fracmux __initdata = 2788c2ecf20Sopenharmony_ci MUX(SCLK_UART4, "sclk_uart4", mux_uart4_p, CLK_SET_RATE_PARENT, 2798c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(3), 8, 2, MFLAGS); 2808c2ecf20Sopenharmony_ci 2818c2ecf20Sopenharmony_cistatic struct rockchip_clk_branch rk3288_clk_branches[] __initdata = { 2828c2ecf20Sopenharmony_ci /* 2838c2ecf20Sopenharmony_ci * Clock-Architecture Diagram 1 2848c2ecf20Sopenharmony_ci */ 2858c2ecf20Sopenharmony_ci 2868c2ecf20Sopenharmony_ci GATE(0, "apll_core", "apll", CLK_IGNORE_UNUSED, 2878c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(0), 1, GFLAGS), 2888c2ecf20Sopenharmony_ci GATE(0, "gpll_core", "gpll", CLK_IGNORE_UNUSED, 2898c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(0), 2, GFLAGS), 2908c2ecf20Sopenharmony_ci 2918c2ecf20Sopenharmony_ci COMPOSITE_NOMUX(0, "armcore0", "armclk", CLK_IGNORE_UNUSED, 2928c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(36), 0, 3, DFLAGS | CLK_DIVIDER_READ_ONLY, 2938c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(12), 0, GFLAGS), 2948c2ecf20Sopenharmony_ci COMPOSITE_NOMUX(0, "armcore1", "armclk", CLK_IGNORE_UNUSED, 2958c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(36), 4, 3, DFLAGS | CLK_DIVIDER_READ_ONLY, 2968c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(12), 1, GFLAGS), 2978c2ecf20Sopenharmony_ci COMPOSITE_NOMUX(0, "armcore2", "armclk", CLK_IGNORE_UNUSED, 2988c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(36), 8, 3, DFLAGS | CLK_DIVIDER_READ_ONLY, 2998c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(12), 2, GFLAGS), 3008c2ecf20Sopenharmony_ci COMPOSITE_NOMUX(0, "armcore3", "armclk", CLK_IGNORE_UNUSED, 3018c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(36), 12, 3, DFLAGS | CLK_DIVIDER_READ_ONLY, 3028c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(12), 3, GFLAGS), 3038c2ecf20Sopenharmony_ci COMPOSITE_NOMUX(0, "l2ram", "armclk", CLK_IGNORE_UNUSED, 3048c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(37), 0, 3, DFLAGS | CLK_DIVIDER_READ_ONLY, 3058c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(12), 4, GFLAGS), 3068c2ecf20Sopenharmony_ci COMPOSITE_NOMUX(0, "aclk_core_m0", "armclk", CLK_IGNORE_UNUSED, 3078c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(0), 0, 4, DFLAGS | CLK_DIVIDER_READ_ONLY, 3088c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(12), 5, GFLAGS), 3098c2ecf20Sopenharmony_ci COMPOSITE_NOMUX(0, "aclk_core_mp", "armclk", CLK_IGNORE_UNUSED, 3108c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(0), 4, 4, DFLAGS | CLK_DIVIDER_READ_ONLY, 3118c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(12), 6, GFLAGS), 3128c2ecf20Sopenharmony_ci COMPOSITE_NOMUX(0, "atclk", "armclk", 0, 3138c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(37), 4, 5, DFLAGS | CLK_DIVIDER_READ_ONLY, 3148c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(12), 7, GFLAGS), 3158c2ecf20Sopenharmony_ci COMPOSITE_NOMUX(0, "pclk_dbg_pre", "armclk", CLK_IGNORE_UNUSED, 3168c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(37), 9, 5, DFLAGS | CLK_DIVIDER_READ_ONLY, 3178c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(12), 8, GFLAGS), 3188c2ecf20Sopenharmony_ci GATE(0, "pclk_dbg", "pclk_dbg_pre", 0, 3198c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(12), 9, GFLAGS), 3208c2ecf20Sopenharmony_ci GATE(0, "cs_dbg", "pclk_dbg_pre", CLK_IGNORE_UNUSED, 3218c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(12), 10, GFLAGS), 3228c2ecf20Sopenharmony_ci GATE(0, "pclk_core_niu", "pclk_dbg_pre", 0, 3238c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(12), 11, GFLAGS), 3248c2ecf20Sopenharmony_ci 3258c2ecf20Sopenharmony_ci GATE(0, "dpll_ddr", "dpll", CLK_IGNORE_UNUSED, 3268c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(0), 8, GFLAGS), 3278c2ecf20Sopenharmony_ci GATE(0, "gpll_ddr", "gpll", 0, 3288c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(0), 9, GFLAGS), 3298c2ecf20Sopenharmony_ci COMPOSITE_NOGATE(0, "ddrphy", mux_ddrphy_p, CLK_IGNORE_UNUSED, 3308c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(26), 2, 1, MFLAGS, 0, 2, 3318c2ecf20Sopenharmony_ci DFLAGS | CLK_DIVIDER_POWER_OF_TWO), 3328c2ecf20Sopenharmony_ci 3338c2ecf20Sopenharmony_ci GATE(0, "gpll_aclk_cpu", "gpll", CLK_IGNORE_UNUSED, 3348c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(0), 10, GFLAGS), 3358c2ecf20Sopenharmony_ci GATE(0, "cpll_aclk_cpu", "cpll", CLK_IGNORE_UNUSED, 3368c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(0), 11, GFLAGS), 3378c2ecf20Sopenharmony_ci COMPOSITE_NOGATE(0, "aclk_cpu_src", mux_aclk_cpu_src_p, CLK_IGNORE_UNUSED, 3388c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(1), 15, 1, MFLAGS, 3, 5, DFLAGS), 3398c2ecf20Sopenharmony_ci DIV(0, "aclk_cpu_pre", "aclk_cpu_src", CLK_SET_RATE_PARENT, 3408c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(1), 0, 3, DFLAGS), 3418c2ecf20Sopenharmony_ci GATE(ACLK_CPU, "aclk_cpu", "aclk_cpu_pre", CLK_IGNORE_UNUSED, 3428c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(0), 3, GFLAGS), 3438c2ecf20Sopenharmony_ci COMPOSITE_NOMUX(PCLK_CPU, "pclk_cpu", "aclk_cpu_pre", CLK_IGNORE_UNUSED, 3448c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(1), 12, 3, DFLAGS, 3458c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(0), 5, GFLAGS), 3468c2ecf20Sopenharmony_ci COMPOSITE_NOMUX_DIVTBL(HCLK_CPU, "hclk_cpu", "aclk_cpu_pre", CLK_IGNORE_UNUSED, 3478c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(1), 8, 2, DFLAGS, div_hclk_cpu_t, 3488c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(0), 4, GFLAGS), 3498c2ecf20Sopenharmony_ci GATE(0, "c2c_host", "aclk_cpu_src", 0, 3508c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(13), 8, GFLAGS), 3518c2ecf20Sopenharmony_ci COMPOSITE_NOMUX(SCLK_CRYPTO, "crypto", "aclk_cpu_pre", 0, 3528c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(26), 6, 2, DFLAGS, 3538c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(5), 4, GFLAGS), 3548c2ecf20Sopenharmony_ci GATE(0, "aclk_bus_2pmu", "aclk_cpu_pre", CLK_IGNORE_UNUSED, 3558c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(0), 7, GFLAGS), 3568c2ecf20Sopenharmony_ci 3578c2ecf20Sopenharmony_ci FACTOR(0, "xin12m", "xin24m", 0, 1, 2), 3588c2ecf20Sopenharmony_ci 3598c2ecf20Sopenharmony_ci COMPOSITE(0, "i2s_src", mux_pll_src_cpll_gpll_p, 0, 3608c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(4), 15, 1, MFLAGS, 0, 7, DFLAGS, 3618c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(4), 1, GFLAGS), 3628c2ecf20Sopenharmony_ci COMPOSITE_FRACMUX(0, "i2s_frac", "i2s_src", CLK_SET_RATE_PARENT, 3638c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(8), 0, 3648c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(4), 2, GFLAGS, 3658c2ecf20Sopenharmony_ci &rk3288_i2s_fracmux), 3668c2ecf20Sopenharmony_ci COMPOSITE_NODIV(SCLK_I2S0_OUT, "i2s0_clkout", mux_i2s_clkout_p, 0, 3678c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(4), 12, 1, MFLAGS, 3688c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(4), 0, GFLAGS), 3698c2ecf20Sopenharmony_ci GATE(SCLK_I2S0, "sclk_i2s0", "i2s_pre", CLK_SET_RATE_PARENT, 3708c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(4), 3, GFLAGS), 3718c2ecf20Sopenharmony_ci 3728c2ecf20Sopenharmony_ci MUX(0, "spdif_src", mux_pll_src_cpll_gpll_p, 0, 3738c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(5), 15, 1, MFLAGS), 3748c2ecf20Sopenharmony_ci COMPOSITE_NOMUX(0, "spdif_pre", "spdif_src", CLK_SET_RATE_PARENT, 3758c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(5), 0, 7, DFLAGS, 3768c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(4), 4, GFLAGS), 3778c2ecf20Sopenharmony_ci COMPOSITE_FRACMUX(0, "spdif_frac", "spdif_src", CLK_SET_RATE_PARENT, 3788c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(9), 0, 3798c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(4), 5, GFLAGS, 3808c2ecf20Sopenharmony_ci &rk3288_spdif_fracmux), 3818c2ecf20Sopenharmony_ci GATE(SCLK_SPDIF, "sclk_spdif", "spdif_mux", CLK_SET_RATE_PARENT, 3828c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(4), 6, GFLAGS), 3838c2ecf20Sopenharmony_ci COMPOSITE_NOMUX(0, "spdif_8ch_pre", "spdif_src", CLK_SET_RATE_PARENT, 3848c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(40), 0, 7, DFLAGS, 3858c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(4), 7, GFLAGS), 3868c2ecf20Sopenharmony_ci COMPOSITE_FRACMUX(0, "spdif_8ch_frac", "spdif_8ch_pre", CLK_SET_RATE_PARENT, 3878c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(41), 0, 3888c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(4), 8, GFLAGS, 3898c2ecf20Sopenharmony_ci &rk3288_spdif_8ch_fracmux), 3908c2ecf20Sopenharmony_ci GATE(SCLK_SPDIF8CH, "sclk_spdif_8ch", "spdif_8ch_mux", CLK_SET_RATE_PARENT, 3918c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(4), 9, GFLAGS), 3928c2ecf20Sopenharmony_ci 3938c2ecf20Sopenharmony_ci GATE(0, "sclk_acc_efuse", "xin24m", 0, 3948c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(0), 12, GFLAGS), 3958c2ecf20Sopenharmony_ci 3968c2ecf20Sopenharmony_ci GATE(SCLK_TIMER0, "sclk_timer0", "xin24m", 0, 3978c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(1), 0, GFLAGS), 3988c2ecf20Sopenharmony_ci GATE(SCLK_TIMER1, "sclk_timer1", "xin24m", 0, 3998c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(1), 1, GFLAGS), 4008c2ecf20Sopenharmony_ci GATE(SCLK_TIMER2, "sclk_timer2", "xin24m", 0, 4018c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(1), 2, GFLAGS), 4028c2ecf20Sopenharmony_ci GATE(SCLK_TIMER3, "sclk_timer3", "xin24m", 0, 4038c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(1), 3, GFLAGS), 4048c2ecf20Sopenharmony_ci GATE(SCLK_TIMER4, "sclk_timer4", "xin24m", 0, 4058c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(1), 4, GFLAGS), 4068c2ecf20Sopenharmony_ci GATE(SCLK_TIMER5, "sclk_timer5", "xin24m", 0, 4078c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(1), 5, GFLAGS), 4088c2ecf20Sopenharmony_ci 4098c2ecf20Sopenharmony_ci /* 4108c2ecf20Sopenharmony_ci * Clock-Architecture Diagram 2 4118c2ecf20Sopenharmony_ci */ 4128c2ecf20Sopenharmony_ci 4138c2ecf20Sopenharmony_ci COMPOSITE(0, "aclk_vepu", mux_pll_src_cpll_gpll_usb480m_p, 0, 4148c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(32), 6, 2, MFLAGS, 0, 5, DFLAGS, 4158c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(3), 9, GFLAGS), 4168c2ecf20Sopenharmony_ci COMPOSITE(0, "aclk_vdpu", mux_pll_src_cpll_gpll_usb480m_p, 0, 4178c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(32), 14, 2, MFLAGS, 8, 5, DFLAGS, 4188c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(3), 11, GFLAGS), 4198c2ecf20Sopenharmony_ci MUXGRF(0, "aclk_vcodec_pre", mux_aclk_vcodec_pre_p, CLK_SET_RATE_PARENT, 4208c2ecf20Sopenharmony_ci RK3288_GRF_SOC_CON(0), 7, 1, MFLAGS), 4218c2ecf20Sopenharmony_ci GATE(ACLK_VCODEC, "aclk_vcodec", "aclk_vcodec_pre", 0, 4228c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(9), 0, GFLAGS), 4238c2ecf20Sopenharmony_ci 4248c2ecf20Sopenharmony_ci FACTOR_GATE(0, "hclk_vcodec_pre", "aclk_vcodec_pre", 0, 1, 4, 4258c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(3), 10, GFLAGS), 4268c2ecf20Sopenharmony_ci 4278c2ecf20Sopenharmony_ci GATE(HCLK_VCODEC, "hclk_vcodec", "hclk_vcodec_pre", 0, 4288c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(9), 1, GFLAGS), 4298c2ecf20Sopenharmony_ci 4308c2ecf20Sopenharmony_ci COMPOSITE(0, "aclk_vio0", mux_pll_src_cpll_gpll_usb480m_p, CLK_IGNORE_UNUSED, 4318c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(31), 6, 2, MFLAGS, 0, 5, DFLAGS, 4328c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(3), 0, GFLAGS), 4338c2ecf20Sopenharmony_ci COMPOSITE(0, "aclk_vio1", mux_pll_src_cpll_gpll_usb480m_p, CLK_IGNORE_UNUSED, 4348c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(31), 14, 2, MFLAGS, 8, 5, DFLAGS, 4358c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(3), 2, GFLAGS), 4368c2ecf20Sopenharmony_ci 4378c2ecf20Sopenharmony_ci COMPOSITE(0, "aclk_rga_pre", mux_pll_src_cpll_gpll_usb480m_p, 0, 4388c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(30), 6, 2, MFLAGS, 0, 5, DFLAGS, 4398c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(3), 5, GFLAGS), 4408c2ecf20Sopenharmony_ci COMPOSITE(SCLK_RGA, "sclk_rga", mux_pll_src_cpll_gpll_usb480m_p, 0, 4418c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(30), 14, 2, MFLAGS, 8, 5, DFLAGS, 4428c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(3), 4, GFLAGS), 4438c2ecf20Sopenharmony_ci 4448c2ecf20Sopenharmony_ci COMPOSITE(DCLK_VOP0, "dclk_vop0", mux_pll_src_cpll_gpll_npll_p, 0, 4458c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(27), 0, 2, MFLAGS, 8, 8, DFLAGS, 4468c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(3), 1, GFLAGS), 4478c2ecf20Sopenharmony_ci COMPOSITE(DCLK_VOP1, "dclk_vop1", mux_pll_src_cpll_gpll_npll_p, 0, 4488c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(29), 6, 2, MFLAGS, 8, 8, DFLAGS, 4498c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(3), 3, GFLAGS), 4508c2ecf20Sopenharmony_ci 4518c2ecf20Sopenharmony_ci COMPOSITE_NODIV(SCLK_EDP_24M, "sclk_edp_24m", mux_edp_24m_p, 0, 4528c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(28), 15, 1, MFLAGS, 4538c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(3), 12, GFLAGS), 4548c2ecf20Sopenharmony_ci COMPOSITE(SCLK_EDP, "sclk_edp", mux_pll_src_cpll_gpll_npll_p, 0, 4558c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(28), 6, 2, MFLAGS, 0, 6, DFLAGS, 4568c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(3), 13, GFLAGS), 4578c2ecf20Sopenharmony_ci 4588c2ecf20Sopenharmony_ci COMPOSITE(SCLK_ISP, "sclk_isp", mux_pll_src_cpll_gpll_npll_p, 0, 4598c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(6), 6, 2, MFLAGS, 0, 6, DFLAGS, 4608c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(3), 14, GFLAGS), 4618c2ecf20Sopenharmony_ci COMPOSITE(SCLK_ISP_JPE, "sclk_isp_jpe", mux_pll_src_cpll_gpll_npll_p, 0, 4628c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(6), 14, 2, MFLAGS, 8, 6, DFLAGS, 4638c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(3), 15, GFLAGS), 4648c2ecf20Sopenharmony_ci 4658c2ecf20Sopenharmony_ci GATE(SCLK_HDMI_HDCP, "sclk_hdmi_hdcp", "xin24m", 0, 4668c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(5), 12, GFLAGS), 4678c2ecf20Sopenharmony_ci GATE(SCLK_HDMI_CEC, "sclk_hdmi_cec", "xin32k", 0, 4688c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(5), 11, GFLAGS), 4698c2ecf20Sopenharmony_ci 4708c2ecf20Sopenharmony_ci COMPOSITE(ACLK_HEVC, "aclk_hevc", mux_pll_src_cpll_gpll_npll_p, 0, 4718c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(39), 14, 2, MFLAGS, 8, 5, DFLAGS, 4728c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(13), 13, GFLAGS), 4738c2ecf20Sopenharmony_ci DIV(HCLK_HEVC, "hclk_hevc", "aclk_hevc", 0, 4748c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(40), 12, 2, DFLAGS), 4758c2ecf20Sopenharmony_ci 4768c2ecf20Sopenharmony_ci COMPOSITE(SCLK_HEVC_CABAC, "sclk_hevc_cabac", mux_pll_src_cpll_gpll_npll_p, 0, 4778c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(42), 6, 2, MFLAGS, 0, 5, DFLAGS, 4788c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(13), 14, GFLAGS), 4798c2ecf20Sopenharmony_ci COMPOSITE(SCLK_HEVC_CORE, "sclk_hevc_core", mux_pll_src_cpll_gpll_npll_p, 0, 4808c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(42), 14, 2, MFLAGS, 8, 5, DFLAGS, 4818c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(13), 15, GFLAGS), 4828c2ecf20Sopenharmony_ci 4838c2ecf20Sopenharmony_ci COMPOSITE_NODIV(0, "vip_src", mux_pll_src_cpll_gpll_p, 0, 4848c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(26), 8, 1, MFLAGS, 4858c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(3), 7, GFLAGS), 4868c2ecf20Sopenharmony_ci COMPOSITE_NOGATE(SCLK_VIP_OUT, "sclk_vip_out", mux_vip_out_p, 0, 4878c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(26), 15, 1, MFLAGS, 9, 5, DFLAGS), 4888c2ecf20Sopenharmony_ci 4898c2ecf20Sopenharmony_ci DIV(0, "pclk_pd_alive", "gpll", 0, 4908c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(33), 8, 5, DFLAGS), 4918c2ecf20Sopenharmony_ci COMPOSITE_NOMUX(0, "pclk_pd_pmu", "gpll", CLK_IGNORE_UNUSED, 4928c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(33), 0, 5, DFLAGS, 4938c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(5), 8, GFLAGS), 4948c2ecf20Sopenharmony_ci 4958c2ecf20Sopenharmony_ci COMPOSITE(SCLK_GPU, "sclk_gpu", mux_pll_src_cpll_gll_usb_npll_p, 0, 4968c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(34), 6, 2, MFLAGS, 0, 5, DFLAGS, 4978c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(5), 7, GFLAGS), 4988c2ecf20Sopenharmony_ci 4998c2ecf20Sopenharmony_ci COMPOSITE(0, "aclk_peri_src", mux_pll_src_cpll_gpll_p, CLK_IGNORE_UNUSED, 5008c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(10), 15, 1, MFLAGS, 0, 5, DFLAGS, 5018c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(2), 0, GFLAGS), 5028c2ecf20Sopenharmony_ci COMPOSITE_NOMUX(PCLK_PERI, "pclk_peri", "aclk_peri_src", 0, 5038c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(10), 12, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO, 5048c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(2), 3, GFLAGS), 5058c2ecf20Sopenharmony_ci COMPOSITE_NOMUX(HCLK_PERI, "hclk_peri", "aclk_peri_src", CLK_IGNORE_UNUSED, 5068c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(10), 8, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO, 5078c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(2), 2, GFLAGS), 5088c2ecf20Sopenharmony_ci GATE(ACLK_PERI, "aclk_peri", "aclk_peri_src", CLK_IGNORE_UNUSED, 5098c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(2), 1, GFLAGS), 5108c2ecf20Sopenharmony_ci 5118c2ecf20Sopenharmony_ci /* 5128c2ecf20Sopenharmony_ci * Clock-Architecture Diagram 3 5138c2ecf20Sopenharmony_ci */ 5148c2ecf20Sopenharmony_ci 5158c2ecf20Sopenharmony_ci COMPOSITE(SCLK_SPI0, "sclk_spi0", mux_pll_src_cpll_gpll_p, 0, 5168c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(25), 7, 1, MFLAGS, 0, 7, DFLAGS, 5178c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(2), 9, GFLAGS), 5188c2ecf20Sopenharmony_ci COMPOSITE(SCLK_SPI1, "sclk_spi1", mux_pll_src_cpll_gpll_p, 0, 5198c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(25), 15, 1, MFLAGS, 8, 7, DFLAGS, 5208c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(2), 10, GFLAGS), 5218c2ecf20Sopenharmony_ci COMPOSITE(SCLK_SPI2, "sclk_spi2", mux_pll_src_cpll_gpll_p, 0, 5228c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(39), 7, 1, MFLAGS, 0, 7, DFLAGS, 5238c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(2), 11, GFLAGS), 5248c2ecf20Sopenharmony_ci 5258c2ecf20Sopenharmony_ci COMPOSITE(SCLK_SDMMC, "sclk_sdmmc", mux_mmc_src_p, 0, 5268c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(11), 6, 2, MFLAGS, 0, 6, DFLAGS, 5278c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(13), 0, GFLAGS), 5288c2ecf20Sopenharmony_ci COMPOSITE(SCLK_SDIO0, "sclk_sdio0", mux_mmc_src_p, 0, 5298c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(12), 6, 2, MFLAGS, 0, 6, DFLAGS, 5308c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(13), 1, GFLAGS), 5318c2ecf20Sopenharmony_ci COMPOSITE(SCLK_SDIO1, "sclk_sdio1", mux_mmc_src_p, 0, 5328c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(34), 14, 2, MFLAGS, 8, 6, DFLAGS, 5338c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(13), 2, GFLAGS), 5348c2ecf20Sopenharmony_ci COMPOSITE(SCLK_EMMC, "sclk_emmc", mux_mmc_src_p, 0, 5358c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(12), 14, 2, MFLAGS, 8, 6, DFLAGS, 5368c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(13), 3, GFLAGS), 5378c2ecf20Sopenharmony_ci 5388c2ecf20Sopenharmony_ci MMC(SCLK_SDMMC_DRV, "sdmmc_drv", "sclk_sdmmc", RK3288_SDMMC_CON0, 1), 5398c2ecf20Sopenharmony_ci MMC(SCLK_SDMMC_SAMPLE, "sdmmc_sample", "sclk_sdmmc", RK3288_SDMMC_CON1, 0), 5408c2ecf20Sopenharmony_ci 5418c2ecf20Sopenharmony_ci MMC(SCLK_SDIO0_DRV, "sdio0_drv", "sclk_sdio0", RK3288_SDIO0_CON0, 1), 5428c2ecf20Sopenharmony_ci MMC(SCLK_SDIO0_SAMPLE, "sdio0_sample", "sclk_sdio0", RK3288_SDIO0_CON1, 0), 5438c2ecf20Sopenharmony_ci 5448c2ecf20Sopenharmony_ci MMC(SCLK_SDIO1_DRV, "sdio1_drv", "sclk_sdio1", RK3288_SDIO1_CON0, 1), 5458c2ecf20Sopenharmony_ci MMC(SCLK_SDIO1_SAMPLE, "sdio1_sample", "sclk_sdio1", RK3288_SDIO1_CON1, 0), 5468c2ecf20Sopenharmony_ci 5478c2ecf20Sopenharmony_ci MMC(SCLK_EMMC_DRV, "emmc_drv", "sclk_emmc", RK3288_EMMC_CON0, 1), 5488c2ecf20Sopenharmony_ci MMC(SCLK_EMMC_SAMPLE, "emmc_sample", "sclk_emmc", RK3288_EMMC_CON1, 0), 5498c2ecf20Sopenharmony_ci 5508c2ecf20Sopenharmony_ci COMPOSITE(0, "sclk_tspout", mux_tspout_p, 0, 5518c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(35), 14, 2, MFLAGS, 8, 5, DFLAGS, 5528c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(4), 11, GFLAGS), 5538c2ecf20Sopenharmony_ci COMPOSITE(0, "sclk_tsp", mux_pll_src_cpll_gpll_npll_p, 0, 5548c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(35), 6, 2, MFLAGS, 0, 5, DFLAGS, 5558c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(4), 10, GFLAGS), 5568c2ecf20Sopenharmony_ci 5578c2ecf20Sopenharmony_ci GATE(SCLK_OTGPHY0, "sclk_otgphy0", "xin24m", CLK_IGNORE_UNUSED, 5588c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(13), 4, GFLAGS), 5598c2ecf20Sopenharmony_ci GATE(SCLK_OTGPHY1, "sclk_otgphy1", "xin24m", CLK_IGNORE_UNUSED, 5608c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(13), 5, GFLAGS), 5618c2ecf20Sopenharmony_ci GATE(SCLK_OTGPHY2, "sclk_otgphy2", "xin24m", CLK_IGNORE_UNUSED, 5628c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(13), 6, GFLAGS), 5638c2ecf20Sopenharmony_ci GATE(SCLK_OTG_ADP, "sclk_otg_adp", "xin32k", CLK_IGNORE_UNUSED, 5648c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(13), 7, GFLAGS), 5658c2ecf20Sopenharmony_ci 5668c2ecf20Sopenharmony_ci COMPOSITE_NOMUX(SCLK_TSADC, "sclk_tsadc", "xin32k", 0, 5678c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(2), 0, 6, DFLAGS, 5688c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(2), 7, GFLAGS), 5698c2ecf20Sopenharmony_ci 5708c2ecf20Sopenharmony_ci COMPOSITE_NOMUX(SCLK_SARADC, "sclk_saradc", "xin24m", 0, 5718c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(24), 8, 8, DFLAGS, 5728c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(2), 8, GFLAGS), 5738c2ecf20Sopenharmony_ci 5748c2ecf20Sopenharmony_ci GATE(SCLK_PS2C, "sclk_ps2c", "xin24m", 0, 5758c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(5), 13, GFLAGS), 5768c2ecf20Sopenharmony_ci 5778c2ecf20Sopenharmony_ci COMPOSITE(SCLK_NANDC0, "sclk_nandc0", mux_pll_src_cpll_gpll_p, 0, 5788c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(38), 7, 1, MFLAGS, 0, 5, DFLAGS, 5798c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(5), 5, GFLAGS), 5808c2ecf20Sopenharmony_ci COMPOSITE(SCLK_NANDC1, "sclk_nandc1", mux_pll_src_cpll_gpll_p, 0, 5818c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(38), 15, 1, MFLAGS, 8, 5, DFLAGS, 5828c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(5), 6, GFLAGS), 5838c2ecf20Sopenharmony_ci 5848c2ecf20Sopenharmony_ci COMPOSITE(0, "uart0_src", mux_pll_src_cpll_gll_usb_npll_p, 0, 5858c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(13), 13, 2, MFLAGS, 0, 7, DFLAGS, 5868c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(1), 8, GFLAGS), 5878c2ecf20Sopenharmony_ci COMPOSITE_FRACMUX(0, "uart0_frac", "uart0_src", CLK_SET_RATE_PARENT, 5888c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(17), 0, 5898c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(1), 9, GFLAGS, 5908c2ecf20Sopenharmony_ci &rk3288_uart0_fracmux), 5918c2ecf20Sopenharmony_ci MUX(0, "uart_src", mux_pll_src_cpll_gpll_p, 0, 5928c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(13), 15, 1, MFLAGS), 5938c2ecf20Sopenharmony_ci COMPOSITE_NOMUX(0, "uart1_src", "uart_src", 0, 5948c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(14), 0, 7, DFLAGS, 5958c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(1), 10, GFLAGS), 5968c2ecf20Sopenharmony_ci COMPOSITE_FRACMUX(0, "uart1_frac", "uart1_src", CLK_SET_RATE_PARENT, 5978c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(18), 0, 5988c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(1), 11, GFLAGS, 5998c2ecf20Sopenharmony_ci &rk3288_uart1_fracmux), 6008c2ecf20Sopenharmony_ci COMPOSITE_NOMUX(0, "uart2_src", "uart_src", 0, 6018c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(15), 0, 7, DFLAGS, 6028c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(1), 12, GFLAGS), 6038c2ecf20Sopenharmony_ci COMPOSITE_FRACMUX(0, "uart2_frac", "uart2_src", CLK_SET_RATE_PARENT, 6048c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(19), 0, 6058c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(1), 13, GFLAGS, 6068c2ecf20Sopenharmony_ci &rk3288_uart2_fracmux), 6078c2ecf20Sopenharmony_ci COMPOSITE_NOMUX(0, "uart3_src", "uart_src", 0, 6088c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(16), 0, 7, DFLAGS, 6098c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(1), 14, GFLAGS), 6108c2ecf20Sopenharmony_ci COMPOSITE_FRACMUX(0, "uart3_frac", "uart3_src", CLK_SET_RATE_PARENT, 6118c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(20), 0, 6128c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(1), 15, GFLAGS, 6138c2ecf20Sopenharmony_ci &rk3288_uart3_fracmux), 6148c2ecf20Sopenharmony_ci COMPOSITE_NOMUX(0, "uart4_src", "uart_src", 0, 6158c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(3), 0, 7, DFLAGS, 6168c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(2), 12, GFLAGS), 6178c2ecf20Sopenharmony_ci COMPOSITE_FRACMUX(0, "uart4_frac", "uart4_src", CLK_SET_RATE_PARENT, 6188c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(7), 0, 6198c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(2), 13, GFLAGS, 6208c2ecf20Sopenharmony_ci &rk3288_uart4_fracmux), 6218c2ecf20Sopenharmony_ci 6228c2ecf20Sopenharmony_ci COMPOSITE(0, "mac_pll_src", mux_pll_src_npll_cpll_gpll_p, 0, 6238c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(21), 0, 2, MFLAGS, 8, 5, DFLAGS, 6248c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(2), 5, GFLAGS), 6258c2ecf20Sopenharmony_ci MUX(SCLK_MAC, "mac_clk", mux_mac_p, CLK_SET_RATE_PARENT, 6268c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(21), 4, 1, MFLAGS), 6278c2ecf20Sopenharmony_ci GATE(SCLK_MACREF_OUT, "sclk_macref_out", "mac_clk", 0, 6288c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(5), 3, GFLAGS), 6298c2ecf20Sopenharmony_ci GATE(SCLK_MACREF, "sclk_macref", "mac_clk", 0, 6308c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(5), 2, GFLAGS), 6318c2ecf20Sopenharmony_ci GATE(SCLK_MAC_RX, "sclk_mac_rx", "mac_clk", 0, 6328c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(5), 0, GFLAGS), 6338c2ecf20Sopenharmony_ci GATE(SCLK_MAC_TX, "sclk_mac_tx", "mac_clk", 0, 6348c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(5), 1, GFLAGS), 6358c2ecf20Sopenharmony_ci 6368c2ecf20Sopenharmony_ci COMPOSITE(0, "hsadc_src", mux_pll_src_cpll_gpll_p, 0, 6378c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(22), 0, 1, MFLAGS, 8, 8, DFLAGS, 6388c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(2), 6, GFLAGS), 6398c2ecf20Sopenharmony_ci MUX(0, "sclk_hsadc_out", mux_hsadcout_p, 0, 6408c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(22), 4, 1, MFLAGS), 6418c2ecf20Sopenharmony_ci INVERTER(SCLK_HSADC, "sclk_hsadc", "sclk_hsadc_out", 6428c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(22), 7, IFLAGS), 6438c2ecf20Sopenharmony_ci 6448c2ecf20Sopenharmony_ci GATE(0, "jtag", "ext_jtag", 0, 6458c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(4), 14, GFLAGS), 6468c2ecf20Sopenharmony_ci 6478c2ecf20Sopenharmony_ci COMPOSITE_NODIV(SCLK_USBPHY480M_SRC, "usbphy480m_src", mux_usbphy480m_p, 0, 6488c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(13), 11, 2, MFLAGS, 6498c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(5), 14, GFLAGS), 6508c2ecf20Sopenharmony_ci COMPOSITE_NODIV(SCLK_HSICPHY480M, "sclk_hsicphy480m", mux_hsicphy480m_p, 0, 6518c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(29), 0, 2, MFLAGS, 6528c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(3), 6, GFLAGS), 6538c2ecf20Sopenharmony_ci GATE(0, "hsicphy12m_xin12m", "xin12m", 0, 6548c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(13), 9, GFLAGS), 6558c2ecf20Sopenharmony_ci DIV(0, "hsicphy12m_usbphy", "sclk_hsicphy480m", 0, 6568c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(11), 8, 6, DFLAGS), 6578c2ecf20Sopenharmony_ci MUX(SCLK_HSICPHY12M, "sclk_hsicphy12m", mux_hsicphy12m_p, 0, 6588c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(22), 4, 1, MFLAGS), 6598c2ecf20Sopenharmony_ci 6608c2ecf20Sopenharmony_ci /* 6618c2ecf20Sopenharmony_ci * Clock-Architecture Diagram 4 6628c2ecf20Sopenharmony_ci */ 6638c2ecf20Sopenharmony_ci 6648c2ecf20Sopenharmony_ci /* aclk_cpu gates */ 6658c2ecf20Sopenharmony_ci GATE(0, "sclk_intmem0", "aclk_cpu", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(10), 5, GFLAGS), 6668c2ecf20Sopenharmony_ci GATE(0, "sclk_intmem1", "aclk_cpu", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(10), 6, GFLAGS), 6678c2ecf20Sopenharmony_ci GATE(0, "sclk_intmem2", "aclk_cpu", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(10), 7, GFLAGS), 6688c2ecf20Sopenharmony_ci GATE(ACLK_DMAC1, "aclk_dmac1", "aclk_cpu", 0, RK3288_CLKGATE_CON(10), 12, GFLAGS), 6698c2ecf20Sopenharmony_ci GATE(0, "aclk_strc_sys", "aclk_cpu", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(10), 13, GFLAGS), 6708c2ecf20Sopenharmony_ci GATE(0, "aclk_intmem", "aclk_cpu", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(10), 4, GFLAGS), 6718c2ecf20Sopenharmony_ci GATE(ACLK_CRYPTO, "aclk_crypto", "aclk_cpu", 0, RK3288_CLKGATE_CON(11), 6, GFLAGS), 6728c2ecf20Sopenharmony_ci GATE(0, "aclk_ccp", "aclk_cpu", 0, RK3288_CLKGATE_CON(11), 8, GFLAGS), 6738c2ecf20Sopenharmony_ci 6748c2ecf20Sopenharmony_ci /* hclk_cpu gates */ 6758c2ecf20Sopenharmony_ci GATE(HCLK_CRYPTO, "hclk_crypto", "hclk_cpu", 0, RK3288_CLKGATE_CON(11), 7, GFLAGS), 6768c2ecf20Sopenharmony_ci GATE(HCLK_I2S0, "hclk_i2s0", "hclk_cpu", 0, RK3288_CLKGATE_CON(10), 8, GFLAGS), 6778c2ecf20Sopenharmony_ci GATE(HCLK_ROM, "hclk_rom", "hclk_cpu", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(10), 9, GFLAGS), 6788c2ecf20Sopenharmony_ci GATE(HCLK_SPDIF, "hclk_spdif", "hclk_cpu", 0, RK3288_CLKGATE_CON(10), 10, GFLAGS), 6798c2ecf20Sopenharmony_ci GATE(HCLK_SPDIF8CH, "hclk_spdif_8ch", "hclk_cpu", 0, RK3288_CLKGATE_CON(10), 11, GFLAGS), 6808c2ecf20Sopenharmony_ci 6818c2ecf20Sopenharmony_ci /* pclk_cpu gates */ 6828c2ecf20Sopenharmony_ci GATE(PCLK_PWM, "pclk_pwm", "pclk_cpu", 0, RK3288_CLKGATE_CON(10), 0, GFLAGS), 6838c2ecf20Sopenharmony_ci GATE(PCLK_TIMER, "pclk_timer", "pclk_cpu", 0, RK3288_CLKGATE_CON(10), 1, GFLAGS), 6848c2ecf20Sopenharmony_ci GATE(PCLK_I2C0, "pclk_i2c0", "pclk_cpu", 0, RK3288_CLKGATE_CON(10), 2, GFLAGS), 6858c2ecf20Sopenharmony_ci GATE(PCLK_I2C2, "pclk_i2c2", "pclk_cpu", 0, RK3288_CLKGATE_CON(10), 3, GFLAGS), 6868c2ecf20Sopenharmony_ci GATE(PCLK_DDRUPCTL0, "pclk_ddrupctl0", "pclk_cpu", 0, RK3288_CLKGATE_CON(10), 14, GFLAGS), 6878c2ecf20Sopenharmony_ci GATE(PCLK_PUBL0, "pclk_publ0", "pclk_cpu", 0, RK3288_CLKGATE_CON(10), 15, GFLAGS), 6888c2ecf20Sopenharmony_ci GATE(PCLK_DDRUPCTL1, "pclk_ddrupctl1", "pclk_cpu", 0, RK3288_CLKGATE_CON(11), 0, GFLAGS), 6898c2ecf20Sopenharmony_ci GATE(PCLK_PUBL1, "pclk_publ1", "pclk_cpu", 0, RK3288_CLKGATE_CON(11), 1, GFLAGS), 6908c2ecf20Sopenharmony_ci GATE(PCLK_EFUSE1024, "pclk_efuse_1024", "pclk_cpu", 0, RK3288_CLKGATE_CON(11), 2, GFLAGS), 6918c2ecf20Sopenharmony_ci GATE(PCLK_TZPC, "pclk_tzpc", "pclk_cpu", 0, RK3288_CLKGATE_CON(11), 3, GFLAGS), 6928c2ecf20Sopenharmony_ci GATE(PCLK_UART2, "pclk_uart2", "pclk_cpu", 0, RK3288_CLKGATE_CON(11), 9, GFLAGS), 6938c2ecf20Sopenharmony_ci GATE(PCLK_EFUSE256, "pclk_efuse_256", "pclk_cpu", 0, RK3288_CLKGATE_CON(11), 10, GFLAGS), 6948c2ecf20Sopenharmony_ci GATE(PCLK_RKPWM, "pclk_rkpwm", "pclk_cpu", 0, RK3288_CLKGATE_CON(11), 11, GFLAGS), 6958c2ecf20Sopenharmony_ci 6968c2ecf20Sopenharmony_ci /* ddrctrl [DDR Controller PHY clock] gates */ 6978c2ecf20Sopenharmony_ci GATE(0, "nclk_ddrupctl0", "ddrphy", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(11), 4, GFLAGS), 6988c2ecf20Sopenharmony_ci GATE(0, "nclk_ddrupctl1", "ddrphy", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(11), 5, GFLAGS), 6998c2ecf20Sopenharmony_ci 7008c2ecf20Sopenharmony_ci /* ddrphy gates */ 7018c2ecf20Sopenharmony_ci GATE(0, "sclk_ddrphy0", "ddrphy", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(4), 12, GFLAGS), 7028c2ecf20Sopenharmony_ci GATE(0, "sclk_ddrphy1", "ddrphy", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(4), 13, GFLAGS), 7038c2ecf20Sopenharmony_ci 7048c2ecf20Sopenharmony_ci /* aclk_peri gates */ 7058c2ecf20Sopenharmony_ci GATE(0, "aclk_peri_axi_matrix", "aclk_peri", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(6), 2, GFLAGS), 7068c2ecf20Sopenharmony_ci GATE(ACLK_DMAC2, "aclk_dmac2", "aclk_peri", 0, RK3288_CLKGATE_CON(6), 3, GFLAGS), 7078c2ecf20Sopenharmony_ci GATE(0, "aclk_peri_niu", "aclk_peri", 0, RK3288_CLKGATE_CON(7), 11, GFLAGS), 7088c2ecf20Sopenharmony_ci GATE(ACLK_MMU, "aclk_mmu", "aclk_peri", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(8), 12, GFLAGS), 7098c2ecf20Sopenharmony_ci GATE(ACLK_GMAC, "aclk_gmac", "aclk_peri", 0, RK3288_CLKGATE_CON(8), 0, GFLAGS), 7108c2ecf20Sopenharmony_ci GATE(HCLK_GPS, "hclk_gps", "aclk_peri", 0, RK3288_CLKGATE_CON(8), 2, GFLAGS), 7118c2ecf20Sopenharmony_ci 7128c2ecf20Sopenharmony_ci /* hclk_peri gates */ 7138c2ecf20Sopenharmony_ci GATE(0, "hclk_peri_matrix", "hclk_peri", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(6), 0, GFLAGS), 7148c2ecf20Sopenharmony_ci GATE(HCLK_OTG0, "hclk_otg0", "hclk_peri", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(7), 4, GFLAGS), 7158c2ecf20Sopenharmony_ci GATE(HCLK_USBHOST0, "hclk_host0", "hclk_peri", 0, RK3288_CLKGATE_CON(7), 6, GFLAGS), 7168c2ecf20Sopenharmony_ci GATE(HCLK_USBHOST1, "hclk_host1", "hclk_peri", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(7), 7, GFLAGS), 7178c2ecf20Sopenharmony_ci GATE(HCLK_HSIC, "hclk_hsic", "hclk_peri", 0, RK3288_CLKGATE_CON(7), 8, GFLAGS), 7188c2ecf20Sopenharmony_ci GATE(0, "hclk_usb_peri", "hclk_peri", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(7), 9, GFLAGS), 7198c2ecf20Sopenharmony_ci GATE(0, "hclk_peri_ahb_arbi", "hclk_peri", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(7), 10, GFLAGS), 7208c2ecf20Sopenharmony_ci GATE(0, "hclk_emem", "hclk_peri", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(7), 12, GFLAGS), 7218c2ecf20Sopenharmony_ci GATE(0, "hclk_mem", "hclk_peri", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(7), 13, GFLAGS), 7228c2ecf20Sopenharmony_ci GATE(HCLK_NANDC0, "hclk_nandc0", "hclk_peri", 0, RK3288_CLKGATE_CON(7), 14, GFLAGS), 7238c2ecf20Sopenharmony_ci GATE(HCLK_NANDC1, "hclk_nandc1", "hclk_peri", 0, RK3288_CLKGATE_CON(7), 15, GFLAGS), 7248c2ecf20Sopenharmony_ci GATE(HCLK_TSP, "hclk_tsp", "hclk_peri", 0, RK3288_CLKGATE_CON(8), 8, GFLAGS), 7258c2ecf20Sopenharmony_ci GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_peri", 0, RK3288_CLKGATE_CON(8), 3, GFLAGS), 7268c2ecf20Sopenharmony_ci GATE(HCLK_SDIO0, "hclk_sdio0", "hclk_peri", 0, RK3288_CLKGATE_CON(8), 4, GFLAGS), 7278c2ecf20Sopenharmony_ci GATE(HCLK_SDIO1, "hclk_sdio1", "hclk_peri", 0, RK3288_CLKGATE_CON(8), 5, GFLAGS), 7288c2ecf20Sopenharmony_ci GATE(HCLK_EMMC, "hclk_emmc", "hclk_peri", 0, RK3288_CLKGATE_CON(8), 6, GFLAGS), 7298c2ecf20Sopenharmony_ci GATE(HCLK_HSADC, "hclk_hsadc", "hclk_peri", 0, RK3288_CLKGATE_CON(8), 7, GFLAGS), 7308c2ecf20Sopenharmony_ci GATE(0, "pmu_hclk_otg0", "hclk_peri", 0, RK3288_CLKGATE_CON(7), 5, GFLAGS), 7318c2ecf20Sopenharmony_ci 7328c2ecf20Sopenharmony_ci /* pclk_peri gates */ 7338c2ecf20Sopenharmony_ci GATE(0, "pclk_peri_matrix", "pclk_peri", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(6), 1, GFLAGS), 7348c2ecf20Sopenharmony_ci GATE(PCLK_SPI0, "pclk_spi0", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 4, GFLAGS), 7358c2ecf20Sopenharmony_ci GATE(PCLK_SPI1, "pclk_spi1", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 5, GFLAGS), 7368c2ecf20Sopenharmony_ci GATE(PCLK_SPI2, "pclk_spi2", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 6, GFLAGS), 7378c2ecf20Sopenharmony_ci GATE(PCLK_PS2C, "pclk_ps2c", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 7, GFLAGS), 7388c2ecf20Sopenharmony_ci GATE(PCLK_UART0, "pclk_uart0", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 8, GFLAGS), 7398c2ecf20Sopenharmony_ci GATE(PCLK_UART1, "pclk_uart1", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 9, GFLAGS), 7408c2ecf20Sopenharmony_ci GATE(PCLK_I2C4, "pclk_i2c4", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 15, GFLAGS), 7418c2ecf20Sopenharmony_ci GATE(PCLK_UART3, "pclk_uart3", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 11, GFLAGS), 7428c2ecf20Sopenharmony_ci GATE(PCLK_UART4, "pclk_uart4", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 12, GFLAGS), 7438c2ecf20Sopenharmony_ci GATE(PCLK_I2C1, "pclk_i2c1", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 13, GFLAGS), 7448c2ecf20Sopenharmony_ci GATE(PCLK_I2C3, "pclk_i2c3", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 14, GFLAGS), 7458c2ecf20Sopenharmony_ci GATE(PCLK_SARADC, "pclk_saradc", "pclk_peri", 0, RK3288_CLKGATE_CON(7), 1, GFLAGS), 7468c2ecf20Sopenharmony_ci GATE(PCLK_TSADC, "pclk_tsadc", "pclk_peri", 0, RK3288_CLKGATE_CON(7), 2, GFLAGS), 7478c2ecf20Sopenharmony_ci GATE(PCLK_SIM, "pclk_sim", "pclk_peri", 0, RK3288_CLKGATE_CON(7), 3, GFLAGS), 7488c2ecf20Sopenharmony_ci GATE(PCLK_I2C5, "pclk_i2c5", "pclk_peri", 0, RK3288_CLKGATE_CON(7), 0, GFLAGS), 7498c2ecf20Sopenharmony_ci GATE(PCLK_GMAC, "pclk_gmac", "pclk_peri", 0, RK3288_CLKGATE_CON(8), 1, GFLAGS), 7508c2ecf20Sopenharmony_ci 7518c2ecf20Sopenharmony_ci GATE(SCLK_LCDC_PWM0, "sclk_lcdc_pwm0", "xin24m", 0, RK3288_CLKGATE_CON(13), 10, GFLAGS), 7528c2ecf20Sopenharmony_ci GATE(SCLK_LCDC_PWM1, "sclk_lcdc_pwm1", "xin24m", 0, RK3288_CLKGATE_CON(13), 11, GFLAGS), 7538c2ecf20Sopenharmony_ci GATE(SCLK_PVTM_CORE, "sclk_pvtm_core", "xin24m", 0, RK3288_CLKGATE_CON(5), 9, GFLAGS), 7548c2ecf20Sopenharmony_ci GATE(SCLK_PVTM_GPU, "sclk_pvtm_gpu", "xin24m", 0, RK3288_CLKGATE_CON(5), 10, GFLAGS), 7558c2ecf20Sopenharmony_ci GATE(SCLK_MIPIDSI_24M, "sclk_mipidsi_24m", "xin24m", 0, RK3288_CLKGATE_CON(5), 15, GFLAGS), 7568c2ecf20Sopenharmony_ci 7578c2ecf20Sopenharmony_ci /* sclk_gpu gates */ 7588c2ecf20Sopenharmony_ci GATE(ACLK_GPU, "aclk_gpu", "sclk_gpu", 0, RK3288_CLKGATE_CON(18), 0, GFLAGS), 7598c2ecf20Sopenharmony_ci 7608c2ecf20Sopenharmony_ci /* pclk_pd_alive gates */ 7618c2ecf20Sopenharmony_ci GATE(PCLK_GPIO8, "pclk_gpio8", "pclk_pd_alive", 0, RK3288_CLKGATE_CON(14), 8, GFLAGS), 7628c2ecf20Sopenharmony_ci GATE(PCLK_GPIO7, "pclk_gpio7", "pclk_pd_alive", 0, RK3288_CLKGATE_CON(14), 7, GFLAGS), 7638c2ecf20Sopenharmony_ci GATE(PCLK_GPIO1, "pclk_gpio1", "pclk_pd_alive", 0, RK3288_CLKGATE_CON(14), 1, GFLAGS), 7648c2ecf20Sopenharmony_ci GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_pd_alive", 0, RK3288_CLKGATE_CON(14), 2, GFLAGS), 7658c2ecf20Sopenharmony_ci GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_pd_alive", 0, RK3288_CLKGATE_CON(14), 3, GFLAGS), 7668c2ecf20Sopenharmony_ci GATE(PCLK_GPIO4, "pclk_gpio4", "pclk_pd_alive", 0, RK3288_CLKGATE_CON(14), 4, GFLAGS), 7678c2ecf20Sopenharmony_ci GATE(PCLK_GPIO5, "pclk_gpio5", "pclk_pd_alive", 0, RK3288_CLKGATE_CON(14), 5, GFLAGS), 7688c2ecf20Sopenharmony_ci GATE(PCLK_GPIO6, "pclk_gpio6", "pclk_pd_alive", 0, RK3288_CLKGATE_CON(14), 6, GFLAGS), 7698c2ecf20Sopenharmony_ci GATE(PCLK_GRF, "pclk_grf", "pclk_pd_alive", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(14), 11, GFLAGS), 7708c2ecf20Sopenharmony_ci GATE(0, "pclk_alive_niu", "pclk_pd_alive", 0, RK3288_CLKGATE_CON(14), 12, GFLAGS), 7718c2ecf20Sopenharmony_ci 7728c2ecf20Sopenharmony_ci /* Watchdog pclk is controlled by RK3288_SGRF_SOC_CON0[1]. */ 7738c2ecf20Sopenharmony_ci SGRF_GATE(PCLK_WDT, "pclk_wdt", "pclk_pd_alive"), 7748c2ecf20Sopenharmony_ci 7758c2ecf20Sopenharmony_ci /* pclk_pd_pmu gates */ 7768c2ecf20Sopenharmony_ci GATE(PCLK_PMU, "pclk_pmu", "pclk_pd_pmu", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(17), 0, GFLAGS), 7778c2ecf20Sopenharmony_ci GATE(0, "pclk_intmem1", "pclk_pd_pmu", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(17), 1, GFLAGS), 7788c2ecf20Sopenharmony_ci GATE(0, "pclk_pmu_niu", "pclk_pd_pmu", 0, RK3288_CLKGATE_CON(17), 2, GFLAGS), 7798c2ecf20Sopenharmony_ci GATE(PCLK_SGRF, "pclk_sgrf", "pclk_pd_pmu", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(17), 3, GFLAGS), 7808c2ecf20Sopenharmony_ci GATE(PCLK_GPIO0, "pclk_gpio0", "pclk_pd_pmu", 0, RK3288_CLKGATE_CON(17), 4, GFLAGS), 7818c2ecf20Sopenharmony_ci 7828c2ecf20Sopenharmony_ci /* hclk_vio gates */ 7838c2ecf20Sopenharmony_ci GATE(HCLK_RGA, "hclk_rga", "hclk_vio", 0, RK3288_CLKGATE_CON(15), 1, GFLAGS), 7848c2ecf20Sopenharmony_ci GATE(HCLK_VOP0, "hclk_vop0", "hclk_vio", 0, RK3288_CLKGATE_CON(15), 6, GFLAGS), 7858c2ecf20Sopenharmony_ci GATE(HCLK_VOP1, "hclk_vop1", "hclk_vio", 0, RK3288_CLKGATE_CON(15), 8, GFLAGS), 7868c2ecf20Sopenharmony_ci GATE(HCLK_VIO_AHB_ARBI, "hclk_vio_ahb_arbi", "hclk_vio", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(15), 9, GFLAGS), 7878c2ecf20Sopenharmony_ci GATE(HCLK_VIO_NIU, "hclk_vio_niu", "hclk_vio", 0, RK3288_CLKGATE_CON(15), 10, GFLAGS), 7888c2ecf20Sopenharmony_ci GATE(HCLK_VIP, "hclk_vip", "hclk_vio", 0, RK3288_CLKGATE_CON(15), 15, GFLAGS), 7898c2ecf20Sopenharmony_ci GATE(HCLK_IEP, "hclk_iep", "hclk_vio", 0, RK3288_CLKGATE_CON(15), 3, GFLAGS), 7908c2ecf20Sopenharmony_ci GATE(HCLK_ISP, "hclk_isp", "hclk_vio", 0, RK3288_CLKGATE_CON(16), 1, GFLAGS), 7918c2ecf20Sopenharmony_ci GATE(HCLK_VIO2_H2P, "hclk_vio2_h2p", "hclk_vio", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(16), 10, GFLAGS), 7928c2ecf20Sopenharmony_ci GATE(PCLK_MIPI_DSI0, "pclk_mipi_dsi0", "hclk_vio", 0, RK3288_CLKGATE_CON(16), 4, GFLAGS), 7938c2ecf20Sopenharmony_ci GATE(PCLK_MIPI_DSI1, "pclk_mipi_dsi1", "hclk_vio", 0, RK3288_CLKGATE_CON(16), 5, GFLAGS), 7948c2ecf20Sopenharmony_ci GATE(PCLK_MIPI_CSI, "pclk_mipi_csi", "hclk_vio", 0, RK3288_CLKGATE_CON(16), 6, GFLAGS), 7958c2ecf20Sopenharmony_ci GATE(PCLK_LVDS_PHY, "pclk_lvds_phy", "hclk_vio", 0, RK3288_CLKGATE_CON(16), 7, GFLAGS), 7968c2ecf20Sopenharmony_ci GATE(PCLK_EDP_CTRL, "pclk_edp_ctrl", "hclk_vio", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(16), 8, GFLAGS), 7978c2ecf20Sopenharmony_ci GATE(PCLK_HDMI_CTRL, "pclk_hdmi_ctrl", "hclk_vio", 0, RK3288_CLKGATE_CON(16), 9, GFLAGS), 7988c2ecf20Sopenharmony_ci GATE(PCLK_VIO2_H2P, "pclk_vio2_h2p", "hclk_vio", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(16), 11, GFLAGS), 7998c2ecf20Sopenharmony_ci 8008c2ecf20Sopenharmony_ci /* aclk_vio0 gates */ 8018c2ecf20Sopenharmony_ci GATE(ACLK_VOP0, "aclk_vop0", "aclk_vio0", 0, RK3288_CLKGATE_CON(15), 5, GFLAGS), 8028c2ecf20Sopenharmony_ci GATE(ACLK_IEP, "aclk_iep", "aclk_vio0", 0, RK3288_CLKGATE_CON(15), 2, GFLAGS), 8038c2ecf20Sopenharmony_ci GATE(ACLK_VIO0_NIU, "aclk_vio0_niu", "aclk_vio0", 0, RK3288_CLKGATE_CON(15), 11, GFLAGS), 8048c2ecf20Sopenharmony_ci GATE(ACLK_VIP, "aclk_vip", "aclk_vio0", 0, RK3288_CLKGATE_CON(15), 14, GFLAGS), 8058c2ecf20Sopenharmony_ci 8068c2ecf20Sopenharmony_ci /* aclk_vio1 gates */ 8078c2ecf20Sopenharmony_ci GATE(ACLK_VOP1, "aclk_vop1", "aclk_vio1", 0, RK3288_CLKGATE_CON(15), 7, GFLAGS), 8088c2ecf20Sopenharmony_ci GATE(ACLK_ISP, "aclk_isp", "aclk_vio1", 0, RK3288_CLKGATE_CON(16), 2, GFLAGS), 8098c2ecf20Sopenharmony_ci GATE(ACLK_VIO1_NIU, "aclk_vio1_niu", "aclk_vio1", 0, RK3288_CLKGATE_CON(15), 12, GFLAGS), 8108c2ecf20Sopenharmony_ci 8118c2ecf20Sopenharmony_ci /* aclk_rga_pre gates */ 8128c2ecf20Sopenharmony_ci GATE(ACLK_RGA, "aclk_rga", "aclk_rga_pre", 0, RK3288_CLKGATE_CON(15), 0, GFLAGS), 8138c2ecf20Sopenharmony_ci GATE(ACLK_RGA_NIU, "aclk_rga_niu", "aclk_rga_pre", 0, RK3288_CLKGATE_CON(15), 13, GFLAGS), 8148c2ecf20Sopenharmony_ci 8158c2ecf20Sopenharmony_ci /* 8168c2ecf20Sopenharmony_ci * Other ungrouped clocks. 8178c2ecf20Sopenharmony_ci */ 8188c2ecf20Sopenharmony_ci 8198c2ecf20Sopenharmony_ci GATE(0, "pclk_vip_in", "ext_vip", 0, RK3288_CLKGATE_CON(16), 0, GFLAGS), 8208c2ecf20Sopenharmony_ci INVERTER(0, "pclk_vip", "pclk_vip_in", RK3288_CLKSEL_CON(29), 4, IFLAGS), 8218c2ecf20Sopenharmony_ci GATE(PCLK_ISP_IN, "pclk_isp_in", "ext_isp", 0, RK3288_CLKGATE_CON(16), 3, GFLAGS), 8228c2ecf20Sopenharmony_ci INVERTER(0, "pclk_isp", "pclk_isp_in", RK3288_CLKSEL_CON(29), 3, IFLAGS), 8238c2ecf20Sopenharmony_ci}; 8248c2ecf20Sopenharmony_ci 8258c2ecf20Sopenharmony_cistatic struct rockchip_clk_branch rk3288w_hclkvio_branch[] __initdata = { 8268c2ecf20Sopenharmony_ci DIV(0, "hclk_vio", "aclk_vio1", 0, 8278c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(28), 8, 5, DFLAGS), 8288c2ecf20Sopenharmony_ci}; 8298c2ecf20Sopenharmony_ci 8308c2ecf20Sopenharmony_cistatic struct rockchip_clk_branch rk3288_hclkvio_branch[] __initdata = { 8318c2ecf20Sopenharmony_ci DIV(0, "hclk_vio", "aclk_vio0", 0, 8328c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(28), 8, 5, DFLAGS), 8338c2ecf20Sopenharmony_ci}; 8348c2ecf20Sopenharmony_ci 8358c2ecf20Sopenharmony_cistatic const char *const rk3288_critical_clocks[] __initconst = { 8368c2ecf20Sopenharmony_ci "aclk_cpu", 8378c2ecf20Sopenharmony_ci "aclk_peri", 8388c2ecf20Sopenharmony_ci "aclk_peri_niu", 8398c2ecf20Sopenharmony_ci "aclk_vio0_niu", 8408c2ecf20Sopenharmony_ci "aclk_vio1_niu", 8418c2ecf20Sopenharmony_ci "aclk_rga_niu", 8428c2ecf20Sopenharmony_ci "hclk_peri", 8438c2ecf20Sopenharmony_ci "hclk_vio_niu", 8448c2ecf20Sopenharmony_ci "pclk_alive_niu", 8458c2ecf20Sopenharmony_ci "pclk_pd_pmu", 8468c2ecf20Sopenharmony_ci "pclk_pmu_niu", 8478c2ecf20Sopenharmony_ci "pmu_hclk_otg0", 8488c2ecf20Sopenharmony_ci /* pwm-regulators on some boards, so handoff-critical later */ 8498c2ecf20Sopenharmony_ci "pclk_rkpwm", 8508c2ecf20Sopenharmony_ci}; 8518c2ecf20Sopenharmony_ci 8528c2ecf20Sopenharmony_cistatic void __iomem *rk3288_cru_base; 8538c2ecf20Sopenharmony_ci 8548c2ecf20Sopenharmony_ci/* 8558c2ecf20Sopenharmony_ci * Some CRU registers will be reset in maskrom when the system 8568c2ecf20Sopenharmony_ci * wakes up from fastboot. 8578c2ecf20Sopenharmony_ci * So save them before suspend, restore them after resume. 8588c2ecf20Sopenharmony_ci */ 8598c2ecf20Sopenharmony_cistatic const int rk3288_saved_cru_reg_ids[] = { 8608c2ecf20Sopenharmony_ci RK3288_MODE_CON, 8618c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(0), 8628c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(1), 8638c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(10), 8648c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(33), 8658c2ecf20Sopenharmony_ci RK3288_CLKSEL_CON(37), 8668c2ecf20Sopenharmony_ci 8678c2ecf20Sopenharmony_ci /* We turn aclk_dmac1 on for suspend; this will restore it */ 8688c2ecf20Sopenharmony_ci RK3288_CLKGATE_CON(10), 8698c2ecf20Sopenharmony_ci}; 8708c2ecf20Sopenharmony_ci 8718c2ecf20Sopenharmony_cistatic u32 rk3288_saved_cru_regs[ARRAY_SIZE(rk3288_saved_cru_reg_ids)]; 8728c2ecf20Sopenharmony_ci 8738c2ecf20Sopenharmony_cistatic int rk3288_clk_suspend(void) 8748c2ecf20Sopenharmony_ci{ 8758c2ecf20Sopenharmony_ci int i, reg_id; 8768c2ecf20Sopenharmony_ci 8778c2ecf20Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(rk3288_saved_cru_reg_ids); i++) { 8788c2ecf20Sopenharmony_ci reg_id = rk3288_saved_cru_reg_ids[i]; 8798c2ecf20Sopenharmony_ci 8808c2ecf20Sopenharmony_ci rk3288_saved_cru_regs[i] = 8818c2ecf20Sopenharmony_ci readl_relaxed(rk3288_cru_base + reg_id); 8828c2ecf20Sopenharmony_ci } 8838c2ecf20Sopenharmony_ci 8848c2ecf20Sopenharmony_ci /* 8858c2ecf20Sopenharmony_ci * Going into deep sleep (specifically setting PMU_CLR_DMA in 8868c2ecf20Sopenharmony_ci * RK3288_PMU_PWRMODE_CON1) appears to fail unless 8878c2ecf20Sopenharmony_ci * "aclk_dmac1" is on. 8888c2ecf20Sopenharmony_ci */ 8898c2ecf20Sopenharmony_ci writel_relaxed(1 << (12 + 16), 8908c2ecf20Sopenharmony_ci rk3288_cru_base + RK3288_CLKGATE_CON(10)); 8918c2ecf20Sopenharmony_ci 8928c2ecf20Sopenharmony_ci /* 8938c2ecf20Sopenharmony_ci * Switch PLLs other than DPLL (for SDRAM) to slow mode to 8948c2ecf20Sopenharmony_ci * avoid crashes on resume. The Mask ROM on the system will 8958c2ecf20Sopenharmony_ci * put APLL, CPLL, and GPLL into slow mode at resume time 8968c2ecf20Sopenharmony_ci * anyway (which is why we restore them), but we might not 8978c2ecf20Sopenharmony_ci * even make it to the Mask ROM if this isn't done at suspend 8988c2ecf20Sopenharmony_ci * time. 8998c2ecf20Sopenharmony_ci * 9008c2ecf20Sopenharmony_ci * NOTE: only APLL truly matters here, but we'll do them all. 9018c2ecf20Sopenharmony_ci */ 9028c2ecf20Sopenharmony_ci 9038c2ecf20Sopenharmony_ci writel_relaxed(0xf3030000, rk3288_cru_base + RK3288_MODE_CON); 9048c2ecf20Sopenharmony_ci 9058c2ecf20Sopenharmony_ci return 0; 9068c2ecf20Sopenharmony_ci} 9078c2ecf20Sopenharmony_ci 9088c2ecf20Sopenharmony_cistatic void rk3288_clk_resume(void) 9098c2ecf20Sopenharmony_ci{ 9108c2ecf20Sopenharmony_ci int i, reg_id; 9118c2ecf20Sopenharmony_ci 9128c2ecf20Sopenharmony_ci for (i = ARRAY_SIZE(rk3288_saved_cru_reg_ids) - 1; i >= 0; i--) { 9138c2ecf20Sopenharmony_ci reg_id = rk3288_saved_cru_reg_ids[i]; 9148c2ecf20Sopenharmony_ci 9158c2ecf20Sopenharmony_ci writel_relaxed(rk3288_saved_cru_regs[i] | 0xffff0000, 9168c2ecf20Sopenharmony_ci rk3288_cru_base + reg_id); 9178c2ecf20Sopenharmony_ci } 9188c2ecf20Sopenharmony_ci} 9198c2ecf20Sopenharmony_ci 9208c2ecf20Sopenharmony_cistatic void rk3288_clk_shutdown(void) 9218c2ecf20Sopenharmony_ci{ 9228c2ecf20Sopenharmony_ci writel_relaxed(0xf3030000, rk3288_cru_base + RK3288_MODE_CON); 9238c2ecf20Sopenharmony_ci} 9248c2ecf20Sopenharmony_ci 9258c2ecf20Sopenharmony_cistatic struct syscore_ops rk3288_clk_syscore_ops = { 9268c2ecf20Sopenharmony_ci .suspend = rk3288_clk_suspend, 9278c2ecf20Sopenharmony_ci .resume = rk3288_clk_resume, 9288c2ecf20Sopenharmony_ci}; 9298c2ecf20Sopenharmony_ci 9308c2ecf20Sopenharmony_cistatic void __init rk3288_common_init(struct device_node *np, 9318c2ecf20Sopenharmony_ci enum rk3288_variant soc) 9328c2ecf20Sopenharmony_ci{ 9338c2ecf20Sopenharmony_ci struct rockchip_clk_provider *ctx; 9348c2ecf20Sopenharmony_ci 9358c2ecf20Sopenharmony_ci rk3288_cru_base = of_iomap(np, 0); 9368c2ecf20Sopenharmony_ci if (!rk3288_cru_base) { 9378c2ecf20Sopenharmony_ci pr_err("%s: could not map cru region\n", __func__); 9388c2ecf20Sopenharmony_ci return; 9398c2ecf20Sopenharmony_ci } 9408c2ecf20Sopenharmony_ci 9418c2ecf20Sopenharmony_ci ctx = rockchip_clk_init(np, rk3288_cru_base, CLK_NR_CLKS); 9428c2ecf20Sopenharmony_ci if (IS_ERR(ctx)) { 9438c2ecf20Sopenharmony_ci pr_err("%s: rockchip clk init failed\n", __func__); 9448c2ecf20Sopenharmony_ci iounmap(rk3288_cru_base); 9458c2ecf20Sopenharmony_ci return; 9468c2ecf20Sopenharmony_ci } 9478c2ecf20Sopenharmony_ci 9488c2ecf20Sopenharmony_ci rockchip_clk_register_plls(ctx, rk3288_pll_clks, 9498c2ecf20Sopenharmony_ci ARRAY_SIZE(rk3288_pll_clks), 9508c2ecf20Sopenharmony_ci RK3288_GRF_SOC_STATUS1); 9518c2ecf20Sopenharmony_ci rockchip_clk_register_branches(ctx, rk3288_clk_branches, 9528c2ecf20Sopenharmony_ci ARRAY_SIZE(rk3288_clk_branches)); 9538c2ecf20Sopenharmony_ci 9548c2ecf20Sopenharmony_ci if (soc == RK3288W_CRU) 9558c2ecf20Sopenharmony_ci rockchip_clk_register_branches(ctx, rk3288w_hclkvio_branch, 9568c2ecf20Sopenharmony_ci ARRAY_SIZE(rk3288w_hclkvio_branch)); 9578c2ecf20Sopenharmony_ci else 9588c2ecf20Sopenharmony_ci rockchip_clk_register_branches(ctx, rk3288_hclkvio_branch, 9598c2ecf20Sopenharmony_ci ARRAY_SIZE(rk3288_hclkvio_branch)); 9608c2ecf20Sopenharmony_ci 9618c2ecf20Sopenharmony_ci rockchip_clk_protect_critical(rk3288_critical_clocks, 9628c2ecf20Sopenharmony_ci ARRAY_SIZE(rk3288_critical_clocks)); 9638c2ecf20Sopenharmony_ci 9648c2ecf20Sopenharmony_ci rockchip_clk_register_armclk(ctx, ARMCLK, "armclk", 9658c2ecf20Sopenharmony_ci mux_armclk_p, ARRAY_SIZE(mux_armclk_p), 9668c2ecf20Sopenharmony_ci &rk3288_cpuclk_data, rk3288_cpuclk_rates, 9678c2ecf20Sopenharmony_ci ARRAY_SIZE(rk3288_cpuclk_rates)); 9688c2ecf20Sopenharmony_ci 9698c2ecf20Sopenharmony_ci rockchip_register_softrst(np, 12, 9708c2ecf20Sopenharmony_ci rk3288_cru_base + RK3288_SOFTRST_CON(0), 9718c2ecf20Sopenharmony_ci ROCKCHIP_SOFTRST_HIWORD_MASK); 9728c2ecf20Sopenharmony_ci 9738c2ecf20Sopenharmony_ci rockchip_register_restart_notifier(ctx, RK3288_GLB_SRST_FST, 9748c2ecf20Sopenharmony_ci rk3288_clk_shutdown); 9758c2ecf20Sopenharmony_ci register_syscore_ops(&rk3288_clk_syscore_ops); 9768c2ecf20Sopenharmony_ci 9778c2ecf20Sopenharmony_ci rockchip_clk_of_add_provider(np, ctx); 9788c2ecf20Sopenharmony_ci} 9798c2ecf20Sopenharmony_ci 9808c2ecf20Sopenharmony_cistatic void __init rk3288_clk_init(struct device_node *np) 9818c2ecf20Sopenharmony_ci{ 9828c2ecf20Sopenharmony_ci rk3288_common_init(np, RK3288_CRU); 9838c2ecf20Sopenharmony_ci} 9848c2ecf20Sopenharmony_ciCLK_OF_DECLARE(rk3288_cru, "rockchip,rk3288-cru", rk3288_clk_init); 9858c2ecf20Sopenharmony_ci 9868c2ecf20Sopenharmony_cistatic void __init rk3288w_clk_init(struct device_node *np) 9878c2ecf20Sopenharmony_ci{ 9888c2ecf20Sopenharmony_ci rk3288_common_init(np, RK3288W_CRU); 9898c2ecf20Sopenharmony_ci} 9908c2ecf20Sopenharmony_ciCLK_OF_DECLARE(rk3288w_cru, "rockchip,rk3288w-cru", rk3288w_clk_init); 991