18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Copyright (c) 2018 Rockchip Electronics Co. Ltd.
48c2ecf20Sopenharmony_ci * Author: Elaine Zhang<zhangqing@rock-chips.com>
58c2ecf20Sopenharmony_ci */
68c2ecf20Sopenharmony_ci
78c2ecf20Sopenharmony_ci#include <linux/clk-provider.h>
88c2ecf20Sopenharmony_ci#include <linux/io.h>
98c2ecf20Sopenharmony_ci#include <linux/of.h>
108c2ecf20Sopenharmony_ci#include <linux/of_address.h>
118c2ecf20Sopenharmony_ci#include <linux/syscore_ops.h>
128c2ecf20Sopenharmony_ci#include <dt-bindings/clock/px30-cru.h>
138c2ecf20Sopenharmony_ci#include "clk.h"
148c2ecf20Sopenharmony_ci
158c2ecf20Sopenharmony_ci#define PX30_GRF_SOC_STATUS0		0x480
168c2ecf20Sopenharmony_ci
178c2ecf20Sopenharmony_cienum px30_plls {
188c2ecf20Sopenharmony_ci	apll, dpll, cpll, npll, apll_b_h, apll_b_l,
198c2ecf20Sopenharmony_ci};
208c2ecf20Sopenharmony_ci
218c2ecf20Sopenharmony_cienum px30_pmu_plls {
228c2ecf20Sopenharmony_ci	gpll,
238c2ecf20Sopenharmony_ci};
248c2ecf20Sopenharmony_ci
258c2ecf20Sopenharmony_cistatic struct rockchip_pll_rate_table px30_pll_rates[] = {
268c2ecf20Sopenharmony_ci	/* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */
278c2ecf20Sopenharmony_ci	RK3036_PLL_RATE(1608000000, 1, 67, 1, 1, 1, 0),
288c2ecf20Sopenharmony_ci	RK3036_PLL_RATE(1584000000, 1, 66, 1, 1, 1, 0),
298c2ecf20Sopenharmony_ci	RK3036_PLL_RATE(1560000000, 1, 65, 1, 1, 1, 0),
308c2ecf20Sopenharmony_ci	RK3036_PLL_RATE(1536000000, 1, 64, 1, 1, 1, 0),
318c2ecf20Sopenharmony_ci	RK3036_PLL_RATE(1512000000, 1, 63, 1, 1, 1, 0),
328c2ecf20Sopenharmony_ci	RK3036_PLL_RATE(1488000000, 1, 62, 1, 1, 1, 0),
338c2ecf20Sopenharmony_ci	RK3036_PLL_RATE(1464000000, 1, 61, 1, 1, 1, 0),
348c2ecf20Sopenharmony_ci	RK3036_PLL_RATE(1440000000, 1, 60, 1, 1, 1, 0),
358c2ecf20Sopenharmony_ci	RK3036_PLL_RATE(1416000000, 1, 59, 1, 1, 1, 0),
368c2ecf20Sopenharmony_ci	RK3036_PLL_RATE(1392000000, 1, 58, 1, 1, 1, 0),
378c2ecf20Sopenharmony_ci	RK3036_PLL_RATE(1368000000, 1, 57, 1, 1, 1, 0),
388c2ecf20Sopenharmony_ci	RK3036_PLL_RATE(1344000000, 1, 56, 1, 1, 1, 0),
398c2ecf20Sopenharmony_ci	RK3036_PLL_RATE(1320000000, 1, 55, 1, 1, 1, 0),
408c2ecf20Sopenharmony_ci	RK3036_PLL_RATE(1296000000, 1, 54, 1, 1, 1, 0),
418c2ecf20Sopenharmony_ci	RK3036_PLL_RATE(1272000000, 1, 53, 1, 1, 1, 0),
428c2ecf20Sopenharmony_ci	RK3036_PLL_RATE(1248000000, 1, 52, 1, 1, 1, 0),
438c2ecf20Sopenharmony_ci	RK3036_PLL_RATE(1200000000, 1, 50, 1, 1, 1, 0),
448c2ecf20Sopenharmony_ci	RK3036_PLL_RATE(1188000000, 2, 99, 1, 1, 1, 0),
458c2ecf20Sopenharmony_ci	RK3036_PLL_RATE(1104000000, 1, 46, 1, 1, 1, 0),
468c2ecf20Sopenharmony_ci	RK3036_PLL_RATE(1100000000, 12, 550, 1, 1, 1, 0),
478c2ecf20Sopenharmony_ci	RK3036_PLL_RATE(1008000000, 1, 84, 2, 1, 1, 0),
488c2ecf20Sopenharmony_ci	RK3036_PLL_RATE(1000000000, 6, 500, 2, 1, 1, 0),
498c2ecf20Sopenharmony_ci	RK3036_PLL_RATE(984000000, 1, 82, 2, 1, 1, 0),
508c2ecf20Sopenharmony_ci	RK3036_PLL_RATE(960000000, 1, 80, 2, 1, 1, 0),
518c2ecf20Sopenharmony_ci	RK3036_PLL_RATE(936000000, 1, 78, 2, 1, 1, 0),
528c2ecf20Sopenharmony_ci	RK3036_PLL_RATE(912000000, 1, 76, 2, 1, 1, 0),
538c2ecf20Sopenharmony_ci	RK3036_PLL_RATE(900000000, 4, 300, 2, 1, 1, 0),
548c2ecf20Sopenharmony_ci	RK3036_PLL_RATE(888000000, 1, 74, 2, 1, 1, 0),
558c2ecf20Sopenharmony_ci	RK3036_PLL_RATE(864000000, 1, 72, 2, 1, 1, 0),
568c2ecf20Sopenharmony_ci	RK3036_PLL_RATE(840000000, 1, 70, 2, 1, 1, 0),
578c2ecf20Sopenharmony_ci	RK3036_PLL_RATE(816000000, 1, 68, 2, 1, 1, 0),
588c2ecf20Sopenharmony_ci	RK3036_PLL_RATE(800000000, 6, 400, 2, 1, 1, 0),
598c2ecf20Sopenharmony_ci	RK3036_PLL_RATE(700000000, 6, 350, 2, 1, 1, 0),
608c2ecf20Sopenharmony_ci	RK3036_PLL_RATE(696000000, 1, 58, 2, 1, 1, 0),
618c2ecf20Sopenharmony_ci	RK3036_PLL_RATE(624000000, 1, 52, 2, 1, 1, 0),
628c2ecf20Sopenharmony_ci	RK3036_PLL_RATE(600000000, 1, 75, 3, 1, 1, 0),
638c2ecf20Sopenharmony_ci	RK3036_PLL_RATE(594000000, 2, 99, 2, 1, 1, 0),
648c2ecf20Sopenharmony_ci	RK3036_PLL_RATE(504000000, 1, 63, 3, 1, 1, 0),
658c2ecf20Sopenharmony_ci	RK3036_PLL_RATE(500000000, 6, 250, 2, 1, 1, 0),
668c2ecf20Sopenharmony_ci	RK3036_PLL_RATE(408000000, 1, 68, 2, 2, 1, 0),
678c2ecf20Sopenharmony_ci	RK3036_PLL_RATE(312000000, 1, 52, 2, 2, 1, 0),
688c2ecf20Sopenharmony_ci	RK3036_PLL_RATE(216000000, 1, 72, 4, 2, 1, 0),
698c2ecf20Sopenharmony_ci	RK3036_PLL_RATE(96000000, 1, 64, 4, 4, 1, 0),
708c2ecf20Sopenharmony_ci	{ /* sentinel */ },
718c2ecf20Sopenharmony_ci};
728c2ecf20Sopenharmony_ci
738c2ecf20Sopenharmony_ci#define PX30_DIV_ACLKM_MASK		0x7
748c2ecf20Sopenharmony_ci#define PX30_DIV_ACLKM_SHIFT		12
758c2ecf20Sopenharmony_ci#define PX30_DIV_PCLK_DBG_MASK	0xf
768c2ecf20Sopenharmony_ci#define PX30_DIV_PCLK_DBG_SHIFT	8
778c2ecf20Sopenharmony_ci
788c2ecf20Sopenharmony_ci#define PX30_CLKSEL0(_aclk_core, _pclk_dbg)				\
798c2ecf20Sopenharmony_ci{									\
808c2ecf20Sopenharmony_ci	.reg = PX30_CLKSEL_CON(0),					\
818c2ecf20Sopenharmony_ci	.val = HIWORD_UPDATE(_aclk_core, PX30_DIV_ACLKM_MASK,		\
828c2ecf20Sopenharmony_ci			     PX30_DIV_ACLKM_SHIFT) |			\
838c2ecf20Sopenharmony_ci	       HIWORD_UPDATE(_pclk_dbg, PX30_DIV_PCLK_DBG_MASK,	\
848c2ecf20Sopenharmony_ci			     PX30_DIV_PCLK_DBG_SHIFT),		\
858c2ecf20Sopenharmony_ci}
868c2ecf20Sopenharmony_ci
878c2ecf20Sopenharmony_ci#define PX30_CPUCLK_RATE(_prate, _aclk_core, _pclk_dbg)		\
888c2ecf20Sopenharmony_ci{									\
898c2ecf20Sopenharmony_ci	.prate = _prate,						\
908c2ecf20Sopenharmony_ci	.divs = {							\
918c2ecf20Sopenharmony_ci		PX30_CLKSEL0(_aclk_core, _pclk_dbg),			\
928c2ecf20Sopenharmony_ci	},								\
938c2ecf20Sopenharmony_ci}
948c2ecf20Sopenharmony_ci
958c2ecf20Sopenharmony_cistatic struct rockchip_cpuclk_rate_table px30_cpuclk_rates[] __initdata = {
968c2ecf20Sopenharmony_ci	PX30_CPUCLK_RATE(1608000000, 1, 7),
978c2ecf20Sopenharmony_ci	PX30_CPUCLK_RATE(1584000000, 1, 7),
988c2ecf20Sopenharmony_ci	PX30_CPUCLK_RATE(1560000000, 1, 7),
998c2ecf20Sopenharmony_ci	PX30_CPUCLK_RATE(1536000000, 1, 7),
1008c2ecf20Sopenharmony_ci	PX30_CPUCLK_RATE(1512000000, 1, 7),
1018c2ecf20Sopenharmony_ci	PX30_CPUCLK_RATE(1488000000, 1, 5),
1028c2ecf20Sopenharmony_ci	PX30_CPUCLK_RATE(1464000000, 1, 5),
1038c2ecf20Sopenharmony_ci	PX30_CPUCLK_RATE(1440000000, 1, 5),
1048c2ecf20Sopenharmony_ci	PX30_CPUCLK_RATE(1416000000, 1, 5),
1058c2ecf20Sopenharmony_ci	PX30_CPUCLK_RATE(1392000000, 1, 5),
1068c2ecf20Sopenharmony_ci	PX30_CPUCLK_RATE(1368000000, 1, 5),
1078c2ecf20Sopenharmony_ci	PX30_CPUCLK_RATE(1344000000, 1, 5),
1088c2ecf20Sopenharmony_ci	PX30_CPUCLK_RATE(1320000000, 1, 5),
1098c2ecf20Sopenharmony_ci	PX30_CPUCLK_RATE(1296000000, 1, 5),
1108c2ecf20Sopenharmony_ci	PX30_CPUCLK_RATE(1272000000, 1, 5),
1118c2ecf20Sopenharmony_ci	PX30_CPUCLK_RATE(1248000000, 1, 5),
1128c2ecf20Sopenharmony_ci	PX30_CPUCLK_RATE(1224000000, 1, 5),
1138c2ecf20Sopenharmony_ci	PX30_CPUCLK_RATE(1200000000, 1, 5),
1148c2ecf20Sopenharmony_ci	PX30_CPUCLK_RATE(1104000000, 1, 5),
1158c2ecf20Sopenharmony_ci	PX30_CPUCLK_RATE(1008000000, 1, 5),
1168c2ecf20Sopenharmony_ci	PX30_CPUCLK_RATE(912000000, 1, 5),
1178c2ecf20Sopenharmony_ci	PX30_CPUCLK_RATE(816000000, 1, 3),
1188c2ecf20Sopenharmony_ci	PX30_CPUCLK_RATE(696000000, 1, 3),
1198c2ecf20Sopenharmony_ci	PX30_CPUCLK_RATE(600000000, 1, 3),
1208c2ecf20Sopenharmony_ci	PX30_CPUCLK_RATE(408000000, 1, 1),
1218c2ecf20Sopenharmony_ci	PX30_CPUCLK_RATE(312000000, 1, 1),
1228c2ecf20Sopenharmony_ci	PX30_CPUCLK_RATE(216000000,  1, 1),
1238c2ecf20Sopenharmony_ci	PX30_CPUCLK_RATE(96000000, 1, 1),
1248c2ecf20Sopenharmony_ci};
1258c2ecf20Sopenharmony_ci
1268c2ecf20Sopenharmony_cistatic const struct rockchip_cpuclk_reg_data px30_cpuclk_data = {
1278c2ecf20Sopenharmony_ci	.core_reg = PX30_CLKSEL_CON(0),
1288c2ecf20Sopenharmony_ci	.div_core_shift = 0,
1298c2ecf20Sopenharmony_ci	.div_core_mask = 0xf,
1308c2ecf20Sopenharmony_ci	.mux_core_alt = 1,
1318c2ecf20Sopenharmony_ci	.mux_core_main = 0,
1328c2ecf20Sopenharmony_ci	.mux_core_shift = 7,
1338c2ecf20Sopenharmony_ci	.mux_core_mask = 0x1,
1348c2ecf20Sopenharmony_ci};
1358c2ecf20Sopenharmony_ci
1368c2ecf20Sopenharmony_ciPNAME(mux_pll_p)		= { "xin24m"};
1378c2ecf20Sopenharmony_ciPNAME(mux_usb480m_p)		= { "xin24m", "usb480m_phy", "clk_rtc32k_pmu" };
1388c2ecf20Sopenharmony_ciPNAME(mux_armclk_p)		= { "apll_core", "gpll_core" };
1398c2ecf20Sopenharmony_ciPNAME(mux_ddrphy_p)		= { "dpll_ddr", "gpll_ddr" };
1408c2ecf20Sopenharmony_ciPNAME(mux_ddrstdby_p)		= { "clk_ddrphy1x", "clk_stdby_2wrap" };
1418c2ecf20Sopenharmony_ciPNAME(mux_4plls_p)		= { "gpll", "dummy_cpll", "usb480m", "npll" };
1428c2ecf20Sopenharmony_ciPNAME(mux_cpll_npll_p)		= { "cpll", "npll" };
1438c2ecf20Sopenharmony_ciPNAME(mux_npll_cpll_p)		= { "npll", "cpll" };
1448c2ecf20Sopenharmony_ciPNAME(mux_gpll_cpll_p)		= { "gpll", "dummy_cpll" };
1458c2ecf20Sopenharmony_ciPNAME(mux_gpll_npll_p)		= { "gpll", "npll" };
1468c2ecf20Sopenharmony_ciPNAME(mux_gpll_xin24m_p)		= { "gpll", "xin24m"};
1478c2ecf20Sopenharmony_ciPNAME(mux_gpll_cpll_npll_p)		= { "gpll", "dummy_cpll", "npll" };
1488c2ecf20Sopenharmony_ciPNAME(mux_gpll_cpll_npll_xin24m_p)	= { "gpll", "dummy_cpll", "npll", "xin24m" };
1498c2ecf20Sopenharmony_ciPNAME(mux_gpll_xin24m_npll_p)		= { "gpll", "xin24m", "npll"};
1508c2ecf20Sopenharmony_ciPNAME(mux_pdm_p)		= { "clk_pdm_src", "clk_pdm_frac" };
1518c2ecf20Sopenharmony_ciPNAME(mux_i2s0_tx_p)		= { "clk_i2s0_tx_src", "clk_i2s0_tx_frac", "mclk_i2s0_tx_in", "xin12m"};
1528c2ecf20Sopenharmony_ciPNAME(mux_i2s0_rx_p)		= { "clk_i2s0_rx_src", "clk_i2s0_rx_frac", "mclk_i2s0_rx_in", "xin12m"};
1538c2ecf20Sopenharmony_ciPNAME(mux_i2s1_p)		= { "clk_i2s1_src", "clk_i2s1_frac", "i2s1_clkin", "xin12m"};
1548c2ecf20Sopenharmony_ciPNAME(mux_i2s2_p)		= { "clk_i2s2_src", "clk_i2s2_frac", "i2s2_clkin", "xin12m"};
1558c2ecf20Sopenharmony_ciPNAME(mux_i2s0_tx_out_p)	= { "clk_i2s0_tx", "xin12m", "clk_i2s0_rx"};
1568c2ecf20Sopenharmony_ciPNAME(mux_i2s0_rx_out_p)	= { "clk_i2s0_rx", "xin12m", "clk_i2s0_tx"};
1578c2ecf20Sopenharmony_ciPNAME(mux_i2s1_out_p)		= { "clk_i2s1", "xin12m"};
1588c2ecf20Sopenharmony_ciPNAME(mux_i2s2_out_p)		= { "clk_i2s2", "xin12m"};
1598c2ecf20Sopenharmony_ciPNAME(mux_i2s0_tx_rx_p)		= { "clk_i2s0_tx_mux", "clk_i2s0_rx_mux"};
1608c2ecf20Sopenharmony_ciPNAME(mux_i2s0_rx_tx_p)		= { "clk_i2s0_rx_mux", "clk_i2s0_tx_mux"};
1618c2ecf20Sopenharmony_ciPNAME(mux_uart_src_p)		= { "gpll", "xin24m", "usb480m", "npll" };
1628c2ecf20Sopenharmony_ciPNAME(mux_uart1_p)		= { "clk_uart1_src", "clk_uart1_np5", "clk_uart1_frac" };
1638c2ecf20Sopenharmony_ciPNAME(mux_uart2_p)		= { "clk_uart2_src", "clk_uart2_np5", "clk_uart2_frac" };
1648c2ecf20Sopenharmony_ciPNAME(mux_uart3_p)		= { "clk_uart3_src", "clk_uart3_np5", "clk_uart3_frac" };
1658c2ecf20Sopenharmony_ciPNAME(mux_uart4_p)		= { "clk_uart4_src", "clk_uart4_np5", "clk_uart4_frac" };
1668c2ecf20Sopenharmony_ciPNAME(mux_uart5_p)		= { "clk_uart5_src", "clk_uart5_np5", "clk_uart5_frac" };
1678c2ecf20Sopenharmony_ciPNAME(mux_cif_out_p)		= { "xin24m", "dummy_cpll", "npll", "usb480m" };
1688c2ecf20Sopenharmony_ciPNAME(mux_dclk_vopb_p)		= { "dclk_vopb_src", "dclk_vopb_frac", "xin24m" };
1698c2ecf20Sopenharmony_ciPNAME(mux_dclk_vopl_p)		= { "dclk_vopl_src", "dclk_vopl_frac", "xin24m" };
1708c2ecf20Sopenharmony_ciPNAME(mux_nandc_p)		= { "clk_nandc_div", "clk_nandc_div50" };
1718c2ecf20Sopenharmony_ciPNAME(mux_sdio_p)		= { "clk_sdio_div", "clk_sdio_div50" };
1728c2ecf20Sopenharmony_ciPNAME(mux_emmc_p)		= { "clk_emmc_div", "clk_emmc_div50" };
1738c2ecf20Sopenharmony_ciPNAME(mux_sdmmc_p)		= { "clk_sdmmc_div", "clk_sdmmc_div50" };
1748c2ecf20Sopenharmony_ciPNAME(mux_gmac_p)		= { "clk_gmac_src", "gmac_clkin" };
1758c2ecf20Sopenharmony_ciPNAME(mux_gmac_rmii_sel_p)	= { "clk_gmac_rx_tx_div20", "clk_gmac_rx_tx_div2" };
1768c2ecf20Sopenharmony_ciPNAME(mux_rtc32k_pmu_p)		= { "xin32k", "pmu_pvtm_32k", "clk_rtc32k_frac", };
1778c2ecf20Sopenharmony_ciPNAME(mux_wifi_pmu_p)		= { "xin24m", "clk_wifi_pmu_src" };
1788c2ecf20Sopenharmony_ciPNAME(mux_uart0_pmu_p)		= { "clk_uart0_pmu_src", "clk_uart0_np5", "clk_uart0_frac" };
1798c2ecf20Sopenharmony_ciPNAME(mux_usbphy_ref_p)		= { "xin24m", "clk_ref24m_pmu" };
1808c2ecf20Sopenharmony_ciPNAME(mux_mipidsiphy_ref_p)	= { "xin24m", "clk_ref24m_pmu" };
1818c2ecf20Sopenharmony_ciPNAME(mux_gpu_p)		= { "clk_gpu_div", "clk_gpu_np5" };
1828c2ecf20Sopenharmony_ci
1838c2ecf20Sopenharmony_cistatic struct rockchip_pll_clock px30_pll_clks[] __initdata = {
1848c2ecf20Sopenharmony_ci	[apll] = PLL(pll_rk3328, PLL_APLL, "apll", mux_pll_p,
1858c2ecf20Sopenharmony_ci		     0, PX30_PLL_CON(0),
1868c2ecf20Sopenharmony_ci		     PX30_MODE_CON, 0, 0, 0, px30_pll_rates),
1878c2ecf20Sopenharmony_ci	[dpll] = PLL(pll_rk3328, PLL_DPLL, "dpll", mux_pll_p,
1888c2ecf20Sopenharmony_ci		     0, PX30_PLL_CON(8),
1898c2ecf20Sopenharmony_ci		     PX30_MODE_CON, 4, 1, 0, NULL),
1908c2ecf20Sopenharmony_ci	[cpll] = PLL(pll_rk3328, PLL_CPLL, "cpll", mux_pll_p,
1918c2ecf20Sopenharmony_ci		     0, PX30_PLL_CON(16),
1928c2ecf20Sopenharmony_ci		     PX30_MODE_CON, 2, 2, 0, px30_pll_rates),
1938c2ecf20Sopenharmony_ci	[npll] = PLL(pll_rk3328, PLL_NPLL, "npll", mux_pll_p,
1948c2ecf20Sopenharmony_ci		     0, PX30_PLL_CON(24),
1958c2ecf20Sopenharmony_ci		     PX30_MODE_CON, 6, 4, 0, px30_pll_rates),
1968c2ecf20Sopenharmony_ci};
1978c2ecf20Sopenharmony_ci
1988c2ecf20Sopenharmony_cistatic struct rockchip_pll_clock px30_pmu_pll_clks[] __initdata = {
1998c2ecf20Sopenharmony_ci	[gpll] = PLL(pll_rk3328, PLL_GPLL, "gpll",  mux_pll_p, 0, PX30_PMU_PLL_CON(0),
2008c2ecf20Sopenharmony_ci		     PX30_PMU_MODE, 0, 3, 0, px30_pll_rates),
2018c2ecf20Sopenharmony_ci};
2028c2ecf20Sopenharmony_ci
2038c2ecf20Sopenharmony_ci#define MFLAGS CLK_MUX_HIWORD_MASK
2048c2ecf20Sopenharmony_ci#define DFLAGS CLK_DIVIDER_HIWORD_MASK
2058c2ecf20Sopenharmony_ci#define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE)
2068c2ecf20Sopenharmony_ci
2078c2ecf20Sopenharmony_cistatic struct rockchip_clk_branch px30_pdm_fracmux __initdata =
2088c2ecf20Sopenharmony_ci	MUX(0, "clk_pdm_mux", mux_pdm_p, CLK_SET_RATE_PARENT,
2098c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(26), 15, 1, MFLAGS);
2108c2ecf20Sopenharmony_ci
2118c2ecf20Sopenharmony_cistatic struct rockchip_clk_branch px30_i2s0_tx_fracmux __initdata =
2128c2ecf20Sopenharmony_ci	MUX(0, "clk_i2s0_tx_mux", mux_i2s0_tx_p, CLK_SET_RATE_PARENT,
2138c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(28), 10, 2, MFLAGS);
2148c2ecf20Sopenharmony_ci
2158c2ecf20Sopenharmony_cistatic struct rockchip_clk_branch px30_i2s0_rx_fracmux __initdata =
2168c2ecf20Sopenharmony_ci	MUX(0, "clk_i2s0_rx_mux", mux_i2s0_rx_p, CLK_SET_RATE_PARENT,
2178c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(58), 10, 2, MFLAGS);
2188c2ecf20Sopenharmony_ci
2198c2ecf20Sopenharmony_cistatic struct rockchip_clk_branch px30_i2s1_fracmux __initdata =
2208c2ecf20Sopenharmony_ci	MUX(0, "clk_i2s1_mux", mux_i2s1_p, CLK_SET_RATE_PARENT,
2218c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(30), 10, 2, MFLAGS);
2228c2ecf20Sopenharmony_ci
2238c2ecf20Sopenharmony_cistatic struct rockchip_clk_branch px30_i2s2_fracmux __initdata =
2248c2ecf20Sopenharmony_ci	MUX(0, "clk_i2s2_mux", mux_i2s2_p, CLK_SET_RATE_PARENT,
2258c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(32), 10, 2, MFLAGS);
2268c2ecf20Sopenharmony_ci
2278c2ecf20Sopenharmony_cistatic struct rockchip_clk_branch px30_uart1_fracmux __initdata =
2288c2ecf20Sopenharmony_ci	MUX(0, "clk_uart1_mux", mux_uart1_p, CLK_SET_RATE_PARENT,
2298c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(35), 14, 2, MFLAGS);
2308c2ecf20Sopenharmony_ci
2318c2ecf20Sopenharmony_cistatic struct rockchip_clk_branch px30_uart2_fracmux __initdata =
2328c2ecf20Sopenharmony_ci	MUX(0, "clk_uart2_mux", mux_uart2_p, CLK_SET_RATE_PARENT,
2338c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(38), 14, 2, MFLAGS);
2348c2ecf20Sopenharmony_ci
2358c2ecf20Sopenharmony_cistatic struct rockchip_clk_branch px30_uart3_fracmux __initdata =
2368c2ecf20Sopenharmony_ci	MUX(0, "clk_uart3_mux", mux_uart3_p, CLK_SET_RATE_PARENT,
2378c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(41), 14, 2, MFLAGS);
2388c2ecf20Sopenharmony_ci
2398c2ecf20Sopenharmony_cistatic struct rockchip_clk_branch px30_uart4_fracmux __initdata =
2408c2ecf20Sopenharmony_ci	MUX(0, "clk_uart4_mux", mux_uart4_p, CLK_SET_RATE_PARENT,
2418c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(44), 14, 2, MFLAGS);
2428c2ecf20Sopenharmony_ci
2438c2ecf20Sopenharmony_cistatic struct rockchip_clk_branch px30_uart5_fracmux __initdata =
2448c2ecf20Sopenharmony_ci	MUX(0, "clk_uart5_mux", mux_uart5_p, CLK_SET_RATE_PARENT,
2458c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(47), 14, 2, MFLAGS);
2468c2ecf20Sopenharmony_ci
2478c2ecf20Sopenharmony_cistatic struct rockchip_clk_branch px30_dclk_vopb_fracmux __initdata =
2488c2ecf20Sopenharmony_ci	MUX(0, "dclk_vopb_mux", mux_dclk_vopb_p, CLK_SET_RATE_PARENT,
2498c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(5), 14, 2, MFLAGS);
2508c2ecf20Sopenharmony_ci
2518c2ecf20Sopenharmony_cistatic struct rockchip_clk_branch px30_dclk_vopl_fracmux __initdata =
2528c2ecf20Sopenharmony_ci	MUX(0, "dclk_vopl_mux", mux_dclk_vopl_p, CLK_SET_RATE_PARENT,
2538c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(8), 14, 2, MFLAGS);
2548c2ecf20Sopenharmony_ci
2558c2ecf20Sopenharmony_cistatic struct rockchip_clk_branch px30_rtc32k_pmu_fracmux __initdata =
2568c2ecf20Sopenharmony_ci	MUX(SCLK_RTC32K_PMU, "clk_rtc32k_pmu", mux_rtc32k_pmu_p, CLK_SET_RATE_PARENT,
2578c2ecf20Sopenharmony_ci			PX30_PMU_CLKSEL_CON(0), 14, 2, MFLAGS);
2588c2ecf20Sopenharmony_ci
2598c2ecf20Sopenharmony_cistatic struct rockchip_clk_branch px30_uart0_pmu_fracmux __initdata =
2608c2ecf20Sopenharmony_ci	MUX(0, "clk_uart0_pmu_mux", mux_uart0_pmu_p, CLK_SET_RATE_PARENT,
2618c2ecf20Sopenharmony_ci			PX30_PMU_CLKSEL_CON(4), 14, 2, MFLAGS);
2628c2ecf20Sopenharmony_ci
2638c2ecf20Sopenharmony_cistatic struct rockchip_clk_branch px30_clk_branches[] __initdata = {
2648c2ecf20Sopenharmony_ci	/*
2658c2ecf20Sopenharmony_ci	 * Clock-Architecture Diagram 1
2668c2ecf20Sopenharmony_ci	 */
2678c2ecf20Sopenharmony_ci
2688c2ecf20Sopenharmony_ci	MUX(USB480M, "usb480m", mux_usb480m_p, CLK_SET_RATE_PARENT,
2698c2ecf20Sopenharmony_ci			PX30_MODE_CON, 8, 2, MFLAGS),
2708c2ecf20Sopenharmony_ci	FACTOR(0, "xin12m", "xin24m", 0, 1, 2),
2718c2ecf20Sopenharmony_ci
2728c2ecf20Sopenharmony_ci	/*
2738c2ecf20Sopenharmony_ci	 * Clock-Architecture Diagram 3
2748c2ecf20Sopenharmony_ci	 */
2758c2ecf20Sopenharmony_ci
2768c2ecf20Sopenharmony_ci	/* PD_CORE */
2778c2ecf20Sopenharmony_ci	GATE(0, "apll_core", "apll", CLK_IGNORE_UNUSED,
2788c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(0), 0, GFLAGS),
2798c2ecf20Sopenharmony_ci	GATE(0, "gpll_core", "gpll", CLK_IGNORE_UNUSED,
2808c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(0), 0, GFLAGS),
2818c2ecf20Sopenharmony_ci	COMPOSITE_NOMUX(0, "pclk_dbg", "armclk", CLK_IGNORE_UNUSED,
2828c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(0), 8, 4, DFLAGS | CLK_DIVIDER_READ_ONLY,
2838c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(0), 2, GFLAGS),
2848c2ecf20Sopenharmony_ci	COMPOSITE_NOMUX(0, "aclk_core", "armclk", CLK_IGNORE_UNUSED,
2858c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(0), 12, 3, DFLAGS | CLK_DIVIDER_READ_ONLY,
2868c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(0), 1, GFLAGS),
2878c2ecf20Sopenharmony_ci	GATE(0, "aclk_core_niu", "aclk_core", CLK_IGNORE_UNUSED,
2888c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(0), 4, GFLAGS),
2898c2ecf20Sopenharmony_ci	GATE(0, "aclk_core_prf", "aclk_core", CLK_IGNORE_UNUSED,
2908c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(17), 5, GFLAGS),
2918c2ecf20Sopenharmony_ci	GATE(0, "pclk_dbg_niu", "pclk_dbg", CLK_IGNORE_UNUSED,
2928c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(0), 5, GFLAGS),
2938c2ecf20Sopenharmony_ci	GATE(0, "pclk_core_dbg", "pclk_dbg", CLK_IGNORE_UNUSED,
2948c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(0), 6, GFLAGS),
2958c2ecf20Sopenharmony_ci	GATE(0, "pclk_core_grf", "pclk_dbg", CLK_IGNORE_UNUSED,
2968c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(17), 6, GFLAGS),
2978c2ecf20Sopenharmony_ci
2988c2ecf20Sopenharmony_ci	GATE(0, "clk_jtag", "jtag_clkin", CLK_IGNORE_UNUSED,
2998c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(0), 3, GFLAGS),
3008c2ecf20Sopenharmony_ci	GATE(SCLK_PVTM, "clk_pvtm", "xin24m", 0,
3018c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(17), 4, GFLAGS),
3028c2ecf20Sopenharmony_ci
3038c2ecf20Sopenharmony_ci	/* PD_GPU */
3048c2ecf20Sopenharmony_ci	COMPOSITE_NODIV(0, "clk_gpu_src", mux_4plls_p, 0,
3058c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(1), 6, 2, MFLAGS,
3068c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(0), 8, GFLAGS),
3078c2ecf20Sopenharmony_ci	COMPOSITE_NOMUX(0, "clk_gpu_div", "clk_gpu_src", 0,
3088c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(1), 0, 4, DFLAGS,
3098c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(0), 12, GFLAGS),
3108c2ecf20Sopenharmony_ci	COMPOSITE_NOMUX_HALFDIV(0, "clk_gpu_np5", "clk_gpu_src", 0,
3118c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(1), 8, 4, DFLAGS,
3128c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(0), 9, GFLAGS),
3138c2ecf20Sopenharmony_ci	COMPOSITE_NODIV(SCLK_GPU, "clk_gpu", mux_gpu_p, CLK_SET_RATE_PARENT,
3148c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(1), 15, 1, MFLAGS,
3158c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(0), 10, GFLAGS),
3168c2ecf20Sopenharmony_ci	COMPOSITE_NOMUX(0, "aclk_gpu", "clk_gpu", CLK_IGNORE_UNUSED,
3178c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(1), 13, 2, DFLAGS,
3188c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(17), 10, GFLAGS),
3198c2ecf20Sopenharmony_ci	GATE(0, "aclk_gpu_niu", "aclk_gpu", CLK_IGNORE_UNUSED,
3208c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(0), 11, GFLAGS),
3218c2ecf20Sopenharmony_ci	GATE(0, "aclk_gpu_prf", "aclk_gpu", CLK_IGNORE_UNUSED,
3228c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(17), 8, GFLAGS),
3238c2ecf20Sopenharmony_ci	GATE(0, "pclk_gpu_grf", "aclk_gpu", CLK_IGNORE_UNUSED,
3248c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(17), 9, GFLAGS),
3258c2ecf20Sopenharmony_ci
3268c2ecf20Sopenharmony_ci	/*
3278c2ecf20Sopenharmony_ci	 * Clock-Architecture Diagram 4
3288c2ecf20Sopenharmony_ci	 */
3298c2ecf20Sopenharmony_ci
3308c2ecf20Sopenharmony_ci	/* PD_DDR */
3318c2ecf20Sopenharmony_ci	GATE(0, "dpll_ddr", "dpll", CLK_IGNORE_UNUSED,
3328c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(0), 7, GFLAGS),
3338c2ecf20Sopenharmony_ci	GATE(0, "gpll_ddr", "gpll", CLK_IGNORE_UNUSED,
3348c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(0), 13, GFLAGS),
3358c2ecf20Sopenharmony_ci	COMPOSITE_NOGATE(SCLK_DDRCLK, "sclk_ddrc", mux_ddrphy_p, CLK_IGNORE_UNUSED,
3368c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(2), 7, 1, MFLAGS, 0, 3, DFLAGS | CLK_DIVIDER_POWER_OF_TWO),
3378c2ecf20Sopenharmony_ci	COMPOSITE_NOGATE(0, "clk_ddrphy4x", mux_ddrphy_p, CLK_IGNORE_UNUSED,
3388c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(2), 7, 1, MFLAGS, 0, 3, DFLAGS),
3398c2ecf20Sopenharmony_ci	FACTOR_GATE(0, "clk_ddrphy1x", "clk_ddrphy4x", CLK_IGNORE_UNUSED, 1, 4,
3408c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(0), 14, GFLAGS),
3418c2ecf20Sopenharmony_ci	FACTOR_GATE(0, "clk_stdby_2wrap", "clk_ddrphy4x", CLK_IGNORE_UNUSED, 1, 4,
3428c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(1), 0, GFLAGS),
3438c2ecf20Sopenharmony_ci	COMPOSITE_NODIV(0, "clk_ddrstdby", mux_ddrstdby_p, CLK_IGNORE_UNUSED,
3448c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(2), 4, 1, MFLAGS,
3458c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(1), 13, GFLAGS),
3468c2ecf20Sopenharmony_ci	GATE(0, "aclk_split", "clk_ddrphy1x", CLK_IGNORE_UNUSED,
3478c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(1), 15, GFLAGS),
3488c2ecf20Sopenharmony_ci	GATE(0, "clk_msch", "clk_ddrphy1x", CLK_IGNORE_UNUSED,
3498c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(1), 8, GFLAGS),
3508c2ecf20Sopenharmony_ci	GATE(0, "aclk_ddrc", "clk_ddrphy1x", CLK_IGNORE_UNUSED,
3518c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(1), 5, GFLAGS),
3528c2ecf20Sopenharmony_ci	GATE(0, "clk_core_ddrc", "clk_ddrphy1x", CLK_IGNORE_UNUSED,
3538c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(1), 6, GFLAGS),
3548c2ecf20Sopenharmony_ci	GATE(0, "aclk_cmd_buff", "clk_ddrphy1x", CLK_IGNORE_UNUSED,
3558c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(1), 6, GFLAGS),
3568c2ecf20Sopenharmony_ci	GATE(0, "clk_ddrmon", "clk_ddrphy1x", CLK_IGNORE_UNUSED,
3578c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(1), 11, GFLAGS),
3588c2ecf20Sopenharmony_ci
3598c2ecf20Sopenharmony_ci	GATE(0, "clk_ddrmon_timer", "xin24m", CLK_IGNORE_UNUSED,
3608c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(0), 15, GFLAGS),
3618c2ecf20Sopenharmony_ci
3628c2ecf20Sopenharmony_ci	COMPOSITE_NOMUX(PCLK_DDR, "pclk_ddr", "gpll", CLK_IGNORE_UNUSED,
3638c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(2), 8, 5, DFLAGS,
3648c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(1), 1, GFLAGS),
3658c2ecf20Sopenharmony_ci	GATE(0, "pclk_ddrmon", "pclk_ddr", CLK_IGNORE_UNUSED,
3668c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(1), 10, GFLAGS),
3678c2ecf20Sopenharmony_ci	GATE(0, "pclk_ddrc", "pclk_ddr", CLK_IGNORE_UNUSED,
3688c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(1), 7, GFLAGS),
3698c2ecf20Sopenharmony_ci	GATE(0, "pclk_msch", "pclk_ddr", CLK_IGNORE_UNUSED,
3708c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(1), 9, GFLAGS),
3718c2ecf20Sopenharmony_ci	GATE(0, "pclk_stdby", "pclk_ddr", CLK_IGNORE_UNUSED,
3728c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(1), 12, GFLAGS),
3738c2ecf20Sopenharmony_ci	GATE(0, "pclk_ddr_grf", "pclk_ddr", CLK_IGNORE_UNUSED,
3748c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(1), 14, GFLAGS),
3758c2ecf20Sopenharmony_ci	GATE(0, "pclk_cmdbuff", "pclk_ddr", CLK_IGNORE_UNUSED,
3768c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(1), 3, GFLAGS),
3778c2ecf20Sopenharmony_ci
3788c2ecf20Sopenharmony_ci	/*
3798c2ecf20Sopenharmony_ci	 * Clock-Architecture Diagram 5
3808c2ecf20Sopenharmony_ci	 */
3818c2ecf20Sopenharmony_ci
3828c2ecf20Sopenharmony_ci	/* PD_VI */
3838c2ecf20Sopenharmony_ci	COMPOSITE(ACLK_VI_PRE, "aclk_vi_pre", mux_gpll_cpll_npll_p, 0,
3848c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(11), 6, 2, MFLAGS, 0, 5, DFLAGS,
3858c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(4), 8, GFLAGS),
3868c2ecf20Sopenharmony_ci	COMPOSITE_NOMUX(HCLK_VI_PRE, "hclk_vi_pre", "aclk_vi_pre", 0,
3878c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(11), 8, 4, DFLAGS,
3888c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(4), 12, GFLAGS),
3898c2ecf20Sopenharmony_ci	COMPOSITE(SCLK_ISP, "clk_isp", mux_gpll_cpll_npll_p, 0,
3908c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(12), 6, 2, MFLAGS, 0, 5, DFLAGS,
3918c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(4), 9, GFLAGS),
3928c2ecf20Sopenharmony_ci	COMPOSITE(SCLK_CIF_OUT, "clk_cif_out", mux_cif_out_p, 0,
3938c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(13), 6, 2, MFLAGS, 0, 6, DFLAGS,
3948c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(4), 11, GFLAGS),
3958c2ecf20Sopenharmony_ci	GATE(PCLK_ISP, "pclkin_isp", "ext_pclkin", 0,
3968c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(4), 13, GFLAGS),
3978c2ecf20Sopenharmony_ci	GATE(PCLK_CIF, "pclkin_cif", "ext_pclkin", 0,
3988c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(4), 14, GFLAGS),
3998c2ecf20Sopenharmony_ci
4008c2ecf20Sopenharmony_ci	/*
4018c2ecf20Sopenharmony_ci	 * Clock-Architecture Diagram 6
4028c2ecf20Sopenharmony_ci	 */
4038c2ecf20Sopenharmony_ci
4048c2ecf20Sopenharmony_ci	/* PD_VO */
4058c2ecf20Sopenharmony_ci	COMPOSITE(ACLK_VO_PRE, "aclk_vo_pre", mux_gpll_cpll_npll_p, 0,
4068c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(3), 6, 2, MFLAGS, 0, 5, DFLAGS,
4078c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(2), 0, GFLAGS),
4088c2ecf20Sopenharmony_ci	COMPOSITE_NOMUX(HCLK_VO_PRE, "hclk_vo_pre", "aclk_vo_pre", 0,
4098c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(3), 8, 4, DFLAGS,
4108c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(2), 12, GFLAGS),
4118c2ecf20Sopenharmony_ci	COMPOSITE_NOMUX(PCLK_VO_PRE, "pclk_vo_pre", "aclk_vo_pre", 0,
4128c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(3), 12, 4, DFLAGS,
4138c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(2), 13, GFLAGS),
4148c2ecf20Sopenharmony_ci	COMPOSITE(SCLK_RGA_CORE, "clk_rga_core", mux_gpll_cpll_npll_p, 0,
4158c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(4), 6, 2, MFLAGS, 0, 5, DFLAGS,
4168c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(2), 1, GFLAGS),
4178c2ecf20Sopenharmony_ci
4188c2ecf20Sopenharmony_ci	COMPOSITE(SCLK_VOPB_PWM, "clk_vopb_pwm", mux_gpll_xin24m_p, 0,
4198c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(7), 7, 1, MFLAGS, 0, 7, DFLAGS,
4208c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(2), 5, GFLAGS),
4218c2ecf20Sopenharmony_ci	COMPOSITE(0, "dclk_vopb_src", mux_cpll_npll_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
4228c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(5), 11, 1, MFLAGS, 0, 8, DFLAGS,
4238c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(2), 2, GFLAGS),
4248c2ecf20Sopenharmony_ci	COMPOSITE_FRACMUX(0, "dclk_vopb_frac", "dclk_vopb_src", CLK_SET_RATE_PARENT,
4258c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(6), 0,
4268c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(2), 3, GFLAGS,
4278c2ecf20Sopenharmony_ci			&px30_dclk_vopb_fracmux),
4288c2ecf20Sopenharmony_ci	GATE(DCLK_VOPB, "dclk_vopb", "dclk_vopb_mux", CLK_SET_RATE_PARENT,
4298c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(2), 4, GFLAGS),
4308c2ecf20Sopenharmony_ci	COMPOSITE(0, "dclk_vopl_src", mux_npll_cpll_p, 0,
4318c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(8), 11, 1, MFLAGS, 0, 8, DFLAGS,
4328c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(2), 6, GFLAGS),
4338c2ecf20Sopenharmony_ci	COMPOSITE_FRACMUX(0, "dclk_vopl_frac", "dclk_vopl_src", CLK_SET_RATE_PARENT,
4348c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(9), 0,
4358c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(2), 7, GFLAGS,
4368c2ecf20Sopenharmony_ci			&px30_dclk_vopl_fracmux),
4378c2ecf20Sopenharmony_ci	GATE(DCLK_VOPL, "dclk_vopl", "dclk_vopl_mux", CLK_SET_RATE_PARENT,
4388c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(2), 8, GFLAGS),
4398c2ecf20Sopenharmony_ci
4408c2ecf20Sopenharmony_ci	/* PD_VPU */
4418c2ecf20Sopenharmony_ci	COMPOSITE(0, "aclk_vpu_pre", mux_gpll_cpll_npll_p, 0,
4428c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(10), 6, 2, MFLAGS, 0, 5, DFLAGS,
4438c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(4), 0, GFLAGS),
4448c2ecf20Sopenharmony_ci	COMPOSITE_NOMUX(0, "hclk_vpu_pre", "aclk_vpu_pre", 0,
4458c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(10), 8, 4, DFLAGS,
4468c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(4), 2, GFLAGS),
4478c2ecf20Sopenharmony_ci	COMPOSITE(SCLK_CORE_VPU, "sclk_core_vpu", mux_gpll_cpll_npll_p, 0,
4488c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(13), 14, 2, MFLAGS, 8, 5, DFLAGS,
4498c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(4), 1, GFLAGS),
4508c2ecf20Sopenharmony_ci
4518c2ecf20Sopenharmony_ci	/*
4528c2ecf20Sopenharmony_ci	 * Clock-Architecture Diagram 7
4538c2ecf20Sopenharmony_ci	 */
4548c2ecf20Sopenharmony_ci
4558c2ecf20Sopenharmony_ci	COMPOSITE_NODIV(ACLK_PERI_SRC, "aclk_peri_src", mux_gpll_cpll_p, 0,
4568c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(14), 15, 1, MFLAGS,
4578c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(5), 7, GFLAGS),
4588c2ecf20Sopenharmony_ci	COMPOSITE_NOMUX(ACLK_PERI_PRE, "aclk_peri_pre", "aclk_peri_src", CLK_IGNORE_UNUSED,
4598c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(14), 0, 5, DFLAGS,
4608c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(5), 8, GFLAGS),
4618c2ecf20Sopenharmony_ci	DIV(HCLK_PERI_PRE, "hclk_peri_pre", "aclk_peri_src", CLK_IGNORE_UNUSED,
4628c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(14), 8, 5, DFLAGS),
4638c2ecf20Sopenharmony_ci
4648c2ecf20Sopenharmony_ci	/* PD_MMC_NAND */
4658c2ecf20Sopenharmony_ci	GATE(HCLK_MMC_NAND, "hclk_mmc_nand", "hclk_peri_pre", 0,
4668c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(6), 0, GFLAGS),
4678c2ecf20Sopenharmony_ci	COMPOSITE(SCLK_NANDC_DIV, "clk_nandc_div", mux_gpll_cpll_npll_p, 0,
4688c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(15), 6, 2, MFLAGS, 0, 5, DFLAGS,
4698c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(5), 11, GFLAGS),
4708c2ecf20Sopenharmony_ci	COMPOSITE(SCLK_NANDC_DIV50, "clk_nandc_div50", mux_gpll_cpll_npll_p, 0,
4718c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(15), 6, 2, MFLAGS, 8, 5, DFLAGS,
4728c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(5), 12, GFLAGS),
4738c2ecf20Sopenharmony_ci	COMPOSITE_NODIV(SCLK_NANDC, "clk_nandc", mux_nandc_p,
4748c2ecf20Sopenharmony_ci			CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
4758c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(15), 15, 1, MFLAGS,
4768c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(5), 13, GFLAGS),
4778c2ecf20Sopenharmony_ci
4788c2ecf20Sopenharmony_ci	COMPOSITE(SCLK_SDIO_DIV, "clk_sdio_div", mux_gpll_cpll_npll_xin24m_p, 0,
4798c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(18), 14, 2, MFLAGS, 0, 8, DFLAGS,
4808c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(6), 1, GFLAGS),
4818c2ecf20Sopenharmony_ci	COMPOSITE_DIV_OFFSET(SCLK_SDIO_DIV50, "clk_sdio_div50",
4828c2ecf20Sopenharmony_ci			mux_gpll_cpll_npll_xin24m_p, 0,
4838c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(18), 14, 2, MFLAGS,
4848c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(19), 0, 8, DFLAGS,
4858c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(6), 2, GFLAGS),
4868c2ecf20Sopenharmony_ci	COMPOSITE_NODIV(SCLK_SDIO, "clk_sdio", mux_sdio_p,
4878c2ecf20Sopenharmony_ci			CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
4888c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(19), 15, 1, MFLAGS,
4898c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(6), 3, GFLAGS),
4908c2ecf20Sopenharmony_ci
4918c2ecf20Sopenharmony_ci	COMPOSITE(SCLK_EMMC_DIV, "clk_emmc_div", mux_gpll_cpll_npll_xin24m_p, 0,
4928c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(20), 14, 2, MFLAGS, 0, 8, DFLAGS,
4938c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(6), 4, GFLAGS),
4948c2ecf20Sopenharmony_ci	COMPOSITE_DIV_OFFSET(SCLK_EMMC_DIV50, "clk_emmc_div50", mux_gpll_cpll_npll_xin24m_p, 0,
4958c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(20), 14, 2, MFLAGS,
4968c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(21), 0, 8, DFLAGS,
4978c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(6), 5, GFLAGS),
4988c2ecf20Sopenharmony_ci	COMPOSITE_NODIV(SCLK_EMMC, "clk_emmc", mux_emmc_p,
4998c2ecf20Sopenharmony_ci			CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
5008c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(21), 15, 1, MFLAGS,
5018c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(6), 6, GFLAGS),
5028c2ecf20Sopenharmony_ci
5038c2ecf20Sopenharmony_ci	COMPOSITE(SCLK_SFC, "clk_sfc", mux_gpll_cpll_p, 0,
5048c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(22), 7, 1, MFLAGS, 0, 7, DFLAGS,
5058c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(6), 7, GFLAGS),
5068c2ecf20Sopenharmony_ci
5078c2ecf20Sopenharmony_ci	MMC(SCLK_SDMMC_DRV, "sdmmc_drv", "clk_sdmmc",
5088c2ecf20Sopenharmony_ci	    PX30_SDMMC_CON0, 1),
5098c2ecf20Sopenharmony_ci	MMC(SCLK_SDMMC_SAMPLE, "sdmmc_sample", "clk_sdmmc",
5108c2ecf20Sopenharmony_ci	    PX30_SDMMC_CON1, 1),
5118c2ecf20Sopenharmony_ci
5128c2ecf20Sopenharmony_ci	MMC(SCLK_SDIO_DRV, "sdio_drv", "clk_sdio",
5138c2ecf20Sopenharmony_ci	    PX30_SDIO_CON0, 1),
5148c2ecf20Sopenharmony_ci	MMC(SCLK_SDIO_SAMPLE, "sdio_sample", "clk_sdio",
5158c2ecf20Sopenharmony_ci	    PX30_SDIO_CON1, 1),
5168c2ecf20Sopenharmony_ci
5178c2ecf20Sopenharmony_ci	MMC(SCLK_EMMC_DRV, "emmc_drv", "clk_emmc",
5188c2ecf20Sopenharmony_ci	    PX30_EMMC_CON0, 1),
5198c2ecf20Sopenharmony_ci	MMC(SCLK_EMMC_SAMPLE, "emmc_sample", "clk_emmc",
5208c2ecf20Sopenharmony_ci	    PX30_EMMC_CON1, 1),
5218c2ecf20Sopenharmony_ci
5228c2ecf20Sopenharmony_ci	/* PD_SDCARD */
5238c2ecf20Sopenharmony_ci	GATE(0, "hclk_sdmmc_pre", "hclk_peri_pre", 0,
5248c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(6), 12, GFLAGS),
5258c2ecf20Sopenharmony_ci	COMPOSITE(SCLK_SDMMC_DIV, "clk_sdmmc_div", mux_gpll_cpll_npll_xin24m_p, 0,
5268c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(16), 14, 2, MFLAGS, 0, 8, DFLAGS,
5278c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(6), 13, GFLAGS),
5288c2ecf20Sopenharmony_ci	COMPOSITE_DIV_OFFSET(SCLK_SDMMC_DIV50, "clk_sdmmc_div50", mux_gpll_cpll_npll_xin24m_p, 0,
5298c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(16), 14, 2, MFLAGS,
5308c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(17), 0, 8, DFLAGS,
5318c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(6), 14, GFLAGS),
5328c2ecf20Sopenharmony_ci	COMPOSITE_NODIV(SCLK_SDMMC, "clk_sdmmc", mux_sdmmc_p,
5338c2ecf20Sopenharmony_ci			CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
5348c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(17), 15, 1, MFLAGS,
5358c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(6), 15, GFLAGS),
5368c2ecf20Sopenharmony_ci
5378c2ecf20Sopenharmony_ci	/* PD_USB */
5388c2ecf20Sopenharmony_ci	GATE(HCLK_USB, "hclk_usb", "hclk_peri_pre", 0,
5398c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(7), 2, GFLAGS),
5408c2ecf20Sopenharmony_ci	GATE(SCLK_OTG_ADP, "clk_otg_adp", "clk_rtc32k_pmu", 0,
5418c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(7), 3, GFLAGS),
5428c2ecf20Sopenharmony_ci
5438c2ecf20Sopenharmony_ci	/* PD_GMAC */
5448c2ecf20Sopenharmony_ci	COMPOSITE(SCLK_GMAC_SRC, "clk_gmac_src", mux_gpll_cpll_npll_p, 0,
5458c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(22), 14, 2, MFLAGS, 8, 5, DFLAGS,
5468c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(7), 11, GFLAGS),
5478c2ecf20Sopenharmony_ci	MUX(SCLK_GMAC, "clk_gmac", mux_gmac_p,  CLK_SET_RATE_PARENT,
5488c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(23), 6, 1, MFLAGS),
5498c2ecf20Sopenharmony_ci	GATE(SCLK_MAC_REF, "clk_mac_ref", "clk_gmac", 0,
5508c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(7), 15, GFLAGS),
5518c2ecf20Sopenharmony_ci	GATE(SCLK_GMAC_RX_TX, "clk_gmac_rx_tx", "clk_gmac", 0,
5528c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(7), 13, GFLAGS),
5538c2ecf20Sopenharmony_ci	FACTOR(0, "clk_gmac_rx_tx_div2", "clk_gmac_rx_tx", 0, 1, 2),
5548c2ecf20Sopenharmony_ci	FACTOR(0, "clk_gmac_rx_tx_div20", "clk_gmac_rx_tx", 0, 1, 20),
5558c2ecf20Sopenharmony_ci	MUX(SCLK_GMAC_RMII, "clk_gmac_rmii_sel", mux_gmac_rmii_sel_p,  CLK_SET_RATE_PARENT,
5568c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(23), 7, 1, MFLAGS),
5578c2ecf20Sopenharmony_ci
5588c2ecf20Sopenharmony_ci	GATE(0, "aclk_gmac_pre", "aclk_peri_pre", 0,
5598c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(7), 10, GFLAGS),
5608c2ecf20Sopenharmony_ci	COMPOSITE_NOMUX(0, "pclk_gmac_pre", "aclk_gmac_pre", 0,
5618c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(23), 0, 4, DFLAGS,
5628c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(7), 12, GFLAGS),
5638c2ecf20Sopenharmony_ci
5648c2ecf20Sopenharmony_ci	COMPOSITE(SCLK_MAC_OUT, "clk_mac_out", mux_gpll_cpll_npll_p, 0,
5658c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(12), 14, 2, MFLAGS, 8, 5, DFLAGS,
5668c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(8), 5, GFLAGS),
5678c2ecf20Sopenharmony_ci
5688c2ecf20Sopenharmony_ci	/*
5698c2ecf20Sopenharmony_ci	 * Clock-Architecture Diagram 8
5708c2ecf20Sopenharmony_ci	 */
5718c2ecf20Sopenharmony_ci
5728c2ecf20Sopenharmony_ci	/* PD_BUS */
5738c2ecf20Sopenharmony_ci	COMPOSITE_NODIV(ACLK_BUS_SRC, "aclk_bus_src", mux_gpll_cpll_p, CLK_IGNORE_UNUSED,
5748c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(23), 15, 1, MFLAGS,
5758c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(8), 6, GFLAGS),
5768c2ecf20Sopenharmony_ci	COMPOSITE_NOMUX(HCLK_BUS_PRE, "hclk_bus_pre", "aclk_bus_src", CLK_IGNORE_UNUSED,
5778c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(24), 0, 5, DFLAGS,
5788c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(8), 8, GFLAGS),
5798c2ecf20Sopenharmony_ci	COMPOSITE_NOMUX(ACLK_BUS_PRE, "aclk_bus_pre", "aclk_bus_src", CLK_IGNORE_UNUSED,
5808c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(23), 8, 5, DFLAGS,
5818c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(8), 7, GFLAGS),
5828c2ecf20Sopenharmony_ci	COMPOSITE_NOMUX(PCLK_BUS_PRE, "pclk_bus_pre", "aclk_bus_pre", CLK_IGNORE_UNUSED,
5838c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(24), 8, 2, DFLAGS,
5848c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(8), 9, GFLAGS),
5858c2ecf20Sopenharmony_ci	GATE(0, "pclk_top_pre", "pclk_bus_pre", CLK_IGNORE_UNUSED,
5868c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(8), 10, GFLAGS),
5878c2ecf20Sopenharmony_ci
5888c2ecf20Sopenharmony_ci	COMPOSITE(0, "clk_pdm_src", mux_gpll_xin24m_npll_p, 0,
5898c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(26), 8, 2, MFLAGS, 0, 7, DFLAGS,
5908c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(9), 9, GFLAGS),
5918c2ecf20Sopenharmony_ci	COMPOSITE_FRACMUX(0, "clk_pdm_frac", "clk_pdm_src", CLK_SET_RATE_PARENT,
5928c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(27), 0,
5938c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(9), 10, GFLAGS,
5948c2ecf20Sopenharmony_ci			&px30_pdm_fracmux),
5958c2ecf20Sopenharmony_ci	GATE(SCLK_PDM, "clk_pdm", "clk_pdm_mux", CLK_SET_RATE_PARENT,
5968c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(9), 11, GFLAGS),
5978c2ecf20Sopenharmony_ci
5988c2ecf20Sopenharmony_ci	COMPOSITE(0, "clk_i2s0_tx_src", mux_gpll_npll_p, 0,
5998c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(28), 8, 1, MFLAGS, 0, 7, DFLAGS,
6008c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(9), 12, GFLAGS),
6018c2ecf20Sopenharmony_ci	COMPOSITE_FRACMUX(0, "clk_i2s0_tx_frac", "clk_i2s0_tx_src", CLK_SET_RATE_PARENT,
6028c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(29), 0,
6038c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(9), 13, GFLAGS,
6048c2ecf20Sopenharmony_ci			&px30_i2s0_tx_fracmux),
6058c2ecf20Sopenharmony_ci	COMPOSITE_NODIV(SCLK_I2S0_TX, "clk_i2s0_tx", mux_i2s0_tx_rx_p, CLK_SET_RATE_PARENT,
6068c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(28), 12, 1, MFLAGS,
6078c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(9), 14, GFLAGS),
6088c2ecf20Sopenharmony_ci	COMPOSITE_NODIV(0, "clk_i2s0_tx_out_pre", mux_i2s0_tx_out_p, 0,
6098c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(28), 14, 2, MFLAGS,
6108c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(9), 15, GFLAGS),
6118c2ecf20Sopenharmony_ci	GATE(SCLK_I2S0_TX_OUT, "clk_i2s0_tx_out", "clk_i2s0_tx_out_pre", CLK_SET_RATE_PARENT,
6128c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(10), 8, CLK_GATE_HIWORD_MASK),
6138c2ecf20Sopenharmony_ci
6148c2ecf20Sopenharmony_ci	COMPOSITE(0, "clk_i2s0_rx_src", mux_gpll_npll_p, 0,
6158c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(58), 8, 1, MFLAGS, 0, 7, DFLAGS,
6168c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(17), 0, GFLAGS),
6178c2ecf20Sopenharmony_ci	COMPOSITE_FRACMUX(0, "clk_i2s0_rx_frac", "clk_i2s0_rx_src", CLK_SET_RATE_PARENT,
6188c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(59), 0,
6198c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(17), 1, GFLAGS,
6208c2ecf20Sopenharmony_ci			&px30_i2s0_rx_fracmux),
6218c2ecf20Sopenharmony_ci	COMPOSITE_NODIV(SCLK_I2S0_RX, "clk_i2s0_rx", mux_i2s0_rx_tx_p, CLK_SET_RATE_PARENT,
6228c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(58), 12, 1, MFLAGS,
6238c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(17), 2, GFLAGS),
6248c2ecf20Sopenharmony_ci	COMPOSITE_NODIV(0, "clk_i2s0_rx_out_pre", mux_i2s0_rx_out_p, 0,
6258c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(58), 14, 2, MFLAGS,
6268c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(17), 3, GFLAGS),
6278c2ecf20Sopenharmony_ci	GATE(SCLK_I2S0_RX_OUT, "clk_i2s0_rx_out", "clk_i2s0_rx_out_pre", CLK_SET_RATE_PARENT,
6288c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(10), 11, CLK_GATE_HIWORD_MASK),
6298c2ecf20Sopenharmony_ci
6308c2ecf20Sopenharmony_ci	COMPOSITE(0, "clk_i2s1_src", mux_gpll_npll_p, 0,
6318c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(30), 8, 1, MFLAGS, 0, 7, DFLAGS,
6328c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(10), 0, GFLAGS),
6338c2ecf20Sopenharmony_ci	COMPOSITE_FRACMUX(0, "clk_i2s1_frac", "clk_i2s1_src", CLK_SET_RATE_PARENT,
6348c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(31), 0,
6358c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(10), 1, GFLAGS,
6368c2ecf20Sopenharmony_ci			&px30_i2s1_fracmux),
6378c2ecf20Sopenharmony_ci	GATE(SCLK_I2S1, "clk_i2s1", "clk_i2s1_mux", CLK_SET_RATE_PARENT,
6388c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(10), 2, GFLAGS),
6398c2ecf20Sopenharmony_ci	COMPOSITE_NODIV(0, "clk_i2s1_out_pre", mux_i2s1_out_p, 0,
6408c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(30), 15, 1, MFLAGS,
6418c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(10), 3, GFLAGS),
6428c2ecf20Sopenharmony_ci	GATE(SCLK_I2S1_OUT, "clk_i2s1_out", "clk_i2s1_out_pre", CLK_SET_RATE_PARENT,
6438c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(10), 9, CLK_GATE_HIWORD_MASK),
6448c2ecf20Sopenharmony_ci
6458c2ecf20Sopenharmony_ci	COMPOSITE(0, "clk_i2s2_src", mux_gpll_npll_p, 0,
6468c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(32), 8, 1, MFLAGS, 0, 7, DFLAGS,
6478c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(10), 4, GFLAGS),
6488c2ecf20Sopenharmony_ci	COMPOSITE_FRACMUX(0, "clk_i2s2_frac", "clk_i2s2_src", CLK_SET_RATE_PARENT,
6498c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(33), 0,
6508c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(10), 5, GFLAGS,
6518c2ecf20Sopenharmony_ci			&px30_i2s2_fracmux),
6528c2ecf20Sopenharmony_ci	GATE(SCLK_I2S2, "clk_i2s2", "clk_i2s2_mux", CLK_SET_RATE_PARENT,
6538c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(10), 6, GFLAGS),
6548c2ecf20Sopenharmony_ci	COMPOSITE_NODIV(0, "clk_i2s2_out_pre", mux_i2s2_out_p, 0,
6558c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(32), 15, 1, MFLAGS,
6568c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(10), 7, GFLAGS),
6578c2ecf20Sopenharmony_ci	GATE(SCLK_I2S2_OUT, "clk_i2s2_out", "clk_i2s2_out_pre", CLK_SET_RATE_PARENT,
6588c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(10), 10, CLK_GATE_HIWORD_MASK),
6598c2ecf20Sopenharmony_ci
6608c2ecf20Sopenharmony_ci	COMPOSITE(SCLK_UART1_SRC, "clk_uart1_src", mux_uart_src_p, CLK_SET_RATE_NO_REPARENT,
6618c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(34), 14, 2, MFLAGS, 0, 5, DFLAGS,
6628c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(10), 12, GFLAGS),
6638c2ecf20Sopenharmony_ci	COMPOSITE_NOMUX_HALFDIV(0, "clk_uart1_np5", "clk_uart1_src", 0,
6648c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(35), 0, 5, DFLAGS,
6658c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(10), 13, GFLAGS),
6668c2ecf20Sopenharmony_ci	COMPOSITE_FRACMUX(0, "clk_uart1_frac", "clk_uart1_src", CLK_SET_RATE_PARENT,
6678c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(36), 0,
6688c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(10), 14, GFLAGS,
6698c2ecf20Sopenharmony_ci			&px30_uart1_fracmux),
6708c2ecf20Sopenharmony_ci	GATE(SCLK_UART1, "clk_uart1", "clk_uart1_mux", CLK_SET_RATE_PARENT,
6718c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(10), 15, GFLAGS),
6728c2ecf20Sopenharmony_ci
6738c2ecf20Sopenharmony_ci	COMPOSITE(SCLK_UART2_SRC, "clk_uart2_src", mux_uart_src_p, 0,
6748c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(37), 14, 2, MFLAGS, 0, 5, DFLAGS,
6758c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(11), 0, GFLAGS),
6768c2ecf20Sopenharmony_ci	COMPOSITE_NOMUX_HALFDIV(0, "clk_uart2_np5", "clk_uart2_src", 0,
6778c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(38), 0, 5, DFLAGS,
6788c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(11), 1, GFLAGS),
6798c2ecf20Sopenharmony_ci	COMPOSITE_FRACMUX(0, "clk_uart2_frac", "clk_uart2_src", CLK_SET_RATE_PARENT,
6808c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(39), 0,
6818c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(11), 2, GFLAGS,
6828c2ecf20Sopenharmony_ci			&px30_uart2_fracmux),
6838c2ecf20Sopenharmony_ci	GATE(SCLK_UART2, "clk_uart2", "clk_uart2_mux", CLK_SET_RATE_PARENT,
6848c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(11), 3, GFLAGS),
6858c2ecf20Sopenharmony_ci
6868c2ecf20Sopenharmony_ci	COMPOSITE(0, "clk_uart3_src", mux_uart_src_p, 0,
6878c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(40), 14, 2, MFLAGS, 0, 5, DFLAGS,
6888c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(11), 4, GFLAGS),
6898c2ecf20Sopenharmony_ci	COMPOSITE_NOMUX_HALFDIV(0, "clk_uart3_np5", "clk_uart3_src", 0,
6908c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(41), 0, 5, DFLAGS,
6918c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(11), 5, GFLAGS),
6928c2ecf20Sopenharmony_ci	COMPOSITE_FRACMUX(0, "clk_uart3_frac", "clk_uart3_src", CLK_SET_RATE_PARENT,
6938c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(42), 0,
6948c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(11), 6, GFLAGS,
6958c2ecf20Sopenharmony_ci			&px30_uart3_fracmux),
6968c2ecf20Sopenharmony_ci	GATE(SCLK_UART3, "clk_uart3", "clk_uart3_mux", CLK_SET_RATE_PARENT,
6978c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(11), 7, GFLAGS),
6988c2ecf20Sopenharmony_ci
6998c2ecf20Sopenharmony_ci	COMPOSITE(0, "clk_uart4_src", mux_uart_src_p, 0,
7008c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(43), 14, 2, MFLAGS, 0, 5, DFLAGS,
7018c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(11), 8, GFLAGS),
7028c2ecf20Sopenharmony_ci	COMPOSITE_NOMUX_HALFDIV(0, "clk_uart4_np5", "clk_uart4_src", 0,
7038c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(44), 0, 5, DFLAGS,
7048c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(11), 9, GFLAGS),
7058c2ecf20Sopenharmony_ci	COMPOSITE_FRACMUX(0, "clk_uart4_frac", "clk_uart4_src", CLK_SET_RATE_PARENT,
7068c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(45), 0,
7078c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(11), 10, GFLAGS,
7088c2ecf20Sopenharmony_ci			&px30_uart4_fracmux),
7098c2ecf20Sopenharmony_ci	GATE(SCLK_UART4, "clk_uart4", "clk_uart4_mux", CLK_SET_RATE_PARENT,
7108c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(11), 11, GFLAGS),
7118c2ecf20Sopenharmony_ci
7128c2ecf20Sopenharmony_ci	COMPOSITE(0, "clk_uart5_src", mux_uart_src_p, 0,
7138c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(46), 14, 2, MFLAGS, 0, 5, DFLAGS,
7148c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(11), 12, GFLAGS),
7158c2ecf20Sopenharmony_ci	COMPOSITE_NOMUX_HALFDIV(0, "clk_uart5_np5", "clk_uart5_src", 0,
7168c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(47), 0, 5, DFLAGS,
7178c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(11), 13, GFLAGS),
7188c2ecf20Sopenharmony_ci	COMPOSITE_FRACMUX(0, "clk_uart5_frac", "clk_uart5_src", CLK_SET_RATE_PARENT,
7198c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(48), 0,
7208c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(11), 14, GFLAGS,
7218c2ecf20Sopenharmony_ci			&px30_uart5_fracmux),
7228c2ecf20Sopenharmony_ci	GATE(SCLK_UART5, "clk_uart5", "clk_uart5_mux", CLK_SET_RATE_PARENT,
7238c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(11), 15, GFLAGS),
7248c2ecf20Sopenharmony_ci
7258c2ecf20Sopenharmony_ci	COMPOSITE(SCLK_I2C0, "clk_i2c0", mux_gpll_xin24m_p, 0,
7268c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(49), 7, 1, MFLAGS, 0, 7, DFLAGS,
7278c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(12), 0, GFLAGS),
7288c2ecf20Sopenharmony_ci	COMPOSITE(SCLK_I2C1, "clk_i2c1", mux_gpll_xin24m_p, 0,
7298c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(49), 15, 1, MFLAGS, 8, 7, DFLAGS,
7308c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(12), 1, GFLAGS),
7318c2ecf20Sopenharmony_ci	COMPOSITE(SCLK_I2C2, "clk_i2c2", mux_gpll_xin24m_p, 0,
7328c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(50), 7, 1, MFLAGS, 0, 7, DFLAGS,
7338c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(12), 2, GFLAGS),
7348c2ecf20Sopenharmony_ci	COMPOSITE(SCLK_I2C3, "clk_i2c3", mux_gpll_xin24m_p, 0,
7358c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(50), 15, 1, MFLAGS, 8, 7, DFLAGS,
7368c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(12), 3, GFLAGS),
7378c2ecf20Sopenharmony_ci	COMPOSITE(SCLK_PWM0, "clk_pwm0", mux_gpll_xin24m_p, 0,
7388c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(52), 7, 1, MFLAGS, 0, 7, DFLAGS,
7398c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(12), 5, GFLAGS),
7408c2ecf20Sopenharmony_ci	COMPOSITE(SCLK_PWM1, "clk_pwm1", mux_gpll_xin24m_p, 0,
7418c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(52), 15, 1, MFLAGS, 8, 7, DFLAGS,
7428c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(12), 6, GFLAGS),
7438c2ecf20Sopenharmony_ci	COMPOSITE(SCLK_SPI0, "clk_spi0", mux_gpll_xin24m_p, 0,
7448c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(53), 7, 1, MFLAGS, 0, 7, DFLAGS,
7458c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(12), 7, GFLAGS),
7468c2ecf20Sopenharmony_ci	COMPOSITE(SCLK_SPI1, "clk_spi1", mux_gpll_xin24m_p, 0,
7478c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(53), 15, 1, MFLAGS, 8, 7, DFLAGS,
7488c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(12), 8, GFLAGS),
7498c2ecf20Sopenharmony_ci
7508c2ecf20Sopenharmony_ci	GATE(SCLK_TIMER0, "sclk_timer0", "xin24m", 0,
7518c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(13), 0, GFLAGS),
7528c2ecf20Sopenharmony_ci	GATE(SCLK_TIMER1, "sclk_timer1", "xin24m", 0,
7538c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(13), 1, GFLAGS),
7548c2ecf20Sopenharmony_ci	GATE(SCLK_TIMER2, "sclk_timer2", "xin24m", 0,
7558c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(13), 2, GFLAGS),
7568c2ecf20Sopenharmony_ci	GATE(SCLK_TIMER3, "sclk_timer3", "xin24m", 0,
7578c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(13), 3, GFLAGS),
7588c2ecf20Sopenharmony_ci	GATE(SCLK_TIMER4, "sclk_timer4", "xin24m", 0,
7598c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(13), 4, GFLAGS),
7608c2ecf20Sopenharmony_ci	GATE(SCLK_TIMER5, "sclk_timer5", "xin24m", 0,
7618c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(13), 5, GFLAGS),
7628c2ecf20Sopenharmony_ci
7638c2ecf20Sopenharmony_ci	COMPOSITE_NOMUX(SCLK_TSADC, "clk_tsadc", "xin24m", 0,
7648c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(54), 0, 11, DFLAGS,
7658c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(12), 9, GFLAGS),
7668c2ecf20Sopenharmony_ci	COMPOSITE_NOMUX(SCLK_SARADC, "clk_saradc", "xin24m", 0,
7678c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(55), 0, 11, DFLAGS,
7688c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(12), 10, GFLAGS),
7698c2ecf20Sopenharmony_ci	COMPOSITE_NOMUX(SCLK_OTP, "clk_otp", "xin24m", 0,
7708c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(56), 0, 3, DFLAGS,
7718c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(12), 11, GFLAGS),
7728c2ecf20Sopenharmony_ci	COMPOSITE_NOMUX(SCLK_OTP_USR, "clk_otp_usr", "clk_otp", 0,
7738c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(56), 4, 2, DFLAGS,
7748c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(13), 6, GFLAGS),
7758c2ecf20Sopenharmony_ci
7768c2ecf20Sopenharmony_ci	GATE(0, "clk_cpu_boost", "xin24m", CLK_IGNORE_UNUSED,
7778c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(12), 12, GFLAGS),
7788c2ecf20Sopenharmony_ci
7798c2ecf20Sopenharmony_ci	/* PD_CRYPTO */
7808c2ecf20Sopenharmony_ci	GATE(0, "aclk_crypto_pre", "aclk_bus_pre", 0,
7818c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(8), 12, GFLAGS),
7828c2ecf20Sopenharmony_ci	GATE(0, "hclk_crypto_pre", "hclk_bus_pre", 0,
7838c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(8), 13, GFLAGS),
7848c2ecf20Sopenharmony_ci	COMPOSITE(SCLK_CRYPTO, "clk_crypto", mux_gpll_cpll_npll_p, 0,
7858c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(25), 6, 2, MFLAGS, 0, 5, DFLAGS,
7868c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(8), 14, GFLAGS),
7878c2ecf20Sopenharmony_ci	COMPOSITE(SCLK_CRYPTO_APK, "clk_crypto_apk", mux_gpll_cpll_npll_p, 0,
7888c2ecf20Sopenharmony_ci			PX30_CLKSEL_CON(25), 14, 2, MFLAGS, 8, 5, DFLAGS,
7898c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(8), 15, GFLAGS),
7908c2ecf20Sopenharmony_ci
7918c2ecf20Sopenharmony_ci	/*
7928c2ecf20Sopenharmony_ci	 * Clock-Architecture Diagram 9
7938c2ecf20Sopenharmony_ci	 */
7948c2ecf20Sopenharmony_ci
7958c2ecf20Sopenharmony_ci	/* PD_BUS_TOP */
7968c2ecf20Sopenharmony_ci	GATE(0, "pclk_top_niu", "pclk_top_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(16), 0, GFLAGS),
7978c2ecf20Sopenharmony_ci	GATE(0, "pclk_top_cru", "pclk_top_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(16), 1, GFLAGS),
7988c2ecf20Sopenharmony_ci	GATE(PCLK_OTP_PHY, "pclk_otp_phy", "pclk_top_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(16), 2, GFLAGS),
7998c2ecf20Sopenharmony_ci	GATE(0, "pclk_ddrphy", "pclk_top_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(16), 3, GFLAGS),
8008c2ecf20Sopenharmony_ci	GATE(PCLK_MIPIDSIPHY, "pclk_mipidsiphy", "pclk_top_pre", 0, PX30_CLKGATE_CON(16), 4, GFLAGS),
8018c2ecf20Sopenharmony_ci	GATE(PCLK_MIPICSIPHY, "pclk_mipicsiphy", "pclk_top_pre", 0, PX30_CLKGATE_CON(16), 5, GFLAGS),
8028c2ecf20Sopenharmony_ci	GATE(PCLK_USB_GRF, "pclk_usb_grf", "pclk_top_pre", 0, PX30_CLKGATE_CON(16), 6, GFLAGS),
8038c2ecf20Sopenharmony_ci	GATE(0, "pclk_cpu_hoost", "pclk_top_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(16), 7, GFLAGS),
8048c2ecf20Sopenharmony_ci
8058c2ecf20Sopenharmony_ci	/* PD_VI */
8068c2ecf20Sopenharmony_ci	GATE(0, "aclk_vi_niu", "aclk_vi_pre", 0, PX30_CLKGATE_CON(4), 15, GFLAGS),
8078c2ecf20Sopenharmony_ci	GATE(ACLK_CIF, "aclk_cif", "aclk_vi_pre", 0, PX30_CLKGATE_CON(5), 1, GFLAGS),
8088c2ecf20Sopenharmony_ci	GATE(ACLK_ISP, "aclk_isp", "aclk_vi_pre", 0, PX30_CLKGATE_CON(5), 3, GFLAGS),
8098c2ecf20Sopenharmony_ci	GATE(0, "hclk_vi_niu", "hclk_vi_pre", 0, PX30_CLKGATE_CON(5), 0, GFLAGS),
8108c2ecf20Sopenharmony_ci	GATE(HCLK_CIF, "hclk_cif", "hclk_vi_pre", 0, PX30_CLKGATE_CON(5), 2, GFLAGS),
8118c2ecf20Sopenharmony_ci	GATE(HCLK_ISP, "hclk_isp", "hclk_vi_pre", 0, PX30_CLKGATE_CON(5), 4, GFLAGS),
8128c2ecf20Sopenharmony_ci
8138c2ecf20Sopenharmony_ci	/* PD_VO */
8148c2ecf20Sopenharmony_ci	GATE(0, "aclk_vo_niu", "aclk_vo_pre", 0, PX30_CLKGATE_CON(3), 0, GFLAGS),
8158c2ecf20Sopenharmony_ci	GATE(ACLK_VOPB, "aclk_vopb", "aclk_vo_pre", 0, PX30_CLKGATE_CON(3), 3, GFLAGS),
8168c2ecf20Sopenharmony_ci	GATE(ACLK_RGA, "aclk_rga", "aclk_vo_pre", 0, PX30_CLKGATE_CON(3), 7, GFLAGS),
8178c2ecf20Sopenharmony_ci	GATE(ACLK_VOPL, "aclk_vopl", "aclk_vo_pre", 0, PX30_CLKGATE_CON(3), 5, GFLAGS),
8188c2ecf20Sopenharmony_ci
8198c2ecf20Sopenharmony_ci	GATE(0, "hclk_vo_niu", "hclk_vo_pre", 0, PX30_CLKGATE_CON(3), 1, GFLAGS),
8208c2ecf20Sopenharmony_ci	GATE(HCLK_VOPB, "hclk_vopb", "hclk_vo_pre", 0, PX30_CLKGATE_CON(3), 4, GFLAGS),
8218c2ecf20Sopenharmony_ci	GATE(HCLK_RGA, "hclk_rga", "hclk_vo_pre", 0, PX30_CLKGATE_CON(3), 8, GFLAGS),
8228c2ecf20Sopenharmony_ci	GATE(HCLK_VOPL, "hclk_vopl", "hclk_vo_pre", 0, PX30_CLKGATE_CON(3), 6, GFLAGS),
8238c2ecf20Sopenharmony_ci
8248c2ecf20Sopenharmony_ci	GATE(0, "pclk_vo_niu", "pclk_vo_pre", 0, PX30_CLKGATE_CON(3), 2, GFLAGS),
8258c2ecf20Sopenharmony_ci	GATE(PCLK_MIPI_DSI, "pclk_mipi_dsi", "pclk_vo_pre", 0, PX30_CLKGATE_CON(3), 9, GFLAGS),
8268c2ecf20Sopenharmony_ci
8278c2ecf20Sopenharmony_ci	/* PD_BUS */
8288c2ecf20Sopenharmony_ci	GATE(0, "aclk_bus_niu", "aclk_bus_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(13), 8, GFLAGS),
8298c2ecf20Sopenharmony_ci	GATE(0, "aclk_intmem", "aclk_bus_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(13), 11, GFLAGS),
8308c2ecf20Sopenharmony_ci	GATE(ACLK_GIC, "aclk_gic", "aclk_bus_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(13), 12, GFLAGS),
8318c2ecf20Sopenharmony_ci	GATE(ACLK_DCF, "aclk_dcf", "aclk_bus_pre", 0, PX30_CLKGATE_CON(13), 15, GFLAGS),
8328c2ecf20Sopenharmony_ci
8338c2ecf20Sopenharmony_ci	/* aclk_dmac is controlled by sgrf_soc_con1[11]. */
8348c2ecf20Sopenharmony_ci	SGRF_GATE(ACLK_DMAC, "aclk_dmac", "aclk_bus_pre"),
8358c2ecf20Sopenharmony_ci
8368c2ecf20Sopenharmony_ci	GATE(0, "hclk_bus_niu", "hclk_bus_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(13), 9, GFLAGS),
8378c2ecf20Sopenharmony_ci	GATE(0, "hclk_rom", "hclk_bus_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(13), 14, GFLAGS),
8388c2ecf20Sopenharmony_ci	GATE(HCLK_PDM, "hclk_pdm", "hclk_bus_pre", 0, PX30_CLKGATE_CON(14), 1, GFLAGS),
8398c2ecf20Sopenharmony_ci	GATE(HCLK_I2S0, "hclk_i2s0", "hclk_bus_pre", 0, PX30_CLKGATE_CON(14), 2, GFLAGS),
8408c2ecf20Sopenharmony_ci	GATE(HCLK_I2S1, "hclk_i2s1", "hclk_bus_pre", 0, PX30_CLKGATE_CON(14), 3, GFLAGS),
8418c2ecf20Sopenharmony_ci	GATE(HCLK_I2S2, "hclk_i2s2", "hclk_bus_pre", 0, PX30_CLKGATE_CON(14), 4, GFLAGS),
8428c2ecf20Sopenharmony_ci
8438c2ecf20Sopenharmony_ci	GATE(0, "pclk_bus_niu", "pclk_bus_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(13), 10, GFLAGS),
8448c2ecf20Sopenharmony_ci	GATE(PCLK_DCF, "pclk_dcf", "pclk_bus_pre", 0, PX30_CLKGATE_CON(14), 0, GFLAGS),
8458c2ecf20Sopenharmony_ci	GATE(PCLK_UART1, "pclk_uart1", "pclk_bus_pre", 0, PX30_CLKGATE_CON(14), 5, GFLAGS),
8468c2ecf20Sopenharmony_ci	GATE(PCLK_UART2, "pclk_uart2", "pclk_bus_pre", 0, PX30_CLKGATE_CON(14), 6, GFLAGS),
8478c2ecf20Sopenharmony_ci	GATE(PCLK_UART3, "pclk_uart3", "pclk_bus_pre", 0, PX30_CLKGATE_CON(14), 7, GFLAGS),
8488c2ecf20Sopenharmony_ci	GATE(PCLK_UART4, "pclk_uart4", "pclk_bus_pre", 0, PX30_CLKGATE_CON(14), 8, GFLAGS),
8498c2ecf20Sopenharmony_ci	GATE(PCLK_UART5, "pclk_uart5", "pclk_bus_pre", 0, PX30_CLKGATE_CON(14), 9, GFLAGS),
8508c2ecf20Sopenharmony_ci	GATE(PCLK_I2C0, "pclk_i2c0", "pclk_bus_pre", 0, PX30_CLKGATE_CON(14), 10, GFLAGS),
8518c2ecf20Sopenharmony_ci	GATE(PCLK_I2C1, "pclk_i2c1", "pclk_bus_pre", 0, PX30_CLKGATE_CON(14), 11, GFLAGS),
8528c2ecf20Sopenharmony_ci	GATE(PCLK_I2C2, "pclk_i2c2", "pclk_bus_pre", 0, PX30_CLKGATE_CON(14), 12, GFLAGS),
8538c2ecf20Sopenharmony_ci	GATE(PCLK_I2C3, "pclk_i2c3", "pclk_bus_pre", 0, PX30_CLKGATE_CON(14), 13, GFLAGS),
8548c2ecf20Sopenharmony_ci	GATE(PCLK_I2C4, "pclk_i2c4", "pclk_bus_pre", 0, PX30_CLKGATE_CON(14), 14, GFLAGS),
8558c2ecf20Sopenharmony_ci	GATE(PCLK_PWM0, "pclk_pwm0", "pclk_bus_pre", 0, PX30_CLKGATE_CON(14), 15, GFLAGS),
8568c2ecf20Sopenharmony_ci	GATE(PCLK_PWM1, "pclk_pwm1", "pclk_bus_pre", 0, PX30_CLKGATE_CON(15), 0, GFLAGS),
8578c2ecf20Sopenharmony_ci	GATE(PCLK_SPI0, "pclk_spi0", "pclk_bus_pre", 0, PX30_CLKGATE_CON(15), 1, GFLAGS),
8588c2ecf20Sopenharmony_ci	GATE(PCLK_SPI1, "pclk_spi1", "pclk_bus_pre", 0, PX30_CLKGATE_CON(15), 2, GFLAGS),
8598c2ecf20Sopenharmony_ci	GATE(PCLK_SARADC, "pclk_saradc", "pclk_bus_pre", 0, PX30_CLKGATE_CON(15), 3, GFLAGS),
8608c2ecf20Sopenharmony_ci	GATE(PCLK_TSADC, "pclk_tsadc", "pclk_bus_pre", 0, PX30_CLKGATE_CON(15), 4, GFLAGS),
8618c2ecf20Sopenharmony_ci	GATE(PCLK_TIMER, "pclk_timer", "pclk_bus_pre", 0, PX30_CLKGATE_CON(15), 5, GFLAGS),
8628c2ecf20Sopenharmony_ci	GATE(PCLK_OTP_NS, "pclk_otp_ns", "pclk_bus_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(15), 6, GFLAGS),
8638c2ecf20Sopenharmony_ci	GATE(PCLK_WDT_NS, "pclk_wdt_ns", "pclk_bus_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(15), 7, GFLAGS),
8648c2ecf20Sopenharmony_ci	GATE(PCLK_GPIO1, "pclk_gpio1", "pclk_bus_pre", 0, PX30_CLKGATE_CON(15), 8, GFLAGS),
8658c2ecf20Sopenharmony_ci	GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_bus_pre", 0, PX30_CLKGATE_CON(15), 9, GFLAGS),
8668c2ecf20Sopenharmony_ci	GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_bus_pre", 0, PX30_CLKGATE_CON(15), 10, GFLAGS),
8678c2ecf20Sopenharmony_ci	GATE(0, "pclk_grf", "pclk_bus_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(15), 11, GFLAGS),
8688c2ecf20Sopenharmony_ci	GATE(0, "pclk_sgrf", "pclk_bus_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(15), 12, GFLAGS),
8698c2ecf20Sopenharmony_ci
8708c2ecf20Sopenharmony_ci	/* PD_VPU */
8718c2ecf20Sopenharmony_ci	GATE(0, "hclk_vpu_niu", "hclk_vpu_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(4), 7, GFLAGS),
8728c2ecf20Sopenharmony_ci	GATE(HCLK_VPU, "hclk_vpu", "hclk_vpu_pre", 0, PX30_CLKGATE_CON(4), 6, GFLAGS),
8738c2ecf20Sopenharmony_ci	GATE(0, "aclk_vpu_niu", "aclk_vpu_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(4), 5, GFLAGS),
8748c2ecf20Sopenharmony_ci	GATE(ACLK_VPU, "aclk_vpu", "aclk_vpu_pre", 0, PX30_CLKGATE_CON(4), 4, GFLAGS),
8758c2ecf20Sopenharmony_ci
8768c2ecf20Sopenharmony_ci	/* PD_CRYPTO */
8778c2ecf20Sopenharmony_ci	GATE(0, "hclk_crypto_niu", "hclk_crypto_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(9), 3, GFLAGS),
8788c2ecf20Sopenharmony_ci	GATE(HCLK_CRYPTO, "hclk_crypto", "hclk_crypto_pre", 0, PX30_CLKGATE_CON(9), 5, GFLAGS),
8798c2ecf20Sopenharmony_ci	GATE(0, "aclk_crypto_niu", "aclk_crypto_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(9), 2, GFLAGS),
8808c2ecf20Sopenharmony_ci	GATE(ACLK_CRYPTO, "aclk_crypto", "aclk_crypto_pre", 0, PX30_CLKGATE_CON(9), 4, GFLAGS),
8818c2ecf20Sopenharmony_ci
8828c2ecf20Sopenharmony_ci	/* PD_SDCARD */
8838c2ecf20Sopenharmony_ci	GATE(0, "hclk_sdmmc_niu", "hclk_sdmmc_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(7), 0, GFLAGS),
8848c2ecf20Sopenharmony_ci	GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_sdmmc_pre", 0, PX30_CLKGATE_CON(7), 1, GFLAGS),
8858c2ecf20Sopenharmony_ci
8868c2ecf20Sopenharmony_ci	/* PD_PERI */
8878c2ecf20Sopenharmony_ci	GATE(0, "aclk_peri_niu", "aclk_peri_pre", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(5), 9, GFLAGS),
8888c2ecf20Sopenharmony_ci
8898c2ecf20Sopenharmony_ci	/* PD_MMC_NAND */
8908c2ecf20Sopenharmony_ci	GATE(HCLK_NANDC, "hclk_nandc", "hclk_mmc_nand", 0, PX30_CLKGATE_CON(5), 15, GFLAGS),
8918c2ecf20Sopenharmony_ci	GATE(0, "hclk_mmc_nand_niu", "hclk_mmc_nand", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(6), 8, GFLAGS),
8928c2ecf20Sopenharmony_ci	GATE(HCLK_SDIO, "hclk_sdio", "hclk_mmc_nand", 0, PX30_CLKGATE_CON(6), 9, GFLAGS),
8938c2ecf20Sopenharmony_ci	GATE(HCLK_EMMC, "hclk_emmc", "hclk_mmc_nand", 0, PX30_CLKGATE_CON(6), 10, GFLAGS),
8948c2ecf20Sopenharmony_ci	GATE(HCLK_SFC, "hclk_sfc", "hclk_mmc_nand", 0, PX30_CLKGATE_CON(6), 11, GFLAGS),
8958c2ecf20Sopenharmony_ci
8968c2ecf20Sopenharmony_ci	/* PD_USB */
8978c2ecf20Sopenharmony_ci	GATE(0, "hclk_usb_niu", "hclk_usb", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(7), 4, GFLAGS),
8988c2ecf20Sopenharmony_ci	GATE(HCLK_OTG, "hclk_otg", "hclk_usb", 0, PX30_CLKGATE_CON(7), 5, GFLAGS),
8998c2ecf20Sopenharmony_ci	GATE(HCLK_HOST, "hclk_host", "hclk_usb", 0, PX30_CLKGATE_CON(7), 6, GFLAGS),
9008c2ecf20Sopenharmony_ci	GATE(HCLK_HOST_ARB, "hclk_host_arb", "hclk_usb", CLK_IGNORE_UNUSED, PX30_CLKGATE_CON(7), 8, GFLAGS),
9018c2ecf20Sopenharmony_ci
9028c2ecf20Sopenharmony_ci	/* PD_GMAC */
9038c2ecf20Sopenharmony_ci	GATE(0, "aclk_gmac_niu", "aclk_gmac_pre", CLK_IGNORE_UNUSED,
9048c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(8), 0, GFLAGS),
9058c2ecf20Sopenharmony_ci	GATE(ACLK_GMAC, "aclk_gmac", "aclk_gmac_pre", 0,
9068c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(8), 2, GFLAGS),
9078c2ecf20Sopenharmony_ci	GATE(0, "pclk_gmac_niu", "pclk_gmac_pre", CLK_IGNORE_UNUSED,
9088c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(8), 1, GFLAGS),
9098c2ecf20Sopenharmony_ci	GATE(PCLK_GMAC, "pclk_gmac", "pclk_gmac_pre", 0,
9108c2ecf20Sopenharmony_ci			PX30_CLKGATE_CON(8), 3, GFLAGS),
9118c2ecf20Sopenharmony_ci};
9128c2ecf20Sopenharmony_ci
9138c2ecf20Sopenharmony_cistatic struct rockchip_clk_branch px30_clk_pmu_branches[] __initdata = {
9148c2ecf20Sopenharmony_ci	/*
9158c2ecf20Sopenharmony_ci	 * Clock-Architecture Diagram 2
9168c2ecf20Sopenharmony_ci	 */
9178c2ecf20Sopenharmony_ci
9188c2ecf20Sopenharmony_ci	COMPOSITE_FRACMUX(0, "clk_rtc32k_frac", "xin24m", CLK_IGNORE_UNUSED,
9198c2ecf20Sopenharmony_ci			PX30_PMU_CLKSEL_CON(1), 0,
9208c2ecf20Sopenharmony_ci			PX30_PMU_CLKGATE_CON(0), 13, GFLAGS,
9218c2ecf20Sopenharmony_ci			&px30_rtc32k_pmu_fracmux),
9228c2ecf20Sopenharmony_ci
9238c2ecf20Sopenharmony_ci	COMPOSITE_NOMUX(XIN24M_DIV, "xin24m_div", "xin24m", CLK_IGNORE_UNUSED,
9248c2ecf20Sopenharmony_ci			PX30_PMU_CLKSEL_CON(0), 8, 5, DFLAGS,
9258c2ecf20Sopenharmony_ci			PX30_PMU_CLKGATE_CON(0), 12, GFLAGS),
9268c2ecf20Sopenharmony_ci
9278c2ecf20Sopenharmony_ci	COMPOSITE_NOMUX(0, "clk_wifi_pmu_src", "gpll", 0,
9288c2ecf20Sopenharmony_ci			PX30_PMU_CLKSEL_CON(2), 8, 6, DFLAGS,
9298c2ecf20Sopenharmony_ci			PX30_PMU_CLKGATE_CON(0), 14, GFLAGS),
9308c2ecf20Sopenharmony_ci	COMPOSITE_NODIV(SCLK_WIFI_PMU, "clk_wifi_pmu", mux_wifi_pmu_p, CLK_SET_RATE_PARENT,
9318c2ecf20Sopenharmony_ci			PX30_PMU_CLKSEL_CON(2), 15, 1, MFLAGS,
9328c2ecf20Sopenharmony_ci			PX30_PMU_CLKGATE_CON(0), 15, GFLAGS),
9338c2ecf20Sopenharmony_ci
9348c2ecf20Sopenharmony_ci	COMPOSITE(0, "clk_uart0_pmu_src", mux_uart_src_p, 0,
9358c2ecf20Sopenharmony_ci			PX30_PMU_CLKSEL_CON(3), 14, 2, MFLAGS, 0, 5, DFLAGS,
9368c2ecf20Sopenharmony_ci			PX30_PMU_CLKGATE_CON(1), 0, GFLAGS),
9378c2ecf20Sopenharmony_ci	COMPOSITE_NOMUX_HALFDIV(0, "clk_uart0_np5", "clk_uart0_pmu_src", 0,
9388c2ecf20Sopenharmony_ci			PX30_PMU_CLKSEL_CON(4), 0, 5, DFLAGS,
9398c2ecf20Sopenharmony_ci			PX30_PMU_CLKGATE_CON(1), 1, GFLAGS),
9408c2ecf20Sopenharmony_ci	COMPOSITE_FRACMUX(0, "clk_uart0_frac", "clk_uart0_pmu_src", CLK_SET_RATE_PARENT,
9418c2ecf20Sopenharmony_ci			PX30_PMU_CLKSEL_CON(5), 0,
9428c2ecf20Sopenharmony_ci			PX30_PMU_CLKGATE_CON(1), 2, GFLAGS,
9438c2ecf20Sopenharmony_ci			&px30_uart0_pmu_fracmux),
9448c2ecf20Sopenharmony_ci	GATE(SCLK_UART0_PMU, "clk_uart0_pmu", "clk_uart0_pmu_mux", CLK_SET_RATE_PARENT,
9458c2ecf20Sopenharmony_ci			PX30_PMU_CLKGATE_CON(1), 3, GFLAGS),
9468c2ecf20Sopenharmony_ci
9478c2ecf20Sopenharmony_ci	GATE(SCLK_PVTM_PMU, "clk_pvtm_pmu", "xin24m", 0,
9488c2ecf20Sopenharmony_ci			PX30_PMU_CLKGATE_CON(1), 4, GFLAGS),
9498c2ecf20Sopenharmony_ci
9508c2ecf20Sopenharmony_ci	COMPOSITE_NOMUX(PCLK_PMU_PRE, "pclk_pmu_pre", "gpll", 0,
9518c2ecf20Sopenharmony_ci			PX30_PMU_CLKSEL_CON(0), 0, 5, DFLAGS,
9528c2ecf20Sopenharmony_ci			PX30_PMU_CLKGATE_CON(0), 0, GFLAGS),
9538c2ecf20Sopenharmony_ci
9548c2ecf20Sopenharmony_ci	COMPOSITE_NOMUX(SCLK_REF24M_PMU, "clk_ref24m_pmu", "gpll", 0,
9558c2ecf20Sopenharmony_ci			PX30_PMU_CLKSEL_CON(2), 0, 6, DFLAGS,
9568c2ecf20Sopenharmony_ci			PX30_PMU_CLKGATE_CON(1), 8, GFLAGS),
9578c2ecf20Sopenharmony_ci	COMPOSITE_NODIV(SCLK_USBPHY_REF, "clk_usbphy_ref", mux_usbphy_ref_p, CLK_SET_RATE_PARENT,
9588c2ecf20Sopenharmony_ci			PX30_PMU_CLKSEL_CON(2), 6, 1, MFLAGS,
9598c2ecf20Sopenharmony_ci			PX30_PMU_CLKGATE_CON(1), 9, GFLAGS),
9608c2ecf20Sopenharmony_ci	COMPOSITE_NODIV(SCLK_MIPIDSIPHY_REF, "clk_mipidsiphy_ref", mux_mipidsiphy_ref_p, CLK_SET_RATE_PARENT,
9618c2ecf20Sopenharmony_ci			PX30_PMU_CLKSEL_CON(2), 7, 1, MFLAGS,
9628c2ecf20Sopenharmony_ci			PX30_PMU_CLKGATE_CON(1), 10, GFLAGS),
9638c2ecf20Sopenharmony_ci
9648c2ecf20Sopenharmony_ci	/*
9658c2ecf20Sopenharmony_ci	 * Clock-Architecture Diagram 9
9668c2ecf20Sopenharmony_ci	 */
9678c2ecf20Sopenharmony_ci
9688c2ecf20Sopenharmony_ci	/* PD_PMU */
9698c2ecf20Sopenharmony_ci	GATE(0, "pclk_pmu_niu", "pclk_pmu_pre", CLK_IGNORE_UNUSED, PX30_PMU_CLKGATE_CON(0), 1, GFLAGS),
9708c2ecf20Sopenharmony_ci	GATE(0, "pclk_pmu_sgrf", "pclk_pmu_pre", CLK_IGNORE_UNUSED, PX30_PMU_CLKGATE_CON(0), 2, GFLAGS),
9718c2ecf20Sopenharmony_ci	GATE(0, "pclk_pmu_grf", "pclk_pmu_pre", CLK_IGNORE_UNUSED, PX30_PMU_CLKGATE_CON(0), 3, GFLAGS),
9728c2ecf20Sopenharmony_ci	GATE(0, "pclk_pmu", "pclk_pmu_pre", CLK_IGNORE_UNUSED, PX30_PMU_CLKGATE_CON(0), 4, GFLAGS),
9738c2ecf20Sopenharmony_ci	GATE(0, "pclk_pmu_mem", "pclk_pmu_pre", CLK_IGNORE_UNUSED, PX30_PMU_CLKGATE_CON(0), 5, GFLAGS),
9748c2ecf20Sopenharmony_ci	GATE(PCLK_GPIO0_PMU, "pclk_gpio0_pmu", "pclk_pmu_pre", 0, PX30_PMU_CLKGATE_CON(0), 6, GFLAGS),
9758c2ecf20Sopenharmony_ci	GATE(PCLK_UART0_PMU, "pclk_uart0_pmu", "pclk_pmu_pre", 0, PX30_PMU_CLKGATE_CON(0), 7, GFLAGS),
9768c2ecf20Sopenharmony_ci	GATE(0, "pclk_cru_pmu", "pclk_pmu_pre", CLK_IGNORE_UNUSED, PX30_PMU_CLKGATE_CON(0), 8, GFLAGS),
9778c2ecf20Sopenharmony_ci};
9788c2ecf20Sopenharmony_ci
9798c2ecf20Sopenharmony_cistatic const char *const px30_cru_critical_clocks[] __initconst = {
9808c2ecf20Sopenharmony_ci	"aclk_bus_pre",
9818c2ecf20Sopenharmony_ci	"pclk_bus_pre",
9828c2ecf20Sopenharmony_ci	"hclk_bus_pre",
9838c2ecf20Sopenharmony_ci	"aclk_peri_pre",
9848c2ecf20Sopenharmony_ci	"hclk_peri_pre",
9858c2ecf20Sopenharmony_ci	"aclk_gpu_niu",
9868c2ecf20Sopenharmony_ci	"pclk_top_pre",
9878c2ecf20Sopenharmony_ci	"pclk_pmu_pre",
9888c2ecf20Sopenharmony_ci	"hclk_usb_niu",
9898c2ecf20Sopenharmony_ci	"pclk_vo_niu",
9908c2ecf20Sopenharmony_ci	"aclk_vo_niu",
9918c2ecf20Sopenharmony_ci	"hclk_vo_niu",
9928c2ecf20Sopenharmony_ci	"aclk_vi_niu",
9938c2ecf20Sopenharmony_ci	"hclk_vi_niu",
9948c2ecf20Sopenharmony_ci	"pll_npll",
9958c2ecf20Sopenharmony_ci	"usb480m",
9968c2ecf20Sopenharmony_ci	"clk_uart2",
9978c2ecf20Sopenharmony_ci	"pclk_uart2",
9988c2ecf20Sopenharmony_ci	"pclk_usb_grf",
9998c2ecf20Sopenharmony_ci};
10008c2ecf20Sopenharmony_ci
10018c2ecf20Sopenharmony_cistatic void __init px30_clk_init(struct device_node *np)
10028c2ecf20Sopenharmony_ci{
10038c2ecf20Sopenharmony_ci	struct rockchip_clk_provider *ctx;
10048c2ecf20Sopenharmony_ci	void __iomem *reg_base;
10058c2ecf20Sopenharmony_ci
10068c2ecf20Sopenharmony_ci	reg_base = of_iomap(np, 0);
10078c2ecf20Sopenharmony_ci	if (!reg_base) {
10088c2ecf20Sopenharmony_ci		pr_err("%s: could not map cru region\n", __func__);
10098c2ecf20Sopenharmony_ci		return;
10108c2ecf20Sopenharmony_ci	}
10118c2ecf20Sopenharmony_ci
10128c2ecf20Sopenharmony_ci	ctx = rockchip_clk_init(np, reg_base, CLK_NR_CLKS);
10138c2ecf20Sopenharmony_ci	if (IS_ERR(ctx)) {
10148c2ecf20Sopenharmony_ci		pr_err("%s: rockchip clk init failed\n", __func__);
10158c2ecf20Sopenharmony_ci		iounmap(reg_base);
10168c2ecf20Sopenharmony_ci		return;
10178c2ecf20Sopenharmony_ci	}
10188c2ecf20Sopenharmony_ci
10198c2ecf20Sopenharmony_ci	rockchip_clk_register_plls(ctx, px30_pll_clks,
10208c2ecf20Sopenharmony_ci				   ARRAY_SIZE(px30_pll_clks),
10218c2ecf20Sopenharmony_ci				   PX30_GRF_SOC_STATUS0);
10228c2ecf20Sopenharmony_ci	rockchip_clk_register_branches(ctx, px30_clk_branches,
10238c2ecf20Sopenharmony_ci				       ARRAY_SIZE(px30_clk_branches));
10248c2ecf20Sopenharmony_ci
10258c2ecf20Sopenharmony_ci	rockchip_clk_register_armclk(ctx, ARMCLK, "armclk",
10268c2ecf20Sopenharmony_ci				     mux_armclk_p, ARRAY_SIZE(mux_armclk_p),
10278c2ecf20Sopenharmony_ci				     &px30_cpuclk_data, px30_cpuclk_rates,
10288c2ecf20Sopenharmony_ci				     ARRAY_SIZE(px30_cpuclk_rates));
10298c2ecf20Sopenharmony_ci
10308c2ecf20Sopenharmony_ci	rockchip_clk_protect_critical(px30_cru_critical_clocks,
10318c2ecf20Sopenharmony_ci				      ARRAY_SIZE(px30_cru_critical_clocks));
10328c2ecf20Sopenharmony_ci
10338c2ecf20Sopenharmony_ci	rockchip_register_softrst(np, 12, reg_base + PX30_SOFTRST_CON(0),
10348c2ecf20Sopenharmony_ci				  ROCKCHIP_SOFTRST_HIWORD_MASK);
10358c2ecf20Sopenharmony_ci
10368c2ecf20Sopenharmony_ci	rockchip_register_restart_notifier(ctx, PX30_GLB_SRST_FST, NULL);
10378c2ecf20Sopenharmony_ci
10388c2ecf20Sopenharmony_ci	rockchip_clk_of_add_provider(np, ctx);
10398c2ecf20Sopenharmony_ci}
10408c2ecf20Sopenharmony_ciCLK_OF_DECLARE(px30_cru, "rockchip,px30-cru", px30_clk_init);
10418c2ecf20Sopenharmony_ci
10428c2ecf20Sopenharmony_cistatic void __init px30_pmu_clk_init(struct device_node *np)
10438c2ecf20Sopenharmony_ci{
10448c2ecf20Sopenharmony_ci	struct rockchip_clk_provider *ctx;
10458c2ecf20Sopenharmony_ci	void __iomem *reg_base;
10468c2ecf20Sopenharmony_ci
10478c2ecf20Sopenharmony_ci	reg_base = of_iomap(np, 0);
10488c2ecf20Sopenharmony_ci	if (!reg_base) {
10498c2ecf20Sopenharmony_ci		pr_err("%s: could not map cru pmu region\n", __func__);
10508c2ecf20Sopenharmony_ci		return;
10518c2ecf20Sopenharmony_ci	}
10528c2ecf20Sopenharmony_ci
10538c2ecf20Sopenharmony_ci	ctx = rockchip_clk_init(np, reg_base, CLKPMU_NR_CLKS);
10548c2ecf20Sopenharmony_ci	if (IS_ERR(ctx)) {
10558c2ecf20Sopenharmony_ci		pr_err("%s: rockchip pmu clk init failed\n", __func__);
10568c2ecf20Sopenharmony_ci		return;
10578c2ecf20Sopenharmony_ci	}
10588c2ecf20Sopenharmony_ci
10598c2ecf20Sopenharmony_ci	rockchip_clk_register_plls(ctx, px30_pmu_pll_clks,
10608c2ecf20Sopenharmony_ci				   ARRAY_SIZE(px30_pmu_pll_clks), PX30_GRF_SOC_STATUS0);
10618c2ecf20Sopenharmony_ci
10628c2ecf20Sopenharmony_ci	rockchip_clk_register_branches(ctx, px30_clk_pmu_branches,
10638c2ecf20Sopenharmony_ci				       ARRAY_SIZE(px30_clk_pmu_branches));
10648c2ecf20Sopenharmony_ci
10658c2ecf20Sopenharmony_ci	rockchip_clk_of_add_provider(np, ctx);
10668c2ecf20Sopenharmony_ci}
10678c2ecf20Sopenharmony_ciCLK_OF_DECLARE(px30_cru_pmu, "rockchip,px30-pmucru", px30_pmu_clk_init);
1068