18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Renesas Clock Pulse Generator / Module Standby and Software Reset 48c2ecf20Sopenharmony_ci * 58c2ecf20Sopenharmony_ci * Copyright (C) 2015 Glider bvba 68c2ecf20Sopenharmony_ci * 78c2ecf20Sopenharmony_ci * Based on clk-mstp.c, clk-rcar-gen2.c, and clk-rcar-gen3.c 88c2ecf20Sopenharmony_ci * 98c2ecf20Sopenharmony_ci * Copyright (C) 2013 Ideas On Board SPRL 108c2ecf20Sopenharmony_ci * Copyright (C) 2015 Renesas Electronics Corp. 118c2ecf20Sopenharmony_ci */ 128c2ecf20Sopenharmony_ci 138c2ecf20Sopenharmony_ci#include <linux/clk.h> 148c2ecf20Sopenharmony_ci#include <linux/clk-provider.h> 158c2ecf20Sopenharmony_ci#include <linux/clk/renesas.h> 168c2ecf20Sopenharmony_ci#include <linux/delay.h> 178c2ecf20Sopenharmony_ci#include <linux/device.h> 188c2ecf20Sopenharmony_ci#include <linux/init.h> 198c2ecf20Sopenharmony_ci#include <linux/io.h> 208c2ecf20Sopenharmony_ci#include <linux/mod_devicetable.h> 218c2ecf20Sopenharmony_ci#include <linux/module.h> 228c2ecf20Sopenharmony_ci#include <linux/of_address.h> 238c2ecf20Sopenharmony_ci#include <linux/of_device.h> 248c2ecf20Sopenharmony_ci#include <linux/platform_device.h> 258c2ecf20Sopenharmony_ci#include <linux/pm_clock.h> 268c2ecf20Sopenharmony_ci#include <linux/pm_domain.h> 278c2ecf20Sopenharmony_ci#include <linux/psci.h> 288c2ecf20Sopenharmony_ci#include <linux/reset-controller.h> 298c2ecf20Sopenharmony_ci#include <linux/slab.h> 308c2ecf20Sopenharmony_ci 318c2ecf20Sopenharmony_ci#include <dt-bindings/clock/renesas-cpg-mssr.h> 328c2ecf20Sopenharmony_ci 338c2ecf20Sopenharmony_ci#include "renesas-cpg-mssr.h" 348c2ecf20Sopenharmony_ci#include "clk-div6.h" 358c2ecf20Sopenharmony_ci 368c2ecf20Sopenharmony_ci#ifdef DEBUG 378c2ecf20Sopenharmony_ci#define WARN_DEBUG(x) WARN_ON(x) 388c2ecf20Sopenharmony_ci#else 398c2ecf20Sopenharmony_ci#define WARN_DEBUG(x) do { } while (0) 408c2ecf20Sopenharmony_ci#endif 418c2ecf20Sopenharmony_ci 428c2ecf20Sopenharmony_ci 438c2ecf20Sopenharmony_ci/* 448c2ecf20Sopenharmony_ci * Module Standby and Software Reset register offets. 458c2ecf20Sopenharmony_ci * 468c2ecf20Sopenharmony_ci * If the registers exist, these are valid for SH-Mobile, R-Mobile, 478c2ecf20Sopenharmony_ci * R-Car Gen2, R-Car Gen3, and RZ/G1. 488c2ecf20Sopenharmony_ci * These are NOT valid for R-Car Gen1 and RZ/A1! 498c2ecf20Sopenharmony_ci */ 508c2ecf20Sopenharmony_ci 518c2ecf20Sopenharmony_ci/* 528c2ecf20Sopenharmony_ci * Module Stop Status Register offsets 538c2ecf20Sopenharmony_ci */ 548c2ecf20Sopenharmony_ci 558c2ecf20Sopenharmony_cistatic const u16 mstpsr[] = { 568c2ecf20Sopenharmony_ci 0x030, 0x038, 0x040, 0x048, 0x04C, 0x03C, 0x1C0, 0x1C4, 578c2ecf20Sopenharmony_ci 0x9A0, 0x9A4, 0x9A8, 0x9AC, 588c2ecf20Sopenharmony_ci}; 598c2ecf20Sopenharmony_ci 608c2ecf20Sopenharmony_cistatic const u16 mstpsr_for_v3u[] = { 618c2ecf20Sopenharmony_ci 0x2E00, 0x2E04, 0x2E08, 0x2E0C, 0x2E10, 0x2E14, 0x2E18, 0x2E1C, 628c2ecf20Sopenharmony_ci 0x2E20, 0x2E24, 0x2E28, 0x2E2C, 0x2E30, 0x2E34, 0x2E38, 638c2ecf20Sopenharmony_ci}; 648c2ecf20Sopenharmony_ci 658c2ecf20Sopenharmony_ci/* 668c2ecf20Sopenharmony_ci * System Module Stop Control Register offsets 678c2ecf20Sopenharmony_ci */ 688c2ecf20Sopenharmony_ci 698c2ecf20Sopenharmony_cistatic const u16 smstpcr[] = { 708c2ecf20Sopenharmony_ci 0x130, 0x134, 0x138, 0x13C, 0x140, 0x144, 0x148, 0x14C, 718c2ecf20Sopenharmony_ci 0x990, 0x994, 0x998, 0x99C, 728c2ecf20Sopenharmony_ci}; 738c2ecf20Sopenharmony_ci 748c2ecf20Sopenharmony_cistatic const u16 mstpcr_for_v3u[] = { 758c2ecf20Sopenharmony_ci 0x2D00, 0x2D04, 0x2D08, 0x2D0C, 0x2D10, 0x2D14, 0x2D18, 0x2D1C, 768c2ecf20Sopenharmony_ci 0x2D20, 0x2D24, 0x2D28, 0x2D2C, 0x2D30, 0x2D34, 0x2D38, 778c2ecf20Sopenharmony_ci}; 788c2ecf20Sopenharmony_ci 798c2ecf20Sopenharmony_ci/* 808c2ecf20Sopenharmony_ci * Standby Control Register offsets (RZ/A) 818c2ecf20Sopenharmony_ci * Base address is FRQCR register 828c2ecf20Sopenharmony_ci */ 838c2ecf20Sopenharmony_ci 848c2ecf20Sopenharmony_cistatic const u16 stbcr[] = { 858c2ecf20Sopenharmony_ci 0xFFFF/*dummy*/, 0x010, 0x014, 0x410, 0x414, 0x418, 0x41C, 0x420, 868c2ecf20Sopenharmony_ci 0x424, 0x428, 0x42C, 878c2ecf20Sopenharmony_ci}; 888c2ecf20Sopenharmony_ci 898c2ecf20Sopenharmony_ci/* 908c2ecf20Sopenharmony_ci * Software Reset Register offsets 918c2ecf20Sopenharmony_ci */ 928c2ecf20Sopenharmony_ci 938c2ecf20Sopenharmony_cistatic const u16 srcr[] = { 948c2ecf20Sopenharmony_ci 0x0A0, 0x0A8, 0x0B0, 0x0B8, 0x0BC, 0x0C4, 0x1C8, 0x1CC, 958c2ecf20Sopenharmony_ci 0x920, 0x924, 0x928, 0x92C, 968c2ecf20Sopenharmony_ci}; 978c2ecf20Sopenharmony_ci 988c2ecf20Sopenharmony_cistatic const u16 srcr_for_v3u[] = { 998c2ecf20Sopenharmony_ci 0x2C00, 0x2C04, 0x2C08, 0x2C0C, 0x2C10, 0x2C14, 0x2C18, 0x2C1C, 1008c2ecf20Sopenharmony_ci 0x2C20, 0x2C24, 0x2C28, 0x2C2C, 0x2C30, 0x2C34, 0x2C38, 1018c2ecf20Sopenharmony_ci}; 1028c2ecf20Sopenharmony_ci 1038c2ecf20Sopenharmony_ci/* Realtime Module Stop Control Register offsets */ 1048c2ecf20Sopenharmony_ci#define RMSTPCR(i) (smstpcr[i] - 0x20) 1058c2ecf20Sopenharmony_ci 1068c2ecf20Sopenharmony_ci/* Modem Module Stop Control Register offsets (r8a73a4) */ 1078c2ecf20Sopenharmony_ci#define MMSTPCR(i) (smstpcr[i] + 0x20) 1088c2ecf20Sopenharmony_ci 1098c2ecf20Sopenharmony_ci/* Software Reset Clearing Register offsets */ 1108c2ecf20Sopenharmony_ci 1118c2ecf20Sopenharmony_cistatic const u16 srstclr[] = { 1128c2ecf20Sopenharmony_ci 0x940, 0x944, 0x948, 0x94C, 0x950, 0x954, 0x958, 0x95C, 1138c2ecf20Sopenharmony_ci 0x960, 0x964, 0x968, 0x96C, 1148c2ecf20Sopenharmony_ci}; 1158c2ecf20Sopenharmony_ci 1168c2ecf20Sopenharmony_cistatic const u16 srstclr_for_v3u[] = { 1178c2ecf20Sopenharmony_ci 0x2C80, 0x2C84, 0x2C88, 0x2C8C, 0x2C90, 0x2C94, 0x2C98, 0x2C9C, 1188c2ecf20Sopenharmony_ci 0x2CA0, 0x2CA4, 0x2CA8, 0x2CAC, 0x2CB0, 0x2CB4, 0x2CB8, 1198c2ecf20Sopenharmony_ci}; 1208c2ecf20Sopenharmony_ci 1218c2ecf20Sopenharmony_ci/** 1228c2ecf20Sopenharmony_ci * Clock Pulse Generator / Module Standby and Software Reset Private Data 1238c2ecf20Sopenharmony_ci * 1248c2ecf20Sopenharmony_ci * @rcdev: Optional reset controller entity 1258c2ecf20Sopenharmony_ci * @dev: CPG/MSSR device 1268c2ecf20Sopenharmony_ci * @base: CPG/MSSR register block base address 1278c2ecf20Sopenharmony_ci * @reg_layout: CPG/MSSR register layout 1288c2ecf20Sopenharmony_ci * @rmw_lock: protects RMW register accesses 1298c2ecf20Sopenharmony_ci * @np: Device node in DT for this CPG/MSSR module 1308c2ecf20Sopenharmony_ci * @num_core_clks: Number of Core Clocks in clks[] 1318c2ecf20Sopenharmony_ci * @num_mod_clks: Number of Module Clocks in clks[] 1328c2ecf20Sopenharmony_ci * @last_dt_core_clk: ID of the last Core Clock exported to DT 1338c2ecf20Sopenharmony_ci * @notifiers: Notifier chain to save/restore clock state for system resume 1348c2ecf20Sopenharmony_ci * @status_regs: Pointer to status registers array 1358c2ecf20Sopenharmony_ci * @control_regs: Pointer to control registers array 1368c2ecf20Sopenharmony_ci * @reset_regs: Pointer to reset registers array 1378c2ecf20Sopenharmony_ci * @reset_clear_regs: Pointer to reset clearing registers array 1388c2ecf20Sopenharmony_ci * @smstpcr_saved[].mask: Mask of SMSTPCR[] bits under our control 1398c2ecf20Sopenharmony_ci * @smstpcr_saved[].val: Saved values of SMSTPCR[] 1408c2ecf20Sopenharmony_ci * @clks: Array containing all Core and Module Clocks 1418c2ecf20Sopenharmony_ci */ 1428c2ecf20Sopenharmony_cistruct cpg_mssr_priv { 1438c2ecf20Sopenharmony_ci#ifdef CONFIG_RESET_CONTROLLER 1448c2ecf20Sopenharmony_ci struct reset_controller_dev rcdev; 1458c2ecf20Sopenharmony_ci#endif 1468c2ecf20Sopenharmony_ci struct device *dev; 1478c2ecf20Sopenharmony_ci void __iomem *base; 1488c2ecf20Sopenharmony_ci enum clk_reg_layout reg_layout; 1498c2ecf20Sopenharmony_ci spinlock_t rmw_lock; 1508c2ecf20Sopenharmony_ci struct device_node *np; 1518c2ecf20Sopenharmony_ci 1528c2ecf20Sopenharmony_ci unsigned int num_core_clks; 1538c2ecf20Sopenharmony_ci unsigned int num_mod_clks; 1548c2ecf20Sopenharmony_ci unsigned int last_dt_core_clk; 1558c2ecf20Sopenharmony_ci 1568c2ecf20Sopenharmony_ci struct raw_notifier_head notifiers; 1578c2ecf20Sopenharmony_ci const u16 *status_regs; 1588c2ecf20Sopenharmony_ci const u16 *control_regs; 1598c2ecf20Sopenharmony_ci const u16 *reset_regs; 1608c2ecf20Sopenharmony_ci const u16 *reset_clear_regs; 1618c2ecf20Sopenharmony_ci struct { 1628c2ecf20Sopenharmony_ci u32 mask; 1638c2ecf20Sopenharmony_ci u32 val; 1648c2ecf20Sopenharmony_ci } smstpcr_saved[ARRAY_SIZE(mstpsr_for_v3u)]; 1658c2ecf20Sopenharmony_ci 1668c2ecf20Sopenharmony_ci struct clk *clks[]; 1678c2ecf20Sopenharmony_ci}; 1688c2ecf20Sopenharmony_ci 1698c2ecf20Sopenharmony_cistatic struct cpg_mssr_priv *cpg_mssr_priv; 1708c2ecf20Sopenharmony_ci 1718c2ecf20Sopenharmony_ci/** 1728c2ecf20Sopenharmony_ci * struct mstp_clock - MSTP gating clock 1738c2ecf20Sopenharmony_ci * @hw: handle between common and hardware-specific interfaces 1748c2ecf20Sopenharmony_ci * @index: MSTP clock number 1758c2ecf20Sopenharmony_ci * @priv: CPG/MSSR private data 1768c2ecf20Sopenharmony_ci */ 1778c2ecf20Sopenharmony_cistruct mstp_clock { 1788c2ecf20Sopenharmony_ci struct clk_hw hw; 1798c2ecf20Sopenharmony_ci u32 index; 1808c2ecf20Sopenharmony_ci struct cpg_mssr_priv *priv; 1818c2ecf20Sopenharmony_ci}; 1828c2ecf20Sopenharmony_ci 1838c2ecf20Sopenharmony_ci#define to_mstp_clock(_hw) container_of(_hw, struct mstp_clock, hw) 1848c2ecf20Sopenharmony_ci 1858c2ecf20Sopenharmony_cistatic int cpg_mstp_clock_endisable(struct clk_hw *hw, bool enable) 1868c2ecf20Sopenharmony_ci{ 1878c2ecf20Sopenharmony_ci struct mstp_clock *clock = to_mstp_clock(hw); 1888c2ecf20Sopenharmony_ci struct cpg_mssr_priv *priv = clock->priv; 1898c2ecf20Sopenharmony_ci unsigned int reg = clock->index / 32; 1908c2ecf20Sopenharmony_ci unsigned int bit = clock->index % 32; 1918c2ecf20Sopenharmony_ci struct device *dev = priv->dev; 1928c2ecf20Sopenharmony_ci u32 bitmask = BIT(bit); 1938c2ecf20Sopenharmony_ci unsigned long flags; 1948c2ecf20Sopenharmony_ci unsigned int i; 1958c2ecf20Sopenharmony_ci u32 value; 1968c2ecf20Sopenharmony_ci 1978c2ecf20Sopenharmony_ci dev_dbg(dev, "MSTP %u%02u/%pC %s\n", reg, bit, hw->clk, 1988c2ecf20Sopenharmony_ci enable ? "ON" : "OFF"); 1998c2ecf20Sopenharmony_ci spin_lock_irqsave(&priv->rmw_lock, flags); 2008c2ecf20Sopenharmony_ci 2018c2ecf20Sopenharmony_ci if (priv->reg_layout == CLK_REG_LAYOUT_RZ_A) { 2028c2ecf20Sopenharmony_ci value = readb(priv->base + priv->control_regs[reg]); 2038c2ecf20Sopenharmony_ci if (enable) 2048c2ecf20Sopenharmony_ci value &= ~bitmask; 2058c2ecf20Sopenharmony_ci else 2068c2ecf20Sopenharmony_ci value |= bitmask; 2078c2ecf20Sopenharmony_ci writeb(value, priv->base + priv->control_regs[reg]); 2088c2ecf20Sopenharmony_ci 2098c2ecf20Sopenharmony_ci /* dummy read to ensure write has completed */ 2108c2ecf20Sopenharmony_ci readb(priv->base + priv->control_regs[reg]); 2118c2ecf20Sopenharmony_ci barrier_data(priv->base + priv->control_regs[reg]); 2128c2ecf20Sopenharmony_ci } else { 2138c2ecf20Sopenharmony_ci value = readl(priv->base + priv->control_regs[reg]); 2148c2ecf20Sopenharmony_ci if (enable) 2158c2ecf20Sopenharmony_ci value &= ~bitmask; 2168c2ecf20Sopenharmony_ci else 2178c2ecf20Sopenharmony_ci value |= bitmask; 2188c2ecf20Sopenharmony_ci writel(value, priv->base + priv->control_regs[reg]); 2198c2ecf20Sopenharmony_ci } 2208c2ecf20Sopenharmony_ci 2218c2ecf20Sopenharmony_ci spin_unlock_irqrestore(&priv->rmw_lock, flags); 2228c2ecf20Sopenharmony_ci 2238c2ecf20Sopenharmony_ci if (!enable || priv->reg_layout == CLK_REG_LAYOUT_RZ_A) 2248c2ecf20Sopenharmony_ci return 0; 2258c2ecf20Sopenharmony_ci 2268c2ecf20Sopenharmony_ci for (i = 1000; i > 0; --i) { 2278c2ecf20Sopenharmony_ci if (!(readl(priv->base + priv->status_regs[reg]) & bitmask)) 2288c2ecf20Sopenharmony_ci break; 2298c2ecf20Sopenharmony_ci cpu_relax(); 2308c2ecf20Sopenharmony_ci } 2318c2ecf20Sopenharmony_ci 2328c2ecf20Sopenharmony_ci if (!i) { 2338c2ecf20Sopenharmony_ci dev_err(dev, "Failed to enable SMSTP %p[%d]\n", 2348c2ecf20Sopenharmony_ci priv->base + priv->control_regs[reg], bit); 2358c2ecf20Sopenharmony_ci return -ETIMEDOUT; 2368c2ecf20Sopenharmony_ci } 2378c2ecf20Sopenharmony_ci 2388c2ecf20Sopenharmony_ci return 0; 2398c2ecf20Sopenharmony_ci} 2408c2ecf20Sopenharmony_ci 2418c2ecf20Sopenharmony_cistatic int cpg_mstp_clock_enable(struct clk_hw *hw) 2428c2ecf20Sopenharmony_ci{ 2438c2ecf20Sopenharmony_ci return cpg_mstp_clock_endisable(hw, true); 2448c2ecf20Sopenharmony_ci} 2458c2ecf20Sopenharmony_ci 2468c2ecf20Sopenharmony_cistatic void cpg_mstp_clock_disable(struct clk_hw *hw) 2478c2ecf20Sopenharmony_ci{ 2488c2ecf20Sopenharmony_ci cpg_mstp_clock_endisable(hw, false); 2498c2ecf20Sopenharmony_ci} 2508c2ecf20Sopenharmony_ci 2518c2ecf20Sopenharmony_cistatic int cpg_mstp_clock_is_enabled(struct clk_hw *hw) 2528c2ecf20Sopenharmony_ci{ 2538c2ecf20Sopenharmony_ci struct mstp_clock *clock = to_mstp_clock(hw); 2548c2ecf20Sopenharmony_ci struct cpg_mssr_priv *priv = clock->priv; 2558c2ecf20Sopenharmony_ci u32 value; 2568c2ecf20Sopenharmony_ci 2578c2ecf20Sopenharmony_ci if (priv->reg_layout == CLK_REG_LAYOUT_RZ_A) 2588c2ecf20Sopenharmony_ci value = readb(priv->base + priv->control_regs[clock->index / 32]); 2598c2ecf20Sopenharmony_ci else 2608c2ecf20Sopenharmony_ci value = readl(priv->base + priv->status_regs[clock->index / 32]); 2618c2ecf20Sopenharmony_ci 2628c2ecf20Sopenharmony_ci return !(value & BIT(clock->index % 32)); 2638c2ecf20Sopenharmony_ci} 2648c2ecf20Sopenharmony_ci 2658c2ecf20Sopenharmony_cistatic const struct clk_ops cpg_mstp_clock_ops = { 2668c2ecf20Sopenharmony_ci .enable = cpg_mstp_clock_enable, 2678c2ecf20Sopenharmony_ci .disable = cpg_mstp_clock_disable, 2688c2ecf20Sopenharmony_ci .is_enabled = cpg_mstp_clock_is_enabled, 2698c2ecf20Sopenharmony_ci}; 2708c2ecf20Sopenharmony_ci 2718c2ecf20Sopenharmony_cistatic 2728c2ecf20Sopenharmony_cistruct clk *cpg_mssr_clk_src_twocell_get(struct of_phandle_args *clkspec, 2738c2ecf20Sopenharmony_ci void *data) 2748c2ecf20Sopenharmony_ci{ 2758c2ecf20Sopenharmony_ci unsigned int clkidx = clkspec->args[1]; 2768c2ecf20Sopenharmony_ci struct cpg_mssr_priv *priv = data; 2778c2ecf20Sopenharmony_ci struct device *dev = priv->dev; 2788c2ecf20Sopenharmony_ci unsigned int idx; 2798c2ecf20Sopenharmony_ci const char *type; 2808c2ecf20Sopenharmony_ci struct clk *clk; 2818c2ecf20Sopenharmony_ci int range_check; 2828c2ecf20Sopenharmony_ci 2838c2ecf20Sopenharmony_ci switch (clkspec->args[0]) { 2848c2ecf20Sopenharmony_ci case CPG_CORE: 2858c2ecf20Sopenharmony_ci type = "core"; 2868c2ecf20Sopenharmony_ci if (clkidx > priv->last_dt_core_clk) { 2878c2ecf20Sopenharmony_ci dev_err(dev, "Invalid %s clock index %u\n", type, 2888c2ecf20Sopenharmony_ci clkidx); 2898c2ecf20Sopenharmony_ci return ERR_PTR(-EINVAL); 2908c2ecf20Sopenharmony_ci } 2918c2ecf20Sopenharmony_ci clk = priv->clks[clkidx]; 2928c2ecf20Sopenharmony_ci break; 2938c2ecf20Sopenharmony_ci 2948c2ecf20Sopenharmony_ci case CPG_MOD: 2958c2ecf20Sopenharmony_ci type = "module"; 2968c2ecf20Sopenharmony_ci if (priv->reg_layout == CLK_REG_LAYOUT_RZ_A) { 2978c2ecf20Sopenharmony_ci idx = MOD_CLK_PACK_10(clkidx); 2988c2ecf20Sopenharmony_ci range_check = 7 - (clkidx % 10); 2998c2ecf20Sopenharmony_ci } else { 3008c2ecf20Sopenharmony_ci idx = MOD_CLK_PACK(clkidx); 3018c2ecf20Sopenharmony_ci range_check = 31 - (clkidx % 100); 3028c2ecf20Sopenharmony_ci } 3038c2ecf20Sopenharmony_ci if (range_check < 0 || idx >= priv->num_mod_clks) { 3048c2ecf20Sopenharmony_ci dev_err(dev, "Invalid %s clock index %u\n", type, 3058c2ecf20Sopenharmony_ci clkidx); 3068c2ecf20Sopenharmony_ci return ERR_PTR(-EINVAL); 3078c2ecf20Sopenharmony_ci } 3088c2ecf20Sopenharmony_ci clk = priv->clks[priv->num_core_clks + idx]; 3098c2ecf20Sopenharmony_ci break; 3108c2ecf20Sopenharmony_ci 3118c2ecf20Sopenharmony_ci default: 3128c2ecf20Sopenharmony_ci dev_err(dev, "Invalid CPG clock type %u\n", clkspec->args[0]); 3138c2ecf20Sopenharmony_ci return ERR_PTR(-EINVAL); 3148c2ecf20Sopenharmony_ci } 3158c2ecf20Sopenharmony_ci 3168c2ecf20Sopenharmony_ci if (IS_ERR(clk)) 3178c2ecf20Sopenharmony_ci dev_err(dev, "Cannot get %s clock %u: %ld", type, clkidx, 3188c2ecf20Sopenharmony_ci PTR_ERR(clk)); 3198c2ecf20Sopenharmony_ci else 3208c2ecf20Sopenharmony_ci dev_dbg(dev, "clock (%u, %u) is %pC at %lu Hz\n", 3218c2ecf20Sopenharmony_ci clkspec->args[0], clkspec->args[1], clk, 3228c2ecf20Sopenharmony_ci clk_get_rate(clk)); 3238c2ecf20Sopenharmony_ci return clk; 3248c2ecf20Sopenharmony_ci} 3258c2ecf20Sopenharmony_ci 3268c2ecf20Sopenharmony_cistatic void __init cpg_mssr_register_core_clk(const struct cpg_core_clk *core, 3278c2ecf20Sopenharmony_ci const struct cpg_mssr_info *info, 3288c2ecf20Sopenharmony_ci struct cpg_mssr_priv *priv) 3298c2ecf20Sopenharmony_ci{ 3308c2ecf20Sopenharmony_ci struct clk *clk = ERR_PTR(-ENOTSUPP), *parent; 3318c2ecf20Sopenharmony_ci struct device *dev = priv->dev; 3328c2ecf20Sopenharmony_ci unsigned int id = core->id, div = core->div; 3338c2ecf20Sopenharmony_ci const char *parent_name; 3348c2ecf20Sopenharmony_ci 3358c2ecf20Sopenharmony_ci WARN_DEBUG(id >= priv->num_core_clks); 3368c2ecf20Sopenharmony_ci WARN_DEBUG(PTR_ERR(priv->clks[id]) != -ENOENT); 3378c2ecf20Sopenharmony_ci 3388c2ecf20Sopenharmony_ci if (!core->name) { 3398c2ecf20Sopenharmony_ci /* Skip NULLified clock */ 3408c2ecf20Sopenharmony_ci return; 3418c2ecf20Sopenharmony_ci } 3428c2ecf20Sopenharmony_ci 3438c2ecf20Sopenharmony_ci switch (core->type) { 3448c2ecf20Sopenharmony_ci case CLK_TYPE_IN: 3458c2ecf20Sopenharmony_ci clk = of_clk_get_by_name(priv->np, core->name); 3468c2ecf20Sopenharmony_ci break; 3478c2ecf20Sopenharmony_ci 3488c2ecf20Sopenharmony_ci case CLK_TYPE_FF: 3498c2ecf20Sopenharmony_ci case CLK_TYPE_DIV6P1: 3508c2ecf20Sopenharmony_ci case CLK_TYPE_DIV6_RO: 3518c2ecf20Sopenharmony_ci WARN_DEBUG(core->parent >= priv->num_core_clks); 3528c2ecf20Sopenharmony_ci parent = priv->clks[core->parent]; 3538c2ecf20Sopenharmony_ci if (IS_ERR(parent)) { 3548c2ecf20Sopenharmony_ci clk = parent; 3558c2ecf20Sopenharmony_ci goto fail; 3568c2ecf20Sopenharmony_ci } 3578c2ecf20Sopenharmony_ci 3588c2ecf20Sopenharmony_ci parent_name = __clk_get_name(parent); 3598c2ecf20Sopenharmony_ci 3608c2ecf20Sopenharmony_ci if (core->type == CLK_TYPE_DIV6_RO) 3618c2ecf20Sopenharmony_ci /* Multiply with the DIV6 register value */ 3628c2ecf20Sopenharmony_ci div *= (readl(priv->base + core->offset) & 0x3f) + 1; 3638c2ecf20Sopenharmony_ci 3648c2ecf20Sopenharmony_ci if (core->type == CLK_TYPE_DIV6P1) { 3658c2ecf20Sopenharmony_ci clk = cpg_div6_register(core->name, 1, &parent_name, 3668c2ecf20Sopenharmony_ci priv->base + core->offset, 3678c2ecf20Sopenharmony_ci &priv->notifiers); 3688c2ecf20Sopenharmony_ci } else { 3698c2ecf20Sopenharmony_ci clk = clk_register_fixed_factor(NULL, core->name, 3708c2ecf20Sopenharmony_ci parent_name, 0, 3718c2ecf20Sopenharmony_ci core->mult, div); 3728c2ecf20Sopenharmony_ci } 3738c2ecf20Sopenharmony_ci break; 3748c2ecf20Sopenharmony_ci 3758c2ecf20Sopenharmony_ci case CLK_TYPE_FR: 3768c2ecf20Sopenharmony_ci clk = clk_register_fixed_rate(NULL, core->name, NULL, 0, 3778c2ecf20Sopenharmony_ci core->mult); 3788c2ecf20Sopenharmony_ci break; 3798c2ecf20Sopenharmony_ci 3808c2ecf20Sopenharmony_ci default: 3818c2ecf20Sopenharmony_ci if (info->cpg_clk_register) 3828c2ecf20Sopenharmony_ci clk = info->cpg_clk_register(dev, core, info, 3838c2ecf20Sopenharmony_ci priv->clks, priv->base, 3848c2ecf20Sopenharmony_ci &priv->notifiers); 3858c2ecf20Sopenharmony_ci else 3868c2ecf20Sopenharmony_ci dev_err(dev, "%s has unsupported core clock type %u\n", 3878c2ecf20Sopenharmony_ci core->name, core->type); 3888c2ecf20Sopenharmony_ci break; 3898c2ecf20Sopenharmony_ci } 3908c2ecf20Sopenharmony_ci 3918c2ecf20Sopenharmony_ci if (IS_ERR_OR_NULL(clk)) 3928c2ecf20Sopenharmony_ci goto fail; 3938c2ecf20Sopenharmony_ci 3948c2ecf20Sopenharmony_ci dev_dbg(dev, "Core clock %pC at %lu Hz\n", clk, clk_get_rate(clk)); 3958c2ecf20Sopenharmony_ci priv->clks[id] = clk; 3968c2ecf20Sopenharmony_ci return; 3978c2ecf20Sopenharmony_ci 3988c2ecf20Sopenharmony_cifail: 3998c2ecf20Sopenharmony_ci dev_err(dev, "Failed to register %s clock %s: %ld\n", "core", 4008c2ecf20Sopenharmony_ci core->name, PTR_ERR(clk)); 4018c2ecf20Sopenharmony_ci} 4028c2ecf20Sopenharmony_ci 4038c2ecf20Sopenharmony_cistatic void __init cpg_mssr_register_mod_clk(const struct mssr_mod_clk *mod, 4048c2ecf20Sopenharmony_ci const struct cpg_mssr_info *info, 4058c2ecf20Sopenharmony_ci struct cpg_mssr_priv *priv) 4068c2ecf20Sopenharmony_ci{ 4078c2ecf20Sopenharmony_ci struct mstp_clock *clock = NULL; 4088c2ecf20Sopenharmony_ci struct device *dev = priv->dev; 4098c2ecf20Sopenharmony_ci unsigned int id = mod->id; 4108c2ecf20Sopenharmony_ci struct clk_init_data init; 4118c2ecf20Sopenharmony_ci struct clk *parent, *clk; 4128c2ecf20Sopenharmony_ci const char *parent_name; 4138c2ecf20Sopenharmony_ci unsigned int i; 4148c2ecf20Sopenharmony_ci 4158c2ecf20Sopenharmony_ci WARN_DEBUG(id < priv->num_core_clks); 4168c2ecf20Sopenharmony_ci WARN_DEBUG(id >= priv->num_core_clks + priv->num_mod_clks); 4178c2ecf20Sopenharmony_ci WARN_DEBUG(mod->parent >= priv->num_core_clks + priv->num_mod_clks); 4188c2ecf20Sopenharmony_ci WARN_DEBUG(PTR_ERR(priv->clks[id]) != -ENOENT); 4198c2ecf20Sopenharmony_ci 4208c2ecf20Sopenharmony_ci if (!mod->name) { 4218c2ecf20Sopenharmony_ci /* Skip NULLified clock */ 4228c2ecf20Sopenharmony_ci return; 4238c2ecf20Sopenharmony_ci } 4248c2ecf20Sopenharmony_ci 4258c2ecf20Sopenharmony_ci parent = priv->clks[mod->parent]; 4268c2ecf20Sopenharmony_ci if (IS_ERR(parent)) { 4278c2ecf20Sopenharmony_ci clk = parent; 4288c2ecf20Sopenharmony_ci goto fail; 4298c2ecf20Sopenharmony_ci } 4308c2ecf20Sopenharmony_ci 4318c2ecf20Sopenharmony_ci clock = kzalloc(sizeof(*clock), GFP_KERNEL); 4328c2ecf20Sopenharmony_ci if (!clock) { 4338c2ecf20Sopenharmony_ci clk = ERR_PTR(-ENOMEM); 4348c2ecf20Sopenharmony_ci goto fail; 4358c2ecf20Sopenharmony_ci } 4368c2ecf20Sopenharmony_ci 4378c2ecf20Sopenharmony_ci init.name = mod->name; 4388c2ecf20Sopenharmony_ci init.ops = &cpg_mstp_clock_ops; 4398c2ecf20Sopenharmony_ci init.flags = CLK_SET_RATE_PARENT; 4408c2ecf20Sopenharmony_ci parent_name = __clk_get_name(parent); 4418c2ecf20Sopenharmony_ci init.parent_names = &parent_name; 4428c2ecf20Sopenharmony_ci init.num_parents = 1; 4438c2ecf20Sopenharmony_ci 4448c2ecf20Sopenharmony_ci clock->index = id - priv->num_core_clks; 4458c2ecf20Sopenharmony_ci clock->priv = priv; 4468c2ecf20Sopenharmony_ci clock->hw.init = &init; 4478c2ecf20Sopenharmony_ci 4488c2ecf20Sopenharmony_ci for (i = 0; i < info->num_crit_mod_clks; i++) 4498c2ecf20Sopenharmony_ci if (id == info->crit_mod_clks[i] && 4508c2ecf20Sopenharmony_ci cpg_mstp_clock_is_enabled(&clock->hw)) { 4518c2ecf20Sopenharmony_ci dev_dbg(dev, "MSTP %s setting CLK_IS_CRITICAL\n", 4528c2ecf20Sopenharmony_ci mod->name); 4538c2ecf20Sopenharmony_ci init.flags |= CLK_IS_CRITICAL; 4548c2ecf20Sopenharmony_ci break; 4558c2ecf20Sopenharmony_ci } 4568c2ecf20Sopenharmony_ci 4578c2ecf20Sopenharmony_ci clk = clk_register(NULL, &clock->hw); 4588c2ecf20Sopenharmony_ci if (IS_ERR(clk)) 4598c2ecf20Sopenharmony_ci goto fail; 4608c2ecf20Sopenharmony_ci 4618c2ecf20Sopenharmony_ci dev_dbg(dev, "Module clock %pC at %lu Hz\n", clk, clk_get_rate(clk)); 4628c2ecf20Sopenharmony_ci priv->clks[id] = clk; 4638c2ecf20Sopenharmony_ci priv->smstpcr_saved[clock->index / 32].mask |= BIT(clock->index % 32); 4648c2ecf20Sopenharmony_ci return; 4658c2ecf20Sopenharmony_ci 4668c2ecf20Sopenharmony_cifail: 4678c2ecf20Sopenharmony_ci dev_err(dev, "Failed to register %s clock %s: %ld\n", "module", 4688c2ecf20Sopenharmony_ci mod->name, PTR_ERR(clk)); 4698c2ecf20Sopenharmony_ci kfree(clock); 4708c2ecf20Sopenharmony_ci} 4718c2ecf20Sopenharmony_ci 4728c2ecf20Sopenharmony_cistruct cpg_mssr_clk_domain { 4738c2ecf20Sopenharmony_ci struct generic_pm_domain genpd; 4748c2ecf20Sopenharmony_ci unsigned int num_core_pm_clks; 4758c2ecf20Sopenharmony_ci unsigned int core_pm_clks[]; 4768c2ecf20Sopenharmony_ci}; 4778c2ecf20Sopenharmony_ci 4788c2ecf20Sopenharmony_cistatic struct cpg_mssr_clk_domain *cpg_mssr_clk_domain; 4798c2ecf20Sopenharmony_ci 4808c2ecf20Sopenharmony_cistatic bool cpg_mssr_is_pm_clk(const struct of_phandle_args *clkspec, 4818c2ecf20Sopenharmony_ci struct cpg_mssr_clk_domain *pd) 4828c2ecf20Sopenharmony_ci{ 4838c2ecf20Sopenharmony_ci unsigned int i; 4848c2ecf20Sopenharmony_ci 4858c2ecf20Sopenharmony_ci if (clkspec->np != pd->genpd.dev.of_node || clkspec->args_count != 2) 4868c2ecf20Sopenharmony_ci return false; 4878c2ecf20Sopenharmony_ci 4888c2ecf20Sopenharmony_ci switch (clkspec->args[0]) { 4898c2ecf20Sopenharmony_ci case CPG_CORE: 4908c2ecf20Sopenharmony_ci for (i = 0; i < pd->num_core_pm_clks; i++) 4918c2ecf20Sopenharmony_ci if (clkspec->args[1] == pd->core_pm_clks[i]) 4928c2ecf20Sopenharmony_ci return true; 4938c2ecf20Sopenharmony_ci return false; 4948c2ecf20Sopenharmony_ci 4958c2ecf20Sopenharmony_ci case CPG_MOD: 4968c2ecf20Sopenharmony_ci return true; 4978c2ecf20Sopenharmony_ci 4988c2ecf20Sopenharmony_ci default: 4998c2ecf20Sopenharmony_ci return false; 5008c2ecf20Sopenharmony_ci } 5018c2ecf20Sopenharmony_ci} 5028c2ecf20Sopenharmony_ci 5038c2ecf20Sopenharmony_ciint cpg_mssr_attach_dev(struct generic_pm_domain *unused, struct device *dev) 5048c2ecf20Sopenharmony_ci{ 5058c2ecf20Sopenharmony_ci struct cpg_mssr_clk_domain *pd = cpg_mssr_clk_domain; 5068c2ecf20Sopenharmony_ci struct device_node *np = dev->of_node; 5078c2ecf20Sopenharmony_ci struct of_phandle_args clkspec; 5088c2ecf20Sopenharmony_ci struct clk *clk; 5098c2ecf20Sopenharmony_ci int i = 0; 5108c2ecf20Sopenharmony_ci int error; 5118c2ecf20Sopenharmony_ci 5128c2ecf20Sopenharmony_ci if (!pd) { 5138c2ecf20Sopenharmony_ci dev_dbg(dev, "CPG/MSSR clock domain not yet available\n"); 5148c2ecf20Sopenharmony_ci return -EPROBE_DEFER; 5158c2ecf20Sopenharmony_ci } 5168c2ecf20Sopenharmony_ci 5178c2ecf20Sopenharmony_ci while (!of_parse_phandle_with_args(np, "clocks", "#clock-cells", i, 5188c2ecf20Sopenharmony_ci &clkspec)) { 5198c2ecf20Sopenharmony_ci if (cpg_mssr_is_pm_clk(&clkspec, pd)) 5208c2ecf20Sopenharmony_ci goto found; 5218c2ecf20Sopenharmony_ci 5228c2ecf20Sopenharmony_ci of_node_put(clkspec.np); 5238c2ecf20Sopenharmony_ci i++; 5248c2ecf20Sopenharmony_ci } 5258c2ecf20Sopenharmony_ci 5268c2ecf20Sopenharmony_ci return 0; 5278c2ecf20Sopenharmony_ci 5288c2ecf20Sopenharmony_cifound: 5298c2ecf20Sopenharmony_ci clk = of_clk_get_from_provider(&clkspec); 5308c2ecf20Sopenharmony_ci of_node_put(clkspec.np); 5318c2ecf20Sopenharmony_ci 5328c2ecf20Sopenharmony_ci if (IS_ERR(clk)) 5338c2ecf20Sopenharmony_ci return PTR_ERR(clk); 5348c2ecf20Sopenharmony_ci 5358c2ecf20Sopenharmony_ci error = pm_clk_create(dev); 5368c2ecf20Sopenharmony_ci if (error) 5378c2ecf20Sopenharmony_ci goto fail_put; 5388c2ecf20Sopenharmony_ci 5398c2ecf20Sopenharmony_ci error = pm_clk_add_clk(dev, clk); 5408c2ecf20Sopenharmony_ci if (error) 5418c2ecf20Sopenharmony_ci goto fail_destroy; 5428c2ecf20Sopenharmony_ci 5438c2ecf20Sopenharmony_ci return 0; 5448c2ecf20Sopenharmony_ci 5458c2ecf20Sopenharmony_cifail_destroy: 5468c2ecf20Sopenharmony_ci pm_clk_destroy(dev); 5478c2ecf20Sopenharmony_cifail_put: 5488c2ecf20Sopenharmony_ci clk_put(clk); 5498c2ecf20Sopenharmony_ci return error; 5508c2ecf20Sopenharmony_ci} 5518c2ecf20Sopenharmony_ci 5528c2ecf20Sopenharmony_civoid cpg_mssr_detach_dev(struct generic_pm_domain *unused, struct device *dev) 5538c2ecf20Sopenharmony_ci{ 5548c2ecf20Sopenharmony_ci if (!pm_clk_no_clocks(dev)) 5558c2ecf20Sopenharmony_ci pm_clk_destroy(dev); 5568c2ecf20Sopenharmony_ci} 5578c2ecf20Sopenharmony_ci 5588c2ecf20Sopenharmony_cistatic int __init cpg_mssr_add_clk_domain(struct device *dev, 5598c2ecf20Sopenharmony_ci const unsigned int *core_pm_clks, 5608c2ecf20Sopenharmony_ci unsigned int num_core_pm_clks) 5618c2ecf20Sopenharmony_ci{ 5628c2ecf20Sopenharmony_ci struct device_node *np = dev->of_node; 5638c2ecf20Sopenharmony_ci struct generic_pm_domain *genpd; 5648c2ecf20Sopenharmony_ci struct cpg_mssr_clk_domain *pd; 5658c2ecf20Sopenharmony_ci size_t pm_size = num_core_pm_clks * sizeof(core_pm_clks[0]); 5668c2ecf20Sopenharmony_ci 5678c2ecf20Sopenharmony_ci pd = devm_kzalloc(dev, sizeof(*pd) + pm_size, GFP_KERNEL); 5688c2ecf20Sopenharmony_ci if (!pd) 5698c2ecf20Sopenharmony_ci return -ENOMEM; 5708c2ecf20Sopenharmony_ci 5718c2ecf20Sopenharmony_ci pd->num_core_pm_clks = num_core_pm_clks; 5728c2ecf20Sopenharmony_ci memcpy(pd->core_pm_clks, core_pm_clks, pm_size); 5738c2ecf20Sopenharmony_ci 5748c2ecf20Sopenharmony_ci genpd = &pd->genpd; 5758c2ecf20Sopenharmony_ci genpd->name = np->name; 5768c2ecf20Sopenharmony_ci genpd->flags = GENPD_FLAG_PM_CLK | GENPD_FLAG_ALWAYS_ON | 5778c2ecf20Sopenharmony_ci GENPD_FLAG_ACTIVE_WAKEUP; 5788c2ecf20Sopenharmony_ci genpd->attach_dev = cpg_mssr_attach_dev; 5798c2ecf20Sopenharmony_ci genpd->detach_dev = cpg_mssr_detach_dev; 5808c2ecf20Sopenharmony_ci pm_genpd_init(genpd, &pm_domain_always_on_gov, false); 5818c2ecf20Sopenharmony_ci cpg_mssr_clk_domain = pd; 5828c2ecf20Sopenharmony_ci 5838c2ecf20Sopenharmony_ci of_genpd_add_provider_simple(np, genpd); 5848c2ecf20Sopenharmony_ci return 0; 5858c2ecf20Sopenharmony_ci} 5868c2ecf20Sopenharmony_ci 5878c2ecf20Sopenharmony_ci#ifdef CONFIG_RESET_CONTROLLER 5888c2ecf20Sopenharmony_ci 5898c2ecf20Sopenharmony_ci#define rcdev_to_priv(x) container_of(x, struct cpg_mssr_priv, rcdev) 5908c2ecf20Sopenharmony_ci 5918c2ecf20Sopenharmony_cistatic int cpg_mssr_reset(struct reset_controller_dev *rcdev, 5928c2ecf20Sopenharmony_ci unsigned long id) 5938c2ecf20Sopenharmony_ci{ 5948c2ecf20Sopenharmony_ci struct cpg_mssr_priv *priv = rcdev_to_priv(rcdev); 5958c2ecf20Sopenharmony_ci unsigned int reg = id / 32; 5968c2ecf20Sopenharmony_ci unsigned int bit = id % 32; 5978c2ecf20Sopenharmony_ci u32 bitmask = BIT(bit); 5988c2ecf20Sopenharmony_ci 5998c2ecf20Sopenharmony_ci dev_dbg(priv->dev, "reset %u%02u\n", reg, bit); 6008c2ecf20Sopenharmony_ci 6018c2ecf20Sopenharmony_ci /* Reset module */ 6028c2ecf20Sopenharmony_ci writel(bitmask, priv->base + priv->reset_regs[reg]); 6038c2ecf20Sopenharmony_ci 6048c2ecf20Sopenharmony_ci /* Wait for at least one cycle of the RCLK clock (@ ca. 32 kHz) */ 6058c2ecf20Sopenharmony_ci udelay(35); 6068c2ecf20Sopenharmony_ci 6078c2ecf20Sopenharmony_ci /* Release module from reset state */ 6088c2ecf20Sopenharmony_ci writel(bitmask, priv->base + priv->reset_clear_regs[reg]); 6098c2ecf20Sopenharmony_ci 6108c2ecf20Sopenharmony_ci return 0; 6118c2ecf20Sopenharmony_ci} 6128c2ecf20Sopenharmony_ci 6138c2ecf20Sopenharmony_cistatic int cpg_mssr_assert(struct reset_controller_dev *rcdev, unsigned long id) 6148c2ecf20Sopenharmony_ci{ 6158c2ecf20Sopenharmony_ci struct cpg_mssr_priv *priv = rcdev_to_priv(rcdev); 6168c2ecf20Sopenharmony_ci unsigned int reg = id / 32; 6178c2ecf20Sopenharmony_ci unsigned int bit = id % 32; 6188c2ecf20Sopenharmony_ci u32 bitmask = BIT(bit); 6198c2ecf20Sopenharmony_ci 6208c2ecf20Sopenharmony_ci dev_dbg(priv->dev, "assert %u%02u\n", reg, bit); 6218c2ecf20Sopenharmony_ci 6228c2ecf20Sopenharmony_ci writel(bitmask, priv->base + priv->reset_regs[reg]); 6238c2ecf20Sopenharmony_ci return 0; 6248c2ecf20Sopenharmony_ci} 6258c2ecf20Sopenharmony_ci 6268c2ecf20Sopenharmony_cistatic int cpg_mssr_deassert(struct reset_controller_dev *rcdev, 6278c2ecf20Sopenharmony_ci unsigned long id) 6288c2ecf20Sopenharmony_ci{ 6298c2ecf20Sopenharmony_ci struct cpg_mssr_priv *priv = rcdev_to_priv(rcdev); 6308c2ecf20Sopenharmony_ci unsigned int reg = id / 32; 6318c2ecf20Sopenharmony_ci unsigned int bit = id % 32; 6328c2ecf20Sopenharmony_ci u32 bitmask = BIT(bit); 6338c2ecf20Sopenharmony_ci 6348c2ecf20Sopenharmony_ci dev_dbg(priv->dev, "deassert %u%02u\n", reg, bit); 6358c2ecf20Sopenharmony_ci 6368c2ecf20Sopenharmony_ci writel(bitmask, priv->base + priv->reset_clear_regs[reg]); 6378c2ecf20Sopenharmony_ci return 0; 6388c2ecf20Sopenharmony_ci} 6398c2ecf20Sopenharmony_ci 6408c2ecf20Sopenharmony_cistatic int cpg_mssr_status(struct reset_controller_dev *rcdev, 6418c2ecf20Sopenharmony_ci unsigned long id) 6428c2ecf20Sopenharmony_ci{ 6438c2ecf20Sopenharmony_ci struct cpg_mssr_priv *priv = rcdev_to_priv(rcdev); 6448c2ecf20Sopenharmony_ci unsigned int reg = id / 32; 6458c2ecf20Sopenharmony_ci unsigned int bit = id % 32; 6468c2ecf20Sopenharmony_ci u32 bitmask = BIT(bit); 6478c2ecf20Sopenharmony_ci 6488c2ecf20Sopenharmony_ci return !!(readl(priv->base + priv->reset_regs[reg]) & bitmask); 6498c2ecf20Sopenharmony_ci} 6508c2ecf20Sopenharmony_ci 6518c2ecf20Sopenharmony_cistatic const struct reset_control_ops cpg_mssr_reset_ops = { 6528c2ecf20Sopenharmony_ci .reset = cpg_mssr_reset, 6538c2ecf20Sopenharmony_ci .assert = cpg_mssr_assert, 6548c2ecf20Sopenharmony_ci .deassert = cpg_mssr_deassert, 6558c2ecf20Sopenharmony_ci .status = cpg_mssr_status, 6568c2ecf20Sopenharmony_ci}; 6578c2ecf20Sopenharmony_ci 6588c2ecf20Sopenharmony_cistatic int cpg_mssr_reset_xlate(struct reset_controller_dev *rcdev, 6598c2ecf20Sopenharmony_ci const struct of_phandle_args *reset_spec) 6608c2ecf20Sopenharmony_ci{ 6618c2ecf20Sopenharmony_ci struct cpg_mssr_priv *priv = rcdev_to_priv(rcdev); 6628c2ecf20Sopenharmony_ci unsigned int unpacked = reset_spec->args[0]; 6638c2ecf20Sopenharmony_ci unsigned int idx = MOD_CLK_PACK(unpacked); 6648c2ecf20Sopenharmony_ci 6658c2ecf20Sopenharmony_ci if (unpacked % 100 > 31 || idx >= rcdev->nr_resets) { 6668c2ecf20Sopenharmony_ci dev_err(priv->dev, "Invalid reset index %u\n", unpacked); 6678c2ecf20Sopenharmony_ci return -EINVAL; 6688c2ecf20Sopenharmony_ci } 6698c2ecf20Sopenharmony_ci 6708c2ecf20Sopenharmony_ci return idx; 6718c2ecf20Sopenharmony_ci} 6728c2ecf20Sopenharmony_ci 6738c2ecf20Sopenharmony_cistatic int cpg_mssr_reset_controller_register(struct cpg_mssr_priv *priv) 6748c2ecf20Sopenharmony_ci{ 6758c2ecf20Sopenharmony_ci priv->rcdev.ops = &cpg_mssr_reset_ops; 6768c2ecf20Sopenharmony_ci priv->rcdev.of_node = priv->dev->of_node; 6778c2ecf20Sopenharmony_ci priv->rcdev.of_reset_n_cells = 1; 6788c2ecf20Sopenharmony_ci priv->rcdev.of_xlate = cpg_mssr_reset_xlate; 6798c2ecf20Sopenharmony_ci priv->rcdev.nr_resets = priv->num_mod_clks; 6808c2ecf20Sopenharmony_ci return devm_reset_controller_register(priv->dev, &priv->rcdev); 6818c2ecf20Sopenharmony_ci} 6828c2ecf20Sopenharmony_ci 6838c2ecf20Sopenharmony_ci#else /* !CONFIG_RESET_CONTROLLER */ 6848c2ecf20Sopenharmony_cistatic inline int cpg_mssr_reset_controller_register(struct cpg_mssr_priv *priv) 6858c2ecf20Sopenharmony_ci{ 6868c2ecf20Sopenharmony_ci return 0; 6878c2ecf20Sopenharmony_ci} 6888c2ecf20Sopenharmony_ci#endif /* !CONFIG_RESET_CONTROLLER */ 6898c2ecf20Sopenharmony_ci 6908c2ecf20Sopenharmony_ci 6918c2ecf20Sopenharmony_cistatic const struct of_device_id cpg_mssr_match[] = { 6928c2ecf20Sopenharmony_ci#ifdef CONFIG_CLK_R7S9210 6938c2ecf20Sopenharmony_ci { 6948c2ecf20Sopenharmony_ci .compatible = "renesas,r7s9210-cpg-mssr", 6958c2ecf20Sopenharmony_ci .data = &r7s9210_cpg_mssr_info, 6968c2ecf20Sopenharmony_ci }, 6978c2ecf20Sopenharmony_ci#endif 6988c2ecf20Sopenharmony_ci#ifdef CONFIG_CLK_R8A7742 6998c2ecf20Sopenharmony_ci { 7008c2ecf20Sopenharmony_ci .compatible = "renesas,r8a7742-cpg-mssr", 7018c2ecf20Sopenharmony_ci .data = &r8a7742_cpg_mssr_info, 7028c2ecf20Sopenharmony_ci }, 7038c2ecf20Sopenharmony_ci#endif 7048c2ecf20Sopenharmony_ci#ifdef CONFIG_CLK_R8A7743 7058c2ecf20Sopenharmony_ci { 7068c2ecf20Sopenharmony_ci .compatible = "renesas,r8a7743-cpg-mssr", 7078c2ecf20Sopenharmony_ci .data = &r8a7743_cpg_mssr_info, 7088c2ecf20Sopenharmony_ci }, 7098c2ecf20Sopenharmony_ci /* RZ/G1N is (almost) identical to RZ/G1M w.r.t. clocks. */ 7108c2ecf20Sopenharmony_ci { 7118c2ecf20Sopenharmony_ci .compatible = "renesas,r8a7744-cpg-mssr", 7128c2ecf20Sopenharmony_ci .data = &r8a7743_cpg_mssr_info, 7138c2ecf20Sopenharmony_ci }, 7148c2ecf20Sopenharmony_ci#endif 7158c2ecf20Sopenharmony_ci#ifdef CONFIG_CLK_R8A7745 7168c2ecf20Sopenharmony_ci { 7178c2ecf20Sopenharmony_ci .compatible = "renesas,r8a7745-cpg-mssr", 7188c2ecf20Sopenharmony_ci .data = &r8a7745_cpg_mssr_info, 7198c2ecf20Sopenharmony_ci }, 7208c2ecf20Sopenharmony_ci#endif 7218c2ecf20Sopenharmony_ci#ifdef CONFIG_CLK_R8A77470 7228c2ecf20Sopenharmony_ci { 7238c2ecf20Sopenharmony_ci .compatible = "renesas,r8a77470-cpg-mssr", 7248c2ecf20Sopenharmony_ci .data = &r8a77470_cpg_mssr_info, 7258c2ecf20Sopenharmony_ci }, 7268c2ecf20Sopenharmony_ci#endif 7278c2ecf20Sopenharmony_ci#ifdef CONFIG_CLK_R8A774A1 7288c2ecf20Sopenharmony_ci { 7298c2ecf20Sopenharmony_ci .compatible = "renesas,r8a774a1-cpg-mssr", 7308c2ecf20Sopenharmony_ci .data = &r8a774a1_cpg_mssr_info, 7318c2ecf20Sopenharmony_ci }, 7328c2ecf20Sopenharmony_ci#endif 7338c2ecf20Sopenharmony_ci#ifdef CONFIG_CLK_R8A774B1 7348c2ecf20Sopenharmony_ci { 7358c2ecf20Sopenharmony_ci .compatible = "renesas,r8a774b1-cpg-mssr", 7368c2ecf20Sopenharmony_ci .data = &r8a774b1_cpg_mssr_info, 7378c2ecf20Sopenharmony_ci }, 7388c2ecf20Sopenharmony_ci#endif 7398c2ecf20Sopenharmony_ci#ifdef CONFIG_CLK_R8A774C0 7408c2ecf20Sopenharmony_ci { 7418c2ecf20Sopenharmony_ci .compatible = "renesas,r8a774c0-cpg-mssr", 7428c2ecf20Sopenharmony_ci .data = &r8a774c0_cpg_mssr_info, 7438c2ecf20Sopenharmony_ci }, 7448c2ecf20Sopenharmony_ci#endif 7458c2ecf20Sopenharmony_ci#ifdef CONFIG_CLK_R8A774E1 7468c2ecf20Sopenharmony_ci { 7478c2ecf20Sopenharmony_ci .compatible = "renesas,r8a774e1-cpg-mssr", 7488c2ecf20Sopenharmony_ci .data = &r8a774e1_cpg_mssr_info, 7498c2ecf20Sopenharmony_ci }, 7508c2ecf20Sopenharmony_ci#endif 7518c2ecf20Sopenharmony_ci#ifdef CONFIG_CLK_R8A7790 7528c2ecf20Sopenharmony_ci { 7538c2ecf20Sopenharmony_ci .compatible = "renesas,r8a7790-cpg-mssr", 7548c2ecf20Sopenharmony_ci .data = &r8a7790_cpg_mssr_info, 7558c2ecf20Sopenharmony_ci }, 7568c2ecf20Sopenharmony_ci#endif 7578c2ecf20Sopenharmony_ci#ifdef CONFIG_CLK_R8A7791 7588c2ecf20Sopenharmony_ci { 7598c2ecf20Sopenharmony_ci .compatible = "renesas,r8a7791-cpg-mssr", 7608c2ecf20Sopenharmony_ci .data = &r8a7791_cpg_mssr_info, 7618c2ecf20Sopenharmony_ci }, 7628c2ecf20Sopenharmony_ci /* R-Car M2-N is (almost) identical to R-Car M2-W w.r.t. clocks. */ 7638c2ecf20Sopenharmony_ci { 7648c2ecf20Sopenharmony_ci .compatible = "renesas,r8a7793-cpg-mssr", 7658c2ecf20Sopenharmony_ci .data = &r8a7791_cpg_mssr_info, 7668c2ecf20Sopenharmony_ci }, 7678c2ecf20Sopenharmony_ci#endif 7688c2ecf20Sopenharmony_ci#ifdef CONFIG_CLK_R8A7792 7698c2ecf20Sopenharmony_ci { 7708c2ecf20Sopenharmony_ci .compatible = "renesas,r8a7792-cpg-mssr", 7718c2ecf20Sopenharmony_ci .data = &r8a7792_cpg_mssr_info, 7728c2ecf20Sopenharmony_ci }, 7738c2ecf20Sopenharmony_ci#endif 7748c2ecf20Sopenharmony_ci#ifdef CONFIG_CLK_R8A7794 7758c2ecf20Sopenharmony_ci { 7768c2ecf20Sopenharmony_ci .compatible = "renesas,r8a7794-cpg-mssr", 7778c2ecf20Sopenharmony_ci .data = &r8a7794_cpg_mssr_info, 7788c2ecf20Sopenharmony_ci }, 7798c2ecf20Sopenharmony_ci#endif 7808c2ecf20Sopenharmony_ci#ifdef CONFIG_CLK_R8A7795 7818c2ecf20Sopenharmony_ci { 7828c2ecf20Sopenharmony_ci .compatible = "renesas,r8a7795-cpg-mssr", 7838c2ecf20Sopenharmony_ci .data = &r8a7795_cpg_mssr_info, 7848c2ecf20Sopenharmony_ci }, 7858c2ecf20Sopenharmony_ci#endif 7868c2ecf20Sopenharmony_ci#ifdef CONFIG_CLK_R8A77960 7878c2ecf20Sopenharmony_ci { 7888c2ecf20Sopenharmony_ci .compatible = "renesas,r8a7796-cpg-mssr", 7898c2ecf20Sopenharmony_ci .data = &r8a7796_cpg_mssr_info, 7908c2ecf20Sopenharmony_ci }, 7918c2ecf20Sopenharmony_ci#endif 7928c2ecf20Sopenharmony_ci#ifdef CONFIG_CLK_R8A77961 7938c2ecf20Sopenharmony_ci { 7948c2ecf20Sopenharmony_ci .compatible = "renesas,r8a77961-cpg-mssr", 7958c2ecf20Sopenharmony_ci .data = &r8a7796_cpg_mssr_info, 7968c2ecf20Sopenharmony_ci }, 7978c2ecf20Sopenharmony_ci#endif 7988c2ecf20Sopenharmony_ci#ifdef CONFIG_CLK_R8A77965 7998c2ecf20Sopenharmony_ci { 8008c2ecf20Sopenharmony_ci .compatible = "renesas,r8a77965-cpg-mssr", 8018c2ecf20Sopenharmony_ci .data = &r8a77965_cpg_mssr_info, 8028c2ecf20Sopenharmony_ci }, 8038c2ecf20Sopenharmony_ci#endif 8048c2ecf20Sopenharmony_ci#ifdef CONFIG_CLK_R8A77970 8058c2ecf20Sopenharmony_ci { 8068c2ecf20Sopenharmony_ci .compatible = "renesas,r8a77970-cpg-mssr", 8078c2ecf20Sopenharmony_ci .data = &r8a77970_cpg_mssr_info, 8088c2ecf20Sopenharmony_ci }, 8098c2ecf20Sopenharmony_ci#endif 8108c2ecf20Sopenharmony_ci#ifdef CONFIG_CLK_R8A77980 8118c2ecf20Sopenharmony_ci { 8128c2ecf20Sopenharmony_ci .compatible = "renesas,r8a77980-cpg-mssr", 8138c2ecf20Sopenharmony_ci .data = &r8a77980_cpg_mssr_info, 8148c2ecf20Sopenharmony_ci }, 8158c2ecf20Sopenharmony_ci#endif 8168c2ecf20Sopenharmony_ci#ifdef CONFIG_CLK_R8A77990 8178c2ecf20Sopenharmony_ci { 8188c2ecf20Sopenharmony_ci .compatible = "renesas,r8a77990-cpg-mssr", 8198c2ecf20Sopenharmony_ci .data = &r8a77990_cpg_mssr_info, 8208c2ecf20Sopenharmony_ci }, 8218c2ecf20Sopenharmony_ci#endif 8228c2ecf20Sopenharmony_ci#ifdef CONFIG_CLK_R8A77995 8238c2ecf20Sopenharmony_ci { 8248c2ecf20Sopenharmony_ci .compatible = "renesas,r8a77995-cpg-mssr", 8258c2ecf20Sopenharmony_ci .data = &r8a77995_cpg_mssr_info, 8268c2ecf20Sopenharmony_ci }, 8278c2ecf20Sopenharmony_ci#endif 8288c2ecf20Sopenharmony_ci#ifdef CONFIG_CLK_R8A779A0 8298c2ecf20Sopenharmony_ci { 8308c2ecf20Sopenharmony_ci .compatible = "renesas,r8a779a0-cpg-mssr", 8318c2ecf20Sopenharmony_ci .data = &r8a779a0_cpg_mssr_info, 8328c2ecf20Sopenharmony_ci }, 8338c2ecf20Sopenharmony_ci#endif 8348c2ecf20Sopenharmony_ci { /* sentinel */ } 8358c2ecf20Sopenharmony_ci}; 8368c2ecf20Sopenharmony_ci 8378c2ecf20Sopenharmony_cistatic void cpg_mssr_del_clk_provider(void *data) 8388c2ecf20Sopenharmony_ci{ 8398c2ecf20Sopenharmony_ci of_clk_del_provider(data); 8408c2ecf20Sopenharmony_ci} 8418c2ecf20Sopenharmony_ci 8428c2ecf20Sopenharmony_ci#if defined(CONFIG_PM_SLEEP) && defined(CONFIG_ARM_PSCI_FW) 8438c2ecf20Sopenharmony_cistatic int cpg_mssr_suspend_noirq(struct device *dev) 8448c2ecf20Sopenharmony_ci{ 8458c2ecf20Sopenharmony_ci struct cpg_mssr_priv *priv = dev_get_drvdata(dev); 8468c2ecf20Sopenharmony_ci unsigned int reg; 8478c2ecf20Sopenharmony_ci 8488c2ecf20Sopenharmony_ci /* This is the best we can do to check for the presence of PSCI */ 8498c2ecf20Sopenharmony_ci if (!psci_ops.cpu_suspend) 8508c2ecf20Sopenharmony_ci return 0; 8518c2ecf20Sopenharmony_ci 8528c2ecf20Sopenharmony_ci /* Save module registers with bits under our control */ 8538c2ecf20Sopenharmony_ci for (reg = 0; reg < ARRAY_SIZE(priv->smstpcr_saved); reg++) { 8548c2ecf20Sopenharmony_ci if (priv->smstpcr_saved[reg].mask) 8558c2ecf20Sopenharmony_ci priv->smstpcr_saved[reg].val = 8568c2ecf20Sopenharmony_ci priv->reg_layout == CLK_REG_LAYOUT_RZ_A ? 8578c2ecf20Sopenharmony_ci readb(priv->base + priv->control_regs[reg]) : 8588c2ecf20Sopenharmony_ci readl(priv->base + priv->control_regs[reg]); 8598c2ecf20Sopenharmony_ci } 8608c2ecf20Sopenharmony_ci 8618c2ecf20Sopenharmony_ci /* Save core clocks */ 8628c2ecf20Sopenharmony_ci raw_notifier_call_chain(&priv->notifiers, PM_EVENT_SUSPEND, NULL); 8638c2ecf20Sopenharmony_ci 8648c2ecf20Sopenharmony_ci return 0; 8658c2ecf20Sopenharmony_ci} 8668c2ecf20Sopenharmony_ci 8678c2ecf20Sopenharmony_cistatic int cpg_mssr_resume_noirq(struct device *dev) 8688c2ecf20Sopenharmony_ci{ 8698c2ecf20Sopenharmony_ci struct cpg_mssr_priv *priv = dev_get_drvdata(dev); 8708c2ecf20Sopenharmony_ci unsigned int reg, i; 8718c2ecf20Sopenharmony_ci u32 mask, oldval, newval; 8728c2ecf20Sopenharmony_ci 8738c2ecf20Sopenharmony_ci /* This is the best we can do to check for the presence of PSCI */ 8748c2ecf20Sopenharmony_ci if (!psci_ops.cpu_suspend) 8758c2ecf20Sopenharmony_ci return 0; 8768c2ecf20Sopenharmony_ci 8778c2ecf20Sopenharmony_ci /* Restore core clocks */ 8788c2ecf20Sopenharmony_ci raw_notifier_call_chain(&priv->notifiers, PM_EVENT_RESUME, NULL); 8798c2ecf20Sopenharmony_ci 8808c2ecf20Sopenharmony_ci /* Restore module clocks */ 8818c2ecf20Sopenharmony_ci for (reg = 0; reg < ARRAY_SIZE(priv->smstpcr_saved); reg++) { 8828c2ecf20Sopenharmony_ci mask = priv->smstpcr_saved[reg].mask; 8838c2ecf20Sopenharmony_ci if (!mask) 8848c2ecf20Sopenharmony_ci continue; 8858c2ecf20Sopenharmony_ci 8868c2ecf20Sopenharmony_ci if (priv->reg_layout == CLK_REG_LAYOUT_RZ_A) 8878c2ecf20Sopenharmony_ci oldval = readb(priv->base + priv->control_regs[reg]); 8888c2ecf20Sopenharmony_ci else 8898c2ecf20Sopenharmony_ci oldval = readl(priv->base + priv->control_regs[reg]); 8908c2ecf20Sopenharmony_ci newval = oldval & ~mask; 8918c2ecf20Sopenharmony_ci newval |= priv->smstpcr_saved[reg].val & mask; 8928c2ecf20Sopenharmony_ci if (newval == oldval) 8938c2ecf20Sopenharmony_ci continue; 8948c2ecf20Sopenharmony_ci 8958c2ecf20Sopenharmony_ci if (priv->reg_layout == CLK_REG_LAYOUT_RZ_A) { 8968c2ecf20Sopenharmony_ci writeb(newval, priv->base + priv->control_regs[reg]); 8978c2ecf20Sopenharmony_ci /* dummy read to ensure write has completed */ 8988c2ecf20Sopenharmony_ci readb(priv->base + priv->control_regs[reg]); 8998c2ecf20Sopenharmony_ci barrier_data(priv->base + priv->control_regs[reg]); 9008c2ecf20Sopenharmony_ci continue; 9018c2ecf20Sopenharmony_ci } else 9028c2ecf20Sopenharmony_ci writel(newval, priv->base + priv->control_regs[reg]); 9038c2ecf20Sopenharmony_ci 9048c2ecf20Sopenharmony_ci /* Wait until enabled clocks are really enabled */ 9058c2ecf20Sopenharmony_ci mask &= ~priv->smstpcr_saved[reg].val; 9068c2ecf20Sopenharmony_ci if (!mask) 9078c2ecf20Sopenharmony_ci continue; 9088c2ecf20Sopenharmony_ci 9098c2ecf20Sopenharmony_ci for (i = 1000; i > 0; --i) { 9108c2ecf20Sopenharmony_ci oldval = readl(priv->base + priv->status_regs[reg]); 9118c2ecf20Sopenharmony_ci if (!(oldval & mask)) 9128c2ecf20Sopenharmony_ci break; 9138c2ecf20Sopenharmony_ci cpu_relax(); 9148c2ecf20Sopenharmony_ci } 9158c2ecf20Sopenharmony_ci 9168c2ecf20Sopenharmony_ci if (!i) 9178c2ecf20Sopenharmony_ci dev_warn(dev, "Failed to enable SMSTP%u[0x%x]\n", reg, 9188c2ecf20Sopenharmony_ci oldval & mask); 9198c2ecf20Sopenharmony_ci } 9208c2ecf20Sopenharmony_ci 9218c2ecf20Sopenharmony_ci return 0; 9228c2ecf20Sopenharmony_ci} 9238c2ecf20Sopenharmony_ci 9248c2ecf20Sopenharmony_cistatic const struct dev_pm_ops cpg_mssr_pm = { 9258c2ecf20Sopenharmony_ci SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(cpg_mssr_suspend_noirq, 9268c2ecf20Sopenharmony_ci cpg_mssr_resume_noirq) 9278c2ecf20Sopenharmony_ci}; 9288c2ecf20Sopenharmony_ci#define DEV_PM_OPS &cpg_mssr_pm 9298c2ecf20Sopenharmony_ci#else 9308c2ecf20Sopenharmony_ci#define DEV_PM_OPS NULL 9318c2ecf20Sopenharmony_ci#endif /* CONFIG_PM_SLEEP && CONFIG_ARM_PSCI_FW */ 9328c2ecf20Sopenharmony_ci 9338c2ecf20Sopenharmony_cistatic int __init cpg_mssr_common_init(struct device *dev, 9348c2ecf20Sopenharmony_ci struct device_node *np, 9358c2ecf20Sopenharmony_ci const struct cpg_mssr_info *info) 9368c2ecf20Sopenharmony_ci{ 9378c2ecf20Sopenharmony_ci struct cpg_mssr_priv *priv; 9388c2ecf20Sopenharmony_ci unsigned int nclks, i; 9398c2ecf20Sopenharmony_ci int error; 9408c2ecf20Sopenharmony_ci 9418c2ecf20Sopenharmony_ci if (info->init) { 9428c2ecf20Sopenharmony_ci error = info->init(dev); 9438c2ecf20Sopenharmony_ci if (error) 9448c2ecf20Sopenharmony_ci return error; 9458c2ecf20Sopenharmony_ci } 9468c2ecf20Sopenharmony_ci 9478c2ecf20Sopenharmony_ci nclks = info->num_total_core_clks + info->num_hw_mod_clks; 9488c2ecf20Sopenharmony_ci priv = kzalloc(struct_size(priv, clks, nclks), GFP_KERNEL); 9498c2ecf20Sopenharmony_ci if (!priv) 9508c2ecf20Sopenharmony_ci return -ENOMEM; 9518c2ecf20Sopenharmony_ci 9528c2ecf20Sopenharmony_ci priv->np = np; 9538c2ecf20Sopenharmony_ci priv->dev = dev; 9548c2ecf20Sopenharmony_ci spin_lock_init(&priv->rmw_lock); 9558c2ecf20Sopenharmony_ci 9568c2ecf20Sopenharmony_ci priv->base = of_iomap(np, 0); 9578c2ecf20Sopenharmony_ci if (!priv->base) { 9588c2ecf20Sopenharmony_ci error = -ENOMEM; 9598c2ecf20Sopenharmony_ci goto out_err; 9608c2ecf20Sopenharmony_ci } 9618c2ecf20Sopenharmony_ci 9628c2ecf20Sopenharmony_ci priv->num_core_clks = info->num_total_core_clks; 9638c2ecf20Sopenharmony_ci priv->num_mod_clks = info->num_hw_mod_clks; 9648c2ecf20Sopenharmony_ci priv->last_dt_core_clk = info->last_dt_core_clk; 9658c2ecf20Sopenharmony_ci RAW_INIT_NOTIFIER_HEAD(&priv->notifiers); 9668c2ecf20Sopenharmony_ci priv->reg_layout = info->reg_layout; 9678c2ecf20Sopenharmony_ci if (priv->reg_layout == CLK_REG_LAYOUT_RCAR_GEN2_AND_GEN3) { 9688c2ecf20Sopenharmony_ci priv->status_regs = mstpsr; 9698c2ecf20Sopenharmony_ci priv->control_regs = smstpcr; 9708c2ecf20Sopenharmony_ci priv->reset_regs = srcr; 9718c2ecf20Sopenharmony_ci priv->reset_clear_regs = srstclr; 9728c2ecf20Sopenharmony_ci } else if (priv->reg_layout == CLK_REG_LAYOUT_RZ_A) { 9738c2ecf20Sopenharmony_ci priv->control_regs = stbcr; 9748c2ecf20Sopenharmony_ci } else if (priv->reg_layout == CLK_REG_LAYOUT_RCAR_V3U) { 9758c2ecf20Sopenharmony_ci priv->status_regs = mstpsr_for_v3u; 9768c2ecf20Sopenharmony_ci priv->control_regs = mstpcr_for_v3u; 9778c2ecf20Sopenharmony_ci priv->reset_regs = srcr_for_v3u; 9788c2ecf20Sopenharmony_ci priv->reset_clear_regs = srstclr_for_v3u; 9798c2ecf20Sopenharmony_ci } else { 9808c2ecf20Sopenharmony_ci error = -EINVAL; 9818c2ecf20Sopenharmony_ci goto out_err; 9828c2ecf20Sopenharmony_ci } 9838c2ecf20Sopenharmony_ci 9848c2ecf20Sopenharmony_ci for (i = 0; i < nclks; i++) 9858c2ecf20Sopenharmony_ci priv->clks[i] = ERR_PTR(-ENOENT); 9868c2ecf20Sopenharmony_ci 9878c2ecf20Sopenharmony_ci error = of_clk_add_provider(np, cpg_mssr_clk_src_twocell_get, priv); 9888c2ecf20Sopenharmony_ci if (error) 9898c2ecf20Sopenharmony_ci goto out_err; 9908c2ecf20Sopenharmony_ci 9918c2ecf20Sopenharmony_ci cpg_mssr_priv = priv; 9928c2ecf20Sopenharmony_ci 9938c2ecf20Sopenharmony_ci return 0; 9948c2ecf20Sopenharmony_ci 9958c2ecf20Sopenharmony_ciout_err: 9968c2ecf20Sopenharmony_ci if (priv->base) 9978c2ecf20Sopenharmony_ci iounmap(priv->base); 9988c2ecf20Sopenharmony_ci kfree(priv); 9998c2ecf20Sopenharmony_ci 10008c2ecf20Sopenharmony_ci return error; 10018c2ecf20Sopenharmony_ci} 10028c2ecf20Sopenharmony_ci 10038c2ecf20Sopenharmony_civoid __init cpg_mssr_early_init(struct device_node *np, 10048c2ecf20Sopenharmony_ci const struct cpg_mssr_info *info) 10058c2ecf20Sopenharmony_ci{ 10068c2ecf20Sopenharmony_ci int error; 10078c2ecf20Sopenharmony_ci int i; 10088c2ecf20Sopenharmony_ci 10098c2ecf20Sopenharmony_ci error = cpg_mssr_common_init(NULL, np, info); 10108c2ecf20Sopenharmony_ci if (error) 10118c2ecf20Sopenharmony_ci return; 10128c2ecf20Sopenharmony_ci 10138c2ecf20Sopenharmony_ci for (i = 0; i < info->num_early_core_clks; i++) 10148c2ecf20Sopenharmony_ci cpg_mssr_register_core_clk(&info->early_core_clks[i], info, 10158c2ecf20Sopenharmony_ci cpg_mssr_priv); 10168c2ecf20Sopenharmony_ci 10178c2ecf20Sopenharmony_ci for (i = 0; i < info->num_early_mod_clks; i++) 10188c2ecf20Sopenharmony_ci cpg_mssr_register_mod_clk(&info->early_mod_clks[i], info, 10198c2ecf20Sopenharmony_ci cpg_mssr_priv); 10208c2ecf20Sopenharmony_ci 10218c2ecf20Sopenharmony_ci} 10228c2ecf20Sopenharmony_ci 10238c2ecf20Sopenharmony_cistatic int __init cpg_mssr_probe(struct platform_device *pdev) 10248c2ecf20Sopenharmony_ci{ 10258c2ecf20Sopenharmony_ci struct device *dev = &pdev->dev; 10268c2ecf20Sopenharmony_ci struct device_node *np = dev->of_node; 10278c2ecf20Sopenharmony_ci const struct cpg_mssr_info *info; 10288c2ecf20Sopenharmony_ci struct cpg_mssr_priv *priv; 10298c2ecf20Sopenharmony_ci unsigned int i; 10308c2ecf20Sopenharmony_ci int error; 10318c2ecf20Sopenharmony_ci 10328c2ecf20Sopenharmony_ci info = of_device_get_match_data(dev); 10338c2ecf20Sopenharmony_ci 10348c2ecf20Sopenharmony_ci if (!cpg_mssr_priv) { 10358c2ecf20Sopenharmony_ci error = cpg_mssr_common_init(dev, dev->of_node, info); 10368c2ecf20Sopenharmony_ci if (error) 10378c2ecf20Sopenharmony_ci return error; 10388c2ecf20Sopenharmony_ci } 10398c2ecf20Sopenharmony_ci 10408c2ecf20Sopenharmony_ci priv = cpg_mssr_priv; 10418c2ecf20Sopenharmony_ci priv->dev = dev; 10428c2ecf20Sopenharmony_ci dev_set_drvdata(dev, priv); 10438c2ecf20Sopenharmony_ci 10448c2ecf20Sopenharmony_ci for (i = 0; i < info->num_core_clks; i++) 10458c2ecf20Sopenharmony_ci cpg_mssr_register_core_clk(&info->core_clks[i], info, priv); 10468c2ecf20Sopenharmony_ci 10478c2ecf20Sopenharmony_ci for (i = 0; i < info->num_mod_clks; i++) 10488c2ecf20Sopenharmony_ci cpg_mssr_register_mod_clk(&info->mod_clks[i], info, priv); 10498c2ecf20Sopenharmony_ci 10508c2ecf20Sopenharmony_ci error = devm_add_action_or_reset(dev, 10518c2ecf20Sopenharmony_ci cpg_mssr_del_clk_provider, 10528c2ecf20Sopenharmony_ci np); 10538c2ecf20Sopenharmony_ci if (error) 10548c2ecf20Sopenharmony_ci return error; 10558c2ecf20Sopenharmony_ci 10568c2ecf20Sopenharmony_ci error = cpg_mssr_add_clk_domain(dev, info->core_pm_clks, 10578c2ecf20Sopenharmony_ci info->num_core_pm_clks); 10588c2ecf20Sopenharmony_ci if (error) 10598c2ecf20Sopenharmony_ci return error; 10608c2ecf20Sopenharmony_ci 10618c2ecf20Sopenharmony_ci /* Reset Controller not supported for Standby Control SoCs */ 10628c2ecf20Sopenharmony_ci if (priv->reg_layout == CLK_REG_LAYOUT_RZ_A) 10638c2ecf20Sopenharmony_ci return 0; 10648c2ecf20Sopenharmony_ci 10658c2ecf20Sopenharmony_ci error = cpg_mssr_reset_controller_register(priv); 10668c2ecf20Sopenharmony_ci if (error) 10678c2ecf20Sopenharmony_ci return error; 10688c2ecf20Sopenharmony_ci 10698c2ecf20Sopenharmony_ci return 0; 10708c2ecf20Sopenharmony_ci} 10718c2ecf20Sopenharmony_ci 10728c2ecf20Sopenharmony_cistatic struct platform_driver cpg_mssr_driver = { 10738c2ecf20Sopenharmony_ci .driver = { 10748c2ecf20Sopenharmony_ci .name = "renesas-cpg-mssr", 10758c2ecf20Sopenharmony_ci .of_match_table = cpg_mssr_match, 10768c2ecf20Sopenharmony_ci .pm = DEV_PM_OPS, 10778c2ecf20Sopenharmony_ci }, 10788c2ecf20Sopenharmony_ci}; 10798c2ecf20Sopenharmony_ci 10808c2ecf20Sopenharmony_cistatic int __init cpg_mssr_init(void) 10818c2ecf20Sopenharmony_ci{ 10828c2ecf20Sopenharmony_ci return platform_driver_probe(&cpg_mssr_driver, cpg_mssr_probe); 10838c2ecf20Sopenharmony_ci} 10848c2ecf20Sopenharmony_ci 10858c2ecf20Sopenharmony_cisubsys_initcall(cpg_mssr_init); 10868c2ecf20Sopenharmony_ci 10878c2ecf20Sopenharmony_civoid __init cpg_core_nullify_range(struct cpg_core_clk *core_clks, 10888c2ecf20Sopenharmony_ci unsigned int num_core_clks, 10898c2ecf20Sopenharmony_ci unsigned int first_clk, 10908c2ecf20Sopenharmony_ci unsigned int last_clk) 10918c2ecf20Sopenharmony_ci{ 10928c2ecf20Sopenharmony_ci unsigned int i; 10938c2ecf20Sopenharmony_ci 10948c2ecf20Sopenharmony_ci for (i = 0; i < num_core_clks; i++) 10958c2ecf20Sopenharmony_ci if (core_clks[i].id >= first_clk && 10968c2ecf20Sopenharmony_ci core_clks[i].id <= last_clk) 10978c2ecf20Sopenharmony_ci core_clks[i].name = NULL; 10988c2ecf20Sopenharmony_ci} 10998c2ecf20Sopenharmony_ci 11008c2ecf20Sopenharmony_civoid __init mssr_mod_nullify(struct mssr_mod_clk *mod_clks, 11018c2ecf20Sopenharmony_ci unsigned int num_mod_clks, 11028c2ecf20Sopenharmony_ci const unsigned int *clks, unsigned int n) 11038c2ecf20Sopenharmony_ci{ 11048c2ecf20Sopenharmony_ci unsigned int i, j; 11058c2ecf20Sopenharmony_ci 11068c2ecf20Sopenharmony_ci for (i = 0, j = 0; i < num_mod_clks && j < n; i++) 11078c2ecf20Sopenharmony_ci if (mod_clks[i].id == clks[j]) { 11088c2ecf20Sopenharmony_ci mod_clks[i].name = NULL; 11098c2ecf20Sopenharmony_ci j++; 11108c2ecf20Sopenharmony_ci } 11118c2ecf20Sopenharmony_ci} 11128c2ecf20Sopenharmony_ci 11138c2ecf20Sopenharmony_civoid __init mssr_mod_reparent(struct mssr_mod_clk *mod_clks, 11148c2ecf20Sopenharmony_ci unsigned int num_mod_clks, 11158c2ecf20Sopenharmony_ci const struct mssr_mod_reparent *clks, 11168c2ecf20Sopenharmony_ci unsigned int n) 11178c2ecf20Sopenharmony_ci{ 11188c2ecf20Sopenharmony_ci unsigned int i, j; 11198c2ecf20Sopenharmony_ci 11208c2ecf20Sopenharmony_ci for (i = 0, j = 0; i < num_mod_clks && j < n; i++) 11218c2ecf20Sopenharmony_ci if (mod_clks[i].id == clks[j].clk) { 11228c2ecf20Sopenharmony_ci mod_clks[i].parent = clks[j].parent; 11238c2ecf20Sopenharmony_ci j++; 11248c2ecf20Sopenharmony_ci } 11258c2ecf20Sopenharmony_ci} 11268c2ecf20Sopenharmony_ci 11278c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("Renesas CPG/MSSR Driver"); 11288c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2"); 1129