18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * r8a77995 Clock Pulse Generator / Module Standby and Software Reset
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * Copyright (C) 2017 Glider bvba
68c2ecf20Sopenharmony_ci *
78c2ecf20Sopenharmony_ci * Based on r8a7795-cpg-mssr.c
88c2ecf20Sopenharmony_ci *
98c2ecf20Sopenharmony_ci * Copyright (C) 2015 Glider bvba
108c2ecf20Sopenharmony_ci * Copyright (C) 2015 Renesas Electronics Corp.
118c2ecf20Sopenharmony_ci */
128c2ecf20Sopenharmony_ci
138c2ecf20Sopenharmony_ci#include <linux/device.h>
148c2ecf20Sopenharmony_ci#include <linux/init.h>
158c2ecf20Sopenharmony_ci#include <linux/kernel.h>
168c2ecf20Sopenharmony_ci#include <linux/soc/renesas/rcar-rst.h>
178c2ecf20Sopenharmony_ci
188c2ecf20Sopenharmony_ci#include <dt-bindings/clock/r8a77995-cpg-mssr.h>
198c2ecf20Sopenharmony_ci
208c2ecf20Sopenharmony_ci#include "renesas-cpg-mssr.h"
218c2ecf20Sopenharmony_ci#include "rcar-gen3-cpg.h"
228c2ecf20Sopenharmony_ci
238c2ecf20Sopenharmony_cienum clk_ids {
248c2ecf20Sopenharmony_ci	/* Core Clock Outputs exported to DT */
258c2ecf20Sopenharmony_ci	LAST_DT_CORE_CLK = R8A77995_CLK_CPEX,
268c2ecf20Sopenharmony_ci
278c2ecf20Sopenharmony_ci	/* External Input Clocks */
288c2ecf20Sopenharmony_ci	CLK_EXTAL,
298c2ecf20Sopenharmony_ci
308c2ecf20Sopenharmony_ci	/* Internal Core Clocks */
318c2ecf20Sopenharmony_ci	CLK_MAIN,
328c2ecf20Sopenharmony_ci	CLK_PLL0,
338c2ecf20Sopenharmony_ci	CLK_PLL1,
348c2ecf20Sopenharmony_ci	CLK_PLL3,
358c2ecf20Sopenharmony_ci	CLK_PLL0D2,
368c2ecf20Sopenharmony_ci	CLK_PLL0D3,
378c2ecf20Sopenharmony_ci	CLK_PLL0D5,
388c2ecf20Sopenharmony_ci	CLK_PLL1D2,
398c2ecf20Sopenharmony_ci	CLK_PE,
408c2ecf20Sopenharmony_ci	CLK_S0,
418c2ecf20Sopenharmony_ci	CLK_S1,
428c2ecf20Sopenharmony_ci	CLK_S2,
438c2ecf20Sopenharmony_ci	CLK_S3,
448c2ecf20Sopenharmony_ci	CLK_SDSRC,
458c2ecf20Sopenharmony_ci	CLK_RINT,
468c2ecf20Sopenharmony_ci	CLK_OCO,
478c2ecf20Sopenharmony_ci
488c2ecf20Sopenharmony_ci	/* Module Clocks */
498c2ecf20Sopenharmony_ci	MOD_CLK_BASE
508c2ecf20Sopenharmony_ci};
518c2ecf20Sopenharmony_ci
528c2ecf20Sopenharmony_cistatic const struct cpg_core_clk r8a77995_core_clks[] __initconst = {
538c2ecf20Sopenharmony_ci	/* External Clock Inputs */
548c2ecf20Sopenharmony_ci	DEF_INPUT("extal",     CLK_EXTAL),
558c2ecf20Sopenharmony_ci
568c2ecf20Sopenharmony_ci	/* Internal Core Clocks */
578c2ecf20Sopenharmony_ci	DEF_BASE(".main",      CLK_MAIN, CLK_TYPE_GEN3_MAIN,       CLK_EXTAL),
588c2ecf20Sopenharmony_ci	DEF_BASE(".pll1",      CLK_PLL1, CLK_TYPE_GEN3_PLL1,       CLK_MAIN),
598c2ecf20Sopenharmony_ci	DEF_BASE(".pll3",      CLK_PLL3, CLK_TYPE_GEN3_PLL3,       CLK_MAIN),
608c2ecf20Sopenharmony_ci
618c2ecf20Sopenharmony_ci	DEF_FIXED(".pll0",     CLK_PLL0,           CLK_MAIN,	   4, 250),
628c2ecf20Sopenharmony_ci	DEF_FIXED(".pll0d2",   CLK_PLL0D2,         CLK_PLL0,       2, 1),
638c2ecf20Sopenharmony_ci	DEF_FIXED(".pll0d3",   CLK_PLL0D3,         CLK_PLL0,       3, 1),
648c2ecf20Sopenharmony_ci	DEF_FIXED(".pll0d5",   CLK_PLL0D5,         CLK_PLL0,       5, 1),
658c2ecf20Sopenharmony_ci	DEF_FIXED(".pll1d2",   CLK_PLL1D2,         CLK_PLL1,       2, 1),
668c2ecf20Sopenharmony_ci	DEF_FIXED(".pe",       CLK_PE,             CLK_PLL0D3,     4, 1),
678c2ecf20Sopenharmony_ci	DEF_FIXED(".s0",       CLK_S0,             CLK_PLL1,       2, 1),
688c2ecf20Sopenharmony_ci	DEF_FIXED(".s1",       CLK_S1,             CLK_PLL1,       3, 1),
698c2ecf20Sopenharmony_ci	DEF_FIXED(".s2",       CLK_S2,             CLK_PLL1,       4, 1),
708c2ecf20Sopenharmony_ci	DEF_FIXED(".s3",       CLK_S3,             CLK_PLL1,       6, 1),
718c2ecf20Sopenharmony_ci	DEF_FIXED(".sdsrc",    CLK_SDSRC,          CLK_PLL1,       2, 1),
728c2ecf20Sopenharmony_ci
738c2ecf20Sopenharmony_ci	DEF_DIV6_RO(".r",      CLK_RINT,           CLK_EXTAL, CPG_RCKCR, 32),
748c2ecf20Sopenharmony_ci
758c2ecf20Sopenharmony_ci	DEF_RATE(".oco",       CLK_OCO,            8 * 1000 * 1000),
768c2ecf20Sopenharmony_ci
778c2ecf20Sopenharmony_ci	/* Core Clock Outputs */
788c2ecf20Sopenharmony_ci	DEF_FIXED("za2",       R8A77995_CLK_ZA2,   CLK_PLL0D3,     2, 1),
798c2ecf20Sopenharmony_ci	DEF_FIXED("z2",        R8A77995_CLK_Z2,    CLK_PLL0D3,     1, 1),
808c2ecf20Sopenharmony_ci	DEF_FIXED("ztr",       R8A77995_CLK_ZTR,   CLK_PLL1,       6, 1),
818c2ecf20Sopenharmony_ci	DEF_FIXED("zt",        R8A77995_CLK_ZT,    CLK_PLL1,       4, 1),
828c2ecf20Sopenharmony_ci	DEF_FIXED("zx",        R8A77995_CLK_ZX,    CLK_PLL1,       3, 1),
838c2ecf20Sopenharmony_ci	DEF_FIXED("s0d1",      R8A77995_CLK_S0D1,  CLK_S0,         1, 1),
848c2ecf20Sopenharmony_ci	DEF_FIXED("s1d1",      R8A77995_CLK_S1D1,  CLK_S1,         1, 1),
858c2ecf20Sopenharmony_ci	DEF_FIXED("s1d2",      R8A77995_CLK_S1D2,  CLK_S1,         2, 1),
868c2ecf20Sopenharmony_ci	DEF_FIXED("s1d4",      R8A77995_CLK_S1D4,  CLK_S1,         4, 1),
878c2ecf20Sopenharmony_ci	DEF_FIXED("s2d1",      R8A77995_CLK_S2D1,  CLK_S2,         1, 1),
888c2ecf20Sopenharmony_ci	DEF_FIXED("s2d2",      R8A77995_CLK_S2D2,  CLK_S2,         2, 1),
898c2ecf20Sopenharmony_ci	DEF_FIXED("s2d4",      R8A77995_CLK_S2D4,  CLK_S2,         4, 1),
908c2ecf20Sopenharmony_ci	DEF_FIXED("s3d1",      R8A77995_CLK_S3D1,  CLK_S3,         1, 1),
918c2ecf20Sopenharmony_ci	DEF_FIXED("s3d2",      R8A77995_CLK_S3D2,  CLK_S3,         2, 1),
928c2ecf20Sopenharmony_ci	DEF_FIXED("s3d4",      R8A77995_CLK_S3D4,  CLK_S3,         4, 1),
938c2ecf20Sopenharmony_ci
948c2ecf20Sopenharmony_ci	DEF_FIXED("cl",        R8A77995_CLK_CL,    CLK_PLL1,      48, 1),
958c2ecf20Sopenharmony_ci	DEF_FIXED("cr",        R8A77995_CLK_CR,    CLK_PLL1D2,     2, 1),
968c2ecf20Sopenharmony_ci	DEF_FIXED("cp",        R8A77995_CLK_CP,    CLK_EXTAL,      2, 1),
978c2ecf20Sopenharmony_ci	DEF_FIXED("cpex",      R8A77995_CLK_CPEX,  CLK_EXTAL,      4, 1),
988c2ecf20Sopenharmony_ci
998c2ecf20Sopenharmony_ci	DEF_DIV6_RO("osc",     R8A77995_CLK_OSC,   CLK_EXTAL, CPG_RCKCR,  8),
1008c2ecf20Sopenharmony_ci
1018c2ecf20Sopenharmony_ci	DEF_GEN3_PE("s1d4c",   R8A77995_CLK_S1D4C, CLK_S1, 4, CLK_PE, 2),
1028c2ecf20Sopenharmony_ci	DEF_GEN3_PE("s3d1c",   R8A77995_CLK_S3D1C, CLK_S3, 1, CLK_PE, 1),
1038c2ecf20Sopenharmony_ci	DEF_GEN3_PE("s3d2c",   R8A77995_CLK_S3D2C, CLK_S3, 2, CLK_PE, 2),
1048c2ecf20Sopenharmony_ci	DEF_GEN3_PE("s3d4c",   R8A77995_CLK_S3D4C, CLK_S3, 4, CLK_PE, 4),
1058c2ecf20Sopenharmony_ci
1068c2ecf20Sopenharmony_ci	DEF_GEN3_SD("sd0",     R8A77995_CLK_SD0,   CLK_SDSRC,     0x268),
1078c2ecf20Sopenharmony_ci
1088c2ecf20Sopenharmony_ci	DEF_DIV6P1("canfd",    R8A77995_CLK_CANFD, CLK_PLL0D3,    0x244),
1098c2ecf20Sopenharmony_ci	DEF_DIV6P1("mso",      R8A77995_CLK_MSO,   CLK_PLL1D2,    0x014),
1108c2ecf20Sopenharmony_ci
1118c2ecf20Sopenharmony_ci	DEF_GEN3_RCKSEL("r",   R8A77995_CLK_R, CLK_RINT, 1, CLK_OCO, 61 * 4),
1128c2ecf20Sopenharmony_ci};
1138c2ecf20Sopenharmony_ci
1148c2ecf20Sopenharmony_cistatic const struct mssr_mod_clk r8a77995_mod_clks[] __initconst = {
1158c2ecf20Sopenharmony_ci	DEF_MOD("scif5",		 202,	R8A77995_CLK_S3D4C),
1168c2ecf20Sopenharmony_ci	DEF_MOD("scif4",		 203,	R8A77995_CLK_S3D4C),
1178c2ecf20Sopenharmony_ci	DEF_MOD("scif3",		 204,	R8A77995_CLK_S3D4C),
1188c2ecf20Sopenharmony_ci	DEF_MOD("scif1",		 206,	R8A77995_CLK_S3D4C),
1198c2ecf20Sopenharmony_ci	DEF_MOD("scif0",		 207,	R8A77995_CLK_S3D4C),
1208c2ecf20Sopenharmony_ci	DEF_MOD("msiof3",		 208,	R8A77995_CLK_MSO),
1218c2ecf20Sopenharmony_ci	DEF_MOD("msiof2",		 209,	R8A77995_CLK_MSO),
1228c2ecf20Sopenharmony_ci	DEF_MOD("msiof1",		 210,	R8A77995_CLK_MSO),
1238c2ecf20Sopenharmony_ci	DEF_MOD("msiof0",		 211,	R8A77995_CLK_MSO),
1248c2ecf20Sopenharmony_ci	DEF_MOD("sys-dmac2",		 217,	R8A77995_CLK_S3D1),
1258c2ecf20Sopenharmony_ci	DEF_MOD("sys-dmac1",		 218,	R8A77995_CLK_S3D1),
1268c2ecf20Sopenharmony_ci	DEF_MOD("sys-dmac0",		 219,	R8A77995_CLK_S3D1),
1278c2ecf20Sopenharmony_ci	DEF_MOD("sceg-pub",		 229,	R8A77995_CLK_CR),
1288c2ecf20Sopenharmony_ci	DEF_MOD("cmt3",			 300,	R8A77995_CLK_R),
1298c2ecf20Sopenharmony_ci	DEF_MOD("cmt2",			 301,	R8A77995_CLK_R),
1308c2ecf20Sopenharmony_ci	DEF_MOD("cmt1",			 302,	R8A77995_CLK_R),
1318c2ecf20Sopenharmony_ci	DEF_MOD("cmt0",			 303,	R8A77995_CLK_R),
1328c2ecf20Sopenharmony_ci	DEF_MOD("scif2",		 310,	R8A77995_CLK_S3D4C),
1338c2ecf20Sopenharmony_ci	DEF_MOD("emmc0",		 312,	R8A77995_CLK_SD0),
1348c2ecf20Sopenharmony_ci	DEF_MOD("usb-dmac0",		 330,	R8A77995_CLK_S3D1),
1358c2ecf20Sopenharmony_ci	DEF_MOD("usb-dmac1",		 331,	R8A77995_CLK_S3D1),
1368c2ecf20Sopenharmony_ci	DEF_MOD("rwdt",			 402,	R8A77995_CLK_R),
1378c2ecf20Sopenharmony_ci	DEF_MOD("intc-ex",		 407,	R8A77995_CLK_CP),
1388c2ecf20Sopenharmony_ci	DEF_MOD("intc-ap",		 408,	R8A77995_CLK_S1D2),
1398c2ecf20Sopenharmony_ci	DEF_MOD("audmac0",		 502,	R8A77995_CLK_S1D2),
1408c2ecf20Sopenharmony_ci	DEF_MOD("hscif3",		 517,	R8A77995_CLK_S3D1C),
1418c2ecf20Sopenharmony_ci	DEF_MOD("hscif0",		 520,	R8A77995_CLK_S3D1C),
1428c2ecf20Sopenharmony_ci	DEF_MOD("thermal",		 522,	R8A77995_CLK_CP),
1438c2ecf20Sopenharmony_ci	DEF_MOD("pwm",			 523,	R8A77995_CLK_S3D4C),
1448c2ecf20Sopenharmony_ci	DEF_MOD("fcpvd1",		 602,	R8A77995_CLK_S1D2),
1458c2ecf20Sopenharmony_ci	DEF_MOD("fcpvd0",		 603,	R8A77995_CLK_S1D2),
1468c2ecf20Sopenharmony_ci	DEF_MOD("fcpvbs",		 607,	R8A77995_CLK_S0D1),
1478c2ecf20Sopenharmony_ci	DEF_MOD("vspd1",		 622,	R8A77995_CLK_S1D2),
1488c2ecf20Sopenharmony_ci	DEF_MOD("vspd0",		 623,	R8A77995_CLK_S1D2),
1498c2ecf20Sopenharmony_ci	DEF_MOD("vspbs",		 627,	R8A77995_CLK_S0D1),
1508c2ecf20Sopenharmony_ci	DEF_MOD("ehci0",		 703,	R8A77995_CLK_S3D2),
1518c2ecf20Sopenharmony_ci	DEF_MOD("hsusb",		 704,	R8A77995_CLK_S3D2),
1528c2ecf20Sopenharmony_ci	DEF_MOD("cmm1",			 710,	R8A77995_CLK_S1D1),
1538c2ecf20Sopenharmony_ci	DEF_MOD("cmm0",			 711,	R8A77995_CLK_S1D1),
1548c2ecf20Sopenharmony_ci	DEF_MOD("du1",			 723,	R8A77995_CLK_S1D1),
1558c2ecf20Sopenharmony_ci	DEF_MOD("du0",			 724,	R8A77995_CLK_S1D1),
1568c2ecf20Sopenharmony_ci	DEF_MOD("lvds",			 727,	R8A77995_CLK_S2D1),
1578c2ecf20Sopenharmony_ci	DEF_MOD("vin4",			 807,	R8A77995_CLK_S1D2),
1588c2ecf20Sopenharmony_ci	DEF_MOD("etheravb",		 812,	R8A77995_CLK_S3D2),
1598c2ecf20Sopenharmony_ci	DEF_MOD("imr0",			 823,	R8A77995_CLK_S1D2),
1608c2ecf20Sopenharmony_ci	DEF_MOD("gpio6",		 906,	R8A77995_CLK_S3D4),
1618c2ecf20Sopenharmony_ci	DEF_MOD("gpio5",		 907,	R8A77995_CLK_S3D4),
1628c2ecf20Sopenharmony_ci	DEF_MOD("gpio4",		 908,	R8A77995_CLK_S3D4),
1638c2ecf20Sopenharmony_ci	DEF_MOD("gpio3",		 909,	R8A77995_CLK_S3D4),
1648c2ecf20Sopenharmony_ci	DEF_MOD("gpio2",		 910,	R8A77995_CLK_S3D4),
1658c2ecf20Sopenharmony_ci	DEF_MOD("gpio1",		 911,	R8A77995_CLK_S3D4),
1668c2ecf20Sopenharmony_ci	DEF_MOD("gpio0",		 912,	R8A77995_CLK_S3D4),
1678c2ecf20Sopenharmony_ci	DEF_MOD("can-fd",		 914,	R8A77995_CLK_S3D2),
1688c2ecf20Sopenharmony_ci	DEF_MOD("can-if1",		 915,	R8A77995_CLK_S3D4),
1698c2ecf20Sopenharmony_ci	DEF_MOD("can-if0",		 916,	R8A77995_CLK_S3D4),
1708c2ecf20Sopenharmony_ci	DEF_MOD("i2c3",			 928,	R8A77995_CLK_S3D2),
1718c2ecf20Sopenharmony_ci	DEF_MOD("i2c2",			 929,	R8A77995_CLK_S3D2),
1728c2ecf20Sopenharmony_ci	DEF_MOD("i2c1",			 930,	R8A77995_CLK_S3D2),
1738c2ecf20Sopenharmony_ci	DEF_MOD("i2c0",			 931,	R8A77995_CLK_S3D2),
1748c2ecf20Sopenharmony_ci	DEF_MOD("ssi-all",		1005,	R8A77995_CLK_S3D4),
1758c2ecf20Sopenharmony_ci	DEF_MOD("ssi4",			1011,	MOD_CLK_ID(1005)),
1768c2ecf20Sopenharmony_ci	DEF_MOD("ssi3",			1012,	MOD_CLK_ID(1005)),
1778c2ecf20Sopenharmony_ci	DEF_MOD("scu-all",		1017,	R8A77995_CLK_S3D4),
1788c2ecf20Sopenharmony_ci	DEF_MOD("scu-dvc1",		1018,	MOD_CLK_ID(1017)),
1798c2ecf20Sopenharmony_ci	DEF_MOD("scu-dvc0",		1019,	MOD_CLK_ID(1017)),
1808c2ecf20Sopenharmony_ci	DEF_MOD("scu-ctu1-mix1",	1020,	MOD_CLK_ID(1017)),
1818c2ecf20Sopenharmony_ci	DEF_MOD("scu-ctu0-mix0",	1021,	MOD_CLK_ID(1017)),
1828c2ecf20Sopenharmony_ci	DEF_MOD("scu-src6",		1025,	MOD_CLK_ID(1017)),
1838c2ecf20Sopenharmony_ci	DEF_MOD("scu-src5",		1026,	MOD_CLK_ID(1017)),
1848c2ecf20Sopenharmony_ci};
1858c2ecf20Sopenharmony_ci
1868c2ecf20Sopenharmony_cistatic const unsigned int r8a77995_crit_mod_clks[] __initconst = {
1878c2ecf20Sopenharmony_ci	MOD_CLK_ID(402),	/* RWDT */
1888c2ecf20Sopenharmony_ci	MOD_CLK_ID(408),	/* INTC-AP (GIC) */
1898c2ecf20Sopenharmony_ci};
1908c2ecf20Sopenharmony_ci
1918c2ecf20Sopenharmony_ci/*
1928c2ecf20Sopenharmony_ci * CPG Clock Data
1938c2ecf20Sopenharmony_ci */
1948c2ecf20Sopenharmony_ci
1958c2ecf20Sopenharmony_ci/*
1968c2ecf20Sopenharmony_ci * MD19		EXTAL (MHz)	PLL0		PLL1		PLL3
1978c2ecf20Sopenharmony_ci *--------------------------------------------------------------------
1988c2ecf20Sopenharmony_ci * 0		48 x 1		x250/4		x100/3		x100/3
1998c2ecf20Sopenharmony_ci * 1		48 x 1		x250/4		x100/3		x58/3
2008c2ecf20Sopenharmony_ci */
2018c2ecf20Sopenharmony_ci#define CPG_PLL_CONFIG_INDEX(md)	(((md) & BIT(19)) >> 19)
2028c2ecf20Sopenharmony_ci
2038c2ecf20Sopenharmony_cistatic const struct rcar_gen3_cpg_pll_config cpg_pll_configs[2] __initconst = {
2048c2ecf20Sopenharmony_ci	/* EXTAL div	PLL1 mult/div	PLL3 mult/div */
2058c2ecf20Sopenharmony_ci	{ 1,		100,	3,	100,	3,	},
2068c2ecf20Sopenharmony_ci	{ 1,		100,	3,	58,	3,	},
2078c2ecf20Sopenharmony_ci};
2088c2ecf20Sopenharmony_ci
2098c2ecf20Sopenharmony_cistatic int __init r8a77995_cpg_mssr_init(struct device *dev)
2108c2ecf20Sopenharmony_ci{
2118c2ecf20Sopenharmony_ci	const struct rcar_gen3_cpg_pll_config *cpg_pll_config;
2128c2ecf20Sopenharmony_ci	u32 cpg_mode;
2138c2ecf20Sopenharmony_ci	int error;
2148c2ecf20Sopenharmony_ci
2158c2ecf20Sopenharmony_ci	error = rcar_rst_read_mode_pins(&cpg_mode);
2168c2ecf20Sopenharmony_ci	if (error)
2178c2ecf20Sopenharmony_ci		return error;
2188c2ecf20Sopenharmony_ci
2198c2ecf20Sopenharmony_ci	cpg_pll_config = &cpg_pll_configs[CPG_PLL_CONFIG_INDEX(cpg_mode)];
2208c2ecf20Sopenharmony_ci
2218c2ecf20Sopenharmony_ci	return rcar_gen3_cpg_init(cpg_pll_config, 0, cpg_mode);
2228c2ecf20Sopenharmony_ci}
2238c2ecf20Sopenharmony_ci
2248c2ecf20Sopenharmony_ciconst struct cpg_mssr_info r8a77995_cpg_mssr_info __initconst = {
2258c2ecf20Sopenharmony_ci	/* Core Clocks */
2268c2ecf20Sopenharmony_ci	.core_clks = r8a77995_core_clks,
2278c2ecf20Sopenharmony_ci	.num_core_clks = ARRAY_SIZE(r8a77995_core_clks),
2288c2ecf20Sopenharmony_ci	.last_dt_core_clk = LAST_DT_CORE_CLK,
2298c2ecf20Sopenharmony_ci	.num_total_core_clks = MOD_CLK_BASE,
2308c2ecf20Sopenharmony_ci
2318c2ecf20Sopenharmony_ci	/* Module Clocks */
2328c2ecf20Sopenharmony_ci	.mod_clks = r8a77995_mod_clks,
2338c2ecf20Sopenharmony_ci	.num_mod_clks = ARRAY_SIZE(r8a77995_mod_clks),
2348c2ecf20Sopenharmony_ci	.num_hw_mod_clks = 12 * 32,
2358c2ecf20Sopenharmony_ci
2368c2ecf20Sopenharmony_ci	/* Critical Module Clocks */
2378c2ecf20Sopenharmony_ci	.crit_mod_clks = r8a77995_crit_mod_clks,
2388c2ecf20Sopenharmony_ci	.num_crit_mod_clks = ARRAY_SIZE(r8a77995_crit_mod_clks),
2398c2ecf20Sopenharmony_ci
2408c2ecf20Sopenharmony_ci	/* Callbacks */
2418c2ecf20Sopenharmony_ci	.init = r8a77995_cpg_mssr_init,
2428c2ecf20Sopenharmony_ci	.cpg_clk_register = rcar_gen3_cpg_clk_register,
2438c2ecf20Sopenharmony_ci};
244